niu.c 210 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/pci.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/netdevice.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/mii.h>
  16. #include <linux/if_ether.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/ip.h>
  19. #include <linux/in.h>
  20. #include <linux/ipv6.h>
  21. #include <linux/log2.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/crc32.h>
  24. #include <linux/io.h>
  25. #ifdef CONFIG_SPARC64
  26. #include <linux/of_device.h>
  27. #endif
  28. #include "niu.h"
  29. #define DRV_MODULE_NAME "niu"
  30. #define PFX DRV_MODULE_NAME ": "
  31. #define DRV_MODULE_VERSION "1.0"
  32. #define DRV_MODULE_RELDATE "Nov 14, 2008"
  33. static char version[] __devinitdata =
  34. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  35. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  36. MODULE_DESCRIPTION("NIU ethernet driver");
  37. MODULE_LICENSE("GPL");
  38. MODULE_VERSION(DRV_MODULE_VERSION);
  39. #ifndef DMA_44BIT_MASK
  40. #define DMA_44BIT_MASK 0x00000fffffffffffULL
  41. #endif
  42. #ifndef readq
  43. static u64 readq(void __iomem *reg)
  44. {
  45. return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
  46. }
  47. static void writeq(u64 val, void __iomem *reg)
  48. {
  49. writel(val & 0xffffffff, reg);
  50. writel(val >> 32, reg + 0x4UL);
  51. }
  52. #endif
  53. static struct pci_device_id niu_pci_tbl[] = {
  54. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  55. {}
  56. };
  57. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  58. #define NIU_TX_TIMEOUT (5 * HZ)
  59. #define nr64(reg) readq(np->regs + (reg))
  60. #define nw64(reg, val) writeq((val), np->regs + (reg))
  61. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  62. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  63. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  64. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  65. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  66. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  67. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  68. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  69. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  70. static int niu_debug;
  71. static int debug = -1;
  72. module_param(debug, int, 0);
  73. MODULE_PARM_DESC(debug, "NIU debug level");
  74. #define niudbg(TYPE, f, a...) \
  75. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  76. printk(KERN_DEBUG PFX f, ## a); \
  77. } while (0)
  78. #define niuinfo(TYPE, f, a...) \
  79. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  80. printk(KERN_INFO PFX f, ## a); \
  81. } while (0)
  82. #define niuwarn(TYPE, f, a...) \
  83. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  84. printk(KERN_WARNING PFX f, ## a); \
  85. } while (0)
  86. #define niu_lock_parent(np, flags) \
  87. spin_lock_irqsave(&np->parent->lock, flags)
  88. #define niu_unlock_parent(np, flags) \
  89. spin_unlock_irqrestore(&np->parent->lock, flags)
  90. static int serdes_init_10g_serdes(struct niu *np);
  91. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay)
  93. {
  94. while (--limit >= 0) {
  95. u64 val = nr64_mac(reg);
  96. if (!(val & bits))
  97. break;
  98. udelay(delay);
  99. }
  100. if (limit < 0)
  101. return -ENODEV;
  102. return 0;
  103. }
  104. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  105. u64 bits, int limit, int delay,
  106. const char *reg_name)
  107. {
  108. int err;
  109. nw64_mac(reg, bits);
  110. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  111. if (err)
  112. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  113. "would not clear, val[%llx]\n",
  114. np->dev->name, (unsigned long long) bits, reg_name,
  115. (unsigned long long) nr64_mac(reg));
  116. return err;
  117. }
  118. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  119. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  120. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  121. })
  122. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  123. u64 bits, int limit, int delay)
  124. {
  125. while (--limit >= 0) {
  126. u64 val = nr64_ipp(reg);
  127. if (!(val & bits))
  128. break;
  129. udelay(delay);
  130. }
  131. if (limit < 0)
  132. return -ENODEV;
  133. return 0;
  134. }
  135. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  136. u64 bits, int limit, int delay,
  137. const char *reg_name)
  138. {
  139. int err;
  140. u64 val;
  141. val = nr64_ipp(reg);
  142. val |= bits;
  143. nw64_ipp(reg, val);
  144. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  145. if (err)
  146. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  147. "would not clear, val[%llx]\n",
  148. np->dev->name, (unsigned long long) bits, reg_name,
  149. (unsigned long long) nr64_ipp(reg));
  150. return err;
  151. }
  152. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  153. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  154. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  155. })
  156. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  157. u64 bits, int limit, int delay)
  158. {
  159. while (--limit >= 0) {
  160. u64 val = nr64(reg);
  161. if (!(val & bits))
  162. break;
  163. udelay(delay);
  164. }
  165. if (limit < 0)
  166. return -ENODEV;
  167. return 0;
  168. }
  169. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  170. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  171. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  172. })
  173. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  174. u64 bits, int limit, int delay,
  175. const char *reg_name)
  176. {
  177. int err;
  178. nw64(reg, bits);
  179. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  180. if (err)
  181. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  182. "would not clear, val[%llx]\n",
  183. np->dev->name, (unsigned long long) bits, reg_name,
  184. (unsigned long long) nr64(reg));
  185. return err;
  186. }
  187. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  188. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  189. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  190. })
  191. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  192. {
  193. u64 val = (u64) lp->timer;
  194. if (on)
  195. val |= LDG_IMGMT_ARM;
  196. nw64(LDG_IMGMT(lp->ldg_num), val);
  197. }
  198. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  199. {
  200. unsigned long mask_reg, bits;
  201. u64 val;
  202. if (ldn < 0 || ldn > LDN_MAX)
  203. return -EINVAL;
  204. if (ldn < 64) {
  205. mask_reg = LD_IM0(ldn);
  206. bits = LD_IM0_MASK;
  207. } else {
  208. mask_reg = LD_IM1(ldn - 64);
  209. bits = LD_IM1_MASK;
  210. }
  211. val = nr64(mask_reg);
  212. if (on)
  213. val &= ~bits;
  214. else
  215. val |= bits;
  216. nw64(mask_reg, val);
  217. return 0;
  218. }
  219. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  220. {
  221. struct niu_parent *parent = np->parent;
  222. int i;
  223. for (i = 0; i <= LDN_MAX; i++) {
  224. int err;
  225. if (parent->ldg_map[i] != lp->ldg_num)
  226. continue;
  227. err = niu_ldn_irq_enable(np, i, on);
  228. if (err)
  229. return err;
  230. }
  231. return 0;
  232. }
  233. static int niu_enable_interrupts(struct niu *np, int on)
  234. {
  235. int i;
  236. for (i = 0; i < np->num_ldg; i++) {
  237. struct niu_ldg *lp = &np->ldg[i];
  238. int err;
  239. err = niu_enable_ldn_in_ldg(np, lp, on);
  240. if (err)
  241. return err;
  242. }
  243. for (i = 0; i < np->num_ldg; i++)
  244. niu_ldg_rearm(np, &np->ldg[i], on);
  245. return 0;
  246. }
  247. static u32 phy_encode(u32 type, int port)
  248. {
  249. return (type << (port * 2));
  250. }
  251. static u32 phy_decode(u32 val, int port)
  252. {
  253. return (val >> (port * 2)) & PORT_TYPE_MASK;
  254. }
  255. static int mdio_wait(struct niu *np)
  256. {
  257. int limit = 1000;
  258. u64 val;
  259. while (--limit > 0) {
  260. val = nr64(MIF_FRAME_OUTPUT);
  261. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  262. return val & MIF_FRAME_OUTPUT_DATA;
  263. udelay(10);
  264. }
  265. return -ENODEV;
  266. }
  267. static int mdio_read(struct niu *np, int port, int dev, int reg)
  268. {
  269. int err;
  270. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  271. err = mdio_wait(np);
  272. if (err < 0)
  273. return err;
  274. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  275. return mdio_wait(np);
  276. }
  277. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  278. {
  279. int err;
  280. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  281. err = mdio_wait(np);
  282. if (err < 0)
  283. return err;
  284. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  285. err = mdio_wait(np);
  286. if (err < 0)
  287. return err;
  288. return 0;
  289. }
  290. static int mii_read(struct niu *np, int port, int reg)
  291. {
  292. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  293. return mdio_wait(np);
  294. }
  295. static int mii_write(struct niu *np, int port, int reg, int data)
  296. {
  297. int err;
  298. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  299. err = mdio_wait(np);
  300. if (err < 0)
  301. return err;
  302. return 0;
  303. }
  304. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  305. {
  306. int err;
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_TX_CFG_L(channel),
  309. val & 0xffff);
  310. if (!err)
  311. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  312. ESR2_TI_PLL_TX_CFG_H(channel),
  313. val >> 16);
  314. return err;
  315. }
  316. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  317. {
  318. int err;
  319. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  320. ESR2_TI_PLL_RX_CFG_L(channel),
  321. val & 0xffff);
  322. if (!err)
  323. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  324. ESR2_TI_PLL_RX_CFG_H(channel),
  325. val >> 16);
  326. return err;
  327. }
  328. /* Mode is always 10G fiber. */
  329. static int serdes_init_niu_10g_fiber(struct niu *np)
  330. {
  331. struct niu_link_config *lp = &np->link_config;
  332. u32 tx_cfg, rx_cfg;
  333. unsigned long i;
  334. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  335. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  336. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  337. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  338. if (lp->loopback_mode == LOOPBACK_PHY) {
  339. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  340. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  341. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  342. tx_cfg |= PLL_TX_CFG_ENTEST;
  343. rx_cfg |= PLL_RX_CFG_ENTEST;
  344. }
  345. /* Initialize all 4 lanes of the SERDES. */
  346. for (i = 0; i < 4; i++) {
  347. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  348. if (err)
  349. return err;
  350. }
  351. for (i = 0; i < 4; i++) {
  352. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  353. if (err)
  354. return err;
  355. }
  356. return 0;
  357. }
  358. static int serdes_init_niu_1g_serdes(struct niu *np)
  359. {
  360. struct niu_link_config *lp = &np->link_config;
  361. u16 pll_cfg, pll_sts;
  362. int max_retry = 100;
  363. u64 sig, mask, val;
  364. u32 tx_cfg, rx_cfg;
  365. unsigned long i;
  366. int err;
  367. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
  368. PLL_TX_CFG_RATE_HALF);
  369. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  370. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  371. PLL_RX_CFG_RATE_HALF);
  372. if (np->port == 0)
  373. rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
  374. if (lp->loopback_mode == LOOPBACK_PHY) {
  375. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  376. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  377. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  378. tx_cfg |= PLL_TX_CFG_ENTEST;
  379. rx_cfg |= PLL_RX_CFG_ENTEST;
  380. }
  381. /* Initialize PLL for 1G */
  382. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
  383. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  384. ESR2_TI_PLL_CFG_L, pll_cfg);
  385. if (err) {
  386. dev_err(np->device, PFX "NIU Port %d "
  387. "serdes_init_niu_1g_serdes: "
  388. "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
  389. return err;
  390. }
  391. pll_sts = PLL_CFG_ENPLL;
  392. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  393. ESR2_TI_PLL_STS_L, pll_sts);
  394. if (err) {
  395. dev_err(np->device, PFX "NIU Port %d "
  396. "serdes_init_niu_1g_serdes: "
  397. "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
  398. return err;
  399. }
  400. udelay(200);
  401. /* Initialize all 4 lanes of the SERDES. */
  402. for (i = 0; i < 4; i++) {
  403. err = esr2_set_tx_cfg(np, i, tx_cfg);
  404. if (err)
  405. return err;
  406. }
  407. for (i = 0; i < 4; i++) {
  408. err = esr2_set_rx_cfg(np, i, rx_cfg);
  409. if (err)
  410. return err;
  411. }
  412. switch (np->port) {
  413. case 0:
  414. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  415. mask = val;
  416. break;
  417. case 1:
  418. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  419. mask = val;
  420. break;
  421. default:
  422. return -EINVAL;
  423. }
  424. while (max_retry--) {
  425. sig = nr64(ESR_INT_SIGNALS);
  426. if ((sig & mask) == val)
  427. break;
  428. mdelay(500);
  429. }
  430. if ((sig & mask) != val) {
  431. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  432. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  433. return -ENODEV;
  434. }
  435. return 0;
  436. }
  437. static int serdes_init_niu_10g_serdes(struct niu *np)
  438. {
  439. struct niu_link_config *lp = &np->link_config;
  440. u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
  441. int max_retry = 100;
  442. u64 sig, mask, val;
  443. unsigned long i;
  444. int err;
  445. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  446. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  447. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  448. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  449. if (lp->loopback_mode == LOOPBACK_PHY) {
  450. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  451. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  452. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  453. tx_cfg |= PLL_TX_CFG_ENTEST;
  454. rx_cfg |= PLL_RX_CFG_ENTEST;
  455. }
  456. /* Initialize PLL for 10G */
  457. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
  458. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  459. ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
  460. if (err) {
  461. dev_err(np->device, PFX "NIU Port %d "
  462. "serdes_init_niu_10g_serdes: "
  463. "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
  464. return err;
  465. }
  466. pll_sts = PLL_CFG_ENPLL;
  467. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  468. ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
  469. if (err) {
  470. dev_err(np->device, PFX "NIU Port %d "
  471. "serdes_init_niu_10g_serdes: "
  472. "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
  473. return err;
  474. }
  475. udelay(200);
  476. /* Initialize all 4 lanes of the SERDES. */
  477. for (i = 0; i < 4; i++) {
  478. err = esr2_set_tx_cfg(np, i, tx_cfg);
  479. if (err)
  480. return err;
  481. }
  482. for (i = 0; i < 4; i++) {
  483. err = esr2_set_rx_cfg(np, i, rx_cfg);
  484. if (err)
  485. return err;
  486. }
  487. /* check if serdes is ready */
  488. switch (np->port) {
  489. case 0:
  490. mask = ESR_INT_SIGNALS_P0_BITS;
  491. val = (ESR_INT_SRDY0_P0 |
  492. ESR_INT_DET0_P0 |
  493. ESR_INT_XSRDY_P0 |
  494. ESR_INT_XDP_P0_CH3 |
  495. ESR_INT_XDP_P0_CH2 |
  496. ESR_INT_XDP_P0_CH1 |
  497. ESR_INT_XDP_P0_CH0);
  498. break;
  499. case 1:
  500. mask = ESR_INT_SIGNALS_P1_BITS;
  501. val = (ESR_INT_SRDY0_P1 |
  502. ESR_INT_DET0_P1 |
  503. ESR_INT_XSRDY_P1 |
  504. ESR_INT_XDP_P1_CH3 |
  505. ESR_INT_XDP_P1_CH2 |
  506. ESR_INT_XDP_P1_CH1 |
  507. ESR_INT_XDP_P1_CH0);
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. while (max_retry--) {
  513. sig = nr64(ESR_INT_SIGNALS);
  514. if ((sig & mask) == val)
  515. break;
  516. mdelay(500);
  517. }
  518. if ((sig & mask) != val) {
  519. pr_info(PFX "NIU Port %u signal bits [%08x] are not "
  520. "[%08x] for 10G...trying 1G\n",
  521. np->port, (int) (sig & mask), (int) val);
  522. /* 10G failed, try initializing at 1G */
  523. err = serdes_init_niu_1g_serdes(np);
  524. if (!err) {
  525. np->flags &= ~NIU_FLAGS_10G;
  526. np->mac_xcvr = MAC_XCVR_PCS;
  527. } else {
  528. dev_err(np->device, PFX "Port %u 10G/1G SERDES "
  529. "Link Failed \n", np->port);
  530. return -ENODEV;
  531. }
  532. }
  533. return 0;
  534. }
  535. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  536. {
  537. int err;
  538. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  539. if (err >= 0) {
  540. *val = (err & 0xffff);
  541. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  542. ESR_RXTX_CTRL_H(chan));
  543. if (err >= 0)
  544. *val |= ((err & 0xffff) << 16);
  545. err = 0;
  546. }
  547. return err;
  548. }
  549. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  550. {
  551. int err;
  552. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  553. ESR_GLUE_CTRL0_L(chan));
  554. if (err >= 0) {
  555. *val = (err & 0xffff);
  556. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  557. ESR_GLUE_CTRL0_H(chan));
  558. if (err >= 0) {
  559. *val |= ((err & 0xffff) << 16);
  560. err = 0;
  561. }
  562. }
  563. return err;
  564. }
  565. static int esr_read_reset(struct niu *np, u32 *val)
  566. {
  567. int err;
  568. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  569. ESR_RXTX_RESET_CTRL_L);
  570. if (err >= 0) {
  571. *val = (err & 0xffff);
  572. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  573. ESR_RXTX_RESET_CTRL_H);
  574. if (err >= 0) {
  575. *val |= ((err & 0xffff) << 16);
  576. err = 0;
  577. }
  578. }
  579. return err;
  580. }
  581. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  582. {
  583. int err;
  584. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  585. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  586. if (!err)
  587. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  588. ESR_RXTX_CTRL_H(chan), (val >> 16));
  589. return err;
  590. }
  591. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  592. {
  593. int err;
  594. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  595. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  596. if (!err)
  597. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  598. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  599. return err;
  600. }
  601. static int esr_reset(struct niu *np)
  602. {
  603. u32 reset;
  604. int err;
  605. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  606. ESR_RXTX_RESET_CTRL_L, 0x0000);
  607. if (err)
  608. return err;
  609. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  610. ESR_RXTX_RESET_CTRL_H, 0xffff);
  611. if (err)
  612. return err;
  613. udelay(200);
  614. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  615. ESR_RXTX_RESET_CTRL_L, 0xffff);
  616. if (err)
  617. return err;
  618. udelay(200);
  619. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  620. ESR_RXTX_RESET_CTRL_H, 0x0000);
  621. if (err)
  622. return err;
  623. udelay(200);
  624. err = esr_read_reset(np, &reset);
  625. if (err)
  626. return err;
  627. if (reset != 0) {
  628. dev_err(np->device, PFX "Port %u ESR_RESET "
  629. "did not clear [%08x]\n",
  630. np->port, reset);
  631. return -ENODEV;
  632. }
  633. return 0;
  634. }
  635. static int serdes_init_10g(struct niu *np)
  636. {
  637. struct niu_link_config *lp = &np->link_config;
  638. unsigned long ctrl_reg, test_cfg_reg, i;
  639. u64 ctrl_val, test_cfg_val, sig, mask, val;
  640. int err;
  641. switch (np->port) {
  642. case 0:
  643. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  644. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  645. break;
  646. case 1:
  647. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  648. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  649. break;
  650. default:
  651. return -EINVAL;
  652. }
  653. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  654. ENET_SERDES_CTRL_SDET_1 |
  655. ENET_SERDES_CTRL_SDET_2 |
  656. ENET_SERDES_CTRL_SDET_3 |
  657. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  658. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  659. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  660. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  661. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  662. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  663. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  664. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  665. test_cfg_val = 0;
  666. if (lp->loopback_mode == LOOPBACK_PHY) {
  667. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  668. ENET_SERDES_TEST_MD_0_SHIFT) |
  669. (ENET_TEST_MD_PAD_LOOPBACK <<
  670. ENET_SERDES_TEST_MD_1_SHIFT) |
  671. (ENET_TEST_MD_PAD_LOOPBACK <<
  672. ENET_SERDES_TEST_MD_2_SHIFT) |
  673. (ENET_TEST_MD_PAD_LOOPBACK <<
  674. ENET_SERDES_TEST_MD_3_SHIFT));
  675. }
  676. nw64(ctrl_reg, ctrl_val);
  677. nw64(test_cfg_reg, test_cfg_val);
  678. /* Initialize all 4 lanes of the SERDES. */
  679. for (i = 0; i < 4; i++) {
  680. u32 rxtx_ctrl, glue0;
  681. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  682. if (err)
  683. return err;
  684. err = esr_read_glue0(np, i, &glue0);
  685. if (err)
  686. return err;
  687. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  688. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  689. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  690. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  691. ESR_GLUE_CTRL0_THCNT |
  692. ESR_GLUE_CTRL0_BLTIME);
  693. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  694. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  695. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  696. (BLTIME_300_CYCLES <<
  697. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  698. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  699. if (err)
  700. return err;
  701. err = esr_write_glue0(np, i, glue0);
  702. if (err)
  703. return err;
  704. }
  705. err = esr_reset(np);
  706. if (err)
  707. return err;
  708. sig = nr64(ESR_INT_SIGNALS);
  709. switch (np->port) {
  710. case 0:
  711. mask = ESR_INT_SIGNALS_P0_BITS;
  712. val = (ESR_INT_SRDY0_P0 |
  713. ESR_INT_DET0_P0 |
  714. ESR_INT_XSRDY_P0 |
  715. ESR_INT_XDP_P0_CH3 |
  716. ESR_INT_XDP_P0_CH2 |
  717. ESR_INT_XDP_P0_CH1 |
  718. ESR_INT_XDP_P0_CH0);
  719. break;
  720. case 1:
  721. mask = ESR_INT_SIGNALS_P1_BITS;
  722. val = (ESR_INT_SRDY0_P1 |
  723. ESR_INT_DET0_P1 |
  724. ESR_INT_XSRDY_P1 |
  725. ESR_INT_XDP_P1_CH3 |
  726. ESR_INT_XDP_P1_CH2 |
  727. ESR_INT_XDP_P1_CH1 |
  728. ESR_INT_XDP_P1_CH0);
  729. break;
  730. default:
  731. return -EINVAL;
  732. }
  733. if ((sig & mask) != val) {
  734. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  735. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  736. return 0;
  737. }
  738. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  739. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  740. return -ENODEV;
  741. }
  742. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  743. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  744. return 0;
  745. }
  746. static int serdes_init_1g(struct niu *np)
  747. {
  748. u64 val;
  749. val = nr64(ENET_SERDES_1_PLL_CFG);
  750. val &= ~ENET_SERDES_PLL_FBDIV2;
  751. switch (np->port) {
  752. case 0:
  753. val |= ENET_SERDES_PLL_HRATE0;
  754. break;
  755. case 1:
  756. val |= ENET_SERDES_PLL_HRATE1;
  757. break;
  758. case 2:
  759. val |= ENET_SERDES_PLL_HRATE2;
  760. break;
  761. case 3:
  762. val |= ENET_SERDES_PLL_HRATE3;
  763. break;
  764. default:
  765. return -EINVAL;
  766. }
  767. nw64(ENET_SERDES_1_PLL_CFG, val);
  768. return 0;
  769. }
  770. static int serdes_init_1g_serdes(struct niu *np)
  771. {
  772. struct niu_link_config *lp = &np->link_config;
  773. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  774. u64 ctrl_val, test_cfg_val, sig, mask, val;
  775. int err;
  776. u64 reset_val, val_rd;
  777. val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
  778. ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
  779. ENET_SERDES_PLL_FBDIV0;
  780. switch (np->port) {
  781. case 0:
  782. reset_val = ENET_SERDES_RESET_0;
  783. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  784. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  785. pll_cfg = ENET_SERDES_0_PLL_CFG;
  786. break;
  787. case 1:
  788. reset_val = ENET_SERDES_RESET_1;
  789. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  790. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  791. pll_cfg = ENET_SERDES_1_PLL_CFG;
  792. break;
  793. default:
  794. return -EINVAL;
  795. }
  796. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  797. ENET_SERDES_CTRL_SDET_1 |
  798. ENET_SERDES_CTRL_SDET_2 |
  799. ENET_SERDES_CTRL_SDET_3 |
  800. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  801. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  802. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  803. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  804. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  805. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  806. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  807. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  808. test_cfg_val = 0;
  809. if (lp->loopback_mode == LOOPBACK_PHY) {
  810. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  811. ENET_SERDES_TEST_MD_0_SHIFT) |
  812. (ENET_TEST_MD_PAD_LOOPBACK <<
  813. ENET_SERDES_TEST_MD_1_SHIFT) |
  814. (ENET_TEST_MD_PAD_LOOPBACK <<
  815. ENET_SERDES_TEST_MD_2_SHIFT) |
  816. (ENET_TEST_MD_PAD_LOOPBACK <<
  817. ENET_SERDES_TEST_MD_3_SHIFT));
  818. }
  819. nw64(ENET_SERDES_RESET, reset_val);
  820. mdelay(20);
  821. val_rd = nr64(ENET_SERDES_RESET);
  822. val_rd &= ~reset_val;
  823. nw64(pll_cfg, val);
  824. nw64(ctrl_reg, ctrl_val);
  825. nw64(test_cfg_reg, test_cfg_val);
  826. nw64(ENET_SERDES_RESET, val_rd);
  827. mdelay(2000);
  828. /* Initialize all 4 lanes of the SERDES. */
  829. for (i = 0; i < 4; i++) {
  830. u32 rxtx_ctrl, glue0;
  831. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  832. if (err)
  833. return err;
  834. err = esr_read_glue0(np, i, &glue0);
  835. if (err)
  836. return err;
  837. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  838. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  839. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  840. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  841. ESR_GLUE_CTRL0_THCNT |
  842. ESR_GLUE_CTRL0_BLTIME);
  843. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  844. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  845. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  846. (BLTIME_300_CYCLES <<
  847. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  848. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  849. if (err)
  850. return err;
  851. err = esr_write_glue0(np, i, glue0);
  852. if (err)
  853. return err;
  854. }
  855. sig = nr64(ESR_INT_SIGNALS);
  856. switch (np->port) {
  857. case 0:
  858. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  859. mask = val;
  860. break;
  861. case 1:
  862. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  863. mask = val;
  864. break;
  865. default:
  866. return -EINVAL;
  867. }
  868. if ((sig & mask) != val) {
  869. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  870. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  871. return -ENODEV;
  872. }
  873. return 0;
  874. }
  875. static int link_status_1g_serdes(struct niu *np, int *link_up_p)
  876. {
  877. struct niu_link_config *lp = &np->link_config;
  878. int link_up;
  879. u64 val;
  880. u16 current_speed;
  881. unsigned long flags;
  882. u8 current_duplex;
  883. link_up = 0;
  884. current_speed = SPEED_INVALID;
  885. current_duplex = DUPLEX_INVALID;
  886. spin_lock_irqsave(&np->lock, flags);
  887. val = nr64_pcs(PCS_MII_STAT);
  888. if (val & PCS_MII_STAT_LINK_STATUS) {
  889. link_up = 1;
  890. current_speed = SPEED_1000;
  891. current_duplex = DUPLEX_FULL;
  892. }
  893. lp->active_speed = current_speed;
  894. lp->active_duplex = current_duplex;
  895. spin_unlock_irqrestore(&np->lock, flags);
  896. *link_up_p = link_up;
  897. return 0;
  898. }
  899. static int link_status_10g_serdes(struct niu *np, int *link_up_p)
  900. {
  901. unsigned long flags;
  902. struct niu_link_config *lp = &np->link_config;
  903. int link_up = 0;
  904. int link_ok = 1;
  905. u64 val, val2;
  906. u16 current_speed;
  907. u8 current_duplex;
  908. if (!(np->flags & NIU_FLAGS_10G))
  909. return link_status_1g_serdes(np, link_up_p);
  910. current_speed = SPEED_INVALID;
  911. current_duplex = DUPLEX_INVALID;
  912. spin_lock_irqsave(&np->lock, flags);
  913. val = nr64_xpcs(XPCS_STATUS(0));
  914. val2 = nr64_mac(XMAC_INTER2);
  915. if (val2 & 0x01000000)
  916. link_ok = 0;
  917. if ((val & 0x1000ULL) && link_ok) {
  918. link_up = 1;
  919. current_speed = SPEED_10000;
  920. current_duplex = DUPLEX_FULL;
  921. }
  922. lp->active_speed = current_speed;
  923. lp->active_duplex = current_duplex;
  924. spin_unlock_irqrestore(&np->lock, flags);
  925. *link_up_p = link_up;
  926. return 0;
  927. }
  928. static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
  929. {
  930. struct niu_link_config *lp = &np->link_config;
  931. u16 current_speed, bmsr;
  932. unsigned long flags;
  933. u8 current_duplex;
  934. int err, link_up;
  935. link_up = 0;
  936. current_speed = SPEED_INVALID;
  937. current_duplex = DUPLEX_INVALID;
  938. spin_lock_irqsave(&np->lock, flags);
  939. err = -EINVAL;
  940. err = mii_read(np, np->phy_addr, MII_BMSR);
  941. if (err < 0)
  942. goto out;
  943. bmsr = err;
  944. if (bmsr & BMSR_LSTATUS) {
  945. u16 adv, lpa, common, estat;
  946. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  947. if (err < 0)
  948. goto out;
  949. adv = err;
  950. err = mii_read(np, np->phy_addr, MII_LPA);
  951. if (err < 0)
  952. goto out;
  953. lpa = err;
  954. common = adv & lpa;
  955. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  956. if (err < 0)
  957. goto out;
  958. estat = err;
  959. link_up = 1;
  960. current_speed = SPEED_1000;
  961. current_duplex = DUPLEX_FULL;
  962. }
  963. lp->active_speed = current_speed;
  964. lp->active_duplex = current_duplex;
  965. err = 0;
  966. out:
  967. spin_unlock_irqrestore(&np->lock, flags);
  968. *link_up_p = link_up;
  969. return err;
  970. }
  971. static int bcm8704_reset(struct niu *np)
  972. {
  973. int err, limit;
  974. err = mdio_read(np, np->phy_addr,
  975. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  976. if (err < 0)
  977. return err;
  978. err |= BMCR_RESET;
  979. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  980. MII_BMCR, err);
  981. if (err)
  982. return err;
  983. limit = 1000;
  984. while (--limit >= 0) {
  985. err = mdio_read(np, np->phy_addr,
  986. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  987. if (err < 0)
  988. return err;
  989. if (!(err & BMCR_RESET))
  990. break;
  991. }
  992. if (limit < 0) {
  993. dev_err(np->device, PFX "Port %u PHY will not reset "
  994. "(bmcr=%04x)\n", np->port, (err & 0xffff));
  995. return -ENODEV;
  996. }
  997. return 0;
  998. }
  999. /* When written, certain PHY registers need to be read back twice
  1000. * in order for the bits to settle properly.
  1001. */
  1002. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  1003. {
  1004. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1005. if (err < 0)
  1006. return err;
  1007. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1008. if (err < 0)
  1009. return err;
  1010. return 0;
  1011. }
  1012. static int bcm8706_init_user_dev3(struct niu *np)
  1013. {
  1014. int err;
  1015. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1016. BCM8704_USER_OPT_DIGITAL_CTRL);
  1017. if (err < 0)
  1018. return err;
  1019. err &= ~USER_ODIG_CTRL_GPIOS;
  1020. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1021. err |= USER_ODIG_CTRL_RESV2;
  1022. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1023. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1024. if (err)
  1025. return err;
  1026. mdelay(1000);
  1027. return 0;
  1028. }
  1029. static int bcm8704_init_user_dev3(struct niu *np)
  1030. {
  1031. int err;
  1032. err = mdio_write(np, np->phy_addr,
  1033. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  1034. (USER_CONTROL_OPTXRST_LVL |
  1035. USER_CONTROL_OPBIASFLT_LVL |
  1036. USER_CONTROL_OBTMPFLT_LVL |
  1037. USER_CONTROL_OPPRFLT_LVL |
  1038. USER_CONTROL_OPTXFLT_LVL |
  1039. USER_CONTROL_OPRXLOS_LVL |
  1040. USER_CONTROL_OPRXFLT_LVL |
  1041. USER_CONTROL_OPTXON_LVL |
  1042. (0x3f << USER_CONTROL_RES1_SHIFT)));
  1043. if (err)
  1044. return err;
  1045. err = mdio_write(np, np->phy_addr,
  1046. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  1047. (USER_PMD_TX_CTL_XFP_CLKEN |
  1048. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  1049. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  1050. USER_PMD_TX_CTL_TSCK_LPWREN));
  1051. if (err)
  1052. return err;
  1053. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  1054. if (err)
  1055. return err;
  1056. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  1057. if (err)
  1058. return err;
  1059. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1060. BCM8704_USER_OPT_DIGITAL_CTRL);
  1061. if (err < 0)
  1062. return err;
  1063. err &= ~USER_ODIG_CTRL_GPIOS;
  1064. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1065. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1066. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1067. if (err)
  1068. return err;
  1069. mdelay(1000);
  1070. return 0;
  1071. }
  1072. static int mrvl88x2011_act_led(struct niu *np, int val)
  1073. {
  1074. int err;
  1075. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1076. MRVL88X2011_LED_8_TO_11_CTL);
  1077. if (err < 0)
  1078. return err;
  1079. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  1080. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  1081. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1082. MRVL88X2011_LED_8_TO_11_CTL, err);
  1083. }
  1084. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  1085. {
  1086. int err;
  1087. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1088. MRVL88X2011_LED_BLINK_CTL);
  1089. if (err >= 0) {
  1090. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  1091. err |= (rate << 4);
  1092. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1093. MRVL88X2011_LED_BLINK_CTL, err);
  1094. }
  1095. return err;
  1096. }
  1097. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  1098. {
  1099. int err;
  1100. /* Set LED functions */
  1101. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  1102. if (err)
  1103. return err;
  1104. /* led activity */
  1105. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  1106. if (err)
  1107. return err;
  1108. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1109. MRVL88X2011_GENERAL_CTL);
  1110. if (err < 0)
  1111. return err;
  1112. err |= MRVL88X2011_ENA_XFPREFCLK;
  1113. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1114. MRVL88X2011_GENERAL_CTL, err);
  1115. if (err < 0)
  1116. return err;
  1117. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1118. MRVL88X2011_PMA_PMD_CTL_1);
  1119. if (err < 0)
  1120. return err;
  1121. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  1122. err |= MRVL88X2011_LOOPBACK;
  1123. else
  1124. err &= ~MRVL88X2011_LOOPBACK;
  1125. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1126. MRVL88X2011_PMA_PMD_CTL_1, err);
  1127. if (err < 0)
  1128. return err;
  1129. /* Enable PMD */
  1130. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1131. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  1132. }
  1133. static int xcvr_diag_bcm870x(struct niu *np)
  1134. {
  1135. u16 analog_stat0, tx_alarm_status;
  1136. int err = 0;
  1137. #if 1
  1138. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1139. MII_STAT1000);
  1140. if (err < 0)
  1141. return err;
  1142. pr_info(PFX "Port %u PMA_PMD(MII_STAT1000) [%04x]\n",
  1143. np->port, err);
  1144. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  1145. if (err < 0)
  1146. return err;
  1147. pr_info(PFX "Port %u USER_DEV3(0x20) [%04x]\n",
  1148. np->port, err);
  1149. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1150. MII_NWAYTEST);
  1151. if (err < 0)
  1152. return err;
  1153. pr_info(PFX "Port %u PHYXS(MII_NWAYTEST) [%04x]\n",
  1154. np->port, err);
  1155. #endif
  1156. /* XXX dig this out it might not be so useful XXX */
  1157. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1158. BCM8704_USER_ANALOG_STATUS0);
  1159. if (err < 0)
  1160. return err;
  1161. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1162. BCM8704_USER_ANALOG_STATUS0);
  1163. if (err < 0)
  1164. return err;
  1165. analog_stat0 = err;
  1166. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1167. BCM8704_USER_TX_ALARM_STATUS);
  1168. if (err < 0)
  1169. return err;
  1170. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1171. BCM8704_USER_TX_ALARM_STATUS);
  1172. if (err < 0)
  1173. return err;
  1174. tx_alarm_status = err;
  1175. if (analog_stat0 != 0x03fc) {
  1176. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  1177. pr_info(PFX "Port %u cable not connected "
  1178. "or bad cable.\n", np->port);
  1179. } else if (analog_stat0 == 0x639c) {
  1180. pr_info(PFX "Port %u optical module is bad "
  1181. "or missing.\n", np->port);
  1182. }
  1183. }
  1184. return 0;
  1185. }
  1186. static int xcvr_10g_set_lb_bcm870x(struct niu *np)
  1187. {
  1188. struct niu_link_config *lp = &np->link_config;
  1189. int err;
  1190. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1191. MII_BMCR);
  1192. if (err < 0)
  1193. return err;
  1194. err &= ~BMCR_LOOPBACK;
  1195. if (lp->loopback_mode == LOOPBACK_MAC)
  1196. err |= BMCR_LOOPBACK;
  1197. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1198. MII_BMCR, err);
  1199. if (err)
  1200. return err;
  1201. return 0;
  1202. }
  1203. static int xcvr_init_10g_bcm8706(struct niu *np)
  1204. {
  1205. int err = 0;
  1206. u64 val;
  1207. if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
  1208. (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
  1209. return err;
  1210. val = nr64_mac(XMAC_CONFIG);
  1211. val &= ~XMAC_CONFIG_LED_POLARITY;
  1212. val |= XMAC_CONFIG_FORCE_LED_ON;
  1213. nw64_mac(XMAC_CONFIG, val);
  1214. val = nr64(MIF_CONFIG);
  1215. val |= MIF_CONFIG_INDIRECT_MODE;
  1216. nw64(MIF_CONFIG, val);
  1217. err = bcm8704_reset(np);
  1218. if (err)
  1219. return err;
  1220. err = xcvr_10g_set_lb_bcm870x(np);
  1221. if (err)
  1222. return err;
  1223. err = bcm8706_init_user_dev3(np);
  1224. if (err)
  1225. return err;
  1226. err = xcvr_diag_bcm870x(np);
  1227. if (err)
  1228. return err;
  1229. return 0;
  1230. }
  1231. static int xcvr_init_10g_bcm8704(struct niu *np)
  1232. {
  1233. int err;
  1234. err = bcm8704_reset(np);
  1235. if (err)
  1236. return err;
  1237. err = bcm8704_init_user_dev3(np);
  1238. if (err)
  1239. return err;
  1240. err = xcvr_10g_set_lb_bcm870x(np);
  1241. if (err)
  1242. return err;
  1243. err = xcvr_diag_bcm870x(np);
  1244. if (err)
  1245. return err;
  1246. return 0;
  1247. }
  1248. static int xcvr_init_10g(struct niu *np)
  1249. {
  1250. int phy_id, err;
  1251. u64 val;
  1252. val = nr64_mac(XMAC_CONFIG);
  1253. val &= ~XMAC_CONFIG_LED_POLARITY;
  1254. val |= XMAC_CONFIG_FORCE_LED_ON;
  1255. nw64_mac(XMAC_CONFIG, val);
  1256. /* XXX shared resource, lock parent XXX */
  1257. val = nr64(MIF_CONFIG);
  1258. val |= MIF_CONFIG_INDIRECT_MODE;
  1259. nw64(MIF_CONFIG, val);
  1260. phy_id = phy_decode(np->parent->port_phy, np->port);
  1261. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1262. /* handle different phy types */
  1263. switch (phy_id & NIU_PHY_ID_MASK) {
  1264. case NIU_PHY_ID_MRVL88X2011:
  1265. err = xcvr_init_10g_mrvl88x2011(np);
  1266. break;
  1267. default: /* bcom 8704 */
  1268. err = xcvr_init_10g_bcm8704(np);
  1269. break;
  1270. }
  1271. return 0;
  1272. }
  1273. static int mii_reset(struct niu *np)
  1274. {
  1275. int limit, err;
  1276. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  1277. if (err)
  1278. return err;
  1279. limit = 1000;
  1280. while (--limit >= 0) {
  1281. udelay(500);
  1282. err = mii_read(np, np->phy_addr, MII_BMCR);
  1283. if (err < 0)
  1284. return err;
  1285. if (!(err & BMCR_RESET))
  1286. break;
  1287. }
  1288. if (limit < 0) {
  1289. dev_err(np->device, PFX "Port %u MII would not reset, "
  1290. "bmcr[%04x]\n", np->port, err);
  1291. return -ENODEV;
  1292. }
  1293. return 0;
  1294. }
  1295. static int xcvr_init_1g_rgmii(struct niu *np)
  1296. {
  1297. int err;
  1298. u64 val;
  1299. u16 bmcr, bmsr, estat;
  1300. val = nr64(MIF_CONFIG);
  1301. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1302. nw64(MIF_CONFIG, val);
  1303. err = mii_reset(np);
  1304. if (err)
  1305. return err;
  1306. err = mii_read(np, np->phy_addr, MII_BMSR);
  1307. if (err < 0)
  1308. return err;
  1309. bmsr = err;
  1310. estat = 0;
  1311. if (bmsr & BMSR_ESTATEN) {
  1312. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1313. if (err < 0)
  1314. return err;
  1315. estat = err;
  1316. }
  1317. bmcr = 0;
  1318. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1319. if (err)
  1320. return err;
  1321. if (bmsr & BMSR_ESTATEN) {
  1322. u16 ctrl1000 = 0;
  1323. if (estat & ESTATUS_1000_TFULL)
  1324. ctrl1000 |= ADVERTISE_1000FULL;
  1325. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1326. if (err)
  1327. return err;
  1328. }
  1329. bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
  1330. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1331. if (err)
  1332. return err;
  1333. err = mii_read(np, np->phy_addr, MII_BMCR);
  1334. if (err < 0)
  1335. return err;
  1336. bmcr = mii_read(np, np->phy_addr, MII_BMCR);
  1337. err = mii_read(np, np->phy_addr, MII_BMSR);
  1338. if (err < 0)
  1339. return err;
  1340. return 0;
  1341. }
  1342. static int mii_init_common(struct niu *np)
  1343. {
  1344. struct niu_link_config *lp = &np->link_config;
  1345. u16 bmcr, bmsr, adv, estat;
  1346. int err;
  1347. err = mii_reset(np);
  1348. if (err)
  1349. return err;
  1350. err = mii_read(np, np->phy_addr, MII_BMSR);
  1351. if (err < 0)
  1352. return err;
  1353. bmsr = err;
  1354. estat = 0;
  1355. if (bmsr & BMSR_ESTATEN) {
  1356. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1357. if (err < 0)
  1358. return err;
  1359. estat = err;
  1360. }
  1361. bmcr = 0;
  1362. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1363. if (err)
  1364. return err;
  1365. if (lp->loopback_mode == LOOPBACK_MAC) {
  1366. bmcr |= BMCR_LOOPBACK;
  1367. if (lp->active_speed == SPEED_1000)
  1368. bmcr |= BMCR_SPEED1000;
  1369. if (lp->active_duplex == DUPLEX_FULL)
  1370. bmcr |= BMCR_FULLDPLX;
  1371. }
  1372. if (lp->loopback_mode == LOOPBACK_PHY) {
  1373. u16 aux;
  1374. aux = (BCM5464R_AUX_CTL_EXT_LB |
  1375. BCM5464R_AUX_CTL_WRITE_1);
  1376. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  1377. if (err)
  1378. return err;
  1379. }
  1380. /* XXX configurable XXX */
  1381. /* XXX for now don't advertise half-duplex or asym pause... XXX */
  1382. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1383. if (bmsr & BMSR_10FULL)
  1384. adv |= ADVERTISE_10FULL;
  1385. if (bmsr & BMSR_100FULL)
  1386. adv |= ADVERTISE_100FULL;
  1387. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  1388. if (err)
  1389. return err;
  1390. if (bmsr & BMSR_ESTATEN) {
  1391. u16 ctrl1000 = 0;
  1392. if (estat & ESTATUS_1000_TFULL)
  1393. ctrl1000 |= ADVERTISE_1000FULL;
  1394. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1395. if (err)
  1396. return err;
  1397. }
  1398. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1399. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1400. if (err)
  1401. return err;
  1402. err = mii_read(np, np->phy_addr, MII_BMCR);
  1403. if (err < 0)
  1404. return err;
  1405. err = mii_read(np, np->phy_addr, MII_BMSR);
  1406. if (err < 0)
  1407. return err;
  1408. #if 0
  1409. pr_info(PFX "Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  1410. np->port, bmcr, bmsr);
  1411. #endif
  1412. return 0;
  1413. }
  1414. static int xcvr_init_1g(struct niu *np)
  1415. {
  1416. u64 val;
  1417. /* XXX shared resource, lock parent XXX */
  1418. val = nr64(MIF_CONFIG);
  1419. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1420. nw64(MIF_CONFIG, val);
  1421. return mii_init_common(np);
  1422. }
  1423. static int niu_xcvr_init(struct niu *np)
  1424. {
  1425. const struct niu_phy_ops *ops = np->phy_ops;
  1426. int err;
  1427. err = 0;
  1428. if (ops->xcvr_init)
  1429. err = ops->xcvr_init(np);
  1430. return err;
  1431. }
  1432. static int niu_serdes_init(struct niu *np)
  1433. {
  1434. const struct niu_phy_ops *ops = np->phy_ops;
  1435. int err;
  1436. err = 0;
  1437. if (ops->serdes_init)
  1438. err = ops->serdes_init(np);
  1439. return err;
  1440. }
  1441. static void niu_init_xif(struct niu *);
  1442. static void niu_handle_led(struct niu *, int status);
  1443. static int niu_link_status_common(struct niu *np, int link_up)
  1444. {
  1445. struct niu_link_config *lp = &np->link_config;
  1446. struct net_device *dev = np->dev;
  1447. unsigned long flags;
  1448. if (!netif_carrier_ok(dev) && link_up) {
  1449. niuinfo(LINK, "%s: Link is up at %s, %s duplex\n",
  1450. dev->name,
  1451. (lp->active_speed == SPEED_10000 ?
  1452. "10Gb/sec" :
  1453. (lp->active_speed == SPEED_1000 ?
  1454. "1Gb/sec" :
  1455. (lp->active_speed == SPEED_100 ?
  1456. "100Mbit/sec" : "10Mbit/sec"))),
  1457. (lp->active_duplex == DUPLEX_FULL ?
  1458. "full" : "half"));
  1459. spin_lock_irqsave(&np->lock, flags);
  1460. niu_init_xif(np);
  1461. niu_handle_led(np, 1);
  1462. spin_unlock_irqrestore(&np->lock, flags);
  1463. netif_carrier_on(dev);
  1464. } else if (netif_carrier_ok(dev) && !link_up) {
  1465. niuwarn(LINK, "%s: Link is down\n", dev->name);
  1466. spin_lock_irqsave(&np->lock, flags);
  1467. niu_handle_led(np, 0);
  1468. spin_unlock_irqrestore(&np->lock, flags);
  1469. netif_carrier_off(dev);
  1470. }
  1471. return 0;
  1472. }
  1473. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  1474. {
  1475. int err, link_up, pma_status, pcs_status;
  1476. link_up = 0;
  1477. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1478. MRVL88X2011_10G_PMD_STATUS_2);
  1479. if (err < 0)
  1480. goto out;
  1481. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  1482. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1483. MRVL88X2011_PMA_PMD_STATUS_1);
  1484. if (err < 0)
  1485. goto out;
  1486. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1487. /* Check PMC Register : 3.0001.2 == 1: read twice */
  1488. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1489. MRVL88X2011_PMA_PMD_STATUS_1);
  1490. if (err < 0)
  1491. goto out;
  1492. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1493. MRVL88X2011_PMA_PMD_STATUS_1);
  1494. if (err < 0)
  1495. goto out;
  1496. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1497. /* Check XGXS Register : 4.0018.[0-3,12] */
  1498. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1499. MRVL88X2011_10G_XGXS_LANE_STAT);
  1500. if (err < 0)
  1501. goto out;
  1502. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1503. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1504. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1505. 0x800))
  1506. link_up = (pma_status && pcs_status) ? 1 : 0;
  1507. np->link_config.active_speed = SPEED_10000;
  1508. np->link_config.active_duplex = DUPLEX_FULL;
  1509. err = 0;
  1510. out:
  1511. mrvl88x2011_act_led(np, (link_up ?
  1512. MRVL88X2011_LED_CTL_PCS_ACT :
  1513. MRVL88X2011_LED_CTL_OFF));
  1514. *link_up_p = link_up;
  1515. return err;
  1516. }
  1517. static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
  1518. {
  1519. int err, link_up;
  1520. link_up = 0;
  1521. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1522. BCM8704_PMD_RCV_SIGDET);
  1523. if (err < 0)
  1524. goto out;
  1525. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1526. err = 0;
  1527. goto out;
  1528. }
  1529. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1530. BCM8704_PCS_10G_R_STATUS);
  1531. if (err < 0)
  1532. goto out;
  1533. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1534. err = 0;
  1535. goto out;
  1536. }
  1537. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1538. BCM8704_PHYXS_XGXS_LANE_STAT);
  1539. if (err < 0)
  1540. goto out;
  1541. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1542. PHYXS_XGXS_LANE_STAT_MAGIC |
  1543. PHYXS_XGXS_LANE_STAT_PATTEST |
  1544. PHYXS_XGXS_LANE_STAT_LANE3 |
  1545. PHYXS_XGXS_LANE_STAT_LANE2 |
  1546. PHYXS_XGXS_LANE_STAT_LANE1 |
  1547. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1548. err = 0;
  1549. np->link_config.active_speed = SPEED_INVALID;
  1550. np->link_config.active_duplex = DUPLEX_INVALID;
  1551. goto out;
  1552. }
  1553. link_up = 1;
  1554. np->link_config.active_speed = SPEED_10000;
  1555. np->link_config.active_duplex = DUPLEX_FULL;
  1556. err = 0;
  1557. out:
  1558. *link_up_p = link_up;
  1559. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  1560. err = 0;
  1561. return err;
  1562. }
  1563. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1564. {
  1565. int err, link_up;
  1566. link_up = 0;
  1567. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1568. BCM8704_PMD_RCV_SIGDET);
  1569. if (err < 0)
  1570. goto out;
  1571. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1572. err = 0;
  1573. goto out;
  1574. }
  1575. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1576. BCM8704_PCS_10G_R_STATUS);
  1577. if (err < 0)
  1578. goto out;
  1579. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1580. err = 0;
  1581. goto out;
  1582. }
  1583. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1584. BCM8704_PHYXS_XGXS_LANE_STAT);
  1585. if (err < 0)
  1586. goto out;
  1587. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1588. PHYXS_XGXS_LANE_STAT_MAGIC |
  1589. PHYXS_XGXS_LANE_STAT_LANE3 |
  1590. PHYXS_XGXS_LANE_STAT_LANE2 |
  1591. PHYXS_XGXS_LANE_STAT_LANE1 |
  1592. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1593. err = 0;
  1594. goto out;
  1595. }
  1596. link_up = 1;
  1597. np->link_config.active_speed = SPEED_10000;
  1598. np->link_config.active_duplex = DUPLEX_FULL;
  1599. err = 0;
  1600. out:
  1601. *link_up_p = link_up;
  1602. return err;
  1603. }
  1604. static int link_status_10g(struct niu *np, int *link_up_p)
  1605. {
  1606. unsigned long flags;
  1607. int err = -EINVAL;
  1608. spin_lock_irqsave(&np->lock, flags);
  1609. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1610. int phy_id;
  1611. phy_id = phy_decode(np->parent->port_phy, np->port);
  1612. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1613. /* handle different phy types */
  1614. switch (phy_id & NIU_PHY_ID_MASK) {
  1615. case NIU_PHY_ID_MRVL88X2011:
  1616. err = link_status_10g_mrvl(np, link_up_p);
  1617. break;
  1618. default: /* bcom 8704 */
  1619. err = link_status_10g_bcom(np, link_up_p);
  1620. break;
  1621. }
  1622. }
  1623. spin_unlock_irqrestore(&np->lock, flags);
  1624. return err;
  1625. }
  1626. static int niu_10g_phy_present(struct niu *np)
  1627. {
  1628. u64 sig, mask, val;
  1629. sig = nr64(ESR_INT_SIGNALS);
  1630. switch (np->port) {
  1631. case 0:
  1632. mask = ESR_INT_SIGNALS_P0_BITS;
  1633. val = (ESR_INT_SRDY0_P0 |
  1634. ESR_INT_DET0_P0 |
  1635. ESR_INT_XSRDY_P0 |
  1636. ESR_INT_XDP_P0_CH3 |
  1637. ESR_INT_XDP_P0_CH2 |
  1638. ESR_INT_XDP_P0_CH1 |
  1639. ESR_INT_XDP_P0_CH0);
  1640. break;
  1641. case 1:
  1642. mask = ESR_INT_SIGNALS_P1_BITS;
  1643. val = (ESR_INT_SRDY0_P1 |
  1644. ESR_INT_DET0_P1 |
  1645. ESR_INT_XSRDY_P1 |
  1646. ESR_INT_XDP_P1_CH3 |
  1647. ESR_INT_XDP_P1_CH2 |
  1648. ESR_INT_XDP_P1_CH1 |
  1649. ESR_INT_XDP_P1_CH0);
  1650. break;
  1651. default:
  1652. return 0;
  1653. }
  1654. if ((sig & mask) != val)
  1655. return 0;
  1656. return 1;
  1657. }
  1658. static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
  1659. {
  1660. unsigned long flags;
  1661. int err = 0;
  1662. int phy_present;
  1663. int phy_present_prev;
  1664. spin_lock_irqsave(&np->lock, flags);
  1665. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1666. phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
  1667. 1 : 0;
  1668. phy_present = niu_10g_phy_present(np);
  1669. if (phy_present != phy_present_prev) {
  1670. /* state change */
  1671. if (phy_present) {
  1672. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1673. if (np->phy_ops->xcvr_init)
  1674. err = np->phy_ops->xcvr_init(np);
  1675. if (err) {
  1676. /* debounce */
  1677. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1678. }
  1679. } else {
  1680. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1681. *link_up_p = 0;
  1682. niuwarn(LINK, "%s: Hotplug PHY Removed\n",
  1683. np->dev->name);
  1684. }
  1685. }
  1686. if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT)
  1687. err = link_status_10g_bcm8706(np, link_up_p);
  1688. }
  1689. spin_unlock_irqrestore(&np->lock, flags);
  1690. return err;
  1691. }
  1692. static int link_status_1g(struct niu *np, int *link_up_p)
  1693. {
  1694. struct niu_link_config *lp = &np->link_config;
  1695. u16 current_speed, bmsr;
  1696. unsigned long flags;
  1697. u8 current_duplex;
  1698. int err, link_up;
  1699. link_up = 0;
  1700. current_speed = SPEED_INVALID;
  1701. current_duplex = DUPLEX_INVALID;
  1702. spin_lock_irqsave(&np->lock, flags);
  1703. err = -EINVAL;
  1704. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  1705. goto out;
  1706. err = mii_read(np, np->phy_addr, MII_BMSR);
  1707. if (err < 0)
  1708. goto out;
  1709. bmsr = err;
  1710. if (bmsr & BMSR_LSTATUS) {
  1711. u16 adv, lpa, common, estat;
  1712. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  1713. if (err < 0)
  1714. goto out;
  1715. adv = err;
  1716. err = mii_read(np, np->phy_addr, MII_LPA);
  1717. if (err < 0)
  1718. goto out;
  1719. lpa = err;
  1720. common = adv & lpa;
  1721. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1722. if (err < 0)
  1723. goto out;
  1724. estat = err;
  1725. link_up = 1;
  1726. if (estat & (ESTATUS_1000_TFULL | ESTATUS_1000_THALF)) {
  1727. current_speed = SPEED_1000;
  1728. if (estat & ESTATUS_1000_TFULL)
  1729. current_duplex = DUPLEX_FULL;
  1730. else
  1731. current_duplex = DUPLEX_HALF;
  1732. } else {
  1733. if (common & ADVERTISE_100BASE4) {
  1734. current_speed = SPEED_100;
  1735. current_duplex = DUPLEX_HALF;
  1736. } else if (common & ADVERTISE_100FULL) {
  1737. current_speed = SPEED_100;
  1738. current_duplex = DUPLEX_FULL;
  1739. } else if (common & ADVERTISE_100HALF) {
  1740. current_speed = SPEED_100;
  1741. current_duplex = DUPLEX_HALF;
  1742. } else if (common & ADVERTISE_10FULL) {
  1743. current_speed = SPEED_10;
  1744. current_duplex = DUPLEX_FULL;
  1745. } else if (common & ADVERTISE_10HALF) {
  1746. current_speed = SPEED_10;
  1747. current_duplex = DUPLEX_HALF;
  1748. } else
  1749. link_up = 0;
  1750. }
  1751. }
  1752. lp->active_speed = current_speed;
  1753. lp->active_duplex = current_duplex;
  1754. err = 0;
  1755. out:
  1756. spin_unlock_irqrestore(&np->lock, flags);
  1757. *link_up_p = link_up;
  1758. return err;
  1759. }
  1760. static int niu_link_status(struct niu *np, int *link_up_p)
  1761. {
  1762. const struct niu_phy_ops *ops = np->phy_ops;
  1763. int err;
  1764. err = 0;
  1765. if (ops->link_status)
  1766. err = ops->link_status(np, link_up_p);
  1767. return err;
  1768. }
  1769. static void niu_timer(unsigned long __opaque)
  1770. {
  1771. struct niu *np = (struct niu *) __opaque;
  1772. unsigned long off;
  1773. int err, link_up;
  1774. err = niu_link_status(np, &link_up);
  1775. if (!err)
  1776. niu_link_status_common(np, link_up);
  1777. if (netif_carrier_ok(np->dev))
  1778. off = 5 * HZ;
  1779. else
  1780. off = 1 * HZ;
  1781. np->timer.expires = jiffies + off;
  1782. add_timer(&np->timer);
  1783. }
  1784. static const struct niu_phy_ops phy_ops_10g_serdes = {
  1785. .serdes_init = serdes_init_10g_serdes,
  1786. .link_status = link_status_10g_serdes,
  1787. };
  1788. static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
  1789. .serdes_init = serdes_init_niu_10g_serdes,
  1790. .link_status = link_status_10g_serdes,
  1791. };
  1792. static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
  1793. .serdes_init = serdes_init_niu_1g_serdes,
  1794. .link_status = link_status_1g_serdes,
  1795. };
  1796. static const struct niu_phy_ops phy_ops_1g_rgmii = {
  1797. .xcvr_init = xcvr_init_1g_rgmii,
  1798. .link_status = link_status_1g_rgmii,
  1799. };
  1800. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1801. .serdes_init = serdes_init_niu_10g_fiber,
  1802. .xcvr_init = xcvr_init_10g,
  1803. .link_status = link_status_10g,
  1804. };
  1805. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1806. .serdes_init = serdes_init_10g,
  1807. .xcvr_init = xcvr_init_10g,
  1808. .link_status = link_status_10g,
  1809. };
  1810. static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
  1811. .serdes_init = serdes_init_10g,
  1812. .xcvr_init = xcvr_init_10g_bcm8706,
  1813. .link_status = link_status_10g_hotplug,
  1814. };
  1815. static const struct niu_phy_ops phy_ops_10g_copper = {
  1816. .serdes_init = serdes_init_10g,
  1817. .link_status = link_status_10g, /* XXX */
  1818. };
  1819. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1820. .serdes_init = serdes_init_1g,
  1821. .xcvr_init = xcvr_init_1g,
  1822. .link_status = link_status_1g,
  1823. };
  1824. static const struct niu_phy_ops phy_ops_1g_copper = {
  1825. .xcvr_init = xcvr_init_1g,
  1826. .link_status = link_status_1g,
  1827. };
  1828. struct niu_phy_template {
  1829. const struct niu_phy_ops *ops;
  1830. u32 phy_addr_base;
  1831. };
  1832. static const struct niu_phy_template phy_template_niu_10g_fiber = {
  1833. .ops = &phy_ops_10g_fiber_niu,
  1834. .phy_addr_base = 16,
  1835. };
  1836. static const struct niu_phy_template phy_template_niu_10g_serdes = {
  1837. .ops = &phy_ops_10g_serdes_niu,
  1838. .phy_addr_base = 0,
  1839. };
  1840. static const struct niu_phy_template phy_template_niu_1g_serdes = {
  1841. .ops = &phy_ops_1g_serdes_niu,
  1842. .phy_addr_base = 0,
  1843. };
  1844. static const struct niu_phy_template phy_template_10g_fiber = {
  1845. .ops = &phy_ops_10g_fiber,
  1846. .phy_addr_base = 8,
  1847. };
  1848. static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
  1849. .ops = &phy_ops_10g_fiber_hotplug,
  1850. .phy_addr_base = 8,
  1851. };
  1852. static const struct niu_phy_template phy_template_10g_copper = {
  1853. .ops = &phy_ops_10g_copper,
  1854. .phy_addr_base = 10,
  1855. };
  1856. static const struct niu_phy_template phy_template_1g_fiber = {
  1857. .ops = &phy_ops_1g_fiber,
  1858. .phy_addr_base = 0,
  1859. };
  1860. static const struct niu_phy_template phy_template_1g_copper = {
  1861. .ops = &phy_ops_1g_copper,
  1862. .phy_addr_base = 0,
  1863. };
  1864. static const struct niu_phy_template phy_template_1g_rgmii = {
  1865. .ops = &phy_ops_1g_rgmii,
  1866. .phy_addr_base = 0,
  1867. };
  1868. static const struct niu_phy_template phy_template_10g_serdes = {
  1869. .ops = &phy_ops_10g_serdes,
  1870. .phy_addr_base = 0,
  1871. };
  1872. static int niu_atca_port_num[4] = {
  1873. 0, 0, 11, 10
  1874. };
  1875. static int serdes_init_10g_serdes(struct niu *np)
  1876. {
  1877. struct niu_link_config *lp = &np->link_config;
  1878. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  1879. u64 ctrl_val, test_cfg_val, sig, mask, val;
  1880. int err;
  1881. u64 reset_val;
  1882. switch (np->port) {
  1883. case 0:
  1884. reset_val = ENET_SERDES_RESET_0;
  1885. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  1886. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  1887. pll_cfg = ENET_SERDES_0_PLL_CFG;
  1888. break;
  1889. case 1:
  1890. reset_val = ENET_SERDES_RESET_1;
  1891. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  1892. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  1893. pll_cfg = ENET_SERDES_1_PLL_CFG;
  1894. break;
  1895. default:
  1896. return -EINVAL;
  1897. }
  1898. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  1899. ENET_SERDES_CTRL_SDET_1 |
  1900. ENET_SERDES_CTRL_SDET_2 |
  1901. ENET_SERDES_CTRL_SDET_3 |
  1902. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  1903. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  1904. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  1905. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  1906. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  1907. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  1908. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  1909. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  1910. test_cfg_val = 0;
  1911. if (lp->loopback_mode == LOOPBACK_PHY) {
  1912. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  1913. ENET_SERDES_TEST_MD_0_SHIFT) |
  1914. (ENET_TEST_MD_PAD_LOOPBACK <<
  1915. ENET_SERDES_TEST_MD_1_SHIFT) |
  1916. (ENET_TEST_MD_PAD_LOOPBACK <<
  1917. ENET_SERDES_TEST_MD_2_SHIFT) |
  1918. (ENET_TEST_MD_PAD_LOOPBACK <<
  1919. ENET_SERDES_TEST_MD_3_SHIFT));
  1920. }
  1921. esr_reset(np);
  1922. nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
  1923. nw64(ctrl_reg, ctrl_val);
  1924. nw64(test_cfg_reg, test_cfg_val);
  1925. /* Initialize all 4 lanes of the SERDES. */
  1926. for (i = 0; i < 4; i++) {
  1927. u32 rxtx_ctrl, glue0;
  1928. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  1929. if (err)
  1930. return err;
  1931. err = esr_read_glue0(np, i, &glue0);
  1932. if (err)
  1933. return err;
  1934. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  1935. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  1936. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  1937. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  1938. ESR_GLUE_CTRL0_THCNT |
  1939. ESR_GLUE_CTRL0_BLTIME);
  1940. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  1941. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  1942. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  1943. (BLTIME_300_CYCLES <<
  1944. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  1945. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  1946. if (err)
  1947. return err;
  1948. err = esr_write_glue0(np, i, glue0);
  1949. if (err)
  1950. return err;
  1951. }
  1952. sig = nr64(ESR_INT_SIGNALS);
  1953. switch (np->port) {
  1954. case 0:
  1955. mask = ESR_INT_SIGNALS_P0_BITS;
  1956. val = (ESR_INT_SRDY0_P0 |
  1957. ESR_INT_DET0_P0 |
  1958. ESR_INT_XSRDY_P0 |
  1959. ESR_INT_XDP_P0_CH3 |
  1960. ESR_INT_XDP_P0_CH2 |
  1961. ESR_INT_XDP_P0_CH1 |
  1962. ESR_INT_XDP_P0_CH0);
  1963. break;
  1964. case 1:
  1965. mask = ESR_INT_SIGNALS_P1_BITS;
  1966. val = (ESR_INT_SRDY0_P1 |
  1967. ESR_INT_DET0_P1 |
  1968. ESR_INT_XSRDY_P1 |
  1969. ESR_INT_XDP_P1_CH3 |
  1970. ESR_INT_XDP_P1_CH2 |
  1971. ESR_INT_XDP_P1_CH1 |
  1972. ESR_INT_XDP_P1_CH0);
  1973. break;
  1974. default:
  1975. return -EINVAL;
  1976. }
  1977. if ((sig & mask) != val) {
  1978. int err;
  1979. err = serdes_init_1g_serdes(np);
  1980. if (!err) {
  1981. np->flags &= ~NIU_FLAGS_10G;
  1982. np->mac_xcvr = MAC_XCVR_PCS;
  1983. } else {
  1984. dev_err(np->device, PFX "Port %u 10G/1G SERDES Link Failed \n",
  1985. np->port);
  1986. return -ENODEV;
  1987. }
  1988. }
  1989. return 0;
  1990. }
  1991. static int niu_determine_phy_disposition(struct niu *np)
  1992. {
  1993. struct niu_parent *parent = np->parent;
  1994. u8 plat_type = parent->plat_type;
  1995. const struct niu_phy_template *tp;
  1996. u32 phy_addr_off = 0;
  1997. if (plat_type == PLAT_TYPE_NIU) {
  1998. switch (np->flags &
  1999. (NIU_FLAGS_10G |
  2000. NIU_FLAGS_FIBER |
  2001. NIU_FLAGS_XCVR_SERDES)) {
  2002. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2003. /* 10G Serdes */
  2004. tp = &phy_template_niu_10g_serdes;
  2005. break;
  2006. case NIU_FLAGS_XCVR_SERDES:
  2007. /* 1G Serdes */
  2008. tp = &phy_template_niu_1g_serdes;
  2009. break;
  2010. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2011. /* 10G Fiber */
  2012. default:
  2013. tp = &phy_template_niu_10g_fiber;
  2014. phy_addr_off += np->port;
  2015. break;
  2016. }
  2017. } else {
  2018. switch (np->flags &
  2019. (NIU_FLAGS_10G |
  2020. NIU_FLAGS_FIBER |
  2021. NIU_FLAGS_XCVR_SERDES)) {
  2022. case 0:
  2023. /* 1G copper */
  2024. tp = &phy_template_1g_copper;
  2025. if (plat_type == PLAT_TYPE_VF_P0)
  2026. phy_addr_off = 10;
  2027. else if (plat_type == PLAT_TYPE_VF_P1)
  2028. phy_addr_off = 26;
  2029. phy_addr_off += (np->port ^ 0x3);
  2030. break;
  2031. case NIU_FLAGS_10G:
  2032. /* 10G copper */
  2033. tp = &phy_template_1g_copper;
  2034. break;
  2035. case NIU_FLAGS_FIBER:
  2036. /* 1G fiber */
  2037. tp = &phy_template_1g_fiber;
  2038. break;
  2039. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2040. /* 10G fiber */
  2041. tp = &phy_template_10g_fiber;
  2042. if (plat_type == PLAT_TYPE_VF_P0 ||
  2043. plat_type == PLAT_TYPE_VF_P1)
  2044. phy_addr_off = 8;
  2045. phy_addr_off += np->port;
  2046. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2047. tp = &phy_template_10g_fiber_hotplug;
  2048. if (np->port == 0)
  2049. phy_addr_off = 8;
  2050. if (np->port == 1)
  2051. phy_addr_off = 12;
  2052. }
  2053. break;
  2054. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2055. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  2056. case NIU_FLAGS_XCVR_SERDES:
  2057. switch(np->port) {
  2058. case 0:
  2059. case 1:
  2060. tp = &phy_template_10g_serdes;
  2061. break;
  2062. case 2:
  2063. case 3:
  2064. tp = &phy_template_1g_rgmii;
  2065. break;
  2066. default:
  2067. return -EINVAL;
  2068. break;
  2069. }
  2070. phy_addr_off = niu_atca_port_num[np->port];
  2071. break;
  2072. default:
  2073. return -EINVAL;
  2074. }
  2075. }
  2076. np->phy_ops = tp->ops;
  2077. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  2078. return 0;
  2079. }
  2080. static int niu_init_link(struct niu *np)
  2081. {
  2082. struct niu_parent *parent = np->parent;
  2083. int err, ignore;
  2084. if (parent->plat_type == PLAT_TYPE_NIU) {
  2085. err = niu_xcvr_init(np);
  2086. if (err)
  2087. return err;
  2088. msleep(200);
  2089. }
  2090. err = niu_serdes_init(np);
  2091. if (err)
  2092. return err;
  2093. msleep(200);
  2094. err = niu_xcvr_init(np);
  2095. if (!err)
  2096. niu_link_status(np, &ignore);
  2097. return 0;
  2098. }
  2099. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  2100. {
  2101. u16 reg0 = addr[4] << 8 | addr[5];
  2102. u16 reg1 = addr[2] << 8 | addr[3];
  2103. u16 reg2 = addr[0] << 8 | addr[1];
  2104. if (np->flags & NIU_FLAGS_XMAC) {
  2105. nw64_mac(XMAC_ADDR0, reg0);
  2106. nw64_mac(XMAC_ADDR1, reg1);
  2107. nw64_mac(XMAC_ADDR2, reg2);
  2108. } else {
  2109. nw64_mac(BMAC_ADDR0, reg0);
  2110. nw64_mac(BMAC_ADDR1, reg1);
  2111. nw64_mac(BMAC_ADDR2, reg2);
  2112. }
  2113. }
  2114. static int niu_num_alt_addr(struct niu *np)
  2115. {
  2116. if (np->flags & NIU_FLAGS_XMAC)
  2117. return XMAC_NUM_ALT_ADDR;
  2118. else
  2119. return BMAC_NUM_ALT_ADDR;
  2120. }
  2121. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  2122. {
  2123. u16 reg0 = addr[4] << 8 | addr[5];
  2124. u16 reg1 = addr[2] << 8 | addr[3];
  2125. u16 reg2 = addr[0] << 8 | addr[1];
  2126. if (index >= niu_num_alt_addr(np))
  2127. return -EINVAL;
  2128. if (np->flags & NIU_FLAGS_XMAC) {
  2129. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  2130. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  2131. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  2132. } else {
  2133. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  2134. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  2135. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  2136. }
  2137. return 0;
  2138. }
  2139. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  2140. {
  2141. unsigned long reg;
  2142. u64 val, mask;
  2143. if (index >= niu_num_alt_addr(np))
  2144. return -EINVAL;
  2145. if (np->flags & NIU_FLAGS_XMAC) {
  2146. reg = XMAC_ADDR_CMPEN;
  2147. mask = 1 << index;
  2148. } else {
  2149. reg = BMAC_ADDR_CMPEN;
  2150. mask = 1 << (index + 1);
  2151. }
  2152. val = nr64_mac(reg);
  2153. if (on)
  2154. val |= mask;
  2155. else
  2156. val &= ~mask;
  2157. nw64_mac(reg, val);
  2158. return 0;
  2159. }
  2160. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  2161. int num, int mac_pref)
  2162. {
  2163. u64 val = nr64_mac(reg);
  2164. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  2165. val |= num;
  2166. if (mac_pref)
  2167. val |= HOST_INFO_MPR;
  2168. nw64_mac(reg, val);
  2169. }
  2170. static int __set_rdc_table_num(struct niu *np,
  2171. int xmac_index, int bmac_index,
  2172. int rdc_table_num, int mac_pref)
  2173. {
  2174. unsigned long reg;
  2175. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  2176. return -EINVAL;
  2177. if (np->flags & NIU_FLAGS_XMAC)
  2178. reg = XMAC_HOST_INFO(xmac_index);
  2179. else
  2180. reg = BMAC_HOST_INFO(bmac_index);
  2181. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  2182. return 0;
  2183. }
  2184. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  2185. int mac_pref)
  2186. {
  2187. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  2188. }
  2189. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  2190. int mac_pref)
  2191. {
  2192. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  2193. }
  2194. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  2195. int table_num, int mac_pref)
  2196. {
  2197. if (idx >= niu_num_alt_addr(np))
  2198. return -EINVAL;
  2199. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  2200. }
  2201. static u64 vlan_entry_set_parity(u64 reg_val)
  2202. {
  2203. u64 port01_mask;
  2204. u64 port23_mask;
  2205. port01_mask = 0x00ff;
  2206. port23_mask = 0xff00;
  2207. if (hweight64(reg_val & port01_mask) & 1)
  2208. reg_val |= ENET_VLAN_TBL_PARITY0;
  2209. else
  2210. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  2211. if (hweight64(reg_val & port23_mask) & 1)
  2212. reg_val |= ENET_VLAN_TBL_PARITY1;
  2213. else
  2214. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  2215. return reg_val;
  2216. }
  2217. static void vlan_tbl_write(struct niu *np, unsigned long index,
  2218. int port, int vpr, int rdc_table)
  2219. {
  2220. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  2221. reg_val &= ~((ENET_VLAN_TBL_VPR |
  2222. ENET_VLAN_TBL_VLANRDCTBLN) <<
  2223. ENET_VLAN_TBL_SHIFT(port));
  2224. if (vpr)
  2225. reg_val |= (ENET_VLAN_TBL_VPR <<
  2226. ENET_VLAN_TBL_SHIFT(port));
  2227. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  2228. reg_val = vlan_entry_set_parity(reg_val);
  2229. nw64(ENET_VLAN_TBL(index), reg_val);
  2230. }
  2231. static void vlan_tbl_clear(struct niu *np)
  2232. {
  2233. int i;
  2234. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  2235. nw64(ENET_VLAN_TBL(i), 0);
  2236. }
  2237. static int tcam_wait_bit(struct niu *np, u64 bit)
  2238. {
  2239. int limit = 1000;
  2240. while (--limit > 0) {
  2241. if (nr64(TCAM_CTL) & bit)
  2242. break;
  2243. udelay(1);
  2244. }
  2245. if (limit < 0)
  2246. return -ENODEV;
  2247. return 0;
  2248. }
  2249. static int tcam_flush(struct niu *np, int index)
  2250. {
  2251. nw64(TCAM_KEY_0, 0x00);
  2252. nw64(TCAM_KEY_MASK_0, 0xff);
  2253. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2254. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2255. }
  2256. #if 0
  2257. static int tcam_read(struct niu *np, int index,
  2258. u64 *key, u64 *mask)
  2259. {
  2260. int err;
  2261. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  2262. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2263. if (!err) {
  2264. key[0] = nr64(TCAM_KEY_0);
  2265. key[1] = nr64(TCAM_KEY_1);
  2266. key[2] = nr64(TCAM_KEY_2);
  2267. key[3] = nr64(TCAM_KEY_3);
  2268. mask[0] = nr64(TCAM_KEY_MASK_0);
  2269. mask[1] = nr64(TCAM_KEY_MASK_1);
  2270. mask[2] = nr64(TCAM_KEY_MASK_2);
  2271. mask[3] = nr64(TCAM_KEY_MASK_3);
  2272. }
  2273. return err;
  2274. }
  2275. #endif
  2276. static int tcam_write(struct niu *np, int index,
  2277. u64 *key, u64 *mask)
  2278. {
  2279. nw64(TCAM_KEY_0, key[0]);
  2280. nw64(TCAM_KEY_1, key[1]);
  2281. nw64(TCAM_KEY_2, key[2]);
  2282. nw64(TCAM_KEY_3, key[3]);
  2283. nw64(TCAM_KEY_MASK_0, mask[0]);
  2284. nw64(TCAM_KEY_MASK_1, mask[1]);
  2285. nw64(TCAM_KEY_MASK_2, mask[2]);
  2286. nw64(TCAM_KEY_MASK_3, mask[3]);
  2287. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2288. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2289. }
  2290. #if 0
  2291. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  2292. {
  2293. int err;
  2294. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  2295. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2296. if (!err)
  2297. *data = nr64(TCAM_KEY_1);
  2298. return err;
  2299. }
  2300. #endif
  2301. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  2302. {
  2303. nw64(TCAM_KEY_1, assoc_data);
  2304. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  2305. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2306. }
  2307. static void tcam_enable(struct niu *np, int on)
  2308. {
  2309. u64 val = nr64(FFLP_CFG_1);
  2310. if (on)
  2311. val &= ~FFLP_CFG_1_TCAM_DIS;
  2312. else
  2313. val |= FFLP_CFG_1_TCAM_DIS;
  2314. nw64(FFLP_CFG_1, val);
  2315. }
  2316. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  2317. {
  2318. u64 val = nr64(FFLP_CFG_1);
  2319. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  2320. FFLP_CFG_1_CAMLAT |
  2321. FFLP_CFG_1_CAMRATIO);
  2322. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  2323. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  2324. nw64(FFLP_CFG_1, val);
  2325. val = nr64(FFLP_CFG_1);
  2326. val |= FFLP_CFG_1_FFLPINITDONE;
  2327. nw64(FFLP_CFG_1, val);
  2328. }
  2329. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  2330. int on)
  2331. {
  2332. unsigned long reg;
  2333. u64 val;
  2334. if (class < CLASS_CODE_ETHERTYPE1 ||
  2335. class > CLASS_CODE_ETHERTYPE2)
  2336. return -EINVAL;
  2337. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2338. val = nr64(reg);
  2339. if (on)
  2340. val |= L2_CLS_VLD;
  2341. else
  2342. val &= ~L2_CLS_VLD;
  2343. nw64(reg, val);
  2344. return 0;
  2345. }
  2346. #if 0
  2347. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  2348. u64 ether_type)
  2349. {
  2350. unsigned long reg;
  2351. u64 val;
  2352. if (class < CLASS_CODE_ETHERTYPE1 ||
  2353. class > CLASS_CODE_ETHERTYPE2 ||
  2354. (ether_type & ~(u64)0xffff) != 0)
  2355. return -EINVAL;
  2356. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2357. val = nr64(reg);
  2358. val &= ~L2_CLS_ETYPE;
  2359. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  2360. nw64(reg, val);
  2361. return 0;
  2362. }
  2363. #endif
  2364. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  2365. int on)
  2366. {
  2367. unsigned long reg;
  2368. u64 val;
  2369. if (class < CLASS_CODE_USER_PROG1 ||
  2370. class > CLASS_CODE_USER_PROG4)
  2371. return -EINVAL;
  2372. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2373. val = nr64(reg);
  2374. if (on)
  2375. val |= L3_CLS_VALID;
  2376. else
  2377. val &= ~L3_CLS_VALID;
  2378. nw64(reg, val);
  2379. return 0;
  2380. }
  2381. #if 0
  2382. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  2383. int ipv6, u64 protocol_id,
  2384. u64 tos_mask, u64 tos_val)
  2385. {
  2386. unsigned long reg;
  2387. u64 val;
  2388. if (class < CLASS_CODE_USER_PROG1 ||
  2389. class > CLASS_CODE_USER_PROG4 ||
  2390. (protocol_id & ~(u64)0xff) != 0 ||
  2391. (tos_mask & ~(u64)0xff) != 0 ||
  2392. (tos_val & ~(u64)0xff) != 0)
  2393. return -EINVAL;
  2394. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2395. val = nr64(reg);
  2396. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  2397. L3_CLS_TOSMASK | L3_CLS_TOS);
  2398. if (ipv6)
  2399. val |= L3_CLS_IPVER;
  2400. val |= (protocol_id << L3_CLS_PID_SHIFT);
  2401. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  2402. val |= (tos_val << L3_CLS_TOS_SHIFT);
  2403. nw64(reg, val);
  2404. return 0;
  2405. }
  2406. #endif
  2407. static int tcam_early_init(struct niu *np)
  2408. {
  2409. unsigned long i;
  2410. int err;
  2411. tcam_enable(np, 0);
  2412. tcam_set_lat_and_ratio(np,
  2413. DEFAULT_TCAM_LATENCY,
  2414. DEFAULT_TCAM_ACCESS_RATIO);
  2415. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  2416. err = tcam_user_eth_class_enable(np, i, 0);
  2417. if (err)
  2418. return err;
  2419. }
  2420. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  2421. err = tcam_user_ip_class_enable(np, i, 0);
  2422. if (err)
  2423. return err;
  2424. }
  2425. return 0;
  2426. }
  2427. static int tcam_flush_all(struct niu *np)
  2428. {
  2429. unsigned long i;
  2430. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  2431. int err = tcam_flush(np, i);
  2432. if (err)
  2433. return err;
  2434. }
  2435. return 0;
  2436. }
  2437. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  2438. {
  2439. return ((u64)index | (num_entries == 1 ?
  2440. HASH_TBL_ADDR_AUTOINC : 0));
  2441. }
  2442. #if 0
  2443. static int hash_read(struct niu *np, unsigned long partition,
  2444. unsigned long index, unsigned long num_entries,
  2445. u64 *data)
  2446. {
  2447. u64 val = hash_addr_regval(index, num_entries);
  2448. unsigned long i;
  2449. if (partition >= FCRAM_NUM_PARTITIONS ||
  2450. index + num_entries > FCRAM_SIZE)
  2451. return -EINVAL;
  2452. nw64(HASH_TBL_ADDR(partition), val);
  2453. for (i = 0; i < num_entries; i++)
  2454. data[i] = nr64(HASH_TBL_DATA(partition));
  2455. return 0;
  2456. }
  2457. #endif
  2458. static int hash_write(struct niu *np, unsigned long partition,
  2459. unsigned long index, unsigned long num_entries,
  2460. u64 *data)
  2461. {
  2462. u64 val = hash_addr_regval(index, num_entries);
  2463. unsigned long i;
  2464. if (partition >= FCRAM_NUM_PARTITIONS ||
  2465. index + (num_entries * 8) > FCRAM_SIZE)
  2466. return -EINVAL;
  2467. nw64(HASH_TBL_ADDR(partition), val);
  2468. for (i = 0; i < num_entries; i++)
  2469. nw64(HASH_TBL_DATA(partition), data[i]);
  2470. return 0;
  2471. }
  2472. static void fflp_reset(struct niu *np)
  2473. {
  2474. u64 val;
  2475. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  2476. udelay(10);
  2477. nw64(FFLP_CFG_1, 0);
  2478. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  2479. nw64(FFLP_CFG_1, val);
  2480. }
  2481. static void fflp_set_timings(struct niu *np)
  2482. {
  2483. u64 val = nr64(FFLP_CFG_1);
  2484. val &= ~FFLP_CFG_1_FFLPINITDONE;
  2485. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  2486. nw64(FFLP_CFG_1, val);
  2487. val = nr64(FFLP_CFG_1);
  2488. val |= FFLP_CFG_1_FFLPINITDONE;
  2489. nw64(FFLP_CFG_1, val);
  2490. val = nr64(FCRAM_REF_TMR);
  2491. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  2492. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  2493. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  2494. nw64(FCRAM_REF_TMR, val);
  2495. }
  2496. static int fflp_set_partition(struct niu *np, u64 partition,
  2497. u64 mask, u64 base, int enable)
  2498. {
  2499. unsigned long reg;
  2500. u64 val;
  2501. if (partition >= FCRAM_NUM_PARTITIONS ||
  2502. (mask & ~(u64)0x1f) != 0 ||
  2503. (base & ~(u64)0x1f) != 0)
  2504. return -EINVAL;
  2505. reg = FLW_PRT_SEL(partition);
  2506. val = nr64(reg);
  2507. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  2508. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  2509. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  2510. if (enable)
  2511. val |= FLW_PRT_SEL_EXT;
  2512. nw64(reg, val);
  2513. return 0;
  2514. }
  2515. static int fflp_disable_all_partitions(struct niu *np)
  2516. {
  2517. unsigned long i;
  2518. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  2519. int err = fflp_set_partition(np, 0, 0, 0, 0);
  2520. if (err)
  2521. return err;
  2522. }
  2523. return 0;
  2524. }
  2525. static void fflp_llcsnap_enable(struct niu *np, int on)
  2526. {
  2527. u64 val = nr64(FFLP_CFG_1);
  2528. if (on)
  2529. val |= FFLP_CFG_1_LLCSNAP;
  2530. else
  2531. val &= ~FFLP_CFG_1_LLCSNAP;
  2532. nw64(FFLP_CFG_1, val);
  2533. }
  2534. static void fflp_errors_enable(struct niu *np, int on)
  2535. {
  2536. u64 val = nr64(FFLP_CFG_1);
  2537. if (on)
  2538. val &= ~FFLP_CFG_1_ERRORDIS;
  2539. else
  2540. val |= FFLP_CFG_1_ERRORDIS;
  2541. nw64(FFLP_CFG_1, val);
  2542. }
  2543. static int fflp_hash_clear(struct niu *np)
  2544. {
  2545. struct fcram_hash_ipv4 ent;
  2546. unsigned long i;
  2547. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  2548. memset(&ent, 0, sizeof(ent));
  2549. ent.header = HASH_HEADER_EXT;
  2550. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  2551. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  2552. if (err)
  2553. return err;
  2554. }
  2555. return 0;
  2556. }
  2557. static int fflp_early_init(struct niu *np)
  2558. {
  2559. struct niu_parent *parent;
  2560. unsigned long flags;
  2561. int err;
  2562. niu_lock_parent(np, flags);
  2563. parent = np->parent;
  2564. err = 0;
  2565. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  2566. niudbg(PROBE, "fflp_early_init: Initting hw on port %u\n",
  2567. np->port);
  2568. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2569. fflp_reset(np);
  2570. fflp_set_timings(np);
  2571. err = fflp_disable_all_partitions(np);
  2572. if (err) {
  2573. niudbg(PROBE, "fflp_disable_all_partitions "
  2574. "failed, err=%d\n", err);
  2575. goto out;
  2576. }
  2577. }
  2578. err = tcam_early_init(np);
  2579. if (err) {
  2580. niudbg(PROBE, "tcam_early_init failed, err=%d\n",
  2581. err);
  2582. goto out;
  2583. }
  2584. fflp_llcsnap_enable(np, 1);
  2585. fflp_errors_enable(np, 0);
  2586. nw64(H1POLY, 0);
  2587. nw64(H2POLY, 0);
  2588. err = tcam_flush_all(np);
  2589. if (err) {
  2590. niudbg(PROBE, "tcam_flush_all failed, err=%d\n",
  2591. err);
  2592. goto out;
  2593. }
  2594. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2595. err = fflp_hash_clear(np);
  2596. if (err) {
  2597. niudbg(PROBE, "fflp_hash_clear failed, "
  2598. "err=%d\n", err);
  2599. goto out;
  2600. }
  2601. }
  2602. vlan_tbl_clear(np);
  2603. niudbg(PROBE, "fflp_early_init: Success\n");
  2604. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  2605. }
  2606. out:
  2607. niu_unlock_parent(np, flags);
  2608. return err;
  2609. }
  2610. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  2611. {
  2612. if (class_code < CLASS_CODE_USER_PROG1 ||
  2613. class_code > CLASS_CODE_SCTP_IPV6)
  2614. return -EINVAL;
  2615. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2616. return 0;
  2617. }
  2618. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  2619. {
  2620. if (class_code < CLASS_CODE_USER_PROG1 ||
  2621. class_code > CLASS_CODE_SCTP_IPV6)
  2622. return -EINVAL;
  2623. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2624. return 0;
  2625. }
  2626. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  2627. u32 offset, u32 size)
  2628. {
  2629. int i = skb_shinfo(skb)->nr_frags;
  2630. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2631. frag->page = page;
  2632. frag->page_offset = offset;
  2633. frag->size = size;
  2634. skb->len += size;
  2635. skb->data_len += size;
  2636. skb->truesize += size;
  2637. skb_shinfo(skb)->nr_frags = i + 1;
  2638. }
  2639. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  2640. {
  2641. a >>= PAGE_SHIFT;
  2642. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  2643. return (a & (MAX_RBR_RING_SIZE - 1));
  2644. }
  2645. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  2646. struct page ***link)
  2647. {
  2648. unsigned int h = niu_hash_rxaddr(rp, addr);
  2649. struct page *p, **pp;
  2650. addr &= PAGE_MASK;
  2651. pp = &rp->rxhash[h];
  2652. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  2653. if (p->index == addr) {
  2654. *link = pp;
  2655. break;
  2656. }
  2657. }
  2658. return p;
  2659. }
  2660. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  2661. {
  2662. unsigned int h = niu_hash_rxaddr(rp, base);
  2663. page->index = base;
  2664. page->mapping = (struct address_space *) rp->rxhash[h];
  2665. rp->rxhash[h] = page;
  2666. }
  2667. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  2668. gfp_t mask, int start_index)
  2669. {
  2670. struct page *page;
  2671. u64 addr;
  2672. int i;
  2673. page = alloc_page(mask);
  2674. if (!page)
  2675. return -ENOMEM;
  2676. addr = np->ops->map_page(np->device, page, 0,
  2677. PAGE_SIZE, DMA_FROM_DEVICE);
  2678. niu_hash_page(rp, page, addr);
  2679. if (rp->rbr_blocks_per_page > 1)
  2680. atomic_add(rp->rbr_blocks_per_page - 1,
  2681. &compound_head(page)->_count);
  2682. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  2683. __le32 *rbr = &rp->rbr[start_index + i];
  2684. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  2685. addr += rp->rbr_block_size;
  2686. }
  2687. return 0;
  2688. }
  2689. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2690. {
  2691. int index = rp->rbr_index;
  2692. rp->rbr_pending++;
  2693. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  2694. int err = niu_rbr_add_page(np, rp, mask, index);
  2695. if (unlikely(err)) {
  2696. rp->rbr_pending--;
  2697. return;
  2698. }
  2699. rp->rbr_index += rp->rbr_blocks_per_page;
  2700. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  2701. if (rp->rbr_index == rp->rbr_table_size)
  2702. rp->rbr_index = 0;
  2703. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  2704. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  2705. rp->rbr_pending = 0;
  2706. }
  2707. }
  2708. }
  2709. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  2710. {
  2711. unsigned int index = rp->rcr_index;
  2712. int num_rcr = 0;
  2713. rp->rx_dropped++;
  2714. while (1) {
  2715. struct page *page, **link;
  2716. u64 addr, val;
  2717. u32 rcr_size;
  2718. num_rcr++;
  2719. val = le64_to_cpup(&rp->rcr[index]);
  2720. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2721. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2722. page = niu_find_rxpage(rp, addr, &link);
  2723. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2724. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2725. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  2726. *link = (struct page *) page->mapping;
  2727. np->ops->unmap_page(np->device, page->index,
  2728. PAGE_SIZE, DMA_FROM_DEVICE);
  2729. page->index = 0;
  2730. page->mapping = NULL;
  2731. __free_page(page);
  2732. rp->rbr_refill_pending++;
  2733. }
  2734. index = NEXT_RCR(rp, index);
  2735. if (!(val & RCR_ENTRY_MULTI))
  2736. break;
  2737. }
  2738. rp->rcr_index = index;
  2739. return num_rcr;
  2740. }
  2741. static int niu_process_rx_pkt(struct niu *np, struct rx_ring_info *rp)
  2742. {
  2743. unsigned int index = rp->rcr_index;
  2744. struct sk_buff *skb;
  2745. int len, num_rcr;
  2746. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  2747. if (unlikely(!skb))
  2748. return niu_rx_pkt_ignore(np, rp);
  2749. num_rcr = 0;
  2750. while (1) {
  2751. struct page *page, **link;
  2752. u32 rcr_size, append_size;
  2753. u64 addr, val, off;
  2754. num_rcr++;
  2755. val = le64_to_cpup(&rp->rcr[index]);
  2756. len = (val & RCR_ENTRY_L2_LEN) >>
  2757. RCR_ENTRY_L2_LEN_SHIFT;
  2758. len -= ETH_FCS_LEN;
  2759. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2760. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2761. page = niu_find_rxpage(rp, addr, &link);
  2762. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2763. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2764. off = addr & ~PAGE_MASK;
  2765. append_size = rcr_size;
  2766. if (num_rcr == 1) {
  2767. int ptype;
  2768. off += 2;
  2769. append_size -= 2;
  2770. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  2771. if ((ptype == RCR_PKT_TYPE_TCP ||
  2772. ptype == RCR_PKT_TYPE_UDP) &&
  2773. !(val & (RCR_ENTRY_NOPORT |
  2774. RCR_ENTRY_ERROR)))
  2775. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2776. else
  2777. skb->ip_summed = CHECKSUM_NONE;
  2778. }
  2779. if (!(val & RCR_ENTRY_MULTI))
  2780. append_size = len - skb->len;
  2781. niu_rx_skb_append(skb, page, off, append_size);
  2782. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  2783. *link = (struct page *) page->mapping;
  2784. np->ops->unmap_page(np->device, page->index,
  2785. PAGE_SIZE, DMA_FROM_DEVICE);
  2786. page->index = 0;
  2787. page->mapping = NULL;
  2788. rp->rbr_refill_pending++;
  2789. } else
  2790. get_page(page);
  2791. index = NEXT_RCR(rp, index);
  2792. if (!(val & RCR_ENTRY_MULTI))
  2793. break;
  2794. }
  2795. rp->rcr_index = index;
  2796. skb_reserve(skb, NET_IP_ALIGN);
  2797. __pskb_pull_tail(skb, min(len, NIU_RXPULL_MAX));
  2798. rp->rx_packets++;
  2799. rp->rx_bytes += skb->len;
  2800. skb->protocol = eth_type_trans(skb, np->dev);
  2801. netif_receive_skb(skb);
  2802. np->dev->last_rx = jiffies;
  2803. return num_rcr;
  2804. }
  2805. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2806. {
  2807. int blocks_per_page = rp->rbr_blocks_per_page;
  2808. int err, index = rp->rbr_index;
  2809. err = 0;
  2810. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2811. err = niu_rbr_add_page(np, rp, mask, index);
  2812. if (err)
  2813. break;
  2814. index += blocks_per_page;
  2815. }
  2816. rp->rbr_index = index;
  2817. return err;
  2818. }
  2819. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2820. {
  2821. int i;
  2822. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2823. struct page *page;
  2824. page = rp->rxhash[i];
  2825. while (page) {
  2826. struct page *next = (struct page *) page->mapping;
  2827. u64 base = page->index;
  2828. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2829. DMA_FROM_DEVICE);
  2830. page->index = 0;
  2831. page->mapping = NULL;
  2832. __free_page(page);
  2833. page = next;
  2834. }
  2835. }
  2836. for (i = 0; i < rp->rbr_table_size; i++)
  2837. rp->rbr[i] = cpu_to_le32(0);
  2838. rp->rbr_index = 0;
  2839. }
  2840. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2841. {
  2842. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2843. struct sk_buff *skb = tb->skb;
  2844. struct tx_pkt_hdr *tp;
  2845. u64 tx_flags;
  2846. int i, len;
  2847. tp = (struct tx_pkt_hdr *) skb->data;
  2848. tx_flags = le64_to_cpup(&tp->flags);
  2849. rp->tx_packets++;
  2850. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2851. ((tx_flags & TXHDR_PAD) / 2));
  2852. len = skb_headlen(skb);
  2853. np->ops->unmap_single(np->device, tb->mapping,
  2854. len, DMA_TO_DEVICE);
  2855. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2856. rp->mark_pending--;
  2857. tb->skb = NULL;
  2858. do {
  2859. idx = NEXT_TX(rp, idx);
  2860. len -= MAX_TX_DESC_LEN;
  2861. } while (len > 0);
  2862. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2863. tb = &rp->tx_buffs[idx];
  2864. BUG_ON(tb->skb != NULL);
  2865. np->ops->unmap_page(np->device, tb->mapping,
  2866. skb_shinfo(skb)->frags[i].size,
  2867. DMA_TO_DEVICE);
  2868. idx = NEXT_TX(rp, idx);
  2869. }
  2870. dev_kfree_skb(skb);
  2871. return idx;
  2872. }
  2873. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2874. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2875. {
  2876. struct netdev_queue *txq;
  2877. u16 pkt_cnt, tmp;
  2878. int cons, index;
  2879. u64 cs;
  2880. index = (rp - np->tx_rings);
  2881. txq = netdev_get_tx_queue(np->dev, index);
  2882. cs = rp->tx_cs;
  2883. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  2884. goto out;
  2885. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  2886. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  2887. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  2888. rp->last_pkt_cnt = tmp;
  2889. cons = rp->cons;
  2890. niudbg(TX_DONE, "%s: niu_tx_work() pkt_cnt[%u] cons[%d]\n",
  2891. np->dev->name, pkt_cnt, cons);
  2892. while (pkt_cnt--)
  2893. cons = release_tx_packet(np, rp, cons);
  2894. rp->cons = cons;
  2895. smp_mb();
  2896. out:
  2897. if (unlikely(netif_tx_queue_stopped(txq) &&
  2898. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  2899. __netif_tx_lock(txq, smp_processor_id());
  2900. if (netif_tx_queue_stopped(txq) &&
  2901. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  2902. netif_tx_wake_queue(txq);
  2903. __netif_tx_unlock(txq);
  2904. }
  2905. }
  2906. static int niu_rx_work(struct niu *np, struct rx_ring_info *rp, int budget)
  2907. {
  2908. int qlen, rcr_done = 0, work_done = 0;
  2909. struct rxdma_mailbox *mbox = rp->mbox;
  2910. u64 stat;
  2911. #if 1
  2912. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  2913. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  2914. #else
  2915. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  2916. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  2917. #endif
  2918. mbox->rx_dma_ctl_stat = 0;
  2919. mbox->rcrstat_a = 0;
  2920. niudbg(RX_STATUS, "%s: niu_rx_work(chan[%d]), stat[%llx] qlen=%d\n",
  2921. np->dev->name, rp->rx_channel, (unsigned long long) stat, qlen);
  2922. rcr_done = work_done = 0;
  2923. qlen = min(qlen, budget);
  2924. while (work_done < qlen) {
  2925. rcr_done += niu_process_rx_pkt(np, rp);
  2926. work_done++;
  2927. }
  2928. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  2929. unsigned int i;
  2930. for (i = 0; i < rp->rbr_refill_pending; i++)
  2931. niu_rbr_refill(np, rp, GFP_ATOMIC);
  2932. rp->rbr_refill_pending = 0;
  2933. }
  2934. stat = (RX_DMA_CTL_STAT_MEX |
  2935. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  2936. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  2937. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  2938. return work_done;
  2939. }
  2940. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  2941. {
  2942. u64 v0 = lp->v0;
  2943. u32 tx_vec = (v0 >> 32);
  2944. u32 rx_vec = (v0 & 0xffffffff);
  2945. int i, work_done = 0;
  2946. niudbg(INTR, "%s: niu_poll_core() v0[%016llx]\n",
  2947. np->dev->name, (unsigned long long) v0);
  2948. for (i = 0; i < np->num_tx_rings; i++) {
  2949. struct tx_ring_info *rp = &np->tx_rings[i];
  2950. if (tx_vec & (1 << rp->tx_channel))
  2951. niu_tx_work(np, rp);
  2952. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  2953. }
  2954. for (i = 0; i < np->num_rx_rings; i++) {
  2955. struct rx_ring_info *rp = &np->rx_rings[i];
  2956. if (rx_vec & (1 << rp->rx_channel)) {
  2957. int this_work_done;
  2958. this_work_done = niu_rx_work(np, rp,
  2959. budget);
  2960. budget -= this_work_done;
  2961. work_done += this_work_done;
  2962. }
  2963. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  2964. }
  2965. return work_done;
  2966. }
  2967. static int niu_poll(struct napi_struct *napi, int budget)
  2968. {
  2969. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  2970. struct niu *np = lp->np;
  2971. int work_done;
  2972. work_done = niu_poll_core(np, lp, budget);
  2973. if (work_done < budget) {
  2974. netif_rx_complete(np->dev, napi);
  2975. niu_ldg_rearm(np, lp, 1);
  2976. }
  2977. return work_done;
  2978. }
  2979. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  2980. u64 stat)
  2981. {
  2982. dev_err(np->device, PFX "%s: RX channel %u errors ( ",
  2983. np->dev->name, rp->rx_channel);
  2984. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  2985. printk("RBR_TMOUT ");
  2986. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  2987. printk("RSP_CNT ");
  2988. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  2989. printk("BYTE_EN_BUS ");
  2990. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  2991. printk("RSP_DAT ");
  2992. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  2993. printk("RCR_ACK ");
  2994. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  2995. printk("RCR_SHA_PAR ");
  2996. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  2997. printk("RBR_PRE_PAR ");
  2998. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  2999. printk("CONFIG ");
  3000. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  3001. printk("RCRINCON ");
  3002. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  3003. printk("RCRFULL ");
  3004. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  3005. printk("RBRFULL ");
  3006. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  3007. printk("RBRLOGPAGE ");
  3008. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  3009. printk("CFIGLOGPAGE ");
  3010. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  3011. printk("DC_FIDO ");
  3012. printk(")\n");
  3013. }
  3014. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  3015. {
  3016. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3017. int err = 0;
  3018. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  3019. RX_DMA_CTL_STAT_PORT_FATAL))
  3020. err = -EINVAL;
  3021. if (err) {
  3022. dev_err(np->device, PFX "%s: RX channel %u error, stat[%llx]\n",
  3023. np->dev->name, rp->rx_channel,
  3024. (unsigned long long) stat);
  3025. niu_log_rxchan_errors(np, rp, stat);
  3026. }
  3027. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3028. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  3029. return err;
  3030. }
  3031. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  3032. u64 cs)
  3033. {
  3034. dev_err(np->device, PFX "%s: TX channel %u errors ( ",
  3035. np->dev->name, rp->tx_channel);
  3036. if (cs & TX_CS_MBOX_ERR)
  3037. printk("MBOX ");
  3038. if (cs & TX_CS_PKT_SIZE_ERR)
  3039. printk("PKT_SIZE ");
  3040. if (cs & TX_CS_TX_RING_OFLOW)
  3041. printk("TX_RING_OFLOW ");
  3042. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  3043. printk("PREF_BUF_PAR ");
  3044. if (cs & TX_CS_NACK_PREF)
  3045. printk("NACK_PREF ");
  3046. if (cs & TX_CS_NACK_PKT_RD)
  3047. printk("NACK_PKT_RD ");
  3048. if (cs & TX_CS_CONF_PART_ERR)
  3049. printk("CONF_PART ");
  3050. if (cs & TX_CS_PKT_PRT_ERR)
  3051. printk("PKT_PTR ");
  3052. printk(")\n");
  3053. }
  3054. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  3055. {
  3056. u64 cs, logh, logl;
  3057. cs = nr64(TX_CS(rp->tx_channel));
  3058. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  3059. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  3060. dev_err(np->device, PFX "%s: TX channel %u error, "
  3061. "cs[%llx] logh[%llx] logl[%llx]\n",
  3062. np->dev->name, rp->tx_channel,
  3063. (unsigned long long) cs,
  3064. (unsigned long long) logh,
  3065. (unsigned long long) logl);
  3066. niu_log_txchan_errors(np, rp, cs);
  3067. return -ENODEV;
  3068. }
  3069. static int niu_mif_interrupt(struct niu *np)
  3070. {
  3071. u64 mif_status = nr64(MIF_STATUS);
  3072. int phy_mdint = 0;
  3073. if (np->flags & NIU_FLAGS_XMAC) {
  3074. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  3075. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  3076. phy_mdint = 1;
  3077. }
  3078. dev_err(np->device, PFX "%s: MIF interrupt, "
  3079. "stat[%llx] phy_mdint(%d)\n",
  3080. np->dev->name, (unsigned long long) mif_status, phy_mdint);
  3081. return -ENODEV;
  3082. }
  3083. static void niu_xmac_interrupt(struct niu *np)
  3084. {
  3085. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3086. u64 val;
  3087. val = nr64_mac(XTXMAC_STATUS);
  3088. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  3089. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  3090. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  3091. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  3092. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  3093. mp->tx_fifo_errors++;
  3094. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  3095. mp->tx_overflow_errors++;
  3096. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  3097. mp->tx_max_pkt_size_errors++;
  3098. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  3099. mp->tx_underflow_errors++;
  3100. val = nr64_mac(XRXMAC_STATUS);
  3101. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  3102. mp->rx_local_faults++;
  3103. if (val & XRXMAC_STATUS_RFLT_DET)
  3104. mp->rx_remote_faults++;
  3105. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  3106. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  3107. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  3108. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  3109. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  3110. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  3111. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  3112. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  3113. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3114. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3115. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3116. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3117. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  3118. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  3119. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  3120. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  3121. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  3122. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  3123. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  3124. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  3125. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  3126. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  3127. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  3128. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  3129. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  3130. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  3131. if (val & XRXMAC_STAT_MSK_RXOCTET_CNT_EXP)
  3132. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  3133. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  3134. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  3135. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  3136. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  3137. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  3138. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  3139. if (val & XRXMAC_STATUS_RXUFLOW)
  3140. mp->rx_underflows++;
  3141. if (val & XRXMAC_STATUS_RXOFLOW)
  3142. mp->rx_overflows++;
  3143. val = nr64_mac(XMAC_FC_STAT);
  3144. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  3145. mp->pause_off_state++;
  3146. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  3147. mp->pause_on_state++;
  3148. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  3149. mp->pause_received++;
  3150. }
  3151. static void niu_bmac_interrupt(struct niu *np)
  3152. {
  3153. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3154. u64 val;
  3155. val = nr64_mac(BTXMAC_STATUS);
  3156. if (val & BTXMAC_STATUS_UNDERRUN)
  3157. mp->tx_underflow_errors++;
  3158. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  3159. mp->tx_max_pkt_size_errors++;
  3160. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  3161. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  3162. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  3163. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  3164. val = nr64_mac(BRXMAC_STATUS);
  3165. if (val & BRXMAC_STATUS_OVERFLOW)
  3166. mp->rx_overflows++;
  3167. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  3168. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  3169. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  3170. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3171. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  3172. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3173. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  3174. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  3175. val = nr64_mac(BMAC_CTRL_STATUS);
  3176. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  3177. mp->pause_off_state++;
  3178. if (val & BMAC_CTRL_STATUS_PAUSE)
  3179. mp->pause_on_state++;
  3180. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  3181. mp->pause_received++;
  3182. }
  3183. static int niu_mac_interrupt(struct niu *np)
  3184. {
  3185. if (np->flags & NIU_FLAGS_XMAC)
  3186. niu_xmac_interrupt(np);
  3187. else
  3188. niu_bmac_interrupt(np);
  3189. return 0;
  3190. }
  3191. static void niu_log_device_error(struct niu *np, u64 stat)
  3192. {
  3193. dev_err(np->device, PFX "%s: Core device errors ( ",
  3194. np->dev->name);
  3195. if (stat & SYS_ERR_MASK_META2)
  3196. printk("META2 ");
  3197. if (stat & SYS_ERR_MASK_META1)
  3198. printk("META1 ");
  3199. if (stat & SYS_ERR_MASK_PEU)
  3200. printk("PEU ");
  3201. if (stat & SYS_ERR_MASK_TXC)
  3202. printk("TXC ");
  3203. if (stat & SYS_ERR_MASK_RDMC)
  3204. printk("RDMC ");
  3205. if (stat & SYS_ERR_MASK_TDMC)
  3206. printk("TDMC ");
  3207. if (stat & SYS_ERR_MASK_ZCP)
  3208. printk("ZCP ");
  3209. if (stat & SYS_ERR_MASK_FFLP)
  3210. printk("FFLP ");
  3211. if (stat & SYS_ERR_MASK_IPP)
  3212. printk("IPP ");
  3213. if (stat & SYS_ERR_MASK_MAC)
  3214. printk("MAC ");
  3215. if (stat & SYS_ERR_MASK_SMX)
  3216. printk("SMX ");
  3217. printk(")\n");
  3218. }
  3219. static int niu_device_error(struct niu *np)
  3220. {
  3221. u64 stat = nr64(SYS_ERR_STAT);
  3222. dev_err(np->device, PFX "%s: Core device error, stat[%llx]\n",
  3223. np->dev->name, (unsigned long long) stat);
  3224. niu_log_device_error(np, stat);
  3225. return -ENODEV;
  3226. }
  3227. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  3228. u64 v0, u64 v1, u64 v2)
  3229. {
  3230. int i, err = 0;
  3231. lp->v0 = v0;
  3232. lp->v1 = v1;
  3233. lp->v2 = v2;
  3234. if (v1 & 0x00000000ffffffffULL) {
  3235. u32 rx_vec = (v1 & 0xffffffff);
  3236. for (i = 0; i < np->num_rx_rings; i++) {
  3237. struct rx_ring_info *rp = &np->rx_rings[i];
  3238. if (rx_vec & (1 << rp->rx_channel)) {
  3239. int r = niu_rx_error(np, rp);
  3240. if (r) {
  3241. err = r;
  3242. } else {
  3243. if (!v0)
  3244. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3245. RX_DMA_CTL_STAT_MEX);
  3246. }
  3247. }
  3248. }
  3249. }
  3250. if (v1 & 0x7fffffff00000000ULL) {
  3251. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  3252. for (i = 0; i < np->num_tx_rings; i++) {
  3253. struct tx_ring_info *rp = &np->tx_rings[i];
  3254. if (tx_vec & (1 << rp->tx_channel)) {
  3255. int r = niu_tx_error(np, rp);
  3256. if (r)
  3257. err = r;
  3258. }
  3259. }
  3260. }
  3261. if ((v0 | v1) & 0x8000000000000000ULL) {
  3262. int r = niu_mif_interrupt(np);
  3263. if (r)
  3264. err = r;
  3265. }
  3266. if (v2) {
  3267. if (v2 & 0x01ef) {
  3268. int r = niu_mac_interrupt(np);
  3269. if (r)
  3270. err = r;
  3271. }
  3272. if (v2 & 0x0210) {
  3273. int r = niu_device_error(np);
  3274. if (r)
  3275. err = r;
  3276. }
  3277. }
  3278. if (err)
  3279. niu_enable_interrupts(np, 0);
  3280. return err;
  3281. }
  3282. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  3283. int ldn)
  3284. {
  3285. struct rxdma_mailbox *mbox = rp->mbox;
  3286. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3287. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  3288. RX_DMA_CTL_STAT_RCRTO);
  3289. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  3290. niudbg(INTR, "%s: rxchan_intr stat[%llx]\n",
  3291. np->dev->name, (unsigned long long) stat);
  3292. }
  3293. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  3294. int ldn)
  3295. {
  3296. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  3297. niudbg(INTR, "%s: txchan_intr cs[%llx]\n",
  3298. np->dev->name, (unsigned long long) rp->tx_cs);
  3299. }
  3300. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  3301. {
  3302. struct niu_parent *parent = np->parent;
  3303. u32 rx_vec, tx_vec;
  3304. int i;
  3305. tx_vec = (v0 >> 32);
  3306. rx_vec = (v0 & 0xffffffff);
  3307. for (i = 0; i < np->num_rx_rings; i++) {
  3308. struct rx_ring_info *rp = &np->rx_rings[i];
  3309. int ldn = LDN_RXDMA(rp->rx_channel);
  3310. if (parent->ldg_map[ldn] != ldg)
  3311. continue;
  3312. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3313. if (rx_vec & (1 << rp->rx_channel))
  3314. niu_rxchan_intr(np, rp, ldn);
  3315. }
  3316. for (i = 0; i < np->num_tx_rings; i++) {
  3317. struct tx_ring_info *rp = &np->tx_rings[i];
  3318. int ldn = LDN_TXDMA(rp->tx_channel);
  3319. if (parent->ldg_map[ldn] != ldg)
  3320. continue;
  3321. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3322. if (tx_vec & (1 << rp->tx_channel))
  3323. niu_txchan_intr(np, rp, ldn);
  3324. }
  3325. }
  3326. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  3327. u64 v0, u64 v1, u64 v2)
  3328. {
  3329. if (likely(netif_rx_schedule_prep(np->dev, &lp->napi))) {
  3330. lp->v0 = v0;
  3331. lp->v1 = v1;
  3332. lp->v2 = v2;
  3333. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  3334. __netif_rx_schedule(np->dev, &lp->napi);
  3335. }
  3336. }
  3337. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  3338. {
  3339. struct niu_ldg *lp = dev_id;
  3340. struct niu *np = lp->np;
  3341. int ldg = lp->ldg_num;
  3342. unsigned long flags;
  3343. u64 v0, v1, v2;
  3344. if (netif_msg_intr(np))
  3345. printk(KERN_DEBUG PFX "niu_interrupt() ldg[%p](%d) ",
  3346. lp, ldg);
  3347. spin_lock_irqsave(&np->lock, flags);
  3348. v0 = nr64(LDSV0(ldg));
  3349. v1 = nr64(LDSV1(ldg));
  3350. v2 = nr64(LDSV2(ldg));
  3351. if (netif_msg_intr(np))
  3352. printk("v0[%llx] v1[%llx] v2[%llx]\n",
  3353. (unsigned long long) v0,
  3354. (unsigned long long) v1,
  3355. (unsigned long long) v2);
  3356. if (unlikely(!v0 && !v1 && !v2)) {
  3357. spin_unlock_irqrestore(&np->lock, flags);
  3358. return IRQ_NONE;
  3359. }
  3360. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  3361. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  3362. if (err)
  3363. goto out;
  3364. }
  3365. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  3366. niu_schedule_napi(np, lp, v0, v1, v2);
  3367. else
  3368. niu_ldg_rearm(np, lp, 1);
  3369. out:
  3370. spin_unlock_irqrestore(&np->lock, flags);
  3371. return IRQ_HANDLED;
  3372. }
  3373. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  3374. {
  3375. if (rp->mbox) {
  3376. np->ops->free_coherent(np->device,
  3377. sizeof(struct rxdma_mailbox),
  3378. rp->mbox, rp->mbox_dma);
  3379. rp->mbox = NULL;
  3380. }
  3381. if (rp->rcr) {
  3382. np->ops->free_coherent(np->device,
  3383. MAX_RCR_RING_SIZE * sizeof(__le64),
  3384. rp->rcr, rp->rcr_dma);
  3385. rp->rcr = NULL;
  3386. rp->rcr_table_size = 0;
  3387. rp->rcr_index = 0;
  3388. }
  3389. if (rp->rbr) {
  3390. niu_rbr_free(np, rp);
  3391. np->ops->free_coherent(np->device,
  3392. MAX_RBR_RING_SIZE * sizeof(__le32),
  3393. rp->rbr, rp->rbr_dma);
  3394. rp->rbr = NULL;
  3395. rp->rbr_table_size = 0;
  3396. rp->rbr_index = 0;
  3397. }
  3398. kfree(rp->rxhash);
  3399. rp->rxhash = NULL;
  3400. }
  3401. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  3402. {
  3403. if (rp->mbox) {
  3404. np->ops->free_coherent(np->device,
  3405. sizeof(struct txdma_mailbox),
  3406. rp->mbox, rp->mbox_dma);
  3407. rp->mbox = NULL;
  3408. }
  3409. if (rp->descr) {
  3410. int i;
  3411. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  3412. if (rp->tx_buffs[i].skb)
  3413. (void) release_tx_packet(np, rp, i);
  3414. }
  3415. np->ops->free_coherent(np->device,
  3416. MAX_TX_RING_SIZE * sizeof(__le64),
  3417. rp->descr, rp->descr_dma);
  3418. rp->descr = NULL;
  3419. rp->pending = 0;
  3420. rp->prod = 0;
  3421. rp->cons = 0;
  3422. rp->wrap_bit = 0;
  3423. }
  3424. }
  3425. static void niu_free_channels(struct niu *np)
  3426. {
  3427. int i;
  3428. if (np->rx_rings) {
  3429. for (i = 0; i < np->num_rx_rings; i++) {
  3430. struct rx_ring_info *rp = &np->rx_rings[i];
  3431. niu_free_rx_ring_info(np, rp);
  3432. }
  3433. kfree(np->rx_rings);
  3434. np->rx_rings = NULL;
  3435. np->num_rx_rings = 0;
  3436. }
  3437. if (np->tx_rings) {
  3438. for (i = 0; i < np->num_tx_rings; i++) {
  3439. struct tx_ring_info *rp = &np->tx_rings[i];
  3440. niu_free_tx_ring_info(np, rp);
  3441. }
  3442. kfree(np->tx_rings);
  3443. np->tx_rings = NULL;
  3444. np->num_tx_rings = 0;
  3445. }
  3446. }
  3447. static int niu_alloc_rx_ring_info(struct niu *np,
  3448. struct rx_ring_info *rp)
  3449. {
  3450. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  3451. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  3452. GFP_KERNEL);
  3453. if (!rp->rxhash)
  3454. return -ENOMEM;
  3455. rp->mbox = np->ops->alloc_coherent(np->device,
  3456. sizeof(struct rxdma_mailbox),
  3457. &rp->mbox_dma, GFP_KERNEL);
  3458. if (!rp->mbox)
  3459. return -ENOMEM;
  3460. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3461. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3462. "RXDMA mailbox %p\n", np->dev->name, rp->mbox);
  3463. return -EINVAL;
  3464. }
  3465. rp->rcr = np->ops->alloc_coherent(np->device,
  3466. MAX_RCR_RING_SIZE * sizeof(__le64),
  3467. &rp->rcr_dma, GFP_KERNEL);
  3468. if (!rp->rcr)
  3469. return -ENOMEM;
  3470. if ((unsigned long)rp->rcr & (64UL - 1)) {
  3471. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3472. "RXDMA RCR table %p\n", np->dev->name, rp->rcr);
  3473. return -EINVAL;
  3474. }
  3475. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  3476. rp->rcr_index = 0;
  3477. rp->rbr = np->ops->alloc_coherent(np->device,
  3478. MAX_RBR_RING_SIZE * sizeof(__le32),
  3479. &rp->rbr_dma, GFP_KERNEL);
  3480. if (!rp->rbr)
  3481. return -ENOMEM;
  3482. if ((unsigned long)rp->rbr & (64UL - 1)) {
  3483. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3484. "RXDMA RBR table %p\n", np->dev->name, rp->rbr);
  3485. return -EINVAL;
  3486. }
  3487. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  3488. rp->rbr_index = 0;
  3489. rp->rbr_pending = 0;
  3490. return 0;
  3491. }
  3492. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  3493. {
  3494. int mtu = np->dev->mtu;
  3495. /* These values are recommended by the HW designers for fair
  3496. * utilization of DRR amongst the rings.
  3497. */
  3498. rp->max_burst = mtu + 32;
  3499. if (rp->max_burst > 4096)
  3500. rp->max_burst = 4096;
  3501. }
  3502. static int niu_alloc_tx_ring_info(struct niu *np,
  3503. struct tx_ring_info *rp)
  3504. {
  3505. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  3506. rp->mbox = np->ops->alloc_coherent(np->device,
  3507. sizeof(struct txdma_mailbox),
  3508. &rp->mbox_dma, GFP_KERNEL);
  3509. if (!rp->mbox)
  3510. return -ENOMEM;
  3511. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3512. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3513. "TXDMA mailbox %p\n", np->dev->name, rp->mbox);
  3514. return -EINVAL;
  3515. }
  3516. rp->descr = np->ops->alloc_coherent(np->device,
  3517. MAX_TX_RING_SIZE * sizeof(__le64),
  3518. &rp->descr_dma, GFP_KERNEL);
  3519. if (!rp->descr)
  3520. return -ENOMEM;
  3521. if ((unsigned long)rp->descr & (64UL - 1)) {
  3522. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3523. "TXDMA descr table %p\n", np->dev->name, rp->descr);
  3524. return -EINVAL;
  3525. }
  3526. rp->pending = MAX_TX_RING_SIZE;
  3527. rp->prod = 0;
  3528. rp->cons = 0;
  3529. rp->wrap_bit = 0;
  3530. /* XXX make these configurable... XXX */
  3531. rp->mark_freq = rp->pending / 4;
  3532. niu_set_max_burst(np, rp);
  3533. return 0;
  3534. }
  3535. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  3536. {
  3537. u16 bss;
  3538. bss = min(PAGE_SHIFT, 15);
  3539. rp->rbr_block_size = 1 << bss;
  3540. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  3541. rp->rbr_sizes[0] = 256;
  3542. rp->rbr_sizes[1] = 1024;
  3543. if (np->dev->mtu > ETH_DATA_LEN) {
  3544. switch (PAGE_SIZE) {
  3545. case 4 * 1024:
  3546. rp->rbr_sizes[2] = 4096;
  3547. break;
  3548. default:
  3549. rp->rbr_sizes[2] = 8192;
  3550. break;
  3551. }
  3552. } else {
  3553. rp->rbr_sizes[2] = 2048;
  3554. }
  3555. rp->rbr_sizes[3] = rp->rbr_block_size;
  3556. }
  3557. static int niu_alloc_channels(struct niu *np)
  3558. {
  3559. struct niu_parent *parent = np->parent;
  3560. int first_rx_channel, first_tx_channel;
  3561. int i, port, err;
  3562. port = np->port;
  3563. first_rx_channel = first_tx_channel = 0;
  3564. for (i = 0; i < port; i++) {
  3565. first_rx_channel += parent->rxchan_per_port[i];
  3566. first_tx_channel += parent->txchan_per_port[i];
  3567. }
  3568. np->num_rx_rings = parent->rxchan_per_port[port];
  3569. np->num_tx_rings = parent->txchan_per_port[port];
  3570. np->dev->real_num_tx_queues = np->num_tx_rings;
  3571. np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
  3572. GFP_KERNEL);
  3573. err = -ENOMEM;
  3574. if (!np->rx_rings)
  3575. goto out_err;
  3576. for (i = 0; i < np->num_rx_rings; i++) {
  3577. struct rx_ring_info *rp = &np->rx_rings[i];
  3578. rp->np = np;
  3579. rp->rx_channel = first_rx_channel + i;
  3580. err = niu_alloc_rx_ring_info(np, rp);
  3581. if (err)
  3582. goto out_err;
  3583. niu_size_rbr(np, rp);
  3584. /* XXX better defaults, configurable, etc... XXX */
  3585. rp->nonsyn_window = 64;
  3586. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  3587. rp->syn_window = 64;
  3588. rp->syn_threshold = rp->rcr_table_size - 64;
  3589. rp->rcr_pkt_threshold = 16;
  3590. rp->rcr_timeout = 8;
  3591. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  3592. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  3593. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  3594. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  3595. if (err)
  3596. return err;
  3597. }
  3598. np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
  3599. GFP_KERNEL);
  3600. err = -ENOMEM;
  3601. if (!np->tx_rings)
  3602. goto out_err;
  3603. for (i = 0; i < np->num_tx_rings; i++) {
  3604. struct tx_ring_info *rp = &np->tx_rings[i];
  3605. rp->np = np;
  3606. rp->tx_channel = first_tx_channel + i;
  3607. err = niu_alloc_tx_ring_info(np, rp);
  3608. if (err)
  3609. goto out_err;
  3610. }
  3611. return 0;
  3612. out_err:
  3613. niu_free_channels(np);
  3614. return err;
  3615. }
  3616. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  3617. {
  3618. int limit = 1000;
  3619. while (--limit > 0) {
  3620. u64 val = nr64(TX_CS(channel));
  3621. if (val & TX_CS_SNG_STATE)
  3622. return 0;
  3623. }
  3624. return -ENODEV;
  3625. }
  3626. static int niu_tx_channel_stop(struct niu *np, int channel)
  3627. {
  3628. u64 val = nr64(TX_CS(channel));
  3629. val |= TX_CS_STOP_N_GO;
  3630. nw64(TX_CS(channel), val);
  3631. return niu_tx_cs_sng_poll(np, channel);
  3632. }
  3633. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  3634. {
  3635. int limit = 1000;
  3636. while (--limit > 0) {
  3637. u64 val = nr64(TX_CS(channel));
  3638. if (!(val & TX_CS_RST))
  3639. return 0;
  3640. }
  3641. return -ENODEV;
  3642. }
  3643. static int niu_tx_channel_reset(struct niu *np, int channel)
  3644. {
  3645. u64 val = nr64(TX_CS(channel));
  3646. int err;
  3647. val |= TX_CS_RST;
  3648. nw64(TX_CS(channel), val);
  3649. err = niu_tx_cs_reset_poll(np, channel);
  3650. if (!err)
  3651. nw64(TX_RING_KICK(channel), 0);
  3652. return err;
  3653. }
  3654. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  3655. {
  3656. u64 val;
  3657. nw64(TX_LOG_MASK1(channel), 0);
  3658. nw64(TX_LOG_VAL1(channel), 0);
  3659. nw64(TX_LOG_MASK2(channel), 0);
  3660. nw64(TX_LOG_VAL2(channel), 0);
  3661. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  3662. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  3663. nw64(TX_LOG_PAGE_HDL(channel), 0);
  3664. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  3665. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  3666. nw64(TX_LOG_PAGE_VLD(channel), val);
  3667. /* XXX TXDMA 32bit mode? XXX */
  3668. return 0;
  3669. }
  3670. static void niu_txc_enable_port(struct niu *np, int on)
  3671. {
  3672. unsigned long flags;
  3673. u64 val, mask;
  3674. niu_lock_parent(np, flags);
  3675. val = nr64(TXC_CONTROL);
  3676. mask = (u64)1 << np->port;
  3677. if (on) {
  3678. val |= TXC_CONTROL_ENABLE | mask;
  3679. } else {
  3680. val &= ~mask;
  3681. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  3682. val &= ~TXC_CONTROL_ENABLE;
  3683. }
  3684. nw64(TXC_CONTROL, val);
  3685. niu_unlock_parent(np, flags);
  3686. }
  3687. static void niu_txc_set_imask(struct niu *np, u64 imask)
  3688. {
  3689. unsigned long flags;
  3690. u64 val;
  3691. niu_lock_parent(np, flags);
  3692. val = nr64(TXC_INT_MASK);
  3693. val &= ~TXC_INT_MASK_VAL(np->port);
  3694. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  3695. niu_unlock_parent(np, flags);
  3696. }
  3697. static void niu_txc_port_dma_enable(struct niu *np, int on)
  3698. {
  3699. u64 val = 0;
  3700. if (on) {
  3701. int i;
  3702. for (i = 0; i < np->num_tx_rings; i++)
  3703. val |= (1 << np->tx_rings[i].tx_channel);
  3704. }
  3705. nw64(TXC_PORT_DMA(np->port), val);
  3706. }
  3707. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3708. {
  3709. int err, channel = rp->tx_channel;
  3710. u64 val, ring_len;
  3711. err = niu_tx_channel_stop(np, channel);
  3712. if (err)
  3713. return err;
  3714. err = niu_tx_channel_reset(np, channel);
  3715. if (err)
  3716. return err;
  3717. err = niu_tx_channel_lpage_init(np, channel);
  3718. if (err)
  3719. return err;
  3720. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  3721. nw64(TX_ENT_MSK(channel), 0);
  3722. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  3723. TX_RNG_CFIG_STADDR)) {
  3724. dev_err(np->device, PFX "%s: TX ring channel %d "
  3725. "DMA addr (%llx) is not aligned.\n",
  3726. np->dev->name, channel,
  3727. (unsigned long long) rp->descr_dma);
  3728. return -EINVAL;
  3729. }
  3730. /* The length field in TX_RNG_CFIG is measured in 64-byte
  3731. * blocks. rp->pending is the number of TX descriptors in
  3732. * our ring, 8 bytes each, thus we divide by 8 bytes more
  3733. * to get the proper value the chip wants.
  3734. */
  3735. ring_len = (rp->pending / 8);
  3736. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  3737. rp->descr_dma);
  3738. nw64(TX_RNG_CFIG(channel), val);
  3739. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  3740. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  3741. dev_err(np->device, PFX "%s: TX ring channel %d "
  3742. "MBOX addr (%llx) is has illegal bits.\n",
  3743. np->dev->name, channel,
  3744. (unsigned long long) rp->mbox_dma);
  3745. return -EINVAL;
  3746. }
  3747. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  3748. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  3749. nw64(TX_CS(channel), 0);
  3750. rp->last_pkt_cnt = 0;
  3751. return 0;
  3752. }
  3753. static void niu_init_rdc_groups(struct niu *np)
  3754. {
  3755. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  3756. int i, first_table_num = tp->first_table_num;
  3757. for (i = 0; i < tp->num_tables; i++) {
  3758. struct rdc_table *tbl = &tp->tables[i];
  3759. int this_table = first_table_num + i;
  3760. int slot;
  3761. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  3762. nw64(RDC_TBL(this_table, slot),
  3763. tbl->rxdma_channel[slot]);
  3764. }
  3765. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  3766. }
  3767. static void niu_init_drr_weight(struct niu *np)
  3768. {
  3769. int type = phy_decode(np->parent->port_phy, np->port);
  3770. u64 val;
  3771. switch (type) {
  3772. case PORT_TYPE_10G:
  3773. val = PT_DRR_WEIGHT_DEFAULT_10G;
  3774. break;
  3775. case PORT_TYPE_1G:
  3776. default:
  3777. val = PT_DRR_WEIGHT_DEFAULT_1G;
  3778. break;
  3779. }
  3780. nw64(PT_DRR_WT(np->port), val);
  3781. }
  3782. static int niu_init_hostinfo(struct niu *np)
  3783. {
  3784. struct niu_parent *parent = np->parent;
  3785. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3786. int i, err, num_alt = niu_num_alt_addr(np);
  3787. int first_rdc_table = tp->first_table_num;
  3788. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3789. if (err)
  3790. return err;
  3791. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3792. if (err)
  3793. return err;
  3794. for (i = 0; i < num_alt; i++) {
  3795. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  3796. if (err)
  3797. return err;
  3798. }
  3799. return 0;
  3800. }
  3801. static int niu_rx_channel_reset(struct niu *np, int channel)
  3802. {
  3803. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  3804. RXDMA_CFIG1_RST, 1000, 10,
  3805. "RXDMA_CFIG1");
  3806. }
  3807. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  3808. {
  3809. u64 val;
  3810. nw64(RX_LOG_MASK1(channel), 0);
  3811. nw64(RX_LOG_VAL1(channel), 0);
  3812. nw64(RX_LOG_MASK2(channel), 0);
  3813. nw64(RX_LOG_VAL2(channel), 0);
  3814. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3815. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3816. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3817. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3818. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3819. nw64(RX_LOG_PAGE_VLD(channel), val);
  3820. return 0;
  3821. }
  3822. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3823. {
  3824. u64 val;
  3825. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3826. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3827. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3828. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3829. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3830. }
  3831. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3832. {
  3833. u64 val = 0;
  3834. switch (rp->rbr_block_size) {
  3835. case 4 * 1024:
  3836. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3837. break;
  3838. case 8 * 1024:
  3839. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3840. break;
  3841. case 16 * 1024:
  3842. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3843. break;
  3844. case 32 * 1024:
  3845. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3846. break;
  3847. default:
  3848. return -EINVAL;
  3849. }
  3850. val |= RBR_CFIG_B_VLD2;
  3851. switch (rp->rbr_sizes[2]) {
  3852. case 2 * 1024:
  3853. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3854. break;
  3855. case 4 * 1024:
  3856. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3857. break;
  3858. case 8 * 1024:
  3859. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3860. break;
  3861. case 16 * 1024:
  3862. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3863. break;
  3864. default:
  3865. return -EINVAL;
  3866. }
  3867. val |= RBR_CFIG_B_VLD1;
  3868. switch (rp->rbr_sizes[1]) {
  3869. case 1 * 1024:
  3870. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3871. break;
  3872. case 2 * 1024:
  3873. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3874. break;
  3875. case 4 * 1024:
  3876. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3877. break;
  3878. case 8 * 1024:
  3879. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3880. break;
  3881. default:
  3882. return -EINVAL;
  3883. }
  3884. val |= RBR_CFIG_B_VLD0;
  3885. switch (rp->rbr_sizes[0]) {
  3886. case 256:
  3887. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3888. break;
  3889. case 512:
  3890. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3891. break;
  3892. case 1 * 1024:
  3893. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3894. break;
  3895. case 2 * 1024:
  3896. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3897. break;
  3898. default:
  3899. return -EINVAL;
  3900. }
  3901. *ret = val;
  3902. return 0;
  3903. }
  3904. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  3905. {
  3906. u64 val = nr64(RXDMA_CFIG1(channel));
  3907. int limit;
  3908. if (on)
  3909. val |= RXDMA_CFIG1_EN;
  3910. else
  3911. val &= ~RXDMA_CFIG1_EN;
  3912. nw64(RXDMA_CFIG1(channel), val);
  3913. limit = 1000;
  3914. while (--limit > 0) {
  3915. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  3916. break;
  3917. udelay(10);
  3918. }
  3919. if (limit <= 0)
  3920. return -ENODEV;
  3921. return 0;
  3922. }
  3923. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3924. {
  3925. int err, channel = rp->rx_channel;
  3926. u64 val;
  3927. err = niu_rx_channel_reset(np, channel);
  3928. if (err)
  3929. return err;
  3930. err = niu_rx_channel_lpage_init(np, channel);
  3931. if (err)
  3932. return err;
  3933. niu_rx_channel_wred_init(np, rp);
  3934. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  3935. nw64(RX_DMA_CTL_STAT(channel),
  3936. (RX_DMA_CTL_STAT_MEX |
  3937. RX_DMA_CTL_STAT_RCRTHRES |
  3938. RX_DMA_CTL_STAT_RCRTO |
  3939. RX_DMA_CTL_STAT_RBR_EMPTY));
  3940. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  3941. nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0));
  3942. nw64(RBR_CFIG_A(channel),
  3943. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  3944. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  3945. err = niu_compute_rbr_cfig_b(rp, &val);
  3946. if (err)
  3947. return err;
  3948. nw64(RBR_CFIG_B(channel), val);
  3949. nw64(RCRCFIG_A(channel),
  3950. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  3951. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  3952. nw64(RCRCFIG_B(channel),
  3953. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  3954. RCRCFIG_B_ENTOUT |
  3955. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  3956. err = niu_enable_rx_channel(np, channel, 1);
  3957. if (err)
  3958. return err;
  3959. nw64(RBR_KICK(channel), rp->rbr_index);
  3960. val = nr64(RX_DMA_CTL_STAT(channel));
  3961. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  3962. nw64(RX_DMA_CTL_STAT(channel), val);
  3963. return 0;
  3964. }
  3965. static int niu_init_rx_channels(struct niu *np)
  3966. {
  3967. unsigned long flags;
  3968. u64 seed = jiffies_64;
  3969. int err, i;
  3970. niu_lock_parent(np, flags);
  3971. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  3972. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  3973. niu_unlock_parent(np, flags);
  3974. /* XXX RXDMA 32bit mode? XXX */
  3975. niu_init_rdc_groups(np);
  3976. niu_init_drr_weight(np);
  3977. err = niu_init_hostinfo(np);
  3978. if (err)
  3979. return err;
  3980. for (i = 0; i < np->num_rx_rings; i++) {
  3981. struct rx_ring_info *rp = &np->rx_rings[i];
  3982. err = niu_init_one_rx_channel(np, rp);
  3983. if (err)
  3984. return err;
  3985. }
  3986. return 0;
  3987. }
  3988. static int niu_set_ip_frag_rule(struct niu *np)
  3989. {
  3990. struct niu_parent *parent = np->parent;
  3991. struct niu_classifier *cp = &np->clas;
  3992. struct niu_tcam_entry *tp;
  3993. int index, err;
  3994. /* XXX fix this allocation scheme XXX */
  3995. index = cp->tcam_index;
  3996. tp = &parent->tcam[index];
  3997. /* Note that the noport bit is the same in both ipv4 and
  3998. * ipv6 format TCAM entries.
  3999. */
  4000. memset(tp, 0, sizeof(*tp));
  4001. tp->key[1] = TCAM_V4KEY1_NOPORT;
  4002. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  4003. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  4004. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  4005. err = tcam_write(np, index, tp->key, tp->key_mask);
  4006. if (err)
  4007. return err;
  4008. err = tcam_assoc_write(np, index, tp->assoc_data);
  4009. if (err)
  4010. return err;
  4011. return 0;
  4012. }
  4013. static int niu_init_classifier_hw(struct niu *np)
  4014. {
  4015. struct niu_parent *parent = np->parent;
  4016. struct niu_classifier *cp = &np->clas;
  4017. int i, err;
  4018. nw64(H1POLY, cp->h1_init);
  4019. nw64(H2POLY, cp->h2_init);
  4020. err = niu_init_hostinfo(np);
  4021. if (err)
  4022. return err;
  4023. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  4024. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  4025. vlan_tbl_write(np, i, np->port,
  4026. vp->vlan_pref, vp->rdc_num);
  4027. }
  4028. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  4029. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  4030. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  4031. ap->rdc_num, ap->mac_pref);
  4032. if (err)
  4033. return err;
  4034. }
  4035. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  4036. int index = i - CLASS_CODE_USER_PROG1;
  4037. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  4038. if (err)
  4039. return err;
  4040. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  4041. if (err)
  4042. return err;
  4043. }
  4044. err = niu_set_ip_frag_rule(np);
  4045. if (err)
  4046. return err;
  4047. tcam_enable(np, 1);
  4048. return 0;
  4049. }
  4050. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  4051. {
  4052. nw64(ZCP_RAM_DATA0, data[0]);
  4053. nw64(ZCP_RAM_DATA1, data[1]);
  4054. nw64(ZCP_RAM_DATA2, data[2]);
  4055. nw64(ZCP_RAM_DATA3, data[3]);
  4056. nw64(ZCP_RAM_DATA4, data[4]);
  4057. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  4058. nw64(ZCP_RAM_ACC,
  4059. (ZCP_RAM_ACC_WRITE |
  4060. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4061. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4062. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4063. 1000, 100);
  4064. }
  4065. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  4066. {
  4067. int err;
  4068. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4069. 1000, 100);
  4070. if (err) {
  4071. dev_err(np->device, PFX "%s: ZCP read busy won't clear, "
  4072. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  4073. (unsigned long long) nr64(ZCP_RAM_ACC));
  4074. return err;
  4075. }
  4076. nw64(ZCP_RAM_ACC,
  4077. (ZCP_RAM_ACC_READ |
  4078. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4079. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4080. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4081. 1000, 100);
  4082. if (err) {
  4083. dev_err(np->device, PFX "%s: ZCP read busy2 won't clear, "
  4084. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  4085. (unsigned long long) nr64(ZCP_RAM_ACC));
  4086. return err;
  4087. }
  4088. data[0] = nr64(ZCP_RAM_DATA0);
  4089. data[1] = nr64(ZCP_RAM_DATA1);
  4090. data[2] = nr64(ZCP_RAM_DATA2);
  4091. data[3] = nr64(ZCP_RAM_DATA3);
  4092. data[4] = nr64(ZCP_RAM_DATA4);
  4093. return 0;
  4094. }
  4095. static void niu_zcp_cfifo_reset(struct niu *np)
  4096. {
  4097. u64 val = nr64(RESET_CFIFO);
  4098. val |= RESET_CFIFO_RST(np->port);
  4099. nw64(RESET_CFIFO, val);
  4100. udelay(10);
  4101. val &= ~RESET_CFIFO_RST(np->port);
  4102. nw64(RESET_CFIFO, val);
  4103. }
  4104. static int niu_init_zcp(struct niu *np)
  4105. {
  4106. u64 data[5], rbuf[5];
  4107. int i, max, err;
  4108. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4109. if (np->port == 0 || np->port == 1)
  4110. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  4111. else
  4112. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  4113. } else
  4114. max = NIU_CFIFO_ENTRIES;
  4115. data[0] = 0;
  4116. data[1] = 0;
  4117. data[2] = 0;
  4118. data[3] = 0;
  4119. data[4] = 0;
  4120. for (i = 0; i < max; i++) {
  4121. err = niu_zcp_write(np, i, data);
  4122. if (err)
  4123. return err;
  4124. err = niu_zcp_read(np, i, rbuf);
  4125. if (err)
  4126. return err;
  4127. }
  4128. niu_zcp_cfifo_reset(np);
  4129. nw64(CFIFO_ECC(np->port), 0);
  4130. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  4131. (void) nr64(ZCP_INT_STAT);
  4132. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  4133. return 0;
  4134. }
  4135. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  4136. {
  4137. u64 val = nr64_ipp(IPP_CFIG);
  4138. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  4139. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  4140. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  4141. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  4142. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  4143. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  4144. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  4145. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  4146. }
  4147. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  4148. {
  4149. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  4150. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  4151. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  4152. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  4153. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  4154. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  4155. }
  4156. static int niu_ipp_reset(struct niu *np)
  4157. {
  4158. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  4159. 1000, 100, "IPP_CFIG");
  4160. }
  4161. static int niu_init_ipp(struct niu *np)
  4162. {
  4163. u64 data[5], rbuf[5], val;
  4164. int i, max, err;
  4165. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4166. if (np->port == 0 || np->port == 1)
  4167. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  4168. else
  4169. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  4170. } else
  4171. max = NIU_DFIFO_ENTRIES;
  4172. data[0] = 0;
  4173. data[1] = 0;
  4174. data[2] = 0;
  4175. data[3] = 0;
  4176. data[4] = 0;
  4177. for (i = 0; i < max; i++) {
  4178. niu_ipp_write(np, i, data);
  4179. niu_ipp_read(np, i, rbuf);
  4180. }
  4181. (void) nr64_ipp(IPP_INT_STAT);
  4182. (void) nr64_ipp(IPP_INT_STAT);
  4183. err = niu_ipp_reset(np);
  4184. if (err)
  4185. return err;
  4186. (void) nr64_ipp(IPP_PKT_DIS);
  4187. (void) nr64_ipp(IPP_BAD_CS_CNT);
  4188. (void) nr64_ipp(IPP_ECC);
  4189. (void) nr64_ipp(IPP_INT_STAT);
  4190. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  4191. val = nr64_ipp(IPP_CFIG);
  4192. val &= ~IPP_CFIG_IP_MAX_PKT;
  4193. val |= (IPP_CFIG_IPP_ENABLE |
  4194. IPP_CFIG_DFIFO_ECC_EN |
  4195. IPP_CFIG_DROP_BAD_CRC |
  4196. IPP_CFIG_CKSUM_EN |
  4197. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  4198. nw64_ipp(IPP_CFIG, val);
  4199. return 0;
  4200. }
  4201. static void niu_handle_led(struct niu *np, int status)
  4202. {
  4203. u64 val;
  4204. val = nr64_mac(XMAC_CONFIG);
  4205. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  4206. (np->flags & NIU_FLAGS_FIBER) != 0) {
  4207. if (status) {
  4208. val |= XMAC_CONFIG_LED_POLARITY;
  4209. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  4210. } else {
  4211. val |= XMAC_CONFIG_FORCE_LED_ON;
  4212. val &= ~XMAC_CONFIG_LED_POLARITY;
  4213. }
  4214. }
  4215. nw64_mac(XMAC_CONFIG, val);
  4216. }
  4217. static void niu_init_xif_xmac(struct niu *np)
  4218. {
  4219. struct niu_link_config *lp = &np->link_config;
  4220. u64 val;
  4221. if (np->flags & NIU_FLAGS_XCVR_SERDES) {
  4222. val = nr64(MIF_CONFIG);
  4223. val |= MIF_CONFIG_ATCA_GE;
  4224. nw64(MIF_CONFIG, val);
  4225. }
  4226. val = nr64_mac(XMAC_CONFIG);
  4227. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4228. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  4229. if (lp->loopback_mode == LOOPBACK_MAC) {
  4230. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4231. val |= XMAC_CONFIG_LOOPBACK;
  4232. } else {
  4233. val &= ~XMAC_CONFIG_LOOPBACK;
  4234. }
  4235. if (np->flags & NIU_FLAGS_10G) {
  4236. val &= ~XMAC_CONFIG_LFS_DISABLE;
  4237. } else {
  4238. val |= XMAC_CONFIG_LFS_DISABLE;
  4239. if (!(np->flags & NIU_FLAGS_FIBER) &&
  4240. !(np->flags & NIU_FLAGS_XCVR_SERDES))
  4241. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  4242. else
  4243. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  4244. }
  4245. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4246. if (lp->active_speed == SPEED_100)
  4247. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  4248. else
  4249. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  4250. nw64_mac(XMAC_CONFIG, val);
  4251. val = nr64_mac(XMAC_CONFIG);
  4252. val &= ~XMAC_CONFIG_MODE_MASK;
  4253. if (np->flags & NIU_FLAGS_10G) {
  4254. val |= XMAC_CONFIG_MODE_XGMII;
  4255. } else {
  4256. if (lp->active_speed == SPEED_100)
  4257. val |= XMAC_CONFIG_MODE_MII;
  4258. else
  4259. val |= XMAC_CONFIG_MODE_GMII;
  4260. }
  4261. nw64_mac(XMAC_CONFIG, val);
  4262. }
  4263. static void niu_init_xif_bmac(struct niu *np)
  4264. {
  4265. struct niu_link_config *lp = &np->link_config;
  4266. u64 val;
  4267. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  4268. if (lp->loopback_mode == LOOPBACK_MAC)
  4269. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  4270. else
  4271. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  4272. if (lp->active_speed == SPEED_1000)
  4273. val |= BMAC_XIF_CONFIG_GMII_MODE;
  4274. else
  4275. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  4276. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  4277. BMAC_XIF_CONFIG_LED_POLARITY);
  4278. if (!(np->flags & NIU_FLAGS_10G) &&
  4279. !(np->flags & NIU_FLAGS_FIBER) &&
  4280. lp->active_speed == SPEED_100)
  4281. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4282. else
  4283. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4284. nw64_mac(BMAC_XIF_CONFIG, val);
  4285. }
  4286. static void niu_init_xif(struct niu *np)
  4287. {
  4288. if (np->flags & NIU_FLAGS_XMAC)
  4289. niu_init_xif_xmac(np);
  4290. else
  4291. niu_init_xif_bmac(np);
  4292. }
  4293. static void niu_pcs_mii_reset(struct niu *np)
  4294. {
  4295. int limit = 1000;
  4296. u64 val = nr64_pcs(PCS_MII_CTL);
  4297. val |= PCS_MII_CTL_RST;
  4298. nw64_pcs(PCS_MII_CTL, val);
  4299. while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
  4300. udelay(100);
  4301. val = nr64_pcs(PCS_MII_CTL);
  4302. }
  4303. }
  4304. static void niu_xpcs_reset(struct niu *np)
  4305. {
  4306. int limit = 1000;
  4307. u64 val = nr64_xpcs(XPCS_CONTROL1);
  4308. val |= XPCS_CONTROL1_RESET;
  4309. nw64_xpcs(XPCS_CONTROL1, val);
  4310. while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
  4311. udelay(100);
  4312. val = nr64_xpcs(XPCS_CONTROL1);
  4313. }
  4314. }
  4315. static int niu_init_pcs(struct niu *np)
  4316. {
  4317. struct niu_link_config *lp = &np->link_config;
  4318. u64 val;
  4319. switch (np->flags & (NIU_FLAGS_10G |
  4320. NIU_FLAGS_FIBER |
  4321. NIU_FLAGS_XCVR_SERDES)) {
  4322. case NIU_FLAGS_FIBER:
  4323. /* 1G fiber */
  4324. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4325. nw64_pcs(PCS_DPATH_MODE, 0);
  4326. niu_pcs_mii_reset(np);
  4327. break;
  4328. case NIU_FLAGS_10G:
  4329. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  4330. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  4331. /* 10G SERDES */
  4332. if (!(np->flags & NIU_FLAGS_XMAC))
  4333. return -EINVAL;
  4334. /* 10G copper or fiber */
  4335. val = nr64_mac(XMAC_CONFIG);
  4336. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4337. nw64_mac(XMAC_CONFIG, val);
  4338. niu_xpcs_reset(np);
  4339. val = nr64_xpcs(XPCS_CONTROL1);
  4340. if (lp->loopback_mode == LOOPBACK_PHY)
  4341. val |= XPCS_CONTROL1_LOOPBACK;
  4342. else
  4343. val &= ~XPCS_CONTROL1_LOOPBACK;
  4344. nw64_xpcs(XPCS_CONTROL1, val);
  4345. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  4346. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  4347. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  4348. break;
  4349. case NIU_FLAGS_XCVR_SERDES:
  4350. /* 1G SERDES */
  4351. niu_pcs_mii_reset(np);
  4352. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4353. nw64_pcs(PCS_DPATH_MODE, 0);
  4354. break;
  4355. case 0:
  4356. /* 1G copper */
  4357. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  4358. /* 1G RGMII FIBER */
  4359. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  4360. niu_pcs_mii_reset(np);
  4361. break;
  4362. default:
  4363. return -EINVAL;
  4364. }
  4365. return 0;
  4366. }
  4367. static int niu_reset_tx_xmac(struct niu *np)
  4368. {
  4369. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  4370. (XTXMAC_SW_RST_REG_RS |
  4371. XTXMAC_SW_RST_SOFT_RST),
  4372. 1000, 100, "XTXMAC_SW_RST");
  4373. }
  4374. static int niu_reset_tx_bmac(struct niu *np)
  4375. {
  4376. int limit;
  4377. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  4378. limit = 1000;
  4379. while (--limit >= 0) {
  4380. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  4381. break;
  4382. udelay(100);
  4383. }
  4384. if (limit < 0) {
  4385. dev_err(np->device, PFX "Port %u TX BMAC would not reset, "
  4386. "BTXMAC_SW_RST[%llx]\n",
  4387. np->port,
  4388. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  4389. return -ENODEV;
  4390. }
  4391. return 0;
  4392. }
  4393. static int niu_reset_tx_mac(struct niu *np)
  4394. {
  4395. if (np->flags & NIU_FLAGS_XMAC)
  4396. return niu_reset_tx_xmac(np);
  4397. else
  4398. return niu_reset_tx_bmac(np);
  4399. }
  4400. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  4401. {
  4402. u64 val;
  4403. val = nr64_mac(XMAC_MIN);
  4404. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  4405. XMAC_MIN_RX_MIN_PKT_SIZE);
  4406. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  4407. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  4408. nw64_mac(XMAC_MIN, val);
  4409. nw64_mac(XMAC_MAX, max);
  4410. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  4411. val = nr64_mac(XMAC_IPG);
  4412. if (np->flags & NIU_FLAGS_10G) {
  4413. val &= ~XMAC_IPG_IPG_XGMII;
  4414. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  4415. } else {
  4416. val &= ~XMAC_IPG_IPG_MII_GMII;
  4417. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  4418. }
  4419. nw64_mac(XMAC_IPG, val);
  4420. val = nr64_mac(XMAC_CONFIG);
  4421. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  4422. XMAC_CONFIG_STRETCH_MODE |
  4423. XMAC_CONFIG_VAR_MIN_IPG_EN |
  4424. XMAC_CONFIG_TX_ENABLE);
  4425. nw64_mac(XMAC_CONFIG, val);
  4426. nw64_mac(TXMAC_FRM_CNT, 0);
  4427. nw64_mac(TXMAC_BYTE_CNT, 0);
  4428. }
  4429. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  4430. {
  4431. u64 val;
  4432. nw64_mac(BMAC_MIN_FRAME, min);
  4433. nw64_mac(BMAC_MAX_FRAME, max);
  4434. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  4435. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  4436. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  4437. val = nr64_mac(BTXMAC_CONFIG);
  4438. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  4439. BTXMAC_CONFIG_ENABLE);
  4440. nw64_mac(BTXMAC_CONFIG, val);
  4441. }
  4442. static void niu_init_tx_mac(struct niu *np)
  4443. {
  4444. u64 min, max;
  4445. min = 64;
  4446. if (np->dev->mtu > ETH_DATA_LEN)
  4447. max = 9216;
  4448. else
  4449. max = 1522;
  4450. /* The XMAC_MIN register only accepts values for TX min which
  4451. * have the low 3 bits cleared.
  4452. */
  4453. BUILD_BUG_ON(min & 0x7);
  4454. if (np->flags & NIU_FLAGS_XMAC)
  4455. niu_init_tx_xmac(np, min, max);
  4456. else
  4457. niu_init_tx_bmac(np, min, max);
  4458. }
  4459. static int niu_reset_rx_xmac(struct niu *np)
  4460. {
  4461. int limit;
  4462. nw64_mac(XRXMAC_SW_RST,
  4463. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  4464. limit = 1000;
  4465. while (--limit >= 0) {
  4466. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  4467. XRXMAC_SW_RST_SOFT_RST)))
  4468. break;
  4469. udelay(100);
  4470. }
  4471. if (limit < 0) {
  4472. dev_err(np->device, PFX "Port %u RX XMAC would not reset, "
  4473. "XRXMAC_SW_RST[%llx]\n",
  4474. np->port,
  4475. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  4476. return -ENODEV;
  4477. }
  4478. return 0;
  4479. }
  4480. static int niu_reset_rx_bmac(struct niu *np)
  4481. {
  4482. int limit;
  4483. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  4484. limit = 1000;
  4485. while (--limit >= 0) {
  4486. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  4487. break;
  4488. udelay(100);
  4489. }
  4490. if (limit < 0) {
  4491. dev_err(np->device, PFX "Port %u RX BMAC would not reset, "
  4492. "BRXMAC_SW_RST[%llx]\n",
  4493. np->port,
  4494. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  4495. return -ENODEV;
  4496. }
  4497. return 0;
  4498. }
  4499. static int niu_reset_rx_mac(struct niu *np)
  4500. {
  4501. if (np->flags & NIU_FLAGS_XMAC)
  4502. return niu_reset_rx_xmac(np);
  4503. else
  4504. return niu_reset_rx_bmac(np);
  4505. }
  4506. static void niu_init_rx_xmac(struct niu *np)
  4507. {
  4508. struct niu_parent *parent = np->parent;
  4509. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4510. int first_rdc_table = tp->first_table_num;
  4511. unsigned long i;
  4512. u64 val;
  4513. nw64_mac(XMAC_ADD_FILT0, 0);
  4514. nw64_mac(XMAC_ADD_FILT1, 0);
  4515. nw64_mac(XMAC_ADD_FILT2, 0);
  4516. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  4517. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  4518. for (i = 0; i < MAC_NUM_HASH; i++)
  4519. nw64_mac(XMAC_HASH_TBL(i), 0);
  4520. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  4521. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4522. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4523. val = nr64_mac(XMAC_CONFIG);
  4524. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  4525. XMAC_CONFIG_PROMISCUOUS |
  4526. XMAC_CONFIG_PROMISC_GROUP |
  4527. XMAC_CONFIG_ERR_CHK_DIS |
  4528. XMAC_CONFIG_RX_CRC_CHK_DIS |
  4529. XMAC_CONFIG_RESERVED_MULTICAST |
  4530. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  4531. XMAC_CONFIG_ADDR_FILTER_EN |
  4532. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  4533. XMAC_CONFIG_STRIP_CRC |
  4534. XMAC_CONFIG_PASS_FLOW_CTRL |
  4535. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  4536. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  4537. nw64_mac(XMAC_CONFIG, val);
  4538. nw64_mac(RXMAC_BT_CNT, 0);
  4539. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  4540. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  4541. nw64_mac(RXMAC_FRAG_CNT, 0);
  4542. nw64_mac(RXMAC_HIST_CNT1, 0);
  4543. nw64_mac(RXMAC_HIST_CNT2, 0);
  4544. nw64_mac(RXMAC_HIST_CNT3, 0);
  4545. nw64_mac(RXMAC_HIST_CNT4, 0);
  4546. nw64_mac(RXMAC_HIST_CNT5, 0);
  4547. nw64_mac(RXMAC_HIST_CNT6, 0);
  4548. nw64_mac(RXMAC_HIST_CNT7, 0);
  4549. nw64_mac(RXMAC_MPSZER_CNT, 0);
  4550. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  4551. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  4552. nw64_mac(LINK_FAULT_CNT, 0);
  4553. }
  4554. static void niu_init_rx_bmac(struct niu *np)
  4555. {
  4556. struct niu_parent *parent = np->parent;
  4557. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4558. int first_rdc_table = tp->first_table_num;
  4559. unsigned long i;
  4560. u64 val;
  4561. nw64_mac(BMAC_ADD_FILT0, 0);
  4562. nw64_mac(BMAC_ADD_FILT1, 0);
  4563. nw64_mac(BMAC_ADD_FILT2, 0);
  4564. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  4565. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  4566. for (i = 0; i < MAC_NUM_HASH; i++)
  4567. nw64_mac(BMAC_HASH_TBL(i), 0);
  4568. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4569. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4570. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  4571. val = nr64_mac(BRXMAC_CONFIG);
  4572. val &= ~(BRXMAC_CONFIG_ENABLE |
  4573. BRXMAC_CONFIG_STRIP_PAD |
  4574. BRXMAC_CONFIG_STRIP_FCS |
  4575. BRXMAC_CONFIG_PROMISC |
  4576. BRXMAC_CONFIG_PROMISC_GRP |
  4577. BRXMAC_CONFIG_ADDR_FILT_EN |
  4578. BRXMAC_CONFIG_DISCARD_DIS);
  4579. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  4580. nw64_mac(BRXMAC_CONFIG, val);
  4581. val = nr64_mac(BMAC_ADDR_CMPEN);
  4582. val |= BMAC_ADDR_CMPEN_EN0;
  4583. nw64_mac(BMAC_ADDR_CMPEN, val);
  4584. }
  4585. static void niu_init_rx_mac(struct niu *np)
  4586. {
  4587. niu_set_primary_mac(np, np->dev->dev_addr);
  4588. if (np->flags & NIU_FLAGS_XMAC)
  4589. niu_init_rx_xmac(np);
  4590. else
  4591. niu_init_rx_bmac(np);
  4592. }
  4593. static void niu_enable_tx_xmac(struct niu *np, int on)
  4594. {
  4595. u64 val = nr64_mac(XMAC_CONFIG);
  4596. if (on)
  4597. val |= XMAC_CONFIG_TX_ENABLE;
  4598. else
  4599. val &= ~XMAC_CONFIG_TX_ENABLE;
  4600. nw64_mac(XMAC_CONFIG, val);
  4601. }
  4602. static void niu_enable_tx_bmac(struct niu *np, int on)
  4603. {
  4604. u64 val = nr64_mac(BTXMAC_CONFIG);
  4605. if (on)
  4606. val |= BTXMAC_CONFIG_ENABLE;
  4607. else
  4608. val &= ~BTXMAC_CONFIG_ENABLE;
  4609. nw64_mac(BTXMAC_CONFIG, val);
  4610. }
  4611. static void niu_enable_tx_mac(struct niu *np, int on)
  4612. {
  4613. if (np->flags & NIU_FLAGS_XMAC)
  4614. niu_enable_tx_xmac(np, on);
  4615. else
  4616. niu_enable_tx_bmac(np, on);
  4617. }
  4618. static void niu_enable_rx_xmac(struct niu *np, int on)
  4619. {
  4620. u64 val = nr64_mac(XMAC_CONFIG);
  4621. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  4622. XMAC_CONFIG_PROMISCUOUS);
  4623. if (np->flags & NIU_FLAGS_MCAST)
  4624. val |= XMAC_CONFIG_HASH_FILTER_EN;
  4625. if (np->flags & NIU_FLAGS_PROMISC)
  4626. val |= XMAC_CONFIG_PROMISCUOUS;
  4627. if (on)
  4628. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  4629. else
  4630. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  4631. nw64_mac(XMAC_CONFIG, val);
  4632. }
  4633. static void niu_enable_rx_bmac(struct niu *np, int on)
  4634. {
  4635. u64 val = nr64_mac(BRXMAC_CONFIG);
  4636. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  4637. BRXMAC_CONFIG_PROMISC);
  4638. if (np->flags & NIU_FLAGS_MCAST)
  4639. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  4640. if (np->flags & NIU_FLAGS_PROMISC)
  4641. val |= BRXMAC_CONFIG_PROMISC;
  4642. if (on)
  4643. val |= BRXMAC_CONFIG_ENABLE;
  4644. else
  4645. val &= ~BRXMAC_CONFIG_ENABLE;
  4646. nw64_mac(BRXMAC_CONFIG, val);
  4647. }
  4648. static void niu_enable_rx_mac(struct niu *np, int on)
  4649. {
  4650. if (np->flags & NIU_FLAGS_XMAC)
  4651. niu_enable_rx_xmac(np, on);
  4652. else
  4653. niu_enable_rx_bmac(np, on);
  4654. }
  4655. static int niu_init_mac(struct niu *np)
  4656. {
  4657. int err;
  4658. niu_init_xif(np);
  4659. err = niu_init_pcs(np);
  4660. if (err)
  4661. return err;
  4662. err = niu_reset_tx_mac(np);
  4663. if (err)
  4664. return err;
  4665. niu_init_tx_mac(np);
  4666. err = niu_reset_rx_mac(np);
  4667. if (err)
  4668. return err;
  4669. niu_init_rx_mac(np);
  4670. /* This looks hookey but the RX MAC reset we just did will
  4671. * undo some of the state we setup in niu_init_tx_mac() so we
  4672. * have to call it again. In particular, the RX MAC reset will
  4673. * set the XMAC_MAX register back to it's default value.
  4674. */
  4675. niu_init_tx_mac(np);
  4676. niu_enable_tx_mac(np, 1);
  4677. niu_enable_rx_mac(np, 1);
  4678. return 0;
  4679. }
  4680. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4681. {
  4682. (void) niu_tx_channel_stop(np, rp->tx_channel);
  4683. }
  4684. static void niu_stop_tx_channels(struct niu *np)
  4685. {
  4686. int i;
  4687. for (i = 0; i < np->num_tx_rings; i++) {
  4688. struct tx_ring_info *rp = &np->tx_rings[i];
  4689. niu_stop_one_tx_channel(np, rp);
  4690. }
  4691. }
  4692. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4693. {
  4694. (void) niu_tx_channel_reset(np, rp->tx_channel);
  4695. }
  4696. static void niu_reset_tx_channels(struct niu *np)
  4697. {
  4698. int i;
  4699. for (i = 0; i < np->num_tx_rings; i++) {
  4700. struct tx_ring_info *rp = &np->tx_rings[i];
  4701. niu_reset_one_tx_channel(np, rp);
  4702. }
  4703. }
  4704. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4705. {
  4706. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  4707. }
  4708. static void niu_stop_rx_channels(struct niu *np)
  4709. {
  4710. int i;
  4711. for (i = 0; i < np->num_rx_rings; i++) {
  4712. struct rx_ring_info *rp = &np->rx_rings[i];
  4713. niu_stop_one_rx_channel(np, rp);
  4714. }
  4715. }
  4716. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4717. {
  4718. int channel = rp->rx_channel;
  4719. (void) niu_rx_channel_reset(np, channel);
  4720. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  4721. nw64(RX_DMA_CTL_STAT(channel), 0);
  4722. (void) niu_enable_rx_channel(np, channel, 0);
  4723. }
  4724. static void niu_reset_rx_channels(struct niu *np)
  4725. {
  4726. int i;
  4727. for (i = 0; i < np->num_rx_rings; i++) {
  4728. struct rx_ring_info *rp = &np->rx_rings[i];
  4729. niu_reset_one_rx_channel(np, rp);
  4730. }
  4731. }
  4732. static void niu_disable_ipp(struct niu *np)
  4733. {
  4734. u64 rd, wr, val;
  4735. int limit;
  4736. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4737. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4738. limit = 100;
  4739. while (--limit >= 0 && (rd != wr)) {
  4740. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4741. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4742. }
  4743. if (limit < 0 &&
  4744. (rd != 0 && wr != 1)) {
  4745. dev_err(np->device, PFX "%s: IPP would not quiesce, "
  4746. "rd_ptr[%llx] wr_ptr[%llx]\n",
  4747. np->dev->name,
  4748. (unsigned long long) nr64_ipp(IPP_DFIFO_RD_PTR),
  4749. (unsigned long long) nr64_ipp(IPP_DFIFO_WR_PTR));
  4750. }
  4751. val = nr64_ipp(IPP_CFIG);
  4752. val &= ~(IPP_CFIG_IPP_ENABLE |
  4753. IPP_CFIG_DFIFO_ECC_EN |
  4754. IPP_CFIG_DROP_BAD_CRC |
  4755. IPP_CFIG_CKSUM_EN);
  4756. nw64_ipp(IPP_CFIG, val);
  4757. (void) niu_ipp_reset(np);
  4758. }
  4759. static int niu_init_hw(struct niu *np)
  4760. {
  4761. int i, err;
  4762. niudbg(IFUP, "%s: Initialize TXC\n", np->dev->name);
  4763. niu_txc_enable_port(np, 1);
  4764. niu_txc_port_dma_enable(np, 1);
  4765. niu_txc_set_imask(np, 0);
  4766. niudbg(IFUP, "%s: Initialize TX channels\n", np->dev->name);
  4767. for (i = 0; i < np->num_tx_rings; i++) {
  4768. struct tx_ring_info *rp = &np->tx_rings[i];
  4769. err = niu_init_one_tx_channel(np, rp);
  4770. if (err)
  4771. return err;
  4772. }
  4773. niudbg(IFUP, "%s: Initialize RX channels\n", np->dev->name);
  4774. err = niu_init_rx_channels(np);
  4775. if (err)
  4776. goto out_uninit_tx_channels;
  4777. niudbg(IFUP, "%s: Initialize classifier\n", np->dev->name);
  4778. err = niu_init_classifier_hw(np);
  4779. if (err)
  4780. goto out_uninit_rx_channels;
  4781. niudbg(IFUP, "%s: Initialize ZCP\n", np->dev->name);
  4782. err = niu_init_zcp(np);
  4783. if (err)
  4784. goto out_uninit_rx_channels;
  4785. niudbg(IFUP, "%s: Initialize IPP\n", np->dev->name);
  4786. err = niu_init_ipp(np);
  4787. if (err)
  4788. goto out_uninit_rx_channels;
  4789. niudbg(IFUP, "%s: Initialize MAC\n", np->dev->name);
  4790. err = niu_init_mac(np);
  4791. if (err)
  4792. goto out_uninit_ipp;
  4793. return 0;
  4794. out_uninit_ipp:
  4795. niudbg(IFUP, "%s: Uninit IPP\n", np->dev->name);
  4796. niu_disable_ipp(np);
  4797. out_uninit_rx_channels:
  4798. niudbg(IFUP, "%s: Uninit RX channels\n", np->dev->name);
  4799. niu_stop_rx_channels(np);
  4800. niu_reset_rx_channels(np);
  4801. out_uninit_tx_channels:
  4802. niudbg(IFUP, "%s: Uninit TX channels\n", np->dev->name);
  4803. niu_stop_tx_channels(np);
  4804. niu_reset_tx_channels(np);
  4805. return err;
  4806. }
  4807. static void niu_stop_hw(struct niu *np)
  4808. {
  4809. niudbg(IFDOWN, "%s: Disable interrupts\n", np->dev->name);
  4810. niu_enable_interrupts(np, 0);
  4811. niudbg(IFDOWN, "%s: Disable RX MAC\n", np->dev->name);
  4812. niu_enable_rx_mac(np, 0);
  4813. niudbg(IFDOWN, "%s: Disable IPP\n", np->dev->name);
  4814. niu_disable_ipp(np);
  4815. niudbg(IFDOWN, "%s: Stop TX channels\n", np->dev->name);
  4816. niu_stop_tx_channels(np);
  4817. niudbg(IFDOWN, "%s: Stop RX channels\n", np->dev->name);
  4818. niu_stop_rx_channels(np);
  4819. niudbg(IFDOWN, "%s: Reset TX channels\n", np->dev->name);
  4820. niu_reset_tx_channels(np);
  4821. niudbg(IFDOWN, "%s: Reset RX channels\n", np->dev->name);
  4822. niu_reset_rx_channels(np);
  4823. }
  4824. static int niu_request_irq(struct niu *np)
  4825. {
  4826. int i, j, err;
  4827. err = 0;
  4828. for (i = 0; i < np->num_ldg; i++) {
  4829. struct niu_ldg *lp = &np->ldg[i];
  4830. err = request_irq(lp->irq, niu_interrupt,
  4831. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  4832. np->dev->name, lp);
  4833. if (err)
  4834. goto out_free_irqs;
  4835. }
  4836. return 0;
  4837. out_free_irqs:
  4838. for (j = 0; j < i; j++) {
  4839. struct niu_ldg *lp = &np->ldg[j];
  4840. free_irq(lp->irq, lp);
  4841. }
  4842. return err;
  4843. }
  4844. static void niu_free_irq(struct niu *np)
  4845. {
  4846. int i;
  4847. for (i = 0; i < np->num_ldg; i++) {
  4848. struct niu_ldg *lp = &np->ldg[i];
  4849. free_irq(lp->irq, lp);
  4850. }
  4851. }
  4852. static void niu_enable_napi(struct niu *np)
  4853. {
  4854. int i;
  4855. for (i = 0; i < np->num_ldg; i++)
  4856. napi_enable(&np->ldg[i].napi);
  4857. }
  4858. static void niu_disable_napi(struct niu *np)
  4859. {
  4860. int i;
  4861. for (i = 0; i < np->num_ldg; i++)
  4862. napi_disable(&np->ldg[i].napi);
  4863. }
  4864. static int niu_open(struct net_device *dev)
  4865. {
  4866. struct niu *np = netdev_priv(dev);
  4867. int err;
  4868. netif_carrier_off(dev);
  4869. err = niu_alloc_channels(np);
  4870. if (err)
  4871. goto out_err;
  4872. err = niu_enable_interrupts(np, 0);
  4873. if (err)
  4874. goto out_free_channels;
  4875. err = niu_request_irq(np);
  4876. if (err)
  4877. goto out_free_channels;
  4878. niu_enable_napi(np);
  4879. spin_lock_irq(&np->lock);
  4880. err = niu_init_hw(np);
  4881. if (!err) {
  4882. init_timer(&np->timer);
  4883. np->timer.expires = jiffies + HZ;
  4884. np->timer.data = (unsigned long) np;
  4885. np->timer.function = niu_timer;
  4886. err = niu_enable_interrupts(np, 1);
  4887. if (err)
  4888. niu_stop_hw(np);
  4889. }
  4890. spin_unlock_irq(&np->lock);
  4891. if (err) {
  4892. niu_disable_napi(np);
  4893. goto out_free_irq;
  4894. }
  4895. netif_tx_start_all_queues(dev);
  4896. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  4897. netif_carrier_on(dev);
  4898. add_timer(&np->timer);
  4899. return 0;
  4900. out_free_irq:
  4901. niu_free_irq(np);
  4902. out_free_channels:
  4903. niu_free_channels(np);
  4904. out_err:
  4905. return err;
  4906. }
  4907. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  4908. {
  4909. cancel_work_sync(&np->reset_task);
  4910. niu_disable_napi(np);
  4911. netif_tx_stop_all_queues(dev);
  4912. del_timer_sync(&np->timer);
  4913. spin_lock_irq(&np->lock);
  4914. niu_stop_hw(np);
  4915. spin_unlock_irq(&np->lock);
  4916. }
  4917. static int niu_close(struct net_device *dev)
  4918. {
  4919. struct niu *np = netdev_priv(dev);
  4920. niu_full_shutdown(np, dev);
  4921. niu_free_irq(np);
  4922. niu_free_channels(np);
  4923. niu_handle_led(np, 0);
  4924. return 0;
  4925. }
  4926. static void niu_sync_xmac_stats(struct niu *np)
  4927. {
  4928. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  4929. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  4930. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  4931. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  4932. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  4933. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  4934. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  4935. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  4936. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  4937. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  4938. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  4939. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  4940. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  4941. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  4942. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  4943. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  4944. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  4945. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  4946. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  4947. }
  4948. static void niu_sync_bmac_stats(struct niu *np)
  4949. {
  4950. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  4951. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  4952. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  4953. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  4954. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4955. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4956. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  4957. }
  4958. static void niu_sync_mac_stats(struct niu *np)
  4959. {
  4960. if (np->flags & NIU_FLAGS_XMAC)
  4961. niu_sync_xmac_stats(np);
  4962. else
  4963. niu_sync_bmac_stats(np);
  4964. }
  4965. static void niu_get_rx_stats(struct niu *np)
  4966. {
  4967. unsigned long pkts, dropped, errors, bytes;
  4968. int i;
  4969. pkts = dropped = errors = bytes = 0;
  4970. for (i = 0; i < np->num_rx_rings; i++) {
  4971. struct rx_ring_info *rp = &np->rx_rings[i];
  4972. pkts += rp->rx_packets;
  4973. bytes += rp->rx_bytes;
  4974. dropped += rp->rx_dropped;
  4975. errors += rp->rx_errors;
  4976. }
  4977. np->net_stats.rx_packets = pkts;
  4978. np->net_stats.rx_bytes = bytes;
  4979. np->net_stats.rx_dropped = dropped;
  4980. np->net_stats.rx_errors = errors;
  4981. }
  4982. static void niu_get_tx_stats(struct niu *np)
  4983. {
  4984. unsigned long pkts, errors, bytes;
  4985. int i;
  4986. pkts = errors = bytes = 0;
  4987. for (i = 0; i < np->num_tx_rings; i++) {
  4988. struct tx_ring_info *rp = &np->tx_rings[i];
  4989. pkts += rp->tx_packets;
  4990. bytes += rp->tx_bytes;
  4991. errors += rp->tx_errors;
  4992. }
  4993. np->net_stats.tx_packets = pkts;
  4994. np->net_stats.tx_bytes = bytes;
  4995. np->net_stats.tx_errors = errors;
  4996. }
  4997. static struct net_device_stats *niu_get_stats(struct net_device *dev)
  4998. {
  4999. struct niu *np = netdev_priv(dev);
  5000. niu_get_rx_stats(np);
  5001. niu_get_tx_stats(np);
  5002. return &np->net_stats;
  5003. }
  5004. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  5005. {
  5006. int i;
  5007. for (i = 0; i < 16; i++)
  5008. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  5009. }
  5010. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  5011. {
  5012. int i;
  5013. for (i = 0; i < 16; i++)
  5014. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  5015. }
  5016. static void niu_load_hash(struct niu *np, u16 *hash)
  5017. {
  5018. if (np->flags & NIU_FLAGS_XMAC)
  5019. niu_load_hash_xmac(np, hash);
  5020. else
  5021. niu_load_hash_bmac(np, hash);
  5022. }
  5023. static void niu_set_rx_mode(struct net_device *dev)
  5024. {
  5025. struct niu *np = netdev_priv(dev);
  5026. int i, alt_cnt, err;
  5027. struct dev_addr_list *addr;
  5028. unsigned long flags;
  5029. u16 hash[16] = { 0, };
  5030. spin_lock_irqsave(&np->lock, flags);
  5031. niu_enable_rx_mac(np, 0);
  5032. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  5033. if (dev->flags & IFF_PROMISC)
  5034. np->flags |= NIU_FLAGS_PROMISC;
  5035. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 0))
  5036. np->flags |= NIU_FLAGS_MCAST;
  5037. alt_cnt = dev->uc_count;
  5038. if (alt_cnt > niu_num_alt_addr(np)) {
  5039. alt_cnt = 0;
  5040. np->flags |= NIU_FLAGS_PROMISC;
  5041. }
  5042. if (alt_cnt) {
  5043. int index = 0;
  5044. for (addr = dev->uc_list; addr; addr = addr->next) {
  5045. err = niu_set_alt_mac(np, index,
  5046. addr->da_addr);
  5047. if (err)
  5048. printk(KERN_WARNING PFX "%s: Error %d "
  5049. "adding alt mac %d\n",
  5050. dev->name, err, index);
  5051. err = niu_enable_alt_mac(np, index, 1);
  5052. if (err)
  5053. printk(KERN_WARNING PFX "%s: Error %d "
  5054. "enabling alt mac %d\n",
  5055. dev->name, err, index);
  5056. index++;
  5057. }
  5058. } else {
  5059. int alt_start;
  5060. if (np->flags & NIU_FLAGS_XMAC)
  5061. alt_start = 0;
  5062. else
  5063. alt_start = 1;
  5064. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  5065. err = niu_enable_alt_mac(np, i, 0);
  5066. if (err)
  5067. printk(KERN_WARNING PFX "%s: Error %d "
  5068. "disabling alt mac %d\n",
  5069. dev->name, err, i);
  5070. }
  5071. }
  5072. if (dev->flags & IFF_ALLMULTI) {
  5073. for (i = 0; i < 16; i++)
  5074. hash[i] = 0xffff;
  5075. } else if (dev->mc_count > 0) {
  5076. for (addr = dev->mc_list; addr; addr = addr->next) {
  5077. u32 crc = ether_crc_le(ETH_ALEN, addr->da_addr);
  5078. crc >>= 24;
  5079. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  5080. }
  5081. }
  5082. if (np->flags & NIU_FLAGS_MCAST)
  5083. niu_load_hash(np, hash);
  5084. niu_enable_rx_mac(np, 1);
  5085. spin_unlock_irqrestore(&np->lock, flags);
  5086. }
  5087. static int niu_set_mac_addr(struct net_device *dev, void *p)
  5088. {
  5089. struct niu *np = netdev_priv(dev);
  5090. struct sockaddr *addr = p;
  5091. unsigned long flags;
  5092. if (!is_valid_ether_addr(addr->sa_data))
  5093. return -EINVAL;
  5094. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  5095. if (!netif_running(dev))
  5096. return 0;
  5097. spin_lock_irqsave(&np->lock, flags);
  5098. niu_enable_rx_mac(np, 0);
  5099. niu_set_primary_mac(np, dev->dev_addr);
  5100. niu_enable_rx_mac(np, 1);
  5101. spin_unlock_irqrestore(&np->lock, flags);
  5102. return 0;
  5103. }
  5104. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5105. {
  5106. return -EOPNOTSUPP;
  5107. }
  5108. static void niu_netif_stop(struct niu *np)
  5109. {
  5110. np->dev->trans_start = jiffies; /* prevent tx timeout */
  5111. niu_disable_napi(np);
  5112. netif_tx_disable(np->dev);
  5113. }
  5114. static void niu_netif_start(struct niu *np)
  5115. {
  5116. /* NOTE: unconditional netif_wake_queue is only appropriate
  5117. * so long as all callers are assured to have free tx slots
  5118. * (such as after niu_init_hw).
  5119. */
  5120. netif_tx_wake_all_queues(np->dev);
  5121. niu_enable_napi(np);
  5122. niu_enable_interrupts(np, 1);
  5123. }
  5124. static void niu_reset_buffers(struct niu *np)
  5125. {
  5126. int i, j, k, err;
  5127. if (np->rx_rings) {
  5128. for (i = 0; i < np->num_rx_rings; i++) {
  5129. struct rx_ring_info *rp = &np->rx_rings[i];
  5130. for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
  5131. struct page *page;
  5132. page = rp->rxhash[j];
  5133. while (page) {
  5134. struct page *next =
  5135. (struct page *) page->mapping;
  5136. u64 base = page->index;
  5137. base = base >> RBR_DESCR_ADDR_SHIFT;
  5138. rp->rbr[k++] = cpu_to_le32(base);
  5139. page = next;
  5140. }
  5141. }
  5142. for (; k < MAX_RBR_RING_SIZE; k++) {
  5143. err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
  5144. if (unlikely(err))
  5145. break;
  5146. }
  5147. rp->rbr_index = rp->rbr_table_size - 1;
  5148. rp->rcr_index = 0;
  5149. rp->rbr_pending = 0;
  5150. rp->rbr_refill_pending = 0;
  5151. }
  5152. }
  5153. if (np->tx_rings) {
  5154. for (i = 0; i < np->num_tx_rings; i++) {
  5155. struct tx_ring_info *rp = &np->tx_rings[i];
  5156. for (j = 0; j < MAX_TX_RING_SIZE; j++) {
  5157. if (rp->tx_buffs[j].skb)
  5158. (void) release_tx_packet(np, rp, j);
  5159. }
  5160. rp->pending = MAX_TX_RING_SIZE;
  5161. rp->prod = 0;
  5162. rp->cons = 0;
  5163. rp->wrap_bit = 0;
  5164. }
  5165. }
  5166. }
  5167. static void niu_reset_task(struct work_struct *work)
  5168. {
  5169. struct niu *np = container_of(work, struct niu, reset_task);
  5170. unsigned long flags;
  5171. int err;
  5172. spin_lock_irqsave(&np->lock, flags);
  5173. if (!netif_running(np->dev)) {
  5174. spin_unlock_irqrestore(&np->lock, flags);
  5175. return;
  5176. }
  5177. spin_unlock_irqrestore(&np->lock, flags);
  5178. del_timer_sync(&np->timer);
  5179. niu_netif_stop(np);
  5180. spin_lock_irqsave(&np->lock, flags);
  5181. niu_stop_hw(np);
  5182. spin_unlock_irqrestore(&np->lock, flags);
  5183. niu_reset_buffers(np);
  5184. spin_lock_irqsave(&np->lock, flags);
  5185. err = niu_init_hw(np);
  5186. if (!err) {
  5187. np->timer.expires = jiffies + HZ;
  5188. add_timer(&np->timer);
  5189. niu_netif_start(np);
  5190. }
  5191. spin_unlock_irqrestore(&np->lock, flags);
  5192. }
  5193. static void niu_tx_timeout(struct net_device *dev)
  5194. {
  5195. struct niu *np = netdev_priv(dev);
  5196. dev_err(np->device, PFX "%s: Transmit timed out, resetting\n",
  5197. dev->name);
  5198. schedule_work(&np->reset_task);
  5199. }
  5200. static void niu_set_txd(struct tx_ring_info *rp, int index,
  5201. u64 mapping, u64 len, u64 mark,
  5202. u64 n_frags)
  5203. {
  5204. __le64 *desc = &rp->descr[index];
  5205. *desc = cpu_to_le64(mark |
  5206. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  5207. (len << TX_DESC_TR_LEN_SHIFT) |
  5208. (mapping & TX_DESC_SAD));
  5209. }
  5210. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  5211. u64 pad_bytes, u64 len)
  5212. {
  5213. u16 eth_proto, eth_proto_inner;
  5214. u64 csum_bits, l3off, ihl, ret;
  5215. u8 ip_proto;
  5216. int ipv6;
  5217. eth_proto = be16_to_cpu(ehdr->h_proto);
  5218. eth_proto_inner = eth_proto;
  5219. if (eth_proto == ETH_P_8021Q) {
  5220. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  5221. __be16 val = vp->h_vlan_encapsulated_proto;
  5222. eth_proto_inner = be16_to_cpu(val);
  5223. }
  5224. ipv6 = ihl = 0;
  5225. switch (skb->protocol) {
  5226. case __constant_htons(ETH_P_IP):
  5227. ip_proto = ip_hdr(skb)->protocol;
  5228. ihl = ip_hdr(skb)->ihl;
  5229. break;
  5230. case __constant_htons(ETH_P_IPV6):
  5231. ip_proto = ipv6_hdr(skb)->nexthdr;
  5232. ihl = (40 >> 2);
  5233. ipv6 = 1;
  5234. break;
  5235. default:
  5236. ip_proto = ihl = 0;
  5237. break;
  5238. }
  5239. csum_bits = TXHDR_CSUM_NONE;
  5240. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5241. u64 start, stuff;
  5242. csum_bits = (ip_proto == IPPROTO_TCP ?
  5243. TXHDR_CSUM_TCP :
  5244. (ip_proto == IPPROTO_UDP ?
  5245. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  5246. start = skb_transport_offset(skb) -
  5247. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5248. stuff = start + skb->csum_offset;
  5249. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  5250. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  5251. }
  5252. l3off = skb_network_offset(skb) -
  5253. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5254. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  5255. (len << TXHDR_LEN_SHIFT) |
  5256. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  5257. (ihl << TXHDR_IHL_SHIFT) |
  5258. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  5259. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  5260. (ipv6 ? TXHDR_IP_VER : 0) |
  5261. csum_bits);
  5262. return ret;
  5263. }
  5264. static int niu_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5265. {
  5266. struct niu *np = netdev_priv(dev);
  5267. unsigned long align, headroom;
  5268. struct netdev_queue *txq;
  5269. struct tx_ring_info *rp;
  5270. struct tx_pkt_hdr *tp;
  5271. unsigned int len, nfg;
  5272. struct ethhdr *ehdr;
  5273. int prod, i, tlen;
  5274. u64 mapping, mrk;
  5275. i = skb_get_queue_mapping(skb);
  5276. rp = &np->tx_rings[i];
  5277. txq = netdev_get_tx_queue(dev, i);
  5278. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  5279. netif_tx_stop_queue(txq);
  5280. dev_err(np->device, PFX "%s: BUG! Tx ring full when "
  5281. "queue awake!\n", dev->name);
  5282. rp->tx_errors++;
  5283. return NETDEV_TX_BUSY;
  5284. }
  5285. if (skb->len < ETH_ZLEN) {
  5286. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  5287. if (skb_pad(skb, pad_bytes))
  5288. goto out;
  5289. skb_put(skb, pad_bytes);
  5290. }
  5291. len = sizeof(struct tx_pkt_hdr) + 15;
  5292. if (skb_headroom(skb) < len) {
  5293. struct sk_buff *skb_new;
  5294. skb_new = skb_realloc_headroom(skb, len);
  5295. if (!skb_new) {
  5296. rp->tx_errors++;
  5297. goto out_drop;
  5298. }
  5299. kfree_skb(skb);
  5300. skb = skb_new;
  5301. } else
  5302. skb_orphan(skb);
  5303. align = ((unsigned long) skb->data & (16 - 1));
  5304. headroom = align + sizeof(struct tx_pkt_hdr);
  5305. ehdr = (struct ethhdr *) skb->data;
  5306. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  5307. len = skb->len - sizeof(struct tx_pkt_hdr);
  5308. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  5309. tp->resv = 0;
  5310. len = skb_headlen(skb);
  5311. mapping = np->ops->map_single(np->device, skb->data,
  5312. len, DMA_TO_DEVICE);
  5313. prod = rp->prod;
  5314. rp->tx_buffs[prod].skb = skb;
  5315. rp->tx_buffs[prod].mapping = mapping;
  5316. mrk = TX_DESC_SOP;
  5317. if (++rp->mark_counter == rp->mark_freq) {
  5318. rp->mark_counter = 0;
  5319. mrk |= TX_DESC_MARK;
  5320. rp->mark_pending++;
  5321. }
  5322. tlen = len;
  5323. nfg = skb_shinfo(skb)->nr_frags;
  5324. while (tlen > 0) {
  5325. tlen -= MAX_TX_DESC_LEN;
  5326. nfg++;
  5327. }
  5328. while (len > 0) {
  5329. unsigned int this_len = len;
  5330. if (this_len > MAX_TX_DESC_LEN)
  5331. this_len = MAX_TX_DESC_LEN;
  5332. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  5333. mrk = nfg = 0;
  5334. prod = NEXT_TX(rp, prod);
  5335. mapping += this_len;
  5336. len -= this_len;
  5337. }
  5338. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5339. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5340. len = frag->size;
  5341. mapping = np->ops->map_page(np->device, frag->page,
  5342. frag->page_offset, len,
  5343. DMA_TO_DEVICE);
  5344. rp->tx_buffs[prod].skb = NULL;
  5345. rp->tx_buffs[prod].mapping = mapping;
  5346. niu_set_txd(rp, prod, mapping, len, 0, 0);
  5347. prod = NEXT_TX(rp, prod);
  5348. }
  5349. if (prod < rp->prod)
  5350. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  5351. rp->prod = prod;
  5352. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  5353. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  5354. netif_tx_stop_queue(txq);
  5355. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  5356. netif_tx_wake_queue(txq);
  5357. }
  5358. dev->trans_start = jiffies;
  5359. out:
  5360. return NETDEV_TX_OK;
  5361. out_drop:
  5362. rp->tx_errors++;
  5363. kfree_skb(skb);
  5364. goto out;
  5365. }
  5366. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  5367. {
  5368. struct niu *np = netdev_priv(dev);
  5369. int err, orig_jumbo, new_jumbo;
  5370. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  5371. return -EINVAL;
  5372. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  5373. new_jumbo = (new_mtu > ETH_DATA_LEN);
  5374. dev->mtu = new_mtu;
  5375. if (!netif_running(dev) ||
  5376. (orig_jumbo == new_jumbo))
  5377. return 0;
  5378. niu_full_shutdown(np, dev);
  5379. niu_free_channels(np);
  5380. niu_enable_napi(np);
  5381. err = niu_alloc_channels(np);
  5382. if (err)
  5383. return err;
  5384. spin_lock_irq(&np->lock);
  5385. err = niu_init_hw(np);
  5386. if (!err) {
  5387. init_timer(&np->timer);
  5388. np->timer.expires = jiffies + HZ;
  5389. np->timer.data = (unsigned long) np;
  5390. np->timer.function = niu_timer;
  5391. err = niu_enable_interrupts(np, 1);
  5392. if (err)
  5393. niu_stop_hw(np);
  5394. }
  5395. spin_unlock_irq(&np->lock);
  5396. if (!err) {
  5397. netif_tx_start_all_queues(dev);
  5398. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5399. netif_carrier_on(dev);
  5400. add_timer(&np->timer);
  5401. }
  5402. return err;
  5403. }
  5404. static void niu_get_drvinfo(struct net_device *dev,
  5405. struct ethtool_drvinfo *info)
  5406. {
  5407. struct niu *np = netdev_priv(dev);
  5408. struct niu_vpd *vpd = &np->vpd;
  5409. strcpy(info->driver, DRV_MODULE_NAME);
  5410. strcpy(info->version, DRV_MODULE_VERSION);
  5411. sprintf(info->fw_version, "%d.%d",
  5412. vpd->fcode_major, vpd->fcode_minor);
  5413. if (np->parent->plat_type != PLAT_TYPE_NIU)
  5414. strcpy(info->bus_info, pci_name(np->pdev));
  5415. }
  5416. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5417. {
  5418. struct niu *np = netdev_priv(dev);
  5419. struct niu_link_config *lp;
  5420. lp = &np->link_config;
  5421. memset(cmd, 0, sizeof(*cmd));
  5422. cmd->phy_address = np->phy_addr;
  5423. cmd->supported = lp->supported;
  5424. cmd->advertising = lp->advertising;
  5425. cmd->autoneg = lp->autoneg;
  5426. cmd->speed = lp->active_speed;
  5427. cmd->duplex = lp->active_duplex;
  5428. return 0;
  5429. }
  5430. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5431. {
  5432. return -EINVAL;
  5433. }
  5434. static u32 niu_get_msglevel(struct net_device *dev)
  5435. {
  5436. struct niu *np = netdev_priv(dev);
  5437. return np->msg_enable;
  5438. }
  5439. static void niu_set_msglevel(struct net_device *dev, u32 value)
  5440. {
  5441. struct niu *np = netdev_priv(dev);
  5442. np->msg_enable = value;
  5443. }
  5444. static int niu_get_eeprom_len(struct net_device *dev)
  5445. {
  5446. struct niu *np = netdev_priv(dev);
  5447. return np->eeprom_len;
  5448. }
  5449. static int niu_get_eeprom(struct net_device *dev,
  5450. struct ethtool_eeprom *eeprom, u8 *data)
  5451. {
  5452. struct niu *np = netdev_priv(dev);
  5453. u32 offset, len, val;
  5454. offset = eeprom->offset;
  5455. len = eeprom->len;
  5456. if (offset + len < offset)
  5457. return -EINVAL;
  5458. if (offset >= np->eeprom_len)
  5459. return -EINVAL;
  5460. if (offset + len > np->eeprom_len)
  5461. len = eeprom->len = np->eeprom_len - offset;
  5462. if (offset & 3) {
  5463. u32 b_offset, b_count;
  5464. b_offset = offset & 3;
  5465. b_count = 4 - b_offset;
  5466. if (b_count > len)
  5467. b_count = len;
  5468. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  5469. memcpy(data, ((char *)&val) + b_offset, b_count);
  5470. data += b_count;
  5471. len -= b_count;
  5472. offset += b_count;
  5473. }
  5474. while (len >= 4) {
  5475. val = nr64(ESPC_NCR(offset / 4));
  5476. memcpy(data, &val, 4);
  5477. data += 4;
  5478. len -= 4;
  5479. offset += 4;
  5480. }
  5481. if (len) {
  5482. val = nr64(ESPC_NCR(offset / 4));
  5483. memcpy(data, &val, len);
  5484. }
  5485. return 0;
  5486. }
  5487. static int niu_ethflow_to_class(int flow_type, u64 *class)
  5488. {
  5489. switch (flow_type) {
  5490. case TCP_V4_FLOW:
  5491. *class = CLASS_CODE_TCP_IPV4;
  5492. break;
  5493. case UDP_V4_FLOW:
  5494. *class = CLASS_CODE_UDP_IPV4;
  5495. break;
  5496. case AH_ESP_V4_FLOW:
  5497. *class = CLASS_CODE_AH_ESP_IPV4;
  5498. break;
  5499. case SCTP_V4_FLOW:
  5500. *class = CLASS_CODE_SCTP_IPV4;
  5501. break;
  5502. case TCP_V6_FLOW:
  5503. *class = CLASS_CODE_TCP_IPV6;
  5504. break;
  5505. case UDP_V6_FLOW:
  5506. *class = CLASS_CODE_UDP_IPV6;
  5507. break;
  5508. case AH_ESP_V6_FLOW:
  5509. *class = CLASS_CODE_AH_ESP_IPV6;
  5510. break;
  5511. case SCTP_V6_FLOW:
  5512. *class = CLASS_CODE_SCTP_IPV6;
  5513. break;
  5514. default:
  5515. return 0;
  5516. }
  5517. return 1;
  5518. }
  5519. static u64 niu_flowkey_to_ethflow(u64 flow_key)
  5520. {
  5521. u64 ethflow = 0;
  5522. if (flow_key & FLOW_KEY_PORT)
  5523. ethflow |= RXH_DEV_PORT;
  5524. if (flow_key & FLOW_KEY_L2DA)
  5525. ethflow |= RXH_L2DA;
  5526. if (flow_key & FLOW_KEY_VLAN)
  5527. ethflow |= RXH_VLAN;
  5528. if (flow_key & FLOW_KEY_IPSA)
  5529. ethflow |= RXH_IP_SRC;
  5530. if (flow_key & FLOW_KEY_IPDA)
  5531. ethflow |= RXH_IP_DST;
  5532. if (flow_key & FLOW_KEY_PROTO)
  5533. ethflow |= RXH_L3_PROTO;
  5534. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
  5535. ethflow |= RXH_L4_B_0_1;
  5536. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
  5537. ethflow |= RXH_L4_B_2_3;
  5538. return ethflow;
  5539. }
  5540. static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
  5541. {
  5542. u64 key = 0;
  5543. if (ethflow & RXH_DEV_PORT)
  5544. key |= FLOW_KEY_PORT;
  5545. if (ethflow & RXH_L2DA)
  5546. key |= FLOW_KEY_L2DA;
  5547. if (ethflow & RXH_VLAN)
  5548. key |= FLOW_KEY_VLAN;
  5549. if (ethflow & RXH_IP_SRC)
  5550. key |= FLOW_KEY_IPSA;
  5551. if (ethflow & RXH_IP_DST)
  5552. key |= FLOW_KEY_IPDA;
  5553. if (ethflow & RXH_L3_PROTO)
  5554. key |= FLOW_KEY_PROTO;
  5555. if (ethflow & RXH_L4_B_0_1)
  5556. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
  5557. if (ethflow & RXH_L4_B_2_3)
  5558. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
  5559. *flow_key = key;
  5560. return 1;
  5561. }
  5562. static int niu_get_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
  5563. {
  5564. struct niu *np = netdev_priv(dev);
  5565. u64 class;
  5566. cmd->data = 0;
  5567. if (!niu_ethflow_to_class(cmd->flow_type, &class))
  5568. return -EINVAL;
  5569. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5570. TCAM_KEY_DISC)
  5571. cmd->data = RXH_DISCARD;
  5572. else
  5573. cmd->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
  5574. CLASS_CODE_USER_PROG1]);
  5575. return 0;
  5576. }
  5577. static int niu_set_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
  5578. {
  5579. struct niu *np = netdev_priv(dev);
  5580. u64 class;
  5581. u64 flow_key = 0;
  5582. unsigned long flags;
  5583. if (!niu_ethflow_to_class(cmd->flow_type, &class))
  5584. return -EINVAL;
  5585. if (class < CLASS_CODE_USER_PROG1 ||
  5586. class > CLASS_CODE_SCTP_IPV6)
  5587. return -EINVAL;
  5588. if (cmd->data & RXH_DISCARD) {
  5589. niu_lock_parent(np, flags);
  5590. flow_key = np->parent->tcam_key[class -
  5591. CLASS_CODE_USER_PROG1];
  5592. flow_key |= TCAM_KEY_DISC;
  5593. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  5594. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  5595. niu_unlock_parent(np, flags);
  5596. return 0;
  5597. } else {
  5598. /* Discard was set before, but is not set now */
  5599. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5600. TCAM_KEY_DISC) {
  5601. niu_lock_parent(np, flags);
  5602. flow_key = np->parent->tcam_key[class -
  5603. CLASS_CODE_USER_PROG1];
  5604. flow_key &= ~TCAM_KEY_DISC;
  5605. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
  5606. flow_key);
  5607. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
  5608. flow_key;
  5609. niu_unlock_parent(np, flags);
  5610. }
  5611. }
  5612. if (!niu_ethflow_to_flowkey(cmd->data, &flow_key))
  5613. return -EINVAL;
  5614. niu_lock_parent(np, flags);
  5615. nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  5616. np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  5617. niu_unlock_parent(np, flags);
  5618. return 0;
  5619. }
  5620. static const struct {
  5621. const char string[ETH_GSTRING_LEN];
  5622. } niu_xmac_stat_keys[] = {
  5623. { "tx_frames" },
  5624. { "tx_bytes" },
  5625. { "tx_fifo_errors" },
  5626. { "tx_overflow_errors" },
  5627. { "tx_max_pkt_size_errors" },
  5628. { "tx_underflow_errors" },
  5629. { "rx_local_faults" },
  5630. { "rx_remote_faults" },
  5631. { "rx_link_faults" },
  5632. { "rx_align_errors" },
  5633. { "rx_frags" },
  5634. { "rx_mcasts" },
  5635. { "rx_bcasts" },
  5636. { "rx_hist_cnt1" },
  5637. { "rx_hist_cnt2" },
  5638. { "rx_hist_cnt3" },
  5639. { "rx_hist_cnt4" },
  5640. { "rx_hist_cnt5" },
  5641. { "rx_hist_cnt6" },
  5642. { "rx_hist_cnt7" },
  5643. { "rx_octets" },
  5644. { "rx_code_violations" },
  5645. { "rx_len_errors" },
  5646. { "rx_crc_errors" },
  5647. { "rx_underflows" },
  5648. { "rx_overflows" },
  5649. { "pause_off_state" },
  5650. { "pause_on_state" },
  5651. { "pause_received" },
  5652. };
  5653. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  5654. static const struct {
  5655. const char string[ETH_GSTRING_LEN];
  5656. } niu_bmac_stat_keys[] = {
  5657. { "tx_underflow_errors" },
  5658. { "tx_max_pkt_size_errors" },
  5659. { "tx_bytes" },
  5660. { "tx_frames" },
  5661. { "rx_overflows" },
  5662. { "rx_frames" },
  5663. { "rx_align_errors" },
  5664. { "rx_crc_errors" },
  5665. { "rx_len_errors" },
  5666. { "pause_off_state" },
  5667. { "pause_on_state" },
  5668. { "pause_received" },
  5669. };
  5670. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  5671. static const struct {
  5672. const char string[ETH_GSTRING_LEN];
  5673. } niu_rxchan_stat_keys[] = {
  5674. { "rx_channel" },
  5675. { "rx_packets" },
  5676. { "rx_bytes" },
  5677. { "rx_dropped" },
  5678. { "rx_errors" },
  5679. };
  5680. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  5681. static const struct {
  5682. const char string[ETH_GSTRING_LEN];
  5683. } niu_txchan_stat_keys[] = {
  5684. { "tx_channel" },
  5685. { "tx_packets" },
  5686. { "tx_bytes" },
  5687. { "tx_errors" },
  5688. };
  5689. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  5690. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  5691. {
  5692. struct niu *np = netdev_priv(dev);
  5693. int i;
  5694. if (stringset != ETH_SS_STATS)
  5695. return;
  5696. if (np->flags & NIU_FLAGS_XMAC) {
  5697. memcpy(data, niu_xmac_stat_keys,
  5698. sizeof(niu_xmac_stat_keys));
  5699. data += sizeof(niu_xmac_stat_keys);
  5700. } else {
  5701. memcpy(data, niu_bmac_stat_keys,
  5702. sizeof(niu_bmac_stat_keys));
  5703. data += sizeof(niu_bmac_stat_keys);
  5704. }
  5705. for (i = 0; i < np->num_rx_rings; i++) {
  5706. memcpy(data, niu_rxchan_stat_keys,
  5707. sizeof(niu_rxchan_stat_keys));
  5708. data += sizeof(niu_rxchan_stat_keys);
  5709. }
  5710. for (i = 0; i < np->num_tx_rings; i++) {
  5711. memcpy(data, niu_txchan_stat_keys,
  5712. sizeof(niu_txchan_stat_keys));
  5713. data += sizeof(niu_txchan_stat_keys);
  5714. }
  5715. }
  5716. static int niu_get_stats_count(struct net_device *dev)
  5717. {
  5718. struct niu *np = netdev_priv(dev);
  5719. return ((np->flags & NIU_FLAGS_XMAC ?
  5720. NUM_XMAC_STAT_KEYS :
  5721. NUM_BMAC_STAT_KEYS) +
  5722. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  5723. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
  5724. }
  5725. static void niu_get_ethtool_stats(struct net_device *dev,
  5726. struct ethtool_stats *stats, u64 *data)
  5727. {
  5728. struct niu *np = netdev_priv(dev);
  5729. int i;
  5730. niu_sync_mac_stats(np);
  5731. if (np->flags & NIU_FLAGS_XMAC) {
  5732. memcpy(data, &np->mac_stats.xmac,
  5733. sizeof(struct niu_xmac_stats));
  5734. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  5735. } else {
  5736. memcpy(data, &np->mac_stats.bmac,
  5737. sizeof(struct niu_bmac_stats));
  5738. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  5739. }
  5740. for (i = 0; i < np->num_rx_rings; i++) {
  5741. struct rx_ring_info *rp = &np->rx_rings[i];
  5742. data[0] = rp->rx_channel;
  5743. data[1] = rp->rx_packets;
  5744. data[2] = rp->rx_bytes;
  5745. data[3] = rp->rx_dropped;
  5746. data[4] = rp->rx_errors;
  5747. data += 5;
  5748. }
  5749. for (i = 0; i < np->num_tx_rings; i++) {
  5750. struct tx_ring_info *rp = &np->tx_rings[i];
  5751. data[0] = rp->tx_channel;
  5752. data[1] = rp->tx_packets;
  5753. data[2] = rp->tx_bytes;
  5754. data[3] = rp->tx_errors;
  5755. data += 4;
  5756. }
  5757. }
  5758. static u64 niu_led_state_save(struct niu *np)
  5759. {
  5760. if (np->flags & NIU_FLAGS_XMAC)
  5761. return nr64_mac(XMAC_CONFIG);
  5762. else
  5763. return nr64_mac(BMAC_XIF_CONFIG);
  5764. }
  5765. static void niu_led_state_restore(struct niu *np, u64 val)
  5766. {
  5767. if (np->flags & NIU_FLAGS_XMAC)
  5768. nw64_mac(XMAC_CONFIG, val);
  5769. else
  5770. nw64_mac(BMAC_XIF_CONFIG, val);
  5771. }
  5772. static void niu_force_led(struct niu *np, int on)
  5773. {
  5774. u64 val, reg, bit;
  5775. if (np->flags & NIU_FLAGS_XMAC) {
  5776. reg = XMAC_CONFIG;
  5777. bit = XMAC_CONFIG_FORCE_LED_ON;
  5778. } else {
  5779. reg = BMAC_XIF_CONFIG;
  5780. bit = BMAC_XIF_CONFIG_LINK_LED;
  5781. }
  5782. val = nr64_mac(reg);
  5783. if (on)
  5784. val |= bit;
  5785. else
  5786. val &= ~bit;
  5787. nw64_mac(reg, val);
  5788. }
  5789. static int niu_phys_id(struct net_device *dev, u32 data)
  5790. {
  5791. struct niu *np = netdev_priv(dev);
  5792. u64 orig_led_state;
  5793. int i;
  5794. if (!netif_running(dev))
  5795. return -EAGAIN;
  5796. if (data == 0)
  5797. data = 2;
  5798. orig_led_state = niu_led_state_save(np);
  5799. for (i = 0; i < (data * 2); i++) {
  5800. int on = ((i % 2) == 0);
  5801. niu_force_led(np, on);
  5802. if (msleep_interruptible(500))
  5803. break;
  5804. }
  5805. niu_led_state_restore(np, orig_led_state);
  5806. return 0;
  5807. }
  5808. static const struct ethtool_ops niu_ethtool_ops = {
  5809. .get_drvinfo = niu_get_drvinfo,
  5810. .get_link = ethtool_op_get_link,
  5811. .get_msglevel = niu_get_msglevel,
  5812. .set_msglevel = niu_set_msglevel,
  5813. .get_eeprom_len = niu_get_eeprom_len,
  5814. .get_eeprom = niu_get_eeprom,
  5815. .get_settings = niu_get_settings,
  5816. .set_settings = niu_set_settings,
  5817. .get_strings = niu_get_strings,
  5818. .get_stats_count = niu_get_stats_count,
  5819. .get_ethtool_stats = niu_get_ethtool_stats,
  5820. .phys_id = niu_phys_id,
  5821. .get_rxhash = niu_get_hash_opts,
  5822. .set_rxhash = niu_set_hash_opts,
  5823. };
  5824. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  5825. int ldg, int ldn)
  5826. {
  5827. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  5828. return -EINVAL;
  5829. if (ldn < 0 || ldn > LDN_MAX)
  5830. return -EINVAL;
  5831. parent->ldg_map[ldn] = ldg;
  5832. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  5833. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  5834. * the firmware, and we're not supposed to change them.
  5835. * Validate the mapping, because if it's wrong we probably
  5836. * won't get any interrupts and that's painful to debug.
  5837. */
  5838. if (nr64(LDG_NUM(ldn)) != ldg) {
  5839. dev_err(np->device, PFX "Port %u, mis-matched "
  5840. "LDG assignment "
  5841. "for ldn %d, should be %d is %llu\n",
  5842. np->port, ldn, ldg,
  5843. (unsigned long long) nr64(LDG_NUM(ldn)));
  5844. return -EINVAL;
  5845. }
  5846. } else
  5847. nw64(LDG_NUM(ldn), ldg);
  5848. return 0;
  5849. }
  5850. static int niu_set_ldg_timer_res(struct niu *np, int res)
  5851. {
  5852. if (res < 0 || res > LDG_TIMER_RES_VAL)
  5853. return -EINVAL;
  5854. nw64(LDG_TIMER_RES, res);
  5855. return 0;
  5856. }
  5857. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  5858. {
  5859. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  5860. (func < 0 || func > 3) ||
  5861. (vector < 0 || vector > 0x1f))
  5862. return -EINVAL;
  5863. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  5864. return 0;
  5865. }
  5866. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  5867. {
  5868. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  5869. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  5870. int limit;
  5871. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  5872. return -EINVAL;
  5873. frame = frame_base;
  5874. nw64(ESPC_PIO_STAT, frame);
  5875. limit = 64;
  5876. do {
  5877. udelay(5);
  5878. frame = nr64(ESPC_PIO_STAT);
  5879. if (frame & ESPC_PIO_STAT_READ_END)
  5880. break;
  5881. } while (limit--);
  5882. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  5883. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  5884. (unsigned long long) frame);
  5885. return -ENODEV;
  5886. }
  5887. frame = frame_base;
  5888. nw64(ESPC_PIO_STAT, frame);
  5889. limit = 64;
  5890. do {
  5891. udelay(5);
  5892. frame = nr64(ESPC_PIO_STAT);
  5893. if (frame & ESPC_PIO_STAT_READ_END)
  5894. break;
  5895. } while (limit--);
  5896. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  5897. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  5898. (unsigned long long) frame);
  5899. return -ENODEV;
  5900. }
  5901. frame = nr64(ESPC_PIO_STAT);
  5902. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  5903. }
  5904. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  5905. {
  5906. int err = niu_pci_eeprom_read(np, off);
  5907. u16 val;
  5908. if (err < 0)
  5909. return err;
  5910. val = (err << 8);
  5911. err = niu_pci_eeprom_read(np, off + 1);
  5912. if (err < 0)
  5913. return err;
  5914. val |= (err & 0xff);
  5915. return val;
  5916. }
  5917. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  5918. {
  5919. int err = niu_pci_eeprom_read(np, off);
  5920. u16 val;
  5921. if (err < 0)
  5922. return err;
  5923. val = (err & 0xff);
  5924. err = niu_pci_eeprom_read(np, off + 1);
  5925. if (err < 0)
  5926. return err;
  5927. val |= (err & 0xff) << 8;
  5928. return val;
  5929. }
  5930. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  5931. u32 off,
  5932. char *namebuf,
  5933. int namebuf_len)
  5934. {
  5935. int i;
  5936. for (i = 0; i < namebuf_len; i++) {
  5937. int err = niu_pci_eeprom_read(np, off + i);
  5938. if (err < 0)
  5939. return err;
  5940. *namebuf++ = err;
  5941. if (!err)
  5942. break;
  5943. }
  5944. if (i >= namebuf_len)
  5945. return -EINVAL;
  5946. return i + 1;
  5947. }
  5948. static void __devinit niu_vpd_parse_version(struct niu *np)
  5949. {
  5950. struct niu_vpd *vpd = &np->vpd;
  5951. int len = strlen(vpd->version) + 1;
  5952. const char *s = vpd->version;
  5953. int i;
  5954. for (i = 0; i < len - 5; i++) {
  5955. if (!strncmp(s + i, "FCode ", 5))
  5956. break;
  5957. }
  5958. if (i >= len - 5)
  5959. return;
  5960. s += i + 5;
  5961. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  5962. niudbg(PROBE, "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  5963. vpd->fcode_major, vpd->fcode_minor);
  5964. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  5965. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  5966. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  5967. np->flags |= NIU_FLAGS_VPD_VALID;
  5968. }
  5969. /* ESPC_PIO_EN_ENABLE must be set */
  5970. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  5971. u32 start, u32 end)
  5972. {
  5973. unsigned int found_mask = 0;
  5974. #define FOUND_MASK_MODEL 0x00000001
  5975. #define FOUND_MASK_BMODEL 0x00000002
  5976. #define FOUND_MASK_VERS 0x00000004
  5977. #define FOUND_MASK_MAC 0x00000008
  5978. #define FOUND_MASK_NMAC 0x00000010
  5979. #define FOUND_MASK_PHY 0x00000020
  5980. #define FOUND_MASK_ALL 0x0000003f
  5981. niudbg(PROBE, "VPD_SCAN: start[%x] end[%x]\n",
  5982. start, end);
  5983. while (start < end) {
  5984. int len, err, instance, type, prop_len;
  5985. char namebuf[64];
  5986. u8 *prop_buf;
  5987. int max_len;
  5988. if (found_mask == FOUND_MASK_ALL) {
  5989. niu_vpd_parse_version(np);
  5990. return 1;
  5991. }
  5992. err = niu_pci_eeprom_read(np, start + 2);
  5993. if (err < 0)
  5994. return err;
  5995. len = err;
  5996. start += 3;
  5997. instance = niu_pci_eeprom_read(np, start);
  5998. type = niu_pci_eeprom_read(np, start + 3);
  5999. prop_len = niu_pci_eeprom_read(np, start + 4);
  6000. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  6001. if (err < 0)
  6002. return err;
  6003. prop_buf = NULL;
  6004. max_len = 0;
  6005. if (!strcmp(namebuf, "model")) {
  6006. prop_buf = np->vpd.model;
  6007. max_len = NIU_VPD_MODEL_MAX;
  6008. found_mask |= FOUND_MASK_MODEL;
  6009. } else if (!strcmp(namebuf, "board-model")) {
  6010. prop_buf = np->vpd.board_model;
  6011. max_len = NIU_VPD_BD_MODEL_MAX;
  6012. found_mask |= FOUND_MASK_BMODEL;
  6013. } else if (!strcmp(namebuf, "version")) {
  6014. prop_buf = np->vpd.version;
  6015. max_len = NIU_VPD_VERSION_MAX;
  6016. found_mask |= FOUND_MASK_VERS;
  6017. } else if (!strcmp(namebuf, "local-mac-address")) {
  6018. prop_buf = np->vpd.local_mac;
  6019. max_len = ETH_ALEN;
  6020. found_mask |= FOUND_MASK_MAC;
  6021. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  6022. prop_buf = &np->vpd.mac_num;
  6023. max_len = 1;
  6024. found_mask |= FOUND_MASK_NMAC;
  6025. } else if (!strcmp(namebuf, "phy-type")) {
  6026. prop_buf = np->vpd.phy_type;
  6027. max_len = NIU_VPD_PHY_TYPE_MAX;
  6028. found_mask |= FOUND_MASK_PHY;
  6029. }
  6030. if (max_len && prop_len > max_len) {
  6031. dev_err(np->device, PFX "Property '%s' length (%d) is "
  6032. "too long.\n", namebuf, prop_len);
  6033. return -EINVAL;
  6034. }
  6035. if (prop_buf) {
  6036. u32 off = start + 5 + err;
  6037. int i;
  6038. niudbg(PROBE, "VPD_SCAN: Reading in property [%s] "
  6039. "len[%d]\n", namebuf, prop_len);
  6040. for (i = 0; i < prop_len; i++)
  6041. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  6042. }
  6043. start += len;
  6044. }
  6045. return 0;
  6046. }
  6047. /* ESPC_PIO_EN_ENABLE must be set */
  6048. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  6049. {
  6050. u32 offset;
  6051. int err;
  6052. err = niu_pci_eeprom_read16_swp(np, start + 1);
  6053. if (err < 0)
  6054. return;
  6055. offset = err + 3;
  6056. while (start + offset < ESPC_EEPROM_SIZE) {
  6057. u32 here = start + offset;
  6058. u32 end;
  6059. err = niu_pci_eeprom_read(np, here);
  6060. if (err != 0x90)
  6061. return;
  6062. err = niu_pci_eeprom_read16_swp(np, here + 1);
  6063. if (err < 0)
  6064. return;
  6065. here = start + offset + 3;
  6066. end = start + offset + err;
  6067. offset += err;
  6068. err = niu_pci_vpd_scan_props(np, here, end);
  6069. if (err < 0 || err == 1)
  6070. return;
  6071. }
  6072. }
  6073. /* ESPC_PIO_EN_ENABLE must be set */
  6074. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  6075. {
  6076. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  6077. int err;
  6078. while (start < end) {
  6079. ret = start;
  6080. /* ROM header signature? */
  6081. err = niu_pci_eeprom_read16(np, start + 0);
  6082. if (err != 0x55aa)
  6083. return 0;
  6084. /* Apply offset to PCI data structure. */
  6085. err = niu_pci_eeprom_read16(np, start + 23);
  6086. if (err < 0)
  6087. return 0;
  6088. start += err;
  6089. /* Check for "PCIR" signature. */
  6090. err = niu_pci_eeprom_read16(np, start + 0);
  6091. if (err != 0x5043)
  6092. return 0;
  6093. err = niu_pci_eeprom_read16(np, start + 2);
  6094. if (err != 0x4952)
  6095. return 0;
  6096. /* Check for OBP image type. */
  6097. err = niu_pci_eeprom_read(np, start + 20);
  6098. if (err < 0)
  6099. return 0;
  6100. if (err != 0x01) {
  6101. err = niu_pci_eeprom_read(np, ret + 2);
  6102. if (err < 0)
  6103. return 0;
  6104. start = ret + (err * 512);
  6105. continue;
  6106. }
  6107. err = niu_pci_eeprom_read16_swp(np, start + 8);
  6108. if (err < 0)
  6109. return err;
  6110. ret += err;
  6111. err = niu_pci_eeprom_read(np, ret + 0);
  6112. if (err != 0x82)
  6113. return 0;
  6114. return ret;
  6115. }
  6116. return 0;
  6117. }
  6118. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  6119. const char *phy_prop)
  6120. {
  6121. if (!strcmp(phy_prop, "mif")) {
  6122. /* 1G copper, MII */
  6123. np->flags &= ~(NIU_FLAGS_FIBER |
  6124. NIU_FLAGS_10G);
  6125. np->mac_xcvr = MAC_XCVR_MII;
  6126. } else if (!strcmp(phy_prop, "xgf")) {
  6127. /* 10G fiber, XPCS */
  6128. np->flags |= (NIU_FLAGS_10G |
  6129. NIU_FLAGS_FIBER);
  6130. np->mac_xcvr = MAC_XCVR_XPCS;
  6131. } else if (!strcmp(phy_prop, "pcs")) {
  6132. /* 1G fiber, PCS */
  6133. np->flags &= ~NIU_FLAGS_10G;
  6134. np->flags |= NIU_FLAGS_FIBER;
  6135. np->mac_xcvr = MAC_XCVR_PCS;
  6136. } else if (!strcmp(phy_prop, "xgc")) {
  6137. /* 10G copper, XPCS */
  6138. np->flags |= NIU_FLAGS_10G;
  6139. np->flags &= ~NIU_FLAGS_FIBER;
  6140. np->mac_xcvr = MAC_XCVR_XPCS;
  6141. } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
  6142. /* 10G Serdes or 1G Serdes, default to 10G */
  6143. np->flags |= NIU_FLAGS_10G;
  6144. np->flags &= ~NIU_FLAGS_FIBER;
  6145. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6146. np->mac_xcvr = MAC_XCVR_XPCS;
  6147. } else {
  6148. return -EINVAL;
  6149. }
  6150. return 0;
  6151. }
  6152. static int niu_pci_vpd_get_nports(struct niu *np)
  6153. {
  6154. int ports = 0;
  6155. if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
  6156. (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
  6157. (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
  6158. (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
  6159. (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
  6160. ports = 4;
  6161. } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
  6162. (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
  6163. (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
  6164. (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
  6165. ports = 2;
  6166. }
  6167. return ports;
  6168. }
  6169. static void __devinit niu_pci_vpd_validate(struct niu *np)
  6170. {
  6171. struct net_device *dev = np->dev;
  6172. struct niu_vpd *vpd = &np->vpd;
  6173. u8 val8;
  6174. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  6175. dev_err(np->device, PFX "VPD MAC invalid, "
  6176. "falling back to SPROM.\n");
  6177. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6178. return;
  6179. }
  6180. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6181. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6182. np->flags |= NIU_FLAGS_10G;
  6183. np->flags &= ~NIU_FLAGS_FIBER;
  6184. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6185. np->mac_xcvr = MAC_XCVR_PCS;
  6186. if (np->port > 1) {
  6187. np->flags |= NIU_FLAGS_FIBER;
  6188. np->flags &= ~NIU_FLAGS_10G;
  6189. }
  6190. if (np->flags & NIU_FLAGS_10G)
  6191. np->mac_xcvr = MAC_XCVR_XPCS;
  6192. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6193. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  6194. NIU_FLAGS_HOTPLUG_PHY);
  6195. } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6196. dev_err(np->device, PFX "Illegal phy string [%s].\n",
  6197. np->vpd.phy_type);
  6198. dev_err(np->device, PFX "Falling back to SPROM.\n");
  6199. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6200. return;
  6201. }
  6202. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  6203. val8 = dev->perm_addr[5];
  6204. dev->perm_addr[5] += np->port;
  6205. if (dev->perm_addr[5] < val8)
  6206. dev->perm_addr[4]++;
  6207. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6208. }
  6209. static int __devinit niu_pci_probe_sprom(struct niu *np)
  6210. {
  6211. struct net_device *dev = np->dev;
  6212. int len, i;
  6213. u64 val, sum;
  6214. u8 val8;
  6215. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  6216. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  6217. len = val / 4;
  6218. np->eeprom_len = len;
  6219. niudbg(PROBE, "SPROM: Image size %llu\n", (unsigned long long) val);
  6220. sum = 0;
  6221. for (i = 0; i < len; i++) {
  6222. val = nr64(ESPC_NCR(i));
  6223. sum += (val >> 0) & 0xff;
  6224. sum += (val >> 8) & 0xff;
  6225. sum += (val >> 16) & 0xff;
  6226. sum += (val >> 24) & 0xff;
  6227. }
  6228. niudbg(PROBE, "SPROM: Checksum %x\n", (int)(sum & 0xff));
  6229. if ((sum & 0xff) != 0xab) {
  6230. dev_err(np->device, PFX "Bad SPROM checksum "
  6231. "(%x, should be 0xab)\n", (int) (sum & 0xff));
  6232. return -EINVAL;
  6233. }
  6234. val = nr64(ESPC_PHY_TYPE);
  6235. switch (np->port) {
  6236. case 0:
  6237. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  6238. ESPC_PHY_TYPE_PORT0_SHIFT;
  6239. break;
  6240. case 1:
  6241. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  6242. ESPC_PHY_TYPE_PORT1_SHIFT;
  6243. break;
  6244. case 2:
  6245. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  6246. ESPC_PHY_TYPE_PORT2_SHIFT;
  6247. break;
  6248. case 3:
  6249. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  6250. ESPC_PHY_TYPE_PORT3_SHIFT;
  6251. break;
  6252. default:
  6253. dev_err(np->device, PFX "Bogus port number %u\n",
  6254. np->port);
  6255. return -EINVAL;
  6256. }
  6257. niudbg(PROBE, "SPROM: PHY type %x\n", val8);
  6258. switch (val8) {
  6259. case ESPC_PHY_TYPE_1G_COPPER:
  6260. /* 1G copper, MII */
  6261. np->flags &= ~(NIU_FLAGS_FIBER |
  6262. NIU_FLAGS_10G);
  6263. np->mac_xcvr = MAC_XCVR_MII;
  6264. break;
  6265. case ESPC_PHY_TYPE_1G_FIBER:
  6266. /* 1G fiber, PCS */
  6267. np->flags &= ~NIU_FLAGS_10G;
  6268. np->flags |= NIU_FLAGS_FIBER;
  6269. np->mac_xcvr = MAC_XCVR_PCS;
  6270. break;
  6271. case ESPC_PHY_TYPE_10G_COPPER:
  6272. /* 10G copper, XPCS */
  6273. np->flags |= NIU_FLAGS_10G;
  6274. np->flags &= ~NIU_FLAGS_FIBER;
  6275. np->mac_xcvr = MAC_XCVR_XPCS;
  6276. break;
  6277. case ESPC_PHY_TYPE_10G_FIBER:
  6278. /* 10G fiber, XPCS */
  6279. np->flags |= (NIU_FLAGS_10G |
  6280. NIU_FLAGS_FIBER);
  6281. np->mac_xcvr = MAC_XCVR_XPCS;
  6282. break;
  6283. default:
  6284. dev_err(np->device, PFX "Bogus SPROM phy type %u\n", val8);
  6285. return -EINVAL;
  6286. }
  6287. val = nr64(ESPC_MAC_ADDR0);
  6288. niudbg(PROBE, "SPROM: MAC_ADDR0[%08llx]\n",
  6289. (unsigned long long) val);
  6290. dev->perm_addr[0] = (val >> 0) & 0xff;
  6291. dev->perm_addr[1] = (val >> 8) & 0xff;
  6292. dev->perm_addr[2] = (val >> 16) & 0xff;
  6293. dev->perm_addr[3] = (val >> 24) & 0xff;
  6294. val = nr64(ESPC_MAC_ADDR1);
  6295. niudbg(PROBE, "SPROM: MAC_ADDR1[%08llx]\n",
  6296. (unsigned long long) val);
  6297. dev->perm_addr[4] = (val >> 0) & 0xff;
  6298. dev->perm_addr[5] = (val >> 8) & 0xff;
  6299. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  6300. dev_err(np->device, PFX "SPROM MAC address invalid\n");
  6301. dev_err(np->device, PFX "[ \n");
  6302. for (i = 0; i < 6; i++)
  6303. printk("%02x ", dev->perm_addr[i]);
  6304. printk("]\n");
  6305. return -EINVAL;
  6306. }
  6307. val8 = dev->perm_addr[5];
  6308. dev->perm_addr[5] += np->port;
  6309. if (dev->perm_addr[5] < val8)
  6310. dev->perm_addr[4]++;
  6311. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6312. val = nr64(ESPC_MOD_STR_LEN);
  6313. niudbg(PROBE, "SPROM: MOD_STR_LEN[%llu]\n",
  6314. (unsigned long long) val);
  6315. if (val >= 8 * 4)
  6316. return -EINVAL;
  6317. for (i = 0; i < val; i += 4) {
  6318. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  6319. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  6320. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  6321. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  6322. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  6323. }
  6324. np->vpd.model[val] = '\0';
  6325. val = nr64(ESPC_BD_MOD_STR_LEN);
  6326. niudbg(PROBE, "SPROM: BD_MOD_STR_LEN[%llu]\n",
  6327. (unsigned long long) val);
  6328. if (val >= 4 * 4)
  6329. return -EINVAL;
  6330. for (i = 0; i < val; i += 4) {
  6331. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  6332. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  6333. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  6334. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  6335. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  6336. }
  6337. np->vpd.board_model[val] = '\0';
  6338. np->vpd.mac_num =
  6339. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  6340. niudbg(PROBE, "SPROM: NUM_PORTS_MACS[%d]\n",
  6341. np->vpd.mac_num);
  6342. return 0;
  6343. }
  6344. static int __devinit niu_get_and_validate_port(struct niu *np)
  6345. {
  6346. struct niu_parent *parent = np->parent;
  6347. if (np->port <= 1)
  6348. np->flags |= NIU_FLAGS_XMAC;
  6349. if (!parent->num_ports) {
  6350. if (parent->plat_type == PLAT_TYPE_NIU) {
  6351. parent->num_ports = 2;
  6352. } else {
  6353. parent->num_ports = niu_pci_vpd_get_nports(np);
  6354. if (!parent->num_ports) {
  6355. /* Fall back to SPROM as last resort.
  6356. * This will fail on most cards.
  6357. */
  6358. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  6359. ESPC_NUM_PORTS_MACS_VAL;
  6360. /* All of the current probing methods fail on
  6361. * Maramba on-board parts.
  6362. */
  6363. if (!parent->num_ports)
  6364. parent->num_ports = 4;
  6365. }
  6366. }
  6367. }
  6368. niudbg(PROBE, "niu_get_and_validate_port: port[%d] num_ports[%d]\n",
  6369. np->port, parent->num_ports);
  6370. if (np->port >= parent->num_ports)
  6371. return -ENODEV;
  6372. return 0;
  6373. }
  6374. static int __devinit phy_record(struct niu_parent *parent,
  6375. struct phy_probe_info *p,
  6376. int dev_id_1, int dev_id_2, u8 phy_port,
  6377. int type)
  6378. {
  6379. u32 id = (dev_id_1 << 16) | dev_id_2;
  6380. u8 idx;
  6381. if (dev_id_1 < 0 || dev_id_2 < 0)
  6382. return 0;
  6383. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  6384. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  6385. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) &&
  6386. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706))
  6387. return 0;
  6388. } else {
  6389. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  6390. return 0;
  6391. }
  6392. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  6393. parent->index, id,
  6394. (type == PHY_TYPE_PMA_PMD ?
  6395. "PMA/PMD" :
  6396. (type == PHY_TYPE_PCS ?
  6397. "PCS" : "MII")),
  6398. phy_port);
  6399. if (p->cur[type] >= NIU_MAX_PORTS) {
  6400. printk(KERN_ERR PFX "Too many PHY ports.\n");
  6401. return -EINVAL;
  6402. }
  6403. idx = p->cur[type];
  6404. p->phy_id[type][idx] = id;
  6405. p->phy_port[type][idx] = phy_port;
  6406. p->cur[type] = idx + 1;
  6407. return 0;
  6408. }
  6409. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  6410. {
  6411. int i;
  6412. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  6413. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  6414. return 1;
  6415. }
  6416. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  6417. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  6418. return 1;
  6419. }
  6420. return 0;
  6421. }
  6422. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  6423. {
  6424. int port, cnt;
  6425. cnt = 0;
  6426. *lowest = 32;
  6427. for (port = 8; port < 32; port++) {
  6428. if (port_has_10g(p, port)) {
  6429. if (!cnt)
  6430. *lowest = port;
  6431. cnt++;
  6432. }
  6433. }
  6434. return cnt;
  6435. }
  6436. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  6437. {
  6438. *lowest = 32;
  6439. if (p->cur[PHY_TYPE_MII])
  6440. *lowest = p->phy_port[PHY_TYPE_MII][0];
  6441. return p->cur[PHY_TYPE_MII];
  6442. }
  6443. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  6444. {
  6445. int num_ports = parent->num_ports;
  6446. int i;
  6447. for (i = 0; i < num_ports; i++) {
  6448. parent->rxchan_per_port[i] = (16 / num_ports);
  6449. parent->txchan_per_port[i] = (16 / num_ports);
  6450. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  6451. "[%u TX chans]\n",
  6452. parent->index, i,
  6453. parent->rxchan_per_port[i],
  6454. parent->txchan_per_port[i]);
  6455. }
  6456. }
  6457. static void __devinit niu_divide_channels(struct niu_parent *parent,
  6458. int num_10g, int num_1g)
  6459. {
  6460. int num_ports = parent->num_ports;
  6461. int rx_chans_per_10g, rx_chans_per_1g;
  6462. int tx_chans_per_10g, tx_chans_per_1g;
  6463. int i, tot_rx, tot_tx;
  6464. if (!num_10g || !num_1g) {
  6465. rx_chans_per_10g = rx_chans_per_1g =
  6466. (NIU_NUM_RXCHAN / num_ports);
  6467. tx_chans_per_10g = tx_chans_per_1g =
  6468. (NIU_NUM_TXCHAN / num_ports);
  6469. } else {
  6470. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  6471. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  6472. (rx_chans_per_1g * num_1g)) /
  6473. num_10g;
  6474. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  6475. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  6476. (tx_chans_per_1g * num_1g)) /
  6477. num_10g;
  6478. }
  6479. tot_rx = tot_tx = 0;
  6480. for (i = 0; i < num_ports; i++) {
  6481. int type = phy_decode(parent->port_phy, i);
  6482. if (type == PORT_TYPE_10G) {
  6483. parent->rxchan_per_port[i] = rx_chans_per_10g;
  6484. parent->txchan_per_port[i] = tx_chans_per_10g;
  6485. } else {
  6486. parent->rxchan_per_port[i] = rx_chans_per_1g;
  6487. parent->txchan_per_port[i] = tx_chans_per_1g;
  6488. }
  6489. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  6490. "[%u TX chans]\n",
  6491. parent->index, i,
  6492. parent->rxchan_per_port[i],
  6493. parent->txchan_per_port[i]);
  6494. tot_rx += parent->rxchan_per_port[i];
  6495. tot_tx += parent->txchan_per_port[i];
  6496. }
  6497. if (tot_rx > NIU_NUM_RXCHAN) {
  6498. printk(KERN_ERR PFX "niu%d: Too many RX channels (%d), "
  6499. "resetting to one per port.\n",
  6500. parent->index, tot_rx);
  6501. for (i = 0; i < num_ports; i++)
  6502. parent->rxchan_per_port[i] = 1;
  6503. }
  6504. if (tot_tx > NIU_NUM_TXCHAN) {
  6505. printk(KERN_ERR PFX "niu%d: Too many TX channels (%d), "
  6506. "resetting to one per port.\n",
  6507. parent->index, tot_tx);
  6508. for (i = 0; i < num_ports; i++)
  6509. parent->txchan_per_port[i] = 1;
  6510. }
  6511. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  6512. printk(KERN_WARNING PFX "niu%d: Driver bug, wasted channels, "
  6513. "RX[%d] TX[%d]\n",
  6514. parent->index, tot_rx, tot_tx);
  6515. }
  6516. }
  6517. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  6518. int num_10g, int num_1g)
  6519. {
  6520. int i, num_ports = parent->num_ports;
  6521. int rdc_group, rdc_groups_per_port;
  6522. int rdc_channel_base;
  6523. rdc_group = 0;
  6524. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  6525. rdc_channel_base = 0;
  6526. for (i = 0; i < num_ports; i++) {
  6527. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  6528. int grp, num_channels = parent->rxchan_per_port[i];
  6529. int this_channel_offset;
  6530. tp->first_table_num = rdc_group;
  6531. tp->num_tables = rdc_groups_per_port;
  6532. this_channel_offset = 0;
  6533. for (grp = 0; grp < tp->num_tables; grp++) {
  6534. struct rdc_table *rt = &tp->tables[grp];
  6535. int slot;
  6536. pr_info(PFX "niu%d: Port %d RDC tbl(%d) [ ",
  6537. parent->index, i, tp->first_table_num + grp);
  6538. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  6539. rt->rxdma_channel[slot] =
  6540. rdc_channel_base + this_channel_offset;
  6541. printk("%d ", rt->rxdma_channel[slot]);
  6542. if (++this_channel_offset == num_channels)
  6543. this_channel_offset = 0;
  6544. }
  6545. printk("]\n");
  6546. }
  6547. parent->rdc_default[i] = rdc_channel_base;
  6548. rdc_channel_base += num_channels;
  6549. rdc_group += rdc_groups_per_port;
  6550. }
  6551. }
  6552. static int __devinit fill_phy_probe_info(struct niu *np,
  6553. struct niu_parent *parent,
  6554. struct phy_probe_info *info)
  6555. {
  6556. unsigned long flags;
  6557. int port, err;
  6558. memset(info, 0, sizeof(*info));
  6559. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  6560. niu_lock_parent(np, flags);
  6561. err = 0;
  6562. for (port = 8; port < 32; port++) {
  6563. int dev_id_1, dev_id_2;
  6564. dev_id_1 = mdio_read(np, port,
  6565. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  6566. dev_id_2 = mdio_read(np, port,
  6567. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  6568. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6569. PHY_TYPE_PMA_PMD);
  6570. if (err)
  6571. break;
  6572. dev_id_1 = mdio_read(np, port,
  6573. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  6574. dev_id_2 = mdio_read(np, port,
  6575. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  6576. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6577. PHY_TYPE_PCS);
  6578. if (err)
  6579. break;
  6580. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  6581. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  6582. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6583. PHY_TYPE_MII);
  6584. if (err)
  6585. break;
  6586. }
  6587. niu_unlock_parent(np, flags);
  6588. return err;
  6589. }
  6590. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  6591. {
  6592. struct phy_probe_info *info = &parent->phy_probe_info;
  6593. int lowest_10g, lowest_1g;
  6594. int num_10g, num_1g;
  6595. u32 val;
  6596. int err;
  6597. num_10g = num_1g = 0;
  6598. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6599. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6600. num_10g = 0;
  6601. num_1g = 2;
  6602. parent->plat_type = PLAT_TYPE_ATCA_CP3220;
  6603. parent->num_ports = 4;
  6604. val = (phy_encode(PORT_TYPE_1G, 0) |
  6605. phy_encode(PORT_TYPE_1G, 1) |
  6606. phy_encode(PORT_TYPE_1G, 2) |
  6607. phy_encode(PORT_TYPE_1G, 3));
  6608. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6609. num_10g = 2;
  6610. num_1g = 0;
  6611. parent->num_ports = 2;
  6612. val = (phy_encode(PORT_TYPE_10G, 0) |
  6613. phy_encode(PORT_TYPE_10G, 1));
  6614. } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
  6615. (parent->plat_type == PLAT_TYPE_NIU)) {
  6616. /* this is the Monza case */
  6617. if (np->flags & NIU_FLAGS_10G) {
  6618. val = (phy_encode(PORT_TYPE_10G, 0) |
  6619. phy_encode(PORT_TYPE_10G, 1));
  6620. } else {
  6621. val = (phy_encode(PORT_TYPE_1G, 0) |
  6622. phy_encode(PORT_TYPE_1G, 1));
  6623. }
  6624. } else {
  6625. err = fill_phy_probe_info(np, parent, info);
  6626. if (err)
  6627. return err;
  6628. num_10g = count_10g_ports(info, &lowest_10g);
  6629. num_1g = count_1g_ports(info, &lowest_1g);
  6630. switch ((num_10g << 4) | num_1g) {
  6631. case 0x24:
  6632. if (lowest_1g == 10)
  6633. parent->plat_type = PLAT_TYPE_VF_P0;
  6634. else if (lowest_1g == 26)
  6635. parent->plat_type = PLAT_TYPE_VF_P1;
  6636. else
  6637. goto unknown_vg_1g_port;
  6638. /* fallthru */
  6639. case 0x22:
  6640. val = (phy_encode(PORT_TYPE_10G, 0) |
  6641. phy_encode(PORT_TYPE_10G, 1) |
  6642. phy_encode(PORT_TYPE_1G, 2) |
  6643. phy_encode(PORT_TYPE_1G, 3));
  6644. break;
  6645. case 0x20:
  6646. val = (phy_encode(PORT_TYPE_10G, 0) |
  6647. phy_encode(PORT_TYPE_10G, 1));
  6648. break;
  6649. case 0x10:
  6650. val = phy_encode(PORT_TYPE_10G, np->port);
  6651. break;
  6652. case 0x14:
  6653. if (lowest_1g == 10)
  6654. parent->plat_type = PLAT_TYPE_VF_P0;
  6655. else if (lowest_1g == 26)
  6656. parent->plat_type = PLAT_TYPE_VF_P1;
  6657. else
  6658. goto unknown_vg_1g_port;
  6659. /* fallthru */
  6660. case 0x13:
  6661. if ((lowest_10g & 0x7) == 0)
  6662. val = (phy_encode(PORT_TYPE_10G, 0) |
  6663. phy_encode(PORT_TYPE_1G, 1) |
  6664. phy_encode(PORT_TYPE_1G, 2) |
  6665. phy_encode(PORT_TYPE_1G, 3));
  6666. else
  6667. val = (phy_encode(PORT_TYPE_1G, 0) |
  6668. phy_encode(PORT_TYPE_10G, 1) |
  6669. phy_encode(PORT_TYPE_1G, 2) |
  6670. phy_encode(PORT_TYPE_1G, 3));
  6671. break;
  6672. case 0x04:
  6673. if (lowest_1g == 10)
  6674. parent->plat_type = PLAT_TYPE_VF_P0;
  6675. else if (lowest_1g == 26)
  6676. parent->plat_type = PLAT_TYPE_VF_P1;
  6677. else
  6678. goto unknown_vg_1g_port;
  6679. val = (phy_encode(PORT_TYPE_1G, 0) |
  6680. phy_encode(PORT_TYPE_1G, 1) |
  6681. phy_encode(PORT_TYPE_1G, 2) |
  6682. phy_encode(PORT_TYPE_1G, 3));
  6683. break;
  6684. default:
  6685. printk(KERN_ERR PFX "Unsupported port config "
  6686. "10G[%d] 1G[%d]\n",
  6687. num_10g, num_1g);
  6688. return -EINVAL;
  6689. }
  6690. }
  6691. parent->port_phy = val;
  6692. if (parent->plat_type == PLAT_TYPE_NIU)
  6693. niu_n2_divide_channels(parent);
  6694. else
  6695. niu_divide_channels(parent, num_10g, num_1g);
  6696. niu_divide_rdc_groups(parent, num_10g, num_1g);
  6697. return 0;
  6698. unknown_vg_1g_port:
  6699. printk(KERN_ERR PFX "Cannot identify platform type, 1gport=%d\n",
  6700. lowest_1g);
  6701. return -EINVAL;
  6702. }
  6703. static int __devinit niu_probe_ports(struct niu *np)
  6704. {
  6705. struct niu_parent *parent = np->parent;
  6706. int err, i;
  6707. niudbg(PROBE, "niu_probe_ports(): port_phy[%08x]\n",
  6708. parent->port_phy);
  6709. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  6710. err = walk_phys(np, parent);
  6711. if (err)
  6712. return err;
  6713. niu_set_ldg_timer_res(np, 2);
  6714. for (i = 0; i <= LDN_MAX; i++)
  6715. niu_ldn_irq_enable(np, i, 0);
  6716. }
  6717. if (parent->port_phy == PORT_PHY_INVALID)
  6718. return -EINVAL;
  6719. return 0;
  6720. }
  6721. static int __devinit niu_classifier_swstate_init(struct niu *np)
  6722. {
  6723. struct niu_classifier *cp = &np->clas;
  6724. niudbg(PROBE, "niu_classifier_swstate_init: num_tcam(%d)\n",
  6725. np->parent->tcam_num_entries);
  6726. cp->tcam_index = (u16) np->port;
  6727. cp->h1_init = 0xffffffff;
  6728. cp->h2_init = 0xffff;
  6729. return fflp_early_init(np);
  6730. }
  6731. static void __devinit niu_link_config_init(struct niu *np)
  6732. {
  6733. struct niu_link_config *lp = &np->link_config;
  6734. lp->advertising = (ADVERTISED_10baseT_Half |
  6735. ADVERTISED_10baseT_Full |
  6736. ADVERTISED_100baseT_Half |
  6737. ADVERTISED_100baseT_Full |
  6738. ADVERTISED_1000baseT_Half |
  6739. ADVERTISED_1000baseT_Full |
  6740. ADVERTISED_10000baseT_Full |
  6741. ADVERTISED_Autoneg);
  6742. lp->speed = lp->active_speed = SPEED_INVALID;
  6743. lp->duplex = lp->active_duplex = DUPLEX_INVALID;
  6744. #if 0
  6745. lp->loopback_mode = LOOPBACK_MAC;
  6746. lp->active_speed = SPEED_10000;
  6747. lp->active_duplex = DUPLEX_FULL;
  6748. #else
  6749. lp->loopback_mode = LOOPBACK_DISABLED;
  6750. #endif
  6751. }
  6752. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  6753. {
  6754. switch (np->port) {
  6755. case 0:
  6756. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  6757. np->ipp_off = 0x00000;
  6758. np->pcs_off = 0x04000;
  6759. np->xpcs_off = 0x02000;
  6760. break;
  6761. case 1:
  6762. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  6763. np->ipp_off = 0x08000;
  6764. np->pcs_off = 0x0a000;
  6765. np->xpcs_off = 0x08000;
  6766. break;
  6767. case 2:
  6768. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  6769. np->ipp_off = 0x04000;
  6770. np->pcs_off = 0x0e000;
  6771. np->xpcs_off = ~0UL;
  6772. break;
  6773. case 3:
  6774. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  6775. np->ipp_off = 0x0c000;
  6776. np->pcs_off = 0x12000;
  6777. np->xpcs_off = ~0UL;
  6778. break;
  6779. default:
  6780. dev_err(np->device, PFX "Port %u is invalid, cannot "
  6781. "compute MAC block offset.\n", np->port);
  6782. return -EINVAL;
  6783. }
  6784. return 0;
  6785. }
  6786. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  6787. {
  6788. struct msix_entry msi_vec[NIU_NUM_LDG];
  6789. struct niu_parent *parent = np->parent;
  6790. struct pci_dev *pdev = np->pdev;
  6791. int i, num_irqs, err;
  6792. u8 first_ldg;
  6793. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  6794. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  6795. ldg_num_map[i] = first_ldg + i;
  6796. num_irqs = (parent->rxchan_per_port[np->port] +
  6797. parent->txchan_per_port[np->port] +
  6798. (np->port == 0 ? 3 : 1));
  6799. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  6800. retry:
  6801. for (i = 0; i < num_irqs; i++) {
  6802. msi_vec[i].vector = 0;
  6803. msi_vec[i].entry = i;
  6804. }
  6805. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  6806. if (err < 0) {
  6807. np->flags &= ~NIU_FLAGS_MSIX;
  6808. return;
  6809. }
  6810. if (err > 0) {
  6811. num_irqs = err;
  6812. goto retry;
  6813. }
  6814. np->flags |= NIU_FLAGS_MSIX;
  6815. for (i = 0; i < num_irqs; i++)
  6816. np->ldg[i].irq = msi_vec[i].vector;
  6817. np->num_ldg = num_irqs;
  6818. }
  6819. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  6820. {
  6821. #ifdef CONFIG_SPARC64
  6822. struct of_device *op = np->op;
  6823. const u32 *int_prop;
  6824. int i;
  6825. int_prop = of_get_property(op->node, "interrupts", NULL);
  6826. if (!int_prop)
  6827. return -ENODEV;
  6828. for (i = 0; i < op->num_irqs; i++) {
  6829. ldg_num_map[i] = int_prop[i];
  6830. np->ldg[i].irq = op->irqs[i];
  6831. }
  6832. np->num_ldg = op->num_irqs;
  6833. return 0;
  6834. #else
  6835. return -EINVAL;
  6836. #endif
  6837. }
  6838. static int __devinit niu_ldg_init(struct niu *np)
  6839. {
  6840. struct niu_parent *parent = np->parent;
  6841. u8 ldg_num_map[NIU_NUM_LDG];
  6842. int first_chan, num_chan;
  6843. int i, err, ldg_rotor;
  6844. u8 port;
  6845. np->num_ldg = 1;
  6846. np->ldg[0].irq = np->dev->irq;
  6847. if (parent->plat_type == PLAT_TYPE_NIU) {
  6848. err = niu_n2_irq_init(np, ldg_num_map);
  6849. if (err)
  6850. return err;
  6851. } else
  6852. niu_try_msix(np, ldg_num_map);
  6853. port = np->port;
  6854. for (i = 0; i < np->num_ldg; i++) {
  6855. struct niu_ldg *lp = &np->ldg[i];
  6856. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  6857. lp->np = np;
  6858. lp->ldg_num = ldg_num_map[i];
  6859. lp->timer = 2; /* XXX */
  6860. /* On N2 NIU the firmware has setup the SID mappings so they go
  6861. * to the correct values that will route the LDG to the proper
  6862. * interrupt in the NCU interrupt table.
  6863. */
  6864. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  6865. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  6866. if (err)
  6867. return err;
  6868. }
  6869. }
  6870. /* We adopt the LDG assignment ordering used by the N2 NIU
  6871. * 'interrupt' properties because that simplifies a lot of
  6872. * things. This ordering is:
  6873. *
  6874. * MAC
  6875. * MIF (if port zero)
  6876. * SYSERR (if port zero)
  6877. * RX channels
  6878. * TX channels
  6879. */
  6880. ldg_rotor = 0;
  6881. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  6882. LDN_MAC(port));
  6883. if (err)
  6884. return err;
  6885. ldg_rotor++;
  6886. if (ldg_rotor == np->num_ldg)
  6887. ldg_rotor = 0;
  6888. if (port == 0) {
  6889. err = niu_ldg_assign_ldn(np, parent,
  6890. ldg_num_map[ldg_rotor],
  6891. LDN_MIF);
  6892. if (err)
  6893. return err;
  6894. ldg_rotor++;
  6895. if (ldg_rotor == np->num_ldg)
  6896. ldg_rotor = 0;
  6897. err = niu_ldg_assign_ldn(np, parent,
  6898. ldg_num_map[ldg_rotor],
  6899. LDN_DEVICE_ERROR);
  6900. if (err)
  6901. return err;
  6902. ldg_rotor++;
  6903. if (ldg_rotor == np->num_ldg)
  6904. ldg_rotor = 0;
  6905. }
  6906. first_chan = 0;
  6907. for (i = 0; i < port; i++)
  6908. first_chan += parent->rxchan_per_port[port];
  6909. num_chan = parent->rxchan_per_port[port];
  6910. for (i = first_chan; i < (first_chan + num_chan); i++) {
  6911. err = niu_ldg_assign_ldn(np, parent,
  6912. ldg_num_map[ldg_rotor],
  6913. LDN_RXDMA(i));
  6914. if (err)
  6915. return err;
  6916. ldg_rotor++;
  6917. if (ldg_rotor == np->num_ldg)
  6918. ldg_rotor = 0;
  6919. }
  6920. first_chan = 0;
  6921. for (i = 0; i < port; i++)
  6922. first_chan += parent->txchan_per_port[port];
  6923. num_chan = parent->txchan_per_port[port];
  6924. for (i = first_chan; i < (first_chan + num_chan); i++) {
  6925. err = niu_ldg_assign_ldn(np, parent,
  6926. ldg_num_map[ldg_rotor],
  6927. LDN_TXDMA(i));
  6928. if (err)
  6929. return err;
  6930. ldg_rotor++;
  6931. if (ldg_rotor == np->num_ldg)
  6932. ldg_rotor = 0;
  6933. }
  6934. return 0;
  6935. }
  6936. static void __devexit niu_ldg_free(struct niu *np)
  6937. {
  6938. if (np->flags & NIU_FLAGS_MSIX)
  6939. pci_disable_msix(np->pdev);
  6940. }
  6941. static int __devinit niu_get_of_props(struct niu *np)
  6942. {
  6943. #ifdef CONFIG_SPARC64
  6944. struct net_device *dev = np->dev;
  6945. struct device_node *dp;
  6946. const char *phy_type;
  6947. const u8 *mac_addr;
  6948. const char *model;
  6949. int prop_len;
  6950. if (np->parent->plat_type == PLAT_TYPE_NIU)
  6951. dp = np->op->node;
  6952. else
  6953. dp = pci_device_to_OF_node(np->pdev);
  6954. phy_type = of_get_property(dp, "phy-type", &prop_len);
  6955. if (!phy_type) {
  6956. dev_err(np->device, PFX "%s: OF node lacks "
  6957. "phy-type property\n",
  6958. dp->full_name);
  6959. return -EINVAL;
  6960. }
  6961. if (!strcmp(phy_type, "none"))
  6962. return -ENODEV;
  6963. strcpy(np->vpd.phy_type, phy_type);
  6964. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6965. dev_err(np->device, PFX "%s: Illegal phy string [%s].\n",
  6966. dp->full_name, np->vpd.phy_type);
  6967. return -EINVAL;
  6968. }
  6969. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  6970. if (!mac_addr) {
  6971. dev_err(np->device, PFX "%s: OF node lacks "
  6972. "local-mac-address property\n",
  6973. dp->full_name);
  6974. return -EINVAL;
  6975. }
  6976. if (prop_len != dev->addr_len) {
  6977. dev_err(np->device, PFX "%s: OF MAC address prop len (%d) "
  6978. "is wrong.\n",
  6979. dp->full_name, prop_len);
  6980. }
  6981. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  6982. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  6983. int i;
  6984. dev_err(np->device, PFX "%s: OF MAC address is invalid\n",
  6985. dp->full_name);
  6986. dev_err(np->device, PFX "%s: [ \n",
  6987. dp->full_name);
  6988. for (i = 0; i < 6; i++)
  6989. printk("%02x ", dev->perm_addr[i]);
  6990. printk("]\n");
  6991. return -EINVAL;
  6992. }
  6993. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6994. model = of_get_property(dp, "model", &prop_len);
  6995. if (model)
  6996. strcpy(np->vpd.model, model);
  6997. return 0;
  6998. #else
  6999. return -EINVAL;
  7000. #endif
  7001. }
  7002. static int __devinit niu_get_invariants(struct niu *np)
  7003. {
  7004. int err, have_props;
  7005. u32 offset;
  7006. err = niu_get_of_props(np);
  7007. if (err == -ENODEV)
  7008. return err;
  7009. have_props = !err;
  7010. err = niu_init_mac_ipp_pcs_base(np);
  7011. if (err)
  7012. return err;
  7013. if (have_props) {
  7014. err = niu_get_and_validate_port(np);
  7015. if (err)
  7016. return err;
  7017. } else {
  7018. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7019. return -EINVAL;
  7020. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  7021. offset = niu_pci_vpd_offset(np);
  7022. niudbg(PROBE, "niu_get_invariants: VPD offset [%08x]\n",
  7023. offset);
  7024. if (offset)
  7025. niu_pci_vpd_fetch(np, offset);
  7026. nw64(ESPC_PIO_EN, 0);
  7027. if (np->flags & NIU_FLAGS_VPD_VALID) {
  7028. niu_pci_vpd_validate(np);
  7029. err = niu_get_and_validate_port(np);
  7030. if (err)
  7031. return err;
  7032. }
  7033. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  7034. err = niu_get_and_validate_port(np);
  7035. if (err)
  7036. return err;
  7037. err = niu_pci_probe_sprom(np);
  7038. if (err)
  7039. return err;
  7040. }
  7041. }
  7042. err = niu_probe_ports(np);
  7043. if (err)
  7044. return err;
  7045. niu_ldg_init(np);
  7046. niu_classifier_swstate_init(np);
  7047. niu_link_config_init(np);
  7048. err = niu_determine_phy_disposition(np);
  7049. if (!err)
  7050. err = niu_init_link(np);
  7051. return err;
  7052. }
  7053. static LIST_HEAD(niu_parent_list);
  7054. static DEFINE_MUTEX(niu_parent_lock);
  7055. static int niu_parent_index;
  7056. static ssize_t show_port_phy(struct device *dev,
  7057. struct device_attribute *attr, char *buf)
  7058. {
  7059. struct platform_device *plat_dev = to_platform_device(dev);
  7060. struct niu_parent *p = plat_dev->dev.platform_data;
  7061. u32 port_phy = p->port_phy;
  7062. char *orig_buf = buf;
  7063. int i;
  7064. if (port_phy == PORT_PHY_UNKNOWN ||
  7065. port_phy == PORT_PHY_INVALID)
  7066. return 0;
  7067. for (i = 0; i < p->num_ports; i++) {
  7068. const char *type_str;
  7069. int type;
  7070. type = phy_decode(port_phy, i);
  7071. if (type == PORT_TYPE_10G)
  7072. type_str = "10G";
  7073. else
  7074. type_str = "1G";
  7075. buf += sprintf(buf,
  7076. (i == 0) ? "%s" : " %s",
  7077. type_str);
  7078. }
  7079. buf += sprintf(buf, "\n");
  7080. return buf - orig_buf;
  7081. }
  7082. static ssize_t show_plat_type(struct device *dev,
  7083. struct device_attribute *attr, char *buf)
  7084. {
  7085. struct platform_device *plat_dev = to_platform_device(dev);
  7086. struct niu_parent *p = plat_dev->dev.platform_data;
  7087. const char *type_str;
  7088. switch (p->plat_type) {
  7089. case PLAT_TYPE_ATLAS:
  7090. type_str = "atlas";
  7091. break;
  7092. case PLAT_TYPE_NIU:
  7093. type_str = "niu";
  7094. break;
  7095. case PLAT_TYPE_VF_P0:
  7096. type_str = "vf_p0";
  7097. break;
  7098. case PLAT_TYPE_VF_P1:
  7099. type_str = "vf_p1";
  7100. break;
  7101. default:
  7102. type_str = "unknown";
  7103. break;
  7104. }
  7105. return sprintf(buf, "%s\n", type_str);
  7106. }
  7107. static ssize_t __show_chan_per_port(struct device *dev,
  7108. struct device_attribute *attr, char *buf,
  7109. int rx)
  7110. {
  7111. struct platform_device *plat_dev = to_platform_device(dev);
  7112. struct niu_parent *p = plat_dev->dev.platform_data;
  7113. char *orig_buf = buf;
  7114. u8 *arr;
  7115. int i;
  7116. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  7117. for (i = 0; i < p->num_ports; i++) {
  7118. buf += sprintf(buf,
  7119. (i == 0) ? "%d" : " %d",
  7120. arr[i]);
  7121. }
  7122. buf += sprintf(buf, "\n");
  7123. return buf - orig_buf;
  7124. }
  7125. static ssize_t show_rxchan_per_port(struct device *dev,
  7126. struct device_attribute *attr, char *buf)
  7127. {
  7128. return __show_chan_per_port(dev, attr, buf, 1);
  7129. }
  7130. static ssize_t show_txchan_per_port(struct device *dev,
  7131. struct device_attribute *attr, char *buf)
  7132. {
  7133. return __show_chan_per_port(dev, attr, buf, 1);
  7134. }
  7135. static ssize_t show_num_ports(struct device *dev,
  7136. struct device_attribute *attr, char *buf)
  7137. {
  7138. struct platform_device *plat_dev = to_platform_device(dev);
  7139. struct niu_parent *p = plat_dev->dev.platform_data;
  7140. return sprintf(buf, "%d\n", p->num_ports);
  7141. }
  7142. static struct device_attribute niu_parent_attributes[] = {
  7143. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  7144. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  7145. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  7146. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  7147. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  7148. {}
  7149. };
  7150. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  7151. union niu_parent_id *id,
  7152. u8 ptype)
  7153. {
  7154. struct platform_device *plat_dev;
  7155. struct niu_parent *p;
  7156. int i;
  7157. niudbg(PROBE, "niu_new_parent: Creating new parent.\n");
  7158. plat_dev = platform_device_register_simple("niu", niu_parent_index,
  7159. NULL, 0);
  7160. if (!plat_dev)
  7161. return NULL;
  7162. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  7163. int err = device_create_file(&plat_dev->dev,
  7164. &niu_parent_attributes[i]);
  7165. if (err)
  7166. goto fail_unregister;
  7167. }
  7168. p = kzalloc(sizeof(*p), GFP_KERNEL);
  7169. if (!p)
  7170. goto fail_unregister;
  7171. p->index = niu_parent_index++;
  7172. plat_dev->dev.platform_data = p;
  7173. p->plat_dev = plat_dev;
  7174. memcpy(&p->id, id, sizeof(*id));
  7175. p->plat_type = ptype;
  7176. INIT_LIST_HEAD(&p->list);
  7177. atomic_set(&p->refcnt, 0);
  7178. list_add(&p->list, &niu_parent_list);
  7179. spin_lock_init(&p->lock);
  7180. p->rxdma_clock_divider = 7500;
  7181. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  7182. if (p->plat_type == PLAT_TYPE_NIU)
  7183. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  7184. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  7185. int index = i - CLASS_CODE_USER_PROG1;
  7186. p->tcam_key[index] = TCAM_KEY_TSEL;
  7187. p->flow_key[index] = (FLOW_KEY_IPSA |
  7188. FLOW_KEY_IPDA |
  7189. FLOW_KEY_PROTO |
  7190. (FLOW_KEY_L4_BYTE12 <<
  7191. FLOW_KEY_L4_0_SHIFT) |
  7192. (FLOW_KEY_L4_BYTE12 <<
  7193. FLOW_KEY_L4_1_SHIFT));
  7194. }
  7195. for (i = 0; i < LDN_MAX + 1; i++)
  7196. p->ldg_map[i] = LDG_INVALID;
  7197. return p;
  7198. fail_unregister:
  7199. platform_device_unregister(plat_dev);
  7200. return NULL;
  7201. }
  7202. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  7203. union niu_parent_id *id,
  7204. u8 ptype)
  7205. {
  7206. struct niu_parent *p, *tmp;
  7207. int port = np->port;
  7208. niudbg(PROBE, "niu_get_parent: platform_type[%u] port[%u]\n",
  7209. ptype, port);
  7210. mutex_lock(&niu_parent_lock);
  7211. p = NULL;
  7212. list_for_each_entry(tmp, &niu_parent_list, list) {
  7213. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  7214. p = tmp;
  7215. break;
  7216. }
  7217. }
  7218. if (!p)
  7219. p = niu_new_parent(np, id, ptype);
  7220. if (p) {
  7221. char port_name[6];
  7222. int err;
  7223. sprintf(port_name, "port%d", port);
  7224. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  7225. &np->device->kobj,
  7226. port_name);
  7227. if (!err) {
  7228. p->ports[port] = np;
  7229. atomic_inc(&p->refcnt);
  7230. }
  7231. }
  7232. mutex_unlock(&niu_parent_lock);
  7233. return p;
  7234. }
  7235. static void niu_put_parent(struct niu *np)
  7236. {
  7237. struct niu_parent *p = np->parent;
  7238. u8 port = np->port;
  7239. char port_name[6];
  7240. BUG_ON(!p || p->ports[port] != np);
  7241. niudbg(PROBE, "niu_put_parent: port[%u]\n", port);
  7242. sprintf(port_name, "port%d", port);
  7243. mutex_lock(&niu_parent_lock);
  7244. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  7245. p->ports[port] = NULL;
  7246. np->parent = NULL;
  7247. if (atomic_dec_and_test(&p->refcnt)) {
  7248. list_del(&p->list);
  7249. platform_device_unregister(p->plat_dev);
  7250. }
  7251. mutex_unlock(&niu_parent_lock);
  7252. }
  7253. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  7254. u64 *handle, gfp_t flag)
  7255. {
  7256. dma_addr_t dh;
  7257. void *ret;
  7258. ret = dma_alloc_coherent(dev, size, &dh, flag);
  7259. if (ret)
  7260. *handle = dh;
  7261. return ret;
  7262. }
  7263. static void niu_pci_free_coherent(struct device *dev, size_t size,
  7264. void *cpu_addr, u64 handle)
  7265. {
  7266. dma_free_coherent(dev, size, cpu_addr, handle);
  7267. }
  7268. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  7269. unsigned long offset, size_t size,
  7270. enum dma_data_direction direction)
  7271. {
  7272. return dma_map_page(dev, page, offset, size, direction);
  7273. }
  7274. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  7275. size_t size, enum dma_data_direction direction)
  7276. {
  7277. return dma_unmap_page(dev, dma_address, size, direction);
  7278. }
  7279. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  7280. size_t size,
  7281. enum dma_data_direction direction)
  7282. {
  7283. return dma_map_single(dev, cpu_addr, size, direction);
  7284. }
  7285. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  7286. size_t size,
  7287. enum dma_data_direction direction)
  7288. {
  7289. dma_unmap_single(dev, dma_address, size, direction);
  7290. }
  7291. static const struct niu_ops niu_pci_ops = {
  7292. .alloc_coherent = niu_pci_alloc_coherent,
  7293. .free_coherent = niu_pci_free_coherent,
  7294. .map_page = niu_pci_map_page,
  7295. .unmap_page = niu_pci_unmap_page,
  7296. .map_single = niu_pci_map_single,
  7297. .unmap_single = niu_pci_unmap_single,
  7298. };
  7299. static void __devinit niu_driver_version(void)
  7300. {
  7301. static int niu_version_printed;
  7302. if (niu_version_printed++ == 0)
  7303. pr_info("%s", version);
  7304. }
  7305. static struct net_device * __devinit niu_alloc_and_init(
  7306. struct device *gen_dev, struct pci_dev *pdev,
  7307. struct of_device *op, const struct niu_ops *ops,
  7308. u8 port)
  7309. {
  7310. struct net_device *dev;
  7311. struct niu *np;
  7312. dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
  7313. if (!dev) {
  7314. dev_err(gen_dev, PFX "Etherdev alloc failed, aborting.\n");
  7315. return NULL;
  7316. }
  7317. SET_NETDEV_DEV(dev, gen_dev);
  7318. np = netdev_priv(dev);
  7319. np->dev = dev;
  7320. np->pdev = pdev;
  7321. np->op = op;
  7322. np->device = gen_dev;
  7323. np->ops = ops;
  7324. np->msg_enable = niu_debug;
  7325. spin_lock_init(&np->lock);
  7326. INIT_WORK(&np->reset_task, niu_reset_task);
  7327. np->port = port;
  7328. return dev;
  7329. }
  7330. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  7331. {
  7332. dev->open = niu_open;
  7333. dev->stop = niu_close;
  7334. dev->get_stats = niu_get_stats;
  7335. dev->set_multicast_list = niu_set_rx_mode;
  7336. dev->set_mac_address = niu_set_mac_addr;
  7337. dev->do_ioctl = niu_ioctl;
  7338. dev->tx_timeout = niu_tx_timeout;
  7339. dev->hard_start_xmit = niu_start_xmit;
  7340. dev->ethtool_ops = &niu_ethtool_ops;
  7341. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  7342. dev->change_mtu = niu_change_mtu;
  7343. }
  7344. static void __devinit niu_device_announce(struct niu *np)
  7345. {
  7346. struct net_device *dev = np->dev;
  7347. DECLARE_MAC_BUF(mac);
  7348. pr_info("%s: NIU Ethernet %s\n",
  7349. dev->name, print_mac(mac, dev->dev_addr));
  7350. if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
  7351. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  7352. dev->name,
  7353. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  7354. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  7355. (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
  7356. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  7357. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  7358. np->vpd.phy_type);
  7359. } else {
  7360. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  7361. dev->name,
  7362. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  7363. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  7364. (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
  7365. (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
  7366. "COPPER")),
  7367. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  7368. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  7369. np->vpd.phy_type);
  7370. }
  7371. }
  7372. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  7373. const struct pci_device_id *ent)
  7374. {
  7375. union niu_parent_id parent_id;
  7376. struct net_device *dev;
  7377. struct niu *np;
  7378. int err, pos;
  7379. u64 dma_mask;
  7380. u16 val16;
  7381. niu_driver_version();
  7382. err = pci_enable_device(pdev);
  7383. if (err) {
  7384. dev_err(&pdev->dev, PFX "Cannot enable PCI device, "
  7385. "aborting.\n");
  7386. return err;
  7387. }
  7388. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  7389. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  7390. dev_err(&pdev->dev, PFX "Cannot find proper PCI device "
  7391. "base addresses, aborting.\n");
  7392. err = -ENODEV;
  7393. goto err_out_disable_pdev;
  7394. }
  7395. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  7396. if (err) {
  7397. dev_err(&pdev->dev, PFX "Cannot obtain PCI resources, "
  7398. "aborting.\n");
  7399. goto err_out_disable_pdev;
  7400. }
  7401. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  7402. if (pos <= 0) {
  7403. dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
  7404. "aborting.\n");
  7405. goto err_out_free_res;
  7406. }
  7407. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  7408. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  7409. if (!dev) {
  7410. err = -ENOMEM;
  7411. goto err_out_free_res;
  7412. }
  7413. np = netdev_priv(dev);
  7414. memset(&parent_id, 0, sizeof(parent_id));
  7415. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  7416. parent_id.pci.bus = pdev->bus->number;
  7417. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  7418. np->parent = niu_get_parent(np, &parent_id,
  7419. PLAT_TYPE_ATLAS);
  7420. if (!np->parent) {
  7421. err = -ENOMEM;
  7422. goto err_out_free_dev;
  7423. }
  7424. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  7425. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  7426. val16 |= (PCI_EXP_DEVCTL_CERE |
  7427. PCI_EXP_DEVCTL_NFERE |
  7428. PCI_EXP_DEVCTL_FERE |
  7429. PCI_EXP_DEVCTL_URRE |
  7430. PCI_EXP_DEVCTL_RELAX_EN);
  7431. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  7432. dma_mask = DMA_44BIT_MASK;
  7433. err = pci_set_dma_mask(pdev, dma_mask);
  7434. if (!err) {
  7435. dev->features |= NETIF_F_HIGHDMA;
  7436. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  7437. if (err) {
  7438. dev_err(&pdev->dev, PFX "Unable to obtain 44 bit "
  7439. "DMA for consistent allocations, "
  7440. "aborting.\n");
  7441. goto err_out_release_parent;
  7442. }
  7443. }
  7444. if (err || dma_mask == DMA_32BIT_MASK) {
  7445. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  7446. if (err) {
  7447. dev_err(&pdev->dev, PFX "No usable DMA configuration, "
  7448. "aborting.\n");
  7449. goto err_out_release_parent;
  7450. }
  7451. }
  7452. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  7453. np->regs = pci_ioremap_bar(pdev, 0);
  7454. if (!np->regs) {
  7455. dev_err(&pdev->dev, PFX "Cannot map device registers, "
  7456. "aborting.\n");
  7457. err = -ENOMEM;
  7458. goto err_out_release_parent;
  7459. }
  7460. pci_set_master(pdev);
  7461. pci_save_state(pdev);
  7462. dev->irq = pdev->irq;
  7463. niu_assign_netdev_ops(dev);
  7464. err = niu_get_invariants(np);
  7465. if (err) {
  7466. if (err != -ENODEV)
  7467. dev_err(&pdev->dev, PFX "Problem fetching invariants "
  7468. "of chip, aborting.\n");
  7469. goto err_out_iounmap;
  7470. }
  7471. err = register_netdev(dev);
  7472. if (err) {
  7473. dev_err(&pdev->dev, PFX "Cannot register net device, "
  7474. "aborting.\n");
  7475. goto err_out_iounmap;
  7476. }
  7477. pci_set_drvdata(pdev, dev);
  7478. niu_device_announce(np);
  7479. return 0;
  7480. err_out_iounmap:
  7481. if (np->regs) {
  7482. iounmap(np->regs);
  7483. np->regs = NULL;
  7484. }
  7485. err_out_release_parent:
  7486. niu_put_parent(np);
  7487. err_out_free_dev:
  7488. free_netdev(dev);
  7489. err_out_free_res:
  7490. pci_release_regions(pdev);
  7491. err_out_disable_pdev:
  7492. pci_disable_device(pdev);
  7493. pci_set_drvdata(pdev, NULL);
  7494. return err;
  7495. }
  7496. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  7497. {
  7498. struct net_device *dev = pci_get_drvdata(pdev);
  7499. if (dev) {
  7500. struct niu *np = netdev_priv(dev);
  7501. unregister_netdev(dev);
  7502. if (np->regs) {
  7503. iounmap(np->regs);
  7504. np->regs = NULL;
  7505. }
  7506. niu_ldg_free(np);
  7507. niu_put_parent(np);
  7508. free_netdev(dev);
  7509. pci_release_regions(pdev);
  7510. pci_disable_device(pdev);
  7511. pci_set_drvdata(pdev, NULL);
  7512. }
  7513. }
  7514. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  7515. {
  7516. struct net_device *dev = pci_get_drvdata(pdev);
  7517. struct niu *np = netdev_priv(dev);
  7518. unsigned long flags;
  7519. if (!netif_running(dev))
  7520. return 0;
  7521. flush_scheduled_work();
  7522. niu_netif_stop(np);
  7523. del_timer_sync(&np->timer);
  7524. spin_lock_irqsave(&np->lock, flags);
  7525. niu_enable_interrupts(np, 0);
  7526. spin_unlock_irqrestore(&np->lock, flags);
  7527. netif_device_detach(dev);
  7528. spin_lock_irqsave(&np->lock, flags);
  7529. niu_stop_hw(np);
  7530. spin_unlock_irqrestore(&np->lock, flags);
  7531. pci_save_state(pdev);
  7532. return 0;
  7533. }
  7534. static int niu_resume(struct pci_dev *pdev)
  7535. {
  7536. struct net_device *dev = pci_get_drvdata(pdev);
  7537. struct niu *np = netdev_priv(dev);
  7538. unsigned long flags;
  7539. int err;
  7540. if (!netif_running(dev))
  7541. return 0;
  7542. pci_restore_state(pdev);
  7543. netif_device_attach(dev);
  7544. spin_lock_irqsave(&np->lock, flags);
  7545. err = niu_init_hw(np);
  7546. if (!err) {
  7547. np->timer.expires = jiffies + HZ;
  7548. add_timer(&np->timer);
  7549. niu_netif_start(np);
  7550. }
  7551. spin_unlock_irqrestore(&np->lock, flags);
  7552. return err;
  7553. }
  7554. static struct pci_driver niu_pci_driver = {
  7555. .name = DRV_MODULE_NAME,
  7556. .id_table = niu_pci_tbl,
  7557. .probe = niu_pci_init_one,
  7558. .remove = __devexit_p(niu_pci_remove_one),
  7559. .suspend = niu_suspend,
  7560. .resume = niu_resume,
  7561. };
  7562. #ifdef CONFIG_SPARC64
  7563. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  7564. u64 *dma_addr, gfp_t flag)
  7565. {
  7566. unsigned long order = get_order(size);
  7567. unsigned long page = __get_free_pages(flag, order);
  7568. if (page == 0UL)
  7569. return NULL;
  7570. memset((char *)page, 0, PAGE_SIZE << order);
  7571. *dma_addr = __pa(page);
  7572. return (void *) page;
  7573. }
  7574. static void niu_phys_free_coherent(struct device *dev, size_t size,
  7575. void *cpu_addr, u64 handle)
  7576. {
  7577. unsigned long order = get_order(size);
  7578. free_pages((unsigned long) cpu_addr, order);
  7579. }
  7580. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  7581. unsigned long offset, size_t size,
  7582. enum dma_data_direction direction)
  7583. {
  7584. return page_to_phys(page) + offset;
  7585. }
  7586. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  7587. size_t size, enum dma_data_direction direction)
  7588. {
  7589. /* Nothing to do. */
  7590. }
  7591. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  7592. size_t size,
  7593. enum dma_data_direction direction)
  7594. {
  7595. return __pa(cpu_addr);
  7596. }
  7597. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  7598. size_t size,
  7599. enum dma_data_direction direction)
  7600. {
  7601. /* Nothing to do. */
  7602. }
  7603. static const struct niu_ops niu_phys_ops = {
  7604. .alloc_coherent = niu_phys_alloc_coherent,
  7605. .free_coherent = niu_phys_free_coherent,
  7606. .map_page = niu_phys_map_page,
  7607. .unmap_page = niu_phys_unmap_page,
  7608. .map_single = niu_phys_map_single,
  7609. .unmap_single = niu_phys_unmap_single,
  7610. };
  7611. static unsigned long res_size(struct resource *r)
  7612. {
  7613. return r->end - r->start + 1UL;
  7614. }
  7615. static int __devinit niu_of_probe(struct of_device *op,
  7616. const struct of_device_id *match)
  7617. {
  7618. union niu_parent_id parent_id;
  7619. struct net_device *dev;
  7620. struct niu *np;
  7621. const u32 *reg;
  7622. int err;
  7623. niu_driver_version();
  7624. reg = of_get_property(op->node, "reg", NULL);
  7625. if (!reg) {
  7626. dev_err(&op->dev, PFX "%s: No 'reg' property, aborting.\n",
  7627. op->node->full_name);
  7628. return -ENODEV;
  7629. }
  7630. dev = niu_alloc_and_init(&op->dev, NULL, op,
  7631. &niu_phys_ops, reg[0] & 0x1);
  7632. if (!dev) {
  7633. err = -ENOMEM;
  7634. goto err_out;
  7635. }
  7636. np = netdev_priv(dev);
  7637. memset(&parent_id, 0, sizeof(parent_id));
  7638. parent_id.of = of_get_parent(op->node);
  7639. np->parent = niu_get_parent(np, &parent_id,
  7640. PLAT_TYPE_NIU);
  7641. if (!np->parent) {
  7642. err = -ENOMEM;
  7643. goto err_out_free_dev;
  7644. }
  7645. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  7646. np->regs = of_ioremap(&op->resource[1], 0,
  7647. res_size(&op->resource[1]),
  7648. "niu regs");
  7649. if (!np->regs) {
  7650. dev_err(&op->dev, PFX "Cannot map device registers, "
  7651. "aborting.\n");
  7652. err = -ENOMEM;
  7653. goto err_out_release_parent;
  7654. }
  7655. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  7656. res_size(&op->resource[2]),
  7657. "niu vregs-1");
  7658. if (!np->vir_regs_1) {
  7659. dev_err(&op->dev, PFX "Cannot map device vir registers 1, "
  7660. "aborting.\n");
  7661. err = -ENOMEM;
  7662. goto err_out_iounmap;
  7663. }
  7664. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  7665. res_size(&op->resource[3]),
  7666. "niu vregs-2");
  7667. if (!np->vir_regs_2) {
  7668. dev_err(&op->dev, PFX "Cannot map device vir registers 2, "
  7669. "aborting.\n");
  7670. err = -ENOMEM;
  7671. goto err_out_iounmap;
  7672. }
  7673. niu_assign_netdev_ops(dev);
  7674. err = niu_get_invariants(np);
  7675. if (err) {
  7676. if (err != -ENODEV)
  7677. dev_err(&op->dev, PFX "Problem fetching invariants "
  7678. "of chip, aborting.\n");
  7679. goto err_out_iounmap;
  7680. }
  7681. err = register_netdev(dev);
  7682. if (err) {
  7683. dev_err(&op->dev, PFX "Cannot register net device, "
  7684. "aborting.\n");
  7685. goto err_out_iounmap;
  7686. }
  7687. dev_set_drvdata(&op->dev, dev);
  7688. niu_device_announce(np);
  7689. return 0;
  7690. err_out_iounmap:
  7691. if (np->vir_regs_1) {
  7692. of_iounmap(&op->resource[2], np->vir_regs_1,
  7693. res_size(&op->resource[2]));
  7694. np->vir_regs_1 = NULL;
  7695. }
  7696. if (np->vir_regs_2) {
  7697. of_iounmap(&op->resource[3], np->vir_regs_2,
  7698. res_size(&op->resource[3]));
  7699. np->vir_regs_2 = NULL;
  7700. }
  7701. if (np->regs) {
  7702. of_iounmap(&op->resource[1], np->regs,
  7703. res_size(&op->resource[1]));
  7704. np->regs = NULL;
  7705. }
  7706. err_out_release_parent:
  7707. niu_put_parent(np);
  7708. err_out_free_dev:
  7709. free_netdev(dev);
  7710. err_out:
  7711. return err;
  7712. }
  7713. static int __devexit niu_of_remove(struct of_device *op)
  7714. {
  7715. struct net_device *dev = dev_get_drvdata(&op->dev);
  7716. if (dev) {
  7717. struct niu *np = netdev_priv(dev);
  7718. unregister_netdev(dev);
  7719. if (np->vir_regs_1) {
  7720. of_iounmap(&op->resource[2], np->vir_regs_1,
  7721. res_size(&op->resource[2]));
  7722. np->vir_regs_1 = NULL;
  7723. }
  7724. if (np->vir_regs_2) {
  7725. of_iounmap(&op->resource[3], np->vir_regs_2,
  7726. res_size(&op->resource[3]));
  7727. np->vir_regs_2 = NULL;
  7728. }
  7729. if (np->regs) {
  7730. of_iounmap(&op->resource[1], np->regs,
  7731. res_size(&op->resource[1]));
  7732. np->regs = NULL;
  7733. }
  7734. niu_ldg_free(np);
  7735. niu_put_parent(np);
  7736. free_netdev(dev);
  7737. dev_set_drvdata(&op->dev, NULL);
  7738. }
  7739. return 0;
  7740. }
  7741. static const struct of_device_id niu_match[] = {
  7742. {
  7743. .name = "network",
  7744. .compatible = "SUNW,niusl",
  7745. },
  7746. {},
  7747. };
  7748. MODULE_DEVICE_TABLE(of, niu_match);
  7749. static struct of_platform_driver niu_of_driver = {
  7750. .name = "niu",
  7751. .match_table = niu_match,
  7752. .probe = niu_of_probe,
  7753. .remove = __devexit_p(niu_of_remove),
  7754. };
  7755. #endif /* CONFIG_SPARC64 */
  7756. static int __init niu_init(void)
  7757. {
  7758. int err = 0;
  7759. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  7760. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  7761. #ifdef CONFIG_SPARC64
  7762. err = of_register_driver(&niu_of_driver, &of_bus_type);
  7763. #endif
  7764. if (!err) {
  7765. err = pci_register_driver(&niu_pci_driver);
  7766. #ifdef CONFIG_SPARC64
  7767. if (err)
  7768. of_unregister_driver(&niu_of_driver);
  7769. #endif
  7770. }
  7771. return err;
  7772. }
  7773. static void __exit niu_exit(void)
  7774. {
  7775. pci_unregister_driver(&niu_pci_driver);
  7776. #ifdef CONFIG_SPARC64
  7777. of_unregister_driver(&niu_of_driver);
  7778. #endif
  7779. }
  7780. module_init(niu_init);
  7781. module_exit(niu_exit);