lpc_ich.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001
  1. /*
  2. * lpc_ich.c - LPC interface for Intel ICH
  3. *
  4. * LPC bridge function of the Intel ICH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * This driver is derived from lpc_sch.
  10. * Copyright (c) 2011 Extreme Engineering Solution, Inc.
  11. * Author: Aaron Sierra <asierra@xes-inc.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License 2 as published
  15. * by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * This driver supports the following I/O Controller hubs:
  27. * (See the intel documentation on http://developer.intel.com.)
  28. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  29. * document number 290687-002, 298242-027: 82801BA (ICH2)
  30. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  31. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  32. * document number 290744-001, 290745-025: 82801DB (ICH4)
  33. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  34. * document number 273599-001, 273645-002: 82801E (C-ICH)
  35. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  36. * document number 300641-004, 300884-013: 6300ESB
  37. * document number 301473-002, 301474-026: 82801F (ICH6)
  38. * document number 313082-001, 313075-006: 631xESB, 632xESB
  39. * document number 307013-003, 307014-024: 82801G (ICH7)
  40. * document number 322896-001, 322897-001: NM10
  41. * document number 313056-003, 313057-017: 82801H (ICH8)
  42. * document number 316972-004, 316973-012: 82801I (ICH9)
  43. * document number 319973-002, 319974-002: 82801J (ICH10)
  44. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  45. * document number 320066-003, 320257-008: EP80597 (IICH)
  46. * document number 324645-001, 324646-001: Cougar Point (CPT)
  47. * document number TBD : Patsburg (PBG)
  48. * document number TBD : DH89xxCC
  49. * document number TBD : Panther Point
  50. * document number TBD : Lynx Point
  51. * document number TBD : Lynx Point-LP
  52. * document number TBD : Wellsburg
  53. * document number TBD : Avoton SoC
  54. */
  55. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  56. #include <linux/init.h>
  57. #include <linux/kernel.h>
  58. #include <linux/module.h>
  59. #include <linux/errno.h>
  60. #include <linux/acpi.h>
  61. #include <linux/pci.h>
  62. #include <linux/mfd/core.h>
  63. #include <linux/mfd/lpc_ich.h>
  64. #define ACPIBASE 0x40
  65. #define ACPIBASE_GPE_OFF 0x28
  66. #define ACPIBASE_GPE_END 0x2f
  67. #define ACPIBASE_SMI_OFF 0x30
  68. #define ACPIBASE_SMI_END 0x33
  69. #define ACPIBASE_TCO_OFF 0x60
  70. #define ACPIBASE_TCO_END 0x7f
  71. #define ACPICTRL 0x44
  72. #define ACPIBASE_GCS_OFF 0x3410
  73. #define ACPIBASE_GCS_END 0x3414
  74. #define GPIOBASE_ICH0 0x58
  75. #define GPIOCTRL_ICH0 0x5C
  76. #define GPIOBASE_ICH6 0x48
  77. #define GPIOCTRL_ICH6 0x4C
  78. #define RCBABASE 0xf0
  79. #define wdt_io_res(i) wdt_res(0, i)
  80. #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
  81. #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
  82. struct lpc_ich_cfg {
  83. int base;
  84. int ctrl;
  85. int save;
  86. };
  87. struct lpc_ich_priv {
  88. int chipset;
  89. struct lpc_ich_cfg acpi;
  90. struct lpc_ich_cfg gpio;
  91. };
  92. static struct resource wdt_ich_res[] = {
  93. /* ACPI - TCO */
  94. {
  95. .flags = IORESOURCE_IO,
  96. },
  97. /* ACPI - SMI */
  98. {
  99. .flags = IORESOURCE_IO,
  100. },
  101. /* GCS */
  102. {
  103. .flags = IORESOURCE_MEM,
  104. },
  105. };
  106. static struct resource gpio_ich_res[] = {
  107. /* GPIO */
  108. {
  109. .flags = IORESOURCE_IO,
  110. },
  111. /* ACPI - GPE0 */
  112. {
  113. .flags = IORESOURCE_IO,
  114. },
  115. };
  116. enum lpc_cells {
  117. LPC_WDT = 0,
  118. LPC_GPIO,
  119. };
  120. static struct mfd_cell lpc_ich_cells[] = {
  121. [LPC_WDT] = {
  122. .name = "iTCO_wdt",
  123. .num_resources = ARRAY_SIZE(wdt_ich_res),
  124. .resources = wdt_ich_res,
  125. .ignore_resource_conflicts = true,
  126. },
  127. [LPC_GPIO] = {
  128. .name = "gpio_ich",
  129. .num_resources = ARRAY_SIZE(gpio_ich_res),
  130. .resources = gpio_ich_res,
  131. .ignore_resource_conflicts = true,
  132. },
  133. };
  134. /* chipset related info */
  135. enum lpc_chipsets {
  136. LPC_ICH = 0, /* ICH */
  137. LPC_ICH0, /* ICH0 */
  138. LPC_ICH2, /* ICH2 */
  139. LPC_ICH2M, /* ICH2-M */
  140. LPC_ICH3, /* ICH3-S */
  141. LPC_ICH3M, /* ICH3-M */
  142. LPC_ICH4, /* ICH4 */
  143. LPC_ICH4M, /* ICH4-M */
  144. LPC_CICH, /* C-ICH */
  145. LPC_ICH5, /* ICH5 & ICH5R */
  146. LPC_6300ESB, /* 6300ESB */
  147. LPC_ICH6, /* ICH6 & ICH6R */
  148. LPC_ICH6M, /* ICH6-M */
  149. LPC_ICH6W, /* ICH6W & ICH6RW */
  150. LPC_631XESB, /* 631xESB/632xESB */
  151. LPC_ICH7, /* ICH7 & ICH7R */
  152. LPC_ICH7DH, /* ICH7DH */
  153. LPC_ICH7M, /* ICH7-M & ICH7-U */
  154. LPC_ICH7MDH, /* ICH7-M DH */
  155. LPC_NM10, /* NM10 */
  156. LPC_ICH8, /* ICH8 & ICH8R */
  157. LPC_ICH8DH, /* ICH8DH */
  158. LPC_ICH8DO, /* ICH8DO */
  159. LPC_ICH8M, /* ICH8M */
  160. LPC_ICH8ME, /* ICH8M-E */
  161. LPC_ICH9, /* ICH9 */
  162. LPC_ICH9R, /* ICH9R */
  163. LPC_ICH9DH, /* ICH9DH */
  164. LPC_ICH9DO, /* ICH9DO */
  165. LPC_ICH9M, /* ICH9M */
  166. LPC_ICH9ME, /* ICH9M-E */
  167. LPC_ICH10, /* ICH10 */
  168. LPC_ICH10R, /* ICH10R */
  169. LPC_ICH10D, /* ICH10D */
  170. LPC_ICH10DO, /* ICH10DO */
  171. LPC_PCH, /* PCH Desktop Full Featured */
  172. LPC_PCHM, /* PCH Mobile Full Featured */
  173. LPC_P55, /* P55 */
  174. LPC_PM55, /* PM55 */
  175. LPC_H55, /* H55 */
  176. LPC_QM57, /* QM57 */
  177. LPC_H57, /* H57 */
  178. LPC_HM55, /* HM55 */
  179. LPC_Q57, /* Q57 */
  180. LPC_HM57, /* HM57 */
  181. LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
  182. LPC_QS57, /* QS57 */
  183. LPC_3400, /* 3400 */
  184. LPC_3420, /* 3420 */
  185. LPC_3450, /* 3450 */
  186. LPC_EP80579, /* EP80579 */
  187. LPC_CPT, /* Cougar Point */
  188. LPC_CPTD, /* Cougar Point Desktop */
  189. LPC_CPTM, /* Cougar Point Mobile */
  190. LPC_PBG, /* Patsburg */
  191. LPC_DH89XXCC, /* DH89xxCC */
  192. LPC_PPT, /* Panther Point */
  193. LPC_LPT, /* Lynx Point */
  194. LPC_LPT_LP, /* Lynx Point-LP */
  195. LPC_WBG, /* Wellsburg */
  196. LPC_AVN, /* Avoton SoC */
  197. };
  198. struct lpc_ich_info lpc_chipset_info[] = {
  199. [LPC_ICH] = {
  200. .name = "ICH",
  201. .iTCO_version = 1,
  202. },
  203. [LPC_ICH0] = {
  204. .name = "ICH0",
  205. .iTCO_version = 1,
  206. },
  207. [LPC_ICH2] = {
  208. .name = "ICH2",
  209. .iTCO_version = 1,
  210. },
  211. [LPC_ICH2M] = {
  212. .name = "ICH2-M",
  213. .iTCO_version = 1,
  214. },
  215. [LPC_ICH3] = {
  216. .name = "ICH3-S",
  217. .iTCO_version = 1,
  218. },
  219. [LPC_ICH3M] = {
  220. .name = "ICH3-M",
  221. .iTCO_version = 1,
  222. },
  223. [LPC_ICH4] = {
  224. .name = "ICH4",
  225. .iTCO_version = 1,
  226. },
  227. [LPC_ICH4M] = {
  228. .name = "ICH4-M",
  229. .iTCO_version = 1,
  230. },
  231. [LPC_CICH] = {
  232. .name = "C-ICH",
  233. .iTCO_version = 1,
  234. },
  235. [LPC_ICH5] = {
  236. .name = "ICH5 or ICH5R",
  237. .iTCO_version = 1,
  238. },
  239. [LPC_6300ESB] = {
  240. .name = "6300ESB",
  241. .iTCO_version = 1,
  242. },
  243. [LPC_ICH6] = {
  244. .name = "ICH6 or ICH6R",
  245. .iTCO_version = 2,
  246. .gpio_version = ICH_V6_GPIO,
  247. },
  248. [LPC_ICH6M] = {
  249. .name = "ICH6-M",
  250. .iTCO_version = 2,
  251. .gpio_version = ICH_V6_GPIO,
  252. },
  253. [LPC_ICH6W] = {
  254. .name = "ICH6W or ICH6RW",
  255. .iTCO_version = 2,
  256. .gpio_version = ICH_V6_GPIO,
  257. },
  258. [LPC_631XESB] = {
  259. .name = "631xESB/632xESB",
  260. .iTCO_version = 2,
  261. .gpio_version = ICH_V6_GPIO,
  262. },
  263. [LPC_ICH7] = {
  264. .name = "ICH7 or ICH7R",
  265. .iTCO_version = 2,
  266. .gpio_version = ICH_V7_GPIO,
  267. },
  268. [LPC_ICH7DH] = {
  269. .name = "ICH7DH",
  270. .iTCO_version = 2,
  271. .gpio_version = ICH_V7_GPIO,
  272. },
  273. [LPC_ICH7M] = {
  274. .name = "ICH7-M or ICH7-U",
  275. .iTCO_version = 2,
  276. .gpio_version = ICH_V7_GPIO,
  277. },
  278. [LPC_ICH7MDH] = {
  279. .name = "ICH7-M DH",
  280. .iTCO_version = 2,
  281. .gpio_version = ICH_V7_GPIO,
  282. },
  283. [LPC_NM10] = {
  284. .name = "NM10",
  285. .iTCO_version = 2,
  286. },
  287. [LPC_ICH8] = {
  288. .name = "ICH8 or ICH8R",
  289. .iTCO_version = 2,
  290. .gpio_version = ICH_V7_GPIO,
  291. },
  292. [LPC_ICH8DH] = {
  293. .name = "ICH8DH",
  294. .iTCO_version = 2,
  295. .gpio_version = ICH_V7_GPIO,
  296. },
  297. [LPC_ICH8DO] = {
  298. .name = "ICH8DO",
  299. .iTCO_version = 2,
  300. .gpio_version = ICH_V7_GPIO,
  301. },
  302. [LPC_ICH8M] = {
  303. .name = "ICH8M",
  304. .iTCO_version = 2,
  305. .gpio_version = ICH_V7_GPIO,
  306. },
  307. [LPC_ICH8ME] = {
  308. .name = "ICH8M-E",
  309. .iTCO_version = 2,
  310. .gpio_version = ICH_V7_GPIO,
  311. },
  312. [LPC_ICH9] = {
  313. .name = "ICH9",
  314. .iTCO_version = 2,
  315. .gpio_version = ICH_V9_GPIO,
  316. },
  317. [LPC_ICH9R] = {
  318. .name = "ICH9R",
  319. .iTCO_version = 2,
  320. .gpio_version = ICH_V9_GPIO,
  321. },
  322. [LPC_ICH9DH] = {
  323. .name = "ICH9DH",
  324. .iTCO_version = 2,
  325. .gpio_version = ICH_V9_GPIO,
  326. },
  327. [LPC_ICH9DO] = {
  328. .name = "ICH9DO",
  329. .iTCO_version = 2,
  330. .gpio_version = ICH_V9_GPIO,
  331. },
  332. [LPC_ICH9M] = {
  333. .name = "ICH9M",
  334. .iTCO_version = 2,
  335. .gpio_version = ICH_V9_GPIO,
  336. },
  337. [LPC_ICH9ME] = {
  338. .name = "ICH9M-E",
  339. .iTCO_version = 2,
  340. .gpio_version = ICH_V9_GPIO,
  341. },
  342. [LPC_ICH10] = {
  343. .name = "ICH10",
  344. .iTCO_version = 2,
  345. .gpio_version = ICH_V10CONS_GPIO,
  346. },
  347. [LPC_ICH10R] = {
  348. .name = "ICH10R",
  349. .iTCO_version = 2,
  350. .gpio_version = ICH_V10CONS_GPIO,
  351. },
  352. [LPC_ICH10D] = {
  353. .name = "ICH10D",
  354. .iTCO_version = 2,
  355. .gpio_version = ICH_V10CORP_GPIO,
  356. },
  357. [LPC_ICH10DO] = {
  358. .name = "ICH10DO",
  359. .iTCO_version = 2,
  360. .gpio_version = ICH_V10CORP_GPIO,
  361. },
  362. [LPC_PCH] = {
  363. .name = "PCH Desktop Full Featured",
  364. .iTCO_version = 2,
  365. .gpio_version = ICH_V5_GPIO,
  366. },
  367. [LPC_PCHM] = {
  368. .name = "PCH Mobile Full Featured",
  369. .iTCO_version = 2,
  370. .gpio_version = ICH_V5_GPIO,
  371. },
  372. [LPC_P55] = {
  373. .name = "P55",
  374. .iTCO_version = 2,
  375. .gpio_version = ICH_V5_GPIO,
  376. },
  377. [LPC_PM55] = {
  378. .name = "PM55",
  379. .iTCO_version = 2,
  380. .gpio_version = ICH_V5_GPIO,
  381. },
  382. [LPC_H55] = {
  383. .name = "H55",
  384. .iTCO_version = 2,
  385. .gpio_version = ICH_V5_GPIO,
  386. },
  387. [LPC_QM57] = {
  388. .name = "QM57",
  389. .iTCO_version = 2,
  390. .gpio_version = ICH_V5_GPIO,
  391. },
  392. [LPC_H57] = {
  393. .name = "H57",
  394. .iTCO_version = 2,
  395. .gpio_version = ICH_V5_GPIO,
  396. },
  397. [LPC_HM55] = {
  398. .name = "HM55",
  399. .iTCO_version = 2,
  400. .gpio_version = ICH_V5_GPIO,
  401. },
  402. [LPC_Q57] = {
  403. .name = "Q57",
  404. .iTCO_version = 2,
  405. .gpio_version = ICH_V5_GPIO,
  406. },
  407. [LPC_HM57] = {
  408. .name = "HM57",
  409. .iTCO_version = 2,
  410. .gpio_version = ICH_V5_GPIO,
  411. },
  412. [LPC_PCHMSFF] = {
  413. .name = "PCH Mobile SFF Full Featured",
  414. .iTCO_version = 2,
  415. .gpio_version = ICH_V5_GPIO,
  416. },
  417. [LPC_QS57] = {
  418. .name = "QS57",
  419. .iTCO_version = 2,
  420. .gpio_version = ICH_V5_GPIO,
  421. },
  422. [LPC_3400] = {
  423. .name = "3400",
  424. .iTCO_version = 2,
  425. .gpio_version = ICH_V5_GPIO,
  426. },
  427. [LPC_3420] = {
  428. .name = "3420",
  429. .iTCO_version = 2,
  430. .gpio_version = ICH_V5_GPIO,
  431. },
  432. [LPC_3450] = {
  433. .name = "3450",
  434. .iTCO_version = 2,
  435. .gpio_version = ICH_V5_GPIO,
  436. },
  437. [LPC_EP80579] = {
  438. .name = "EP80579",
  439. .iTCO_version = 2,
  440. },
  441. [LPC_CPT] = {
  442. .name = "Cougar Point",
  443. .iTCO_version = 2,
  444. .gpio_version = ICH_V5_GPIO,
  445. },
  446. [LPC_CPTD] = {
  447. .name = "Cougar Point Desktop",
  448. .iTCO_version = 2,
  449. .gpio_version = ICH_V5_GPIO,
  450. },
  451. [LPC_CPTM] = {
  452. .name = "Cougar Point Mobile",
  453. .iTCO_version = 2,
  454. .gpio_version = ICH_V5_GPIO,
  455. },
  456. [LPC_PBG] = {
  457. .name = "Patsburg",
  458. .iTCO_version = 2,
  459. },
  460. [LPC_DH89XXCC] = {
  461. .name = "DH89xxCC",
  462. .iTCO_version = 2,
  463. },
  464. [LPC_PPT] = {
  465. .name = "Panther Point",
  466. .iTCO_version = 2,
  467. },
  468. [LPC_LPT] = {
  469. .name = "Lynx Point",
  470. .iTCO_version = 2,
  471. },
  472. [LPC_LPT_LP] = {
  473. .name = "Lynx Point_LP",
  474. .iTCO_version = 2,
  475. },
  476. [LPC_WBG] = {
  477. .name = "Wellsburg",
  478. .iTCO_version = 2,
  479. },
  480. [LPC_AVN] = {
  481. .name = "Avoton SoC",
  482. .iTCO_version = 1,
  483. },
  484. };
  485. /*
  486. * This data only exists for exporting the supported PCI ids
  487. * via MODULE_DEVICE_TABLE. We do not actually register a
  488. * pci_driver, because the I/O Controller Hub has also other
  489. * functions that probably will be registered by other drivers.
  490. */
  491. static DEFINE_PCI_DEVICE_TABLE(lpc_ich_ids) = {
  492. { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
  493. { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
  494. { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
  495. { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
  496. { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
  497. { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
  498. { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
  499. { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
  500. { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
  501. { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
  502. { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
  503. { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
  504. { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
  505. { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
  506. { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
  507. { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
  508. { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
  509. { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
  510. { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
  511. { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
  512. { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
  513. { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
  514. { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
  515. { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
  516. { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
  517. { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
  518. { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
  519. { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
  520. { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
  521. { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
  522. { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
  523. { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
  524. { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
  525. { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
  526. { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
  527. { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
  528. { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
  529. { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
  530. { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
  531. { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
  532. { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
  533. { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
  534. { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
  535. { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
  536. { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
  537. { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
  538. { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
  539. { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
  540. { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
  541. { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
  542. { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
  543. { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
  544. { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
  545. { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
  546. { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
  547. { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
  548. { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
  549. { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
  550. { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
  551. { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
  552. { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
  553. { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
  554. { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
  555. { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
  556. { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
  557. { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
  558. { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
  559. { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
  560. { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
  561. { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
  562. { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
  563. { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
  564. { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
  565. { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
  566. { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
  567. { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
  568. { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
  569. { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
  570. { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
  571. { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
  572. { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
  573. { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
  574. { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
  575. { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
  576. { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
  577. { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
  578. { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
  579. { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
  580. { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
  581. { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
  582. { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
  583. { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
  584. { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
  585. { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
  586. { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
  587. { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
  588. { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
  589. { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
  590. { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
  591. { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
  592. { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
  593. { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
  594. { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
  595. { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
  596. { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
  597. { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
  598. { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
  599. { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
  600. { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
  601. { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
  602. { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
  603. { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
  604. { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
  605. { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
  606. { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
  607. { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
  608. { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
  609. { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
  610. { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
  611. { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
  612. { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
  613. { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
  614. { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
  615. { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
  616. { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
  617. { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
  618. { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
  619. { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
  620. { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
  621. { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
  622. { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
  623. { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
  624. { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
  625. { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
  626. { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
  627. { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
  628. { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
  629. { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
  630. { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
  631. { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
  632. { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
  633. { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
  634. { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
  635. { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
  636. { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
  637. { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
  638. { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
  639. { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
  640. { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
  641. { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
  642. { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
  643. { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
  644. { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
  645. { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
  646. { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
  647. { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
  648. { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
  649. { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
  650. { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
  651. { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
  652. { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
  653. { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
  654. { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
  655. { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
  656. { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
  657. { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
  658. { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
  659. { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
  660. { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
  661. { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
  662. { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
  663. { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
  664. { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
  665. { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
  666. { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
  667. { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
  668. { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
  669. { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
  670. { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
  671. { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
  672. { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
  673. { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
  674. { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
  675. { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
  676. { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
  677. { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
  678. { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
  679. { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
  680. { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
  681. { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
  682. { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
  683. { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
  684. { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
  685. { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
  686. { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
  687. { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
  688. { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
  689. { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
  690. { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
  691. { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
  692. { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
  693. { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
  694. { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
  695. { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
  696. { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
  697. { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
  698. { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
  699. { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
  700. { 0, }, /* End of list */
  701. };
  702. MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
  703. static void lpc_ich_restore_config_space(struct pci_dev *dev)
  704. {
  705. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  706. if (priv->acpi.save >= 0) {
  707. pci_write_config_byte(dev, priv->acpi.ctrl, priv->acpi.save);
  708. priv->acpi.save = -1;
  709. }
  710. if (priv->gpio.save >= 0) {
  711. pci_write_config_byte(dev, priv->gpio.ctrl, priv->gpio.save);
  712. priv->gpio.save = -1;
  713. }
  714. }
  715. static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
  716. {
  717. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  718. u8 reg_save;
  719. pci_read_config_byte(dev, priv->acpi.ctrl, &reg_save);
  720. pci_write_config_byte(dev, priv->acpi.ctrl, reg_save | 0x10);
  721. priv->acpi.save = reg_save;
  722. }
  723. static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
  724. {
  725. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  726. u8 reg_save;
  727. pci_read_config_byte(dev, priv->gpio.ctrl, &reg_save);
  728. pci_write_config_byte(dev, priv->gpio.ctrl, reg_save | 0x10);
  729. priv->gpio.save = reg_save;
  730. }
  731. static void lpc_ich_finalize_cell(struct pci_dev *dev, struct mfd_cell *cell)
  732. {
  733. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  734. cell->platform_data = &lpc_chipset_info[priv->chipset];
  735. cell->pdata_size = sizeof(struct lpc_ich_info);
  736. }
  737. /*
  738. * We don't check for resource conflict globally. There are 2 or 3 independent
  739. * GPIO groups and it's enough to have access to one of these to instantiate
  740. * the device.
  741. */
  742. static int lpc_ich_check_conflict_gpio(struct resource *res)
  743. {
  744. int ret;
  745. u8 use_gpio = 0;
  746. if (resource_size(res) >= 0x50 &&
  747. !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
  748. use_gpio |= 1 << 2;
  749. if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
  750. use_gpio |= 1 << 1;
  751. ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
  752. if (!ret)
  753. use_gpio |= 1 << 0;
  754. return use_gpio ? use_gpio : ret;
  755. }
  756. static int lpc_ich_init_gpio(struct pci_dev *dev)
  757. {
  758. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  759. u32 base_addr_cfg;
  760. u32 base_addr;
  761. int ret;
  762. bool acpi_conflict = false;
  763. struct resource *res;
  764. /* Setup power management base register */
  765. pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
  766. base_addr = base_addr_cfg & 0x0000ff80;
  767. if (!base_addr) {
  768. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  769. lpc_ich_cells[LPC_GPIO].num_resources--;
  770. goto gpe0_done;
  771. }
  772. res = &gpio_ich_res[ICH_RES_GPE0];
  773. res->start = base_addr + ACPIBASE_GPE_OFF;
  774. res->end = base_addr + ACPIBASE_GPE_END;
  775. ret = acpi_check_resource_conflict(res);
  776. if (ret) {
  777. /*
  778. * This isn't fatal for the GPIO, but we have to make sure that
  779. * the platform_device subsystem doesn't see this resource
  780. * or it will register an invalid region.
  781. */
  782. lpc_ich_cells[LPC_GPIO].num_resources--;
  783. acpi_conflict = true;
  784. } else {
  785. lpc_ich_enable_acpi_space(dev);
  786. }
  787. gpe0_done:
  788. /* Setup GPIO base register */
  789. pci_read_config_dword(dev, priv->gpio.base, &base_addr_cfg);
  790. base_addr = base_addr_cfg & 0x0000ff80;
  791. if (!base_addr) {
  792. dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
  793. ret = -ENODEV;
  794. goto gpio_done;
  795. }
  796. /* Older devices provide fewer GPIO and have a smaller resource size. */
  797. res = &gpio_ich_res[ICH_RES_GPIO];
  798. res->start = base_addr;
  799. switch (lpc_chipset_info[priv->chipset].gpio_version) {
  800. case ICH_V5_GPIO:
  801. case ICH_V10CORP_GPIO:
  802. res->end = res->start + 128 - 1;
  803. break;
  804. default:
  805. res->end = res->start + 64 - 1;
  806. break;
  807. }
  808. ret = lpc_ich_check_conflict_gpio(res);
  809. if (ret < 0) {
  810. /* this isn't necessarily fatal for the GPIO */
  811. acpi_conflict = true;
  812. goto gpio_done;
  813. }
  814. lpc_chipset_info[priv->chipset].use_gpio = ret;
  815. lpc_ich_enable_gpio_space(dev);
  816. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_GPIO]);
  817. ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_GPIO],
  818. 1, NULL, 0, NULL);
  819. gpio_done:
  820. if (acpi_conflict)
  821. pr_warn("Resource conflict(s) found affecting %s\n",
  822. lpc_ich_cells[LPC_GPIO].name);
  823. return ret;
  824. }
  825. static int lpc_ich_init_wdt(struct pci_dev *dev)
  826. {
  827. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  828. u32 base_addr_cfg;
  829. u32 base_addr;
  830. int ret;
  831. struct resource *res;
  832. /* Setup power management base register */
  833. pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
  834. base_addr = base_addr_cfg & 0x0000ff80;
  835. if (!base_addr) {
  836. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  837. ret = -ENODEV;
  838. goto wdt_done;
  839. }
  840. res = wdt_io_res(ICH_RES_IO_TCO);
  841. res->start = base_addr + ACPIBASE_TCO_OFF;
  842. res->end = base_addr + ACPIBASE_TCO_END;
  843. res = wdt_io_res(ICH_RES_IO_SMI);
  844. res->start = base_addr + ACPIBASE_SMI_OFF;
  845. res->end = base_addr + ACPIBASE_SMI_END;
  846. lpc_ich_enable_acpi_space(dev);
  847. /*
  848. * Get the Memory-Mapped GCS register. To get access to it
  849. * we have to read RCBA from PCI Config space 0xf0 and use
  850. * it as base. GCS = RCBA + ICH6_GCS(0x3410).
  851. */
  852. if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
  853. /* Don't register iomem for TCO ver 1 */
  854. lpc_ich_cells[LPC_WDT].num_resources--;
  855. } else {
  856. pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
  857. base_addr = base_addr_cfg & 0xffffc000;
  858. if (!(base_addr_cfg & 1)) {
  859. dev_notice(&dev->dev, "RCBA is disabled by "
  860. "hardware/BIOS, device disabled\n");
  861. ret = -ENODEV;
  862. goto wdt_done;
  863. }
  864. res = wdt_mem_res(ICH_RES_MEM_GCS);
  865. res->start = base_addr + ACPIBASE_GCS_OFF;
  866. res->end = base_addr + ACPIBASE_GCS_END;
  867. }
  868. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_WDT]);
  869. ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_WDT],
  870. 1, NULL, 0, NULL);
  871. wdt_done:
  872. return ret;
  873. }
  874. static int lpc_ich_probe(struct pci_dev *dev,
  875. const struct pci_device_id *id)
  876. {
  877. struct lpc_ich_priv *priv;
  878. int ret;
  879. bool cell_added = false;
  880. priv = devm_kzalloc(&dev->dev,
  881. sizeof(struct lpc_ich_priv), GFP_KERNEL);
  882. if (!priv)
  883. return -ENOMEM;
  884. priv->chipset = id->driver_data;
  885. priv->acpi.save = -1;
  886. priv->acpi.base = ACPIBASE;
  887. priv->acpi.ctrl = ACPICTRL;
  888. priv->gpio.save = -1;
  889. if (priv->chipset <= LPC_ICH5) {
  890. priv->gpio.base = GPIOBASE_ICH0;
  891. priv->gpio.ctrl = GPIOCTRL_ICH0;
  892. } else {
  893. priv->gpio.base = GPIOBASE_ICH6;
  894. priv->gpio.ctrl = GPIOCTRL_ICH6;
  895. }
  896. pci_set_drvdata(dev, priv);
  897. ret = lpc_ich_init_wdt(dev);
  898. if (!ret)
  899. cell_added = true;
  900. ret = lpc_ich_init_gpio(dev);
  901. if (!ret)
  902. cell_added = true;
  903. /*
  904. * We only care if at least one or none of the cells registered
  905. * successfully.
  906. */
  907. if (!cell_added) {
  908. dev_warn(&dev->dev, "No MFD cells added\n");
  909. lpc_ich_restore_config_space(dev);
  910. pci_set_drvdata(dev, NULL);
  911. return -ENODEV;
  912. }
  913. return 0;
  914. }
  915. static void lpc_ich_remove(struct pci_dev *dev)
  916. {
  917. mfd_remove_devices(&dev->dev);
  918. lpc_ich_restore_config_space(dev);
  919. pci_set_drvdata(dev, NULL);
  920. }
  921. static struct pci_driver lpc_ich_driver = {
  922. .name = "lpc_ich",
  923. .id_table = lpc_ich_ids,
  924. .probe = lpc_ich_probe,
  925. .remove = lpc_ich_remove,
  926. };
  927. static int __init lpc_ich_init(void)
  928. {
  929. return pci_register_driver(&lpc_ich_driver);
  930. }
  931. static void __exit lpc_ich_exit(void)
  932. {
  933. pci_unregister_driver(&lpc_ich_driver);
  934. }
  935. module_init(lpc_ich_init);
  936. module_exit(lpc_ich_exit);
  937. MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
  938. MODULE_DESCRIPTION("LPC interface for Intel ICH");
  939. MODULE_LICENSE("GPL");