x2apic_uv_x.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <asm/uv/uv_mmrs.h>
  24. #include <asm/uv/uv_hub.h>
  25. #include <asm/current.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/uv/bios.h>
  28. #include <asm/uv/uv.h>
  29. #include <asm/apic.h>
  30. #include <asm/ipi.h>
  31. #include <asm/smp.h>
  32. #include <asm/x86_init.h>
  33. DEFINE_PER_CPU(int, x2apic_extra_bits);
  34. static enum uv_system_type uv_system_type;
  35. static u64 gru_start_paddr, gru_end_paddr;
  36. int uv_min_hub_revision_id;
  37. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  38. static inline bool is_GRU_range(u64 start, u64 end)
  39. {
  40. return start >= gru_start_paddr && end <= gru_end_paddr;
  41. }
  42. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  43. {
  44. return is_ISA_range(start, end) || is_GRU_range(start, end);
  45. }
  46. static int early_get_nodeid(void)
  47. {
  48. union uvh_node_id_u node_id;
  49. unsigned long *mmr;
  50. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  51. node_id.v = *mmr;
  52. early_iounmap(mmr, sizeof(*mmr));
  53. /* Currently, all blades have same revision number */
  54. uv_min_hub_revision_id = node_id.s.revision;
  55. return node_id.s.node_id;
  56. }
  57. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  58. {
  59. int nodeid;
  60. if (!strcmp(oem_id, "SGI")) {
  61. nodeid = early_get_nodeid();
  62. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  63. if (!strcmp(oem_table_id, "UVL"))
  64. uv_system_type = UV_LEGACY_APIC;
  65. else if (!strcmp(oem_table_id, "UVX"))
  66. uv_system_type = UV_X2APIC;
  67. else if (!strcmp(oem_table_id, "UVH")) {
  68. __get_cpu_var(x2apic_extra_bits) =
  69. nodeid << (UV_APIC_PNODE_SHIFT - 1);
  70. uv_system_type = UV_NON_UNIQUE_APIC;
  71. return 1;
  72. }
  73. }
  74. return 0;
  75. }
  76. enum uv_system_type get_uv_system_type(void)
  77. {
  78. return uv_system_type;
  79. }
  80. int is_uv_system(void)
  81. {
  82. return uv_system_type != UV_NONE;
  83. }
  84. EXPORT_SYMBOL_GPL(is_uv_system);
  85. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  86. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  87. struct uv_blade_info *uv_blade_info;
  88. EXPORT_SYMBOL_GPL(uv_blade_info);
  89. short *uv_node_to_blade;
  90. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  91. short *uv_cpu_to_blade;
  92. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  93. short uv_possible_blades;
  94. EXPORT_SYMBOL_GPL(uv_possible_blades);
  95. unsigned long sn_rtc_cycles_per_second;
  96. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  97. static const struct cpumask *uv_target_cpus(void)
  98. {
  99. return cpu_online_mask;
  100. }
  101. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  102. {
  103. cpumask_clear(retmask);
  104. cpumask_set_cpu(cpu, retmask);
  105. }
  106. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  107. {
  108. #ifdef CONFIG_SMP
  109. unsigned long val;
  110. int pnode;
  111. pnode = uv_apicid_to_pnode(phys_apicid);
  112. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  113. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  114. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  115. APIC_DM_INIT;
  116. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  117. mdelay(10);
  118. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  119. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  120. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  121. APIC_DM_STARTUP;
  122. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  123. atomic_set(&init_deasserted, 1);
  124. #endif
  125. return 0;
  126. }
  127. static void uv_send_IPI_one(int cpu, int vector)
  128. {
  129. unsigned long apicid;
  130. int pnode;
  131. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  132. pnode = uv_apicid_to_pnode(apicid);
  133. uv_hub_send_ipi(pnode, apicid, vector);
  134. }
  135. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  136. {
  137. unsigned int cpu;
  138. for_each_cpu(cpu, mask)
  139. uv_send_IPI_one(cpu, vector);
  140. }
  141. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  142. {
  143. unsigned int this_cpu = smp_processor_id();
  144. unsigned int cpu;
  145. for_each_cpu(cpu, mask) {
  146. if (cpu != this_cpu)
  147. uv_send_IPI_one(cpu, vector);
  148. }
  149. }
  150. static void uv_send_IPI_allbutself(int vector)
  151. {
  152. unsigned int this_cpu = smp_processor_id();
  153. unsigned int cpu;
  154. for_each_online_cpu(cpu) {
  155. if (cpu != this_cpu)
  156. uv_send_IPI_one(cpu, vector);
  157. }
  158. }
  159. static void uv_send_IPI_all(int vector)
  160. {
  161. uv_send_IPI_mask(cpu_online_mask, vector);
  162. }
  163. static int uv_apic_id_registered(void)
  164. {
  165. return 1;
  166. }
  167. static void uv_init_apic_ldr(void)
  168. {
  169. }
  170. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  171. {
  172. /*
  173. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  174. * May as well be the first.
  175. */
  176. int cpu = cpumask_first(cpumask);
  177. if ((unsigned)cpu < nr_cpu_ids)
  178. return per_cpu(x86_cpu_to_apicid, cpu);
  179. else
  180. return BAD_APICID;
  181. }
  182. static unsigned int
  183. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  184. const struct cpumask *andmask)
  185. {
  186. int cpu;
  187. /*
  188. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  189. * May as well be the first.
  190. */
  191. for_each_cpu_and(cpu, cpumask, andmask) {
  192. if (cpumask_test_cpu(cpu, cpu_online_mask))
  193. break;
  194. }
  195. return per_cpu(x86_cpu_to_apicid, cpu);
  196. }
  197. static unsigned int x2apic_get_apic_id(unsigned long x)
  198. {
  199. unsigned int id;
  200. WARN_ON(preemptible() && num_online_cpus() > 1);
  201. id = x | __get_cpu_var(x2apic_extra_bits);
  202. return id;
  203. }
  204. static unsigned long set_apic_id(unsigned int id)
  205. {
  206. unsigned long x;
  207. /* maskout x2apic_extra_bits ? */
  208. x = id;
  209. return x;
  210. }
  211. static unsigned int uv_read_apic_id(void)
  212. {
  213. return x2apic_get_apic_id(apic_read(APIC_ID));
  214. }
  215. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  216. {
  217. return uv_read_apic_id() >> index_msb;
  218. }
  219. static void uv_send_IPI_self(int vector)
  220. {
  221. apic_write(APIC_SELF_IPI, vector);
  222. }
  223. struct apic __refdata apic_x2apic_uv_x = {
  224. .name = "UV large system",
  225. .probe = NULL,
  226. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  227. .apic_id_registered = uv_apic_id_registered,
  228. .irq_delivery_mode = dest_Fixed,
  229. .irq_dest_mode = 0, /* physical */
  230. .target_cpus = uv_target_cpus,
  231. .disable_esr = 0,
  232. .dest_logical = APIC_DEST_LOGICAL,
  233. .check_apicid_used = NULL,
  234. .check_apicid_present = NULL,
  235. .vector_allocation_domain = uv_vector_allocation_domain,
  236. .init_apic_ldr = uv_init_apic_ldr,
  237. .ioapic_phys_id_map = NULL,
  238. .setup_apic_routing = NULL,
  239. .multi_timer_check = NULL,
  240. .apicid_to_node = NULL,
  241. .cpu_to_logical_apicid = NULL,
  242. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  243. .apicid_to_cpu_present = NULL,
  244. .setup_portio_remap = NULL,
  245. .check_phys_apicid_present = default_check_phys_apicid_present,
  246. .enable_apic_mode = NULL,
  247. .phys_pkg_id = uv_phys_pkg_id,
  248. .mps_oem_check = NULL,
  249. .get_apic_id = x2apic_get_apic_id,
  250. .set_apic_id = set_apic_id,
  251. .apic_id_mask = 0xFFFFFFFFu,
  252. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  253. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  254. .send_IPI_mask = uv_send_IPI_mask,
  255. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  256. .send_IPI_allbutself = uv_send_IPI_allbutself,
  257. .send_IPI_all = uv_send_IPI_all,
  258. .send_IPI_self = uv_send_IPI_self,
  259. .wakeup_secondary_cpu = uv_wakeup_secondary,
  260. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  261. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  262. .wait_for_init_deassert = NULL,
  263. .smp_callin_clear_local_apic = NULL,
  264. .inquire_remote_apic = NULL,
  265. .read = native_apic_msr_read,
  266. .write = native_apic_msr_write,
  267. .icr_read = native_x2apic_icr_read,
  268. .icr_write = native_x2apic_icr_write,
  269. .wait_icr_idle = native_x2apic_wait_icr_idle,
  270. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  271. };
  272. static __cpuinit void set_x2apic_extra_bits(int pnode)
  273. {
  274. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  275. }
  276. /*
  277. * Called on boot cpu.
  278. */
  279. static __init int boot_pnode_to_blade(int pnode)
  280. {
  281. int blade;
  282. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  283. if (pnode == uv_blade_info[blade].pnode)
  284. return blade;
  285. BUG();
  286. }
  287. struct redir_addr {
  288. unsigned long redirect;
  289. unsigned long alias;
  290. };
  291. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  292. static __initdata struct redir_addr redir_addrs[] = {
  293. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  294. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  295. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  296. };
  297. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  298. {
  299. union uvh_si_alias0_overlay_config_u alias;
  300. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  301. int i;
  302. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  303. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  304. if (alias.s.enable && alias.s.base == 0) {
  305. *size = (1UL << alias.s.m_alias);
  306. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  307. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  308. return;
  309. }
  310. }
  311. *base = *size = 0;
  312. }
  313. enum map_type {map_wb, map_uc};
  314. static __init void map_high(char *id, unsigned long base, int pshift,
  315. int bshift, int max_pnode, enum map_type map_type)
  316. {
  317. unsigned long bytes, paddr;
  318. paddr = base << pshift;
  319. bytes = (1UL << bshift) * (max_pnode + 1);
  320. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  321. paddr + bytes);
  322. if (map_type == map_uc)
  323. init_extra_mapping_uc(paddr, bytes);
  324. else
  325. init_extra_mapping_wb(paddr, bytes);
  326. }
  327. static __init void map_gru_high(int max_pnode)
  328. {
  329. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  330. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  331. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  332. if (gru.s.enable) {
  333. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  334. gru_start_paddr = ((u64)gru.s.base << shift);
  335. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  336. }
  337. }
  338. static __init void map_mmr_high(int max_pnode)
  339. {
  340. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  341. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  342. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  343. if (mmr.s.enable)
  344. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  345. }
  346. static __init void map_mmioh_high(int max_pnode)
  347. {
  348. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  349. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  350. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  351. if (mmioh.s.enable)
  352. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  353. max_pnode, map_uc);
  354. }
  355. static __init void map_low_mmrs(void)
  356. {
  357. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  358. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  359. }
  360. static __init void uv_rtc_init(void)
  361. {
  362. long status;
  363. u64 ticks_per_sec;
  364. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  365. &ticks_per_sec);
  366. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  367. printk(KERN_WARNING
  368. "unable to determine platform RTC clock frequency, "
  369. "guessing.\n");
  370. /* BIOS gives wrong value for clock freq. so guess */
  371. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  372. } else
  373. sn_rtc_cycles_per_second = ticks_per_sec;
  374. }
  375. /*
  376. * percpu heartbeat timer
  377. */
  378. static void uv_heartbeat(unsigned long ignored)
  379. {
  380. struct timer_list *timer = &uv_hub_info->scir.timer;
  381. unsigned char bits = uv_hub_info->scir.state;
  382. /* flip heartbeat bit */
  383. bits ^= SCIR_CPU_HEARTBEAT;
  384. /* is this cpu idle? */
  385. if (idle_cpu(raw_smp_processor_id()))
  386. bits &= ~SCIR_CPU_ACTIVITY;
  387. else
  388. bits |= SCIR_CPU_ACTIVITY;
  389. /* update system controller interface reg */
  390. uv_set_scir_bits(bits);
  391. /* enable next timer period */
  392. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  393. }
  394. static void __cpuinit uv_heartbeat_enable(int cpu)
  395. {
  396. if (!uv_cpu_hub_info(cpu)->scir.enabled) {
  397. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  398. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  399. setup_timer(timer, uv_heartbeat, cpu);
  400. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  401. add_timer_on(timer, cpu);
  402. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  403. }
  404. /* check boot cpu */
  405. if (!uv_cpu_hub_info(0)->scir.enabled)
  406. uv_heartbeat_enable(0);
  407. }
  408. #ifdef CONFIG_HOTPLUG_CPU
  409. static void __cpuinit uv_heartbeat_disable(int cpu)
  410. {
  411. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  412. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  413. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  414. }
  415. uv_set_cpu_scir_bits(cpu, 0xff);
  416. }
  417. /*
  418. * cpu hotplug notifier
  419. */
  420. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  421. unsigned long action, void *hcpu)
  422. {
  423. long cpu = (long)hcpu;
  424. switch (action) {
  425. case CPU_ONLINE:
  426. uv_heartbeat_enable(cpu);
  427. break;
  428. case CPU_DOWN_PREPARE:
  429. uv_heartbeat_disable(cpu);
  430. break;
  431. default:
  432. break;
  433. }
  434. return NOTIFY_OK;
  435. }
  436. static __init void uv_scir_register_cpu_notifier(void)
  437. {
  438. hotcpu_notifier(uv_scir_cpu_notify, 0);
  439. }
  440. #else /* !CONFIG_HOTPLUG_CPU */
  441. static __init void uv_scir_register_cpu_notifier(void)
  442. {
  443. }
  444. static __init int uv_init_heartbeat(void)
  445. {
  446. int cpu;
  447. if (is_uv_system())
  448. for_each_online_cpu(cpu)
  449. uv_heartbeat_enable(cpu);
  450. return 0;
  451. }
  452. late_initcall(uv_init_heartbeat);
  453. #endif /* !CONFIG_HOTPLUG_CPU */
  454. /*
  455. * Called on each cpu to initialize the per_cpu UV data area.
  456. * FIXME: hotplug not supported yet
  457. */
  458. void __cpuinit uv_cpu_init(void)
  459. {
  460. /* CPU 0 initilization will be done via uv_system_init. */
  461. if (!uv_blade_info)
  462. return;
  463. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  464. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  465. set_x2apic_extra_bits(uv_hub_info->pnode);
  466. }
  467. void __init uv_system_init(void)
  468. {
  469. union uvh_si_addr_map_config_u m_n_config;
  470. union uvh_node_id_u node_id;
  471. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  472. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  473. int gnode_extra, max_pnode = 0;
  474. unsigned long mmr_base, present, paddr;
  475. unsigned short pnode_mask;
  476. map_low_mmrs();
  477. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  478. m_val = m_n_config.s.m_skt;
  479. n_val = m_n_config.s.n_skt;
  480. mmr_base =
  481. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  482. ~UV_MMR_ENABLE;
  483. pnode_mask = (1 << n_val) - 1;
  484. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  485. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  486. gnode_upper = ((unsigned long)gnode_extra << m_val);
  487. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  488. n_val, m_val, gnode_upper, gnode_extra);
  489. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  490. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  491. uv_possible_blades +=
  492. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  493. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  494. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  495. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  496. BUG_ON(!uv_blade_info);
  497. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  498. uv_blade_info[blade].memory_nid = -1;
  499. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  500. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  501. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  502. BUG_ON(!uv_node_to_blade);
  503. memset(uv_node_to_blade, 255, bytes);
  504. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  505. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  506. BUG_ON(!uv_cpu_to_blade);
  507. memset(uv_cpu_to_blade, 255, bytes);
  508. blade = 0;
  509. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  510. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  511. for (j = 0; j < 64; j++) {
  512. if (!test_bit(j, &present))
  513. continue;
  514. uv_blade_info[blade].pnode = (i * 64 + j);
  515. uv_blade_info[blade].nr_possible_cpus = 0;
  516. uv_blade_info[blade].nr_online_cpus = 0;
  517. blade++;
  518. }
  519. }
  520. uv_bios_init();
  521. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  522. &sn_coherency_id, &sn_region_size);
  523. uv_rtc_init();
  524. for_each_present_cpu(cpu) {
  525. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  526. nid = cpu_to_node(cpu);
  527. pnode = uv_apicid_to_pnode(apicid);
  528. blade = boot_pnode_to_blade(pnode);
  529. lcpu = uv_blade_info[blade].nr_possible_cpus;
  530. uv_blade_info[blade].nr_possible_cpus++;
  531. /* Any node on the blade, else will contain -1. */
  532. uv_blade_info[blade].memory_nid = nid;
  533. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  534. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  535. uv_cpu_hub_info(cpu)->m_val = m_val;
  536. uv_cpu_hub_info(cpu)->n_val = n_val;
  537. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  538. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  539. uv_cpu_hub_info(cpu)->pnode = pnode;
  540. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  541. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  542. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  543. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  544. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  545. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  546. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  547. uv_node_to_blade[nid] = blade;
  548. uv_cpu_to_blade[cpu] = blade;
  549. max_pnode = max(pnode, max_pnode);
  550. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, lcpu %d, blade %d\n",
  551. cpu, apicid, pnode, nid, lcpu, blade);
  552. }
  553. /* Add blade/pnode info for nodes without cpus */
  554. for_each_online_node(nid) {
  555. if (uv_node_to_blade[nid] >= 0)
  556. continue;
  557. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  558. paddr = uv_soc_phys_ram_to_gpa(paddr);
  559. pnode = (paddr >> m_val) & pnode_mask;
  560. blade = boot_pnode_to_blade(pnode);
  561. uv_node_to_blade[nid] = blade;
  562. max_pnode = max(pnode, max_pnode);
  563. }
  564. map_gru_high(max_pnode);
  565. map_mmr_high(max_pnode);
  566. map_mmioh_high(max_pnode);
  567. uv_cpu_init();
  568. uv_scir_register_cpu_notifier();
  569. proc_mkdir("sgi_uv", NULL);
  570. }