rt2800lib.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801
  1. /*
  2. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  3. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  4. Based on the original rt2800pci.c and rt2800usb.c.
  5. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  35. #include "rt2x00usb.h"
  36. #endif
  37. #include "rt2800lib.h"
  38. #include "rt2800.h"
  39. #include "rt2800usb.h"
  40. MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
  41. MODULE_DESCRIPTION("rt2800 library");
  42. MODULE_LICENSE("GPL");
  43. /*
  44. * Register access.
  45. * All access to the CSR registers will go through the methods
  46. * rt2800_register_read and rt2800_register_write.
  47. * BBP and RF register require indirect register access,
  48. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  49. * These indirect registers work with busy bits,
  50. * and we will try maximal REGISTER_BUSY_COUNT times to access
  51. * the register while taking a REGISTER_BUSY_DELAY us delay
  52. * between each attampt. When the busy bit is still set at that time,
  53. * the access attempt is considered to have failed,
  54. * and we will print an error.
  55. * The _lock versions must be used if you already hold the csr_mutex
  56. */
  57. #define WAIT_FOR_BBP(__dev, __reg) \
  58. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  59. #define WAIT_FOR_RFCSR(__dev, __reg) \
  60. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  61. #define WAIT_FOR_RF(__dev, __reg) \
  62. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  63. #define WAIT_FOR_MCU(__dev, __reg) \
  64. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  65. H2M_MAILBOX_CSR_OWNER, (__reg))
  66. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  67. {
  68. /* check for rt2872 on SoC */
  69. if (!rt2x00_is_soc(rt2x00dev) ||
  70. !rt2x00_rt(rt2x00dev, RT2872))
  71. return false;
  72. /* we know for sure that these rf chipsets are used on rt305x boards */
  73. if (rt2x00_rf(rt2x00dev, RF3020) ||
  74. rt2x00_rf(rt2x00dev, RF3021) ||
  75. rt2x00_rf(rt2x00dev, RF3022))
  76. return true;
  77. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  78. return false;
  79. }
  80. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  81. const unsigned int word, const u8 value)
  82. {
  83. u32 reg;
  84. mutex_lock(&rt2x00dev->csr_mutex);
  85. /*
  86. * Wait until the BBP becomes available, afterwards we
  87. * can safely write the new data into the register.
  88. */
  89. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  90. reg = 0;
  91. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  92. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  93. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  94. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  95. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  96. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  97. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  98. }
  99. mutex_unlock(&rt2x00dev->csr_mutex);
  100. }
  101. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  102. const unsigned int word, u8 *value)
  103. {
  104. u32 reg;
  105. mutex_lock(&rt2x00dev->csr_mutex);
  106. /*
  107. * Wait until the BBP becomes available, afterwards we
  108. * can safely write the read request into the register.
  109. * After the data has been written, we wait until hardware
  110. * returns the correct value, if at any time the register
  111. * doesn't become available in time, reg will be 0xffffffff
  112. * which means we return 0xff to the caller.
  113. */
  114. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  115. reg = 0;
  116. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  117. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  118. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  119. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  120. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  121. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  122. WAIT_FOR_BBP(rt2x00dev, &reg);
  123. }
  124. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  125. mutex_unlock(&rt2x00dev->csr_mutex);
  126. }
  127. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  128. const unsigned int word, const u8 value)
  129. {
  130. u32 reg;
  131. mutex_lock(&rt2x00dev->csr_mutex);
  132. /*
  133. * Wait until the RFCSR becomes available, afterwards we
  134. * can safely write the new data into the register.
  135. */
  136. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  137. reg = 0;
  138. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  139. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  140. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  141. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  142. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  143. }
  144. mutex_unlock(&rt2x00dev->csr_mutex);
  145. }
  146. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  147. const unsigned int word, u8 *value)
  148. {
  149. u32 reg;
  150. mutex_lock(&rt2x00dev->csr_mutex);
  151. /*
  152. * Wait until the RFCSR becomes available, afterwards we
  153. * can safely write the read request into the register.
  154. * After the data has been written, we wait until hardware
  155. * returns the correct value, if at any time the register
  156. * doesn't become available in time, reg will be 0xffffffff
  157. * which means we return 0xff to the caller.
  158. */
  159. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  160. reg = 0;
  161. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  162. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  163. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  164. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  165. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  166. }
  167. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  168. mutex_unlock(&rt2x00dev->csr_mutex);
  169. }
  170. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  171. const unsigned int word, const u32 value)
  172. {
  173. u32 reg;
  174. mutex_lock(&rt2x00dev->csr_mutex);
  175. /*
  176. * Wait until the RF becomes available, afterwards we
  177. * can safely write the new data into the register.
  178. */
  179. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  180. reg = 0;
  181. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  182. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  183. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  184. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  185. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  186. rt2x00_rf_write(rt2x00dev, word, value);
  187. }
  188. mutex_unlock(&rt2x00dev->csr_mutex);
  189. }
  190. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  191. const u8 command, const u8 token,
  192. const u8 arg0, const u8 arg1)
  193. {
  194. u32 reg;
  195. /*
  196. * SOC devices don't support MCU requests.
  197. */
  198. if (rt2x00_is_soc(rt2x00dev))
  199. return;
  200. mutex_lock(&rt2x00dev->csr_mutex);
  201. /*
  202. * Wait until the MCU becomes available, afterwards we
  203. * can safely write the new data into the register.
  204. */
  205. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  206. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  207. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  208. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  209. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  210. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  211. reg = 0;
  212. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  213. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  214. }
  215. mutex_unlock(&rt2x00dev->csr_mutex);
  216. }
  217. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  218. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  219. {
  220. unsigned int i;
  221. u32 reg;
  222. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  223. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  224. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  225. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  226. return 0;
  227. msleep(1);
  228. }
  229. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  230. return -EACCES;
  231. }
  232. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  233. void rt2800_write_txwi(__le32 *txwi, struct txentry_desc *txdesc)
  234. {
  235. u32 word;
  236. /*
  237. * Initialize TX Info descriptor
  238. */
  239. rt2x00_desc_read(txwi, 0, &word);
  240. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  241. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  242. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
  243. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  244. rt2x00_set_field32(&word, TXWI_W0_TS,
  245. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  246. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  247. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  248. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  249. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  250. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  251. rt2x00_set_field32(&word, TXWI_W0_BW,
  252. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  253. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  254. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  255. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  256. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  257. rt2x00_desc_write(txwi, 0, word);
  258. rt2x00_desc_read(txwi, 1, &word);
  259. rt2x00_set_field32(&word, TXWI_W1_ACK,
  260. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  261. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  262. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  263. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  264. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  265. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  266. txdesc->key_idx : 0xff);
  267. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  268. txdesc->length);
  269. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
  270. rt2x00_desc_write(txwi, 1, word);
  271. /*
  272. * Always write 0 to IV/EIV fields, hardware will insert the IV
  273. * from the IVEIV register when TXD_W3_WIV is set to 0.
  274. * When TXD_W3_WIV is set to 1 it will use the IV data
  275. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  276. * crypto entry in the registers should be used to encrypt the frame.
  277. */
  278. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  279. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  280. }
  281. EXPORT_SYMBOL_GPL(rt2800_write_txwi);
  282. void rt2800_process_rxwi(struct sk_buff *skb, struct rxdone_entry_desc *rxdesc)
  283. {
  284. __le32 *rxwi = (__le32 *) skb->data;
  285. u32 word;
  286. rt2x00_desc_read(rxwi, 0, &word);
  287. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  288. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  289. rt2x00_desc_read(rxwi, 1, &word);
  290. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  291. rxdesc->flags |= RX_FLAG_SHORT_GI;
  292. if (rt2x00_get_field32(word, RXWI_W1_BW))
  293. rxdesc->flags |= RX_FLAG_40MHZ;
  294. /*
  295. * Detect RX rate, always use MCS as signal type.
  296. */
  297. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  298. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  299. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  300. /*
  301. * Mask of 0x8 bit to remove the short preamble flag.
  302. */
  303. if (rxdesc->rate_mode == RATE_MODE_CCK)
  304. rxdesc->signal &= ~0x8;
  305. rt2x00_desc_read(rxwi, 2, &word);
  306. rxdesc->rssi =
  307. (rt2x00_get_field32(word, RXWI_W2_RSSI0) +
  308. rt2x00_get_field32(word, RXWI_W2_RSSI1)) / 2;
  309. /*
  310. * Remove RXWI descriptor from start of buffer.
  311. */
  312. skb_pull(skb, RXWI_DESC_SIZE);
  313. }
  314. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  315. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  316. {
  317. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  318. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  319. unsigned int beacon_base;
  320. u32 reg;
  321. /*
  322. * Disable beaconing while we are reloading the beacon data,
  323. * otherwise we might be sending out invalid data.
  324. */
  325. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  326. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  327. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  328. /*
  329. * Add space for the TXWI in front of the skb.
  330. */
  331. skb_push(entry->skb, TXWI_DESC_SIZE);
  332. memset(entry->skb, 0, TXWI_DESC_SIZE);
  333. /*
  334. * Register descriptor details in skb frame descriptor.
  335. */
  336. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  337. skbdesc->desc = entry->skb->data;
  338. skbdesc->desc_len = TXWI_DESC_SIZE;
  339. /*
  340. * Add the TXWI for the beacon to the skb.
  341. */
  342. rt2800_write_txwi((__le32 *)entry->skb->data, txdesc);
  343. /*
  344. * Dump beacon to userspace through debugfs.
  345. */
  346. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  347. /*
  348. * Write entire beacon with TXWI to register.
  349. */
  350. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  351. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  352. entry->skb->data, entry->skb->len);
  353. /*
  354. * Enable beaconing again.
  355. */
  356. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  357. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  358. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  359. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  360. /*
  361. * Clean up beacon skb.
  362. */
  363. dev_kfree_skb_any(entry->skb);
  364. entry->skb = NULL;
  365. }
  366. EXPORT_SYMBOL(rt2800_write_beacon);
  367. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  368. const struct rt2x00debug rt2800_rt2x00debug = {
  369. .owner = THIS_MODULE,
  370. .csr = {
  371. .read = rt2800_register_read,
  372. .write = rt2800_register_write,
  373. .flags = RT2X00DEBUGFS_OFFSET,
  374. .word_base = CSR_REG_BASE,
  375. .word_size = sizeof(u32),
  376. .word_count = CSR_REG_SIZE / sizeof(u32),
  377. },
  378. .eeprom = {
  379. .read = rt2x00_eeprom_read,
  380. .write = rt2x00_eeprom_write,
  381. .word_base = EEPROM_BASE,
  382. .word_size = sizeof(u16),
  383. .word_count = EEPROM_SIZE / sizeof(u16),
  384. },
  385. .bbp = {
  386. .read = rt2800_bbp_read,
  387. .write = rt2800_bbp_write,
  388. .word_base = BBP_BASE,
  389. .word_size = sizeof(u8),
  390. .word_count = BBP_SIZE / sizeof(u8),
  391. },
  392. .rf = {
  393. .read = rt2x00_rf_read,
  394. .write = rt2800_rf_write,
  395. .word_base = RF_BASE,
  396. .word_size = sizeof(u32),
  397. .word_count = RF_SIZE / sizeof(u32),
  398. },
  399. };
  400. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  401. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  402. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  403. {
  404. u32 reg;
  405. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  406. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  407. }
  408. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  409. #ifdef CONFIG_RT2X00_LIB_LEDS
  410. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  411. enum led_brightness brightness)
  412. {
  413. struct rt2x00_led *led =
  414. container_of(led_cdev, struct rt2x00_led, led_dev);
  415. unsigned int enabled = brightness != LED_OFF;
  416. unsigned int bg_mode =
  417. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  418. unsigned int polarity =
  419. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  420. EEPROM_FREQ_LED_POLARITY);
  421. unsigned int ledmode =
  422. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  423. EEPROM_FREQ_LED_MODE);
  424. if (led->type == LED_TYPE_RADIO) {
  425. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  426. enabled ? 0x20 : 0);
  427. } else if (led->type == LED_TYPE_ASSOC) {
  428. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  429. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  430. } else if (led->type == LED_TYPE_QUALITY) {
  431. /*
  432. * The brightness is divided into 6 levels (0 - 5),
  433. * The specs tell us the following levels:
  434. * 0, 1 ,3, 7, 15, 31
  435. * to determine the level in a simple way we can simply
  436. * work with bitshifting:
  437. * (1 << level) - 1
  438. */
  439. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  440. (1 << brightness / (LED_FULL / 6)) - 1,
  441. polarity);
  442. }
  443. }
  444. static int rt2800_blink_set(struct led_classdev *led_cdev,
  445. unsigned long *delay_on, unsigned long *delay_off)
  446. {
  447. struct rt2x00_led *led =
  448. container_of(led_cdev, struct rt2x00_led, led_dev);
  449. u32 reg;
  450. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  451. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  452. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  453. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  454. return 0;
  455. }
  456. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  457. struct rt2x00_led *led, enum led_type type)
  458. {
  459. led->rt2x00dev = rt2x00dev;
  460. led->type = type;
  461. led->led_dev.brightness_set = rt2800_brightness_set;
  462. led->led_dev.blink_set = rt2800_blink_set;
  463. led->flags = LED_INITIALIZED;
  464. }
  465. #endif /* CONFIG_RT2X00_LIB_LEDS */
  466. /*
  467. * Configuration handlers.
  468. */
  469. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  470. struct rt2x00lib_crypto *crypto,
  471. struct ieee80211_key_conf *key)
  472. {
  473. struct mac_wcid_entry wcid_entry;
  474. struct mac_iveiv_entry iveiv_entry;
  475. u32 offset;
  476. u32 reg;
  477. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  478. rt2800_register_read(rt2x00dev, offset, &reg);
  479. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  480. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  481. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  482. (crypto->cmd == SET_KEY) * crypto->cipher);
  483. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  484. (crypto->cmd == SET_KEY) * crypto->bssidx);
  485. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  486. rt2800_register_write(rt2x00dev, offset, reg);
  487. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  488. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  489. if ((crypto->cipher == CIPHER_TKIP) ||
  490. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  491. (crypto->cipher == CIPHER_AES))
  492. iveiv_entry.iv[3] |= 0x20;
  493. iveiv_entry.iv[3] |= key->keyidx << 6;
  494. rt2800_register_multiwrite(rt2x00dev, offset,
  495. &iveiv_entry, sizeof(iveiv_entry));
  496. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  497. memset(&wcid_entry, 0, sizeof(wcid_entry));
  498. if (crypto->cmd == SET_KEY)
  499. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  500. rt2800_register_multiwrite(rt2x00dev, offset,
  501. &wcid_entry, sizeof(wcid_entry));
  502. }
  503. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  504. struct rt2x00lib_crypto *crypto,
  505. struct ieee80211_key_conf *key)
  506. {
  507. struct hw_key_entry key_entry;
  508. struct rt2x00_field32 field;
  509. u32 offset;
  510. u32 reg;
  511. if (crypto->cmd == SET_KEY) {
  512. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  513. memcpy(key_entry.key, crypto->key,
  514. sizeof(key_entry.key));
  515. memcpy(key_entry.tx_mic, crypto->tx_mic,
  516. sizeof(key_entry.tx_mic));
  517. memcpy(key_entry.rx_mic, crypto->rx_mic,
  518. sizeof(key_entry.rx_mic));
  519. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  520. rt2800_register_multiwrite(rt2x00dev, offset,
  521. &key_entry, sizeof(key_entry));
  522. }
  523. /*
  524. * The cipher types are stored over multiple registers
  525. * starting with SHARED_KEY_MODE_BASE each word will have
  526. * 32 bits and contains the cipher types for 2 bssidx each.
  527. * Using the correct defines correctly will cause overhead,
  528. * so just calculate the correct offset.
  529. */
  530. field.bit_offset = 4 * (key->hw_key_idx % 8);
  531. field.bit_mask = 0x7 << field.bit_offset;
  532. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  533. rt2800_register_read(rt2x00dev, offset, &reg);
  534. rt2x00_set_field32(&reg, field,
  535. (crypto->cmd == SET_KEY) * crypto->cipher);
  536. rt2800_register_write(rt2x00dev, offset, reg);
  537. /*
  538. * Update WCID information
  539. */
  540. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  541. return 0;
  542. }
  543. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  544. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  545. struct rt2x00lib_crypto *crypto,
  546. struct ieee80211_key_conf *key)
  547. {
  548. struct hw_key_entry key_entry;
  549. u32 offset;
  550. if (crypto->cmd == SET_KEY) {
  551. /*
  552. * 1 pairwise key is possible per AID, this means that the AID
  553. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  554. * last possible shared key entry.
  555. */
  556. if (crypto->aid > (256 - 32))
  557. return -ENOSPC;
  558. key->hw_key_idx = 32 + crypto->aid;
  559. memcpy(key_entry.key, crypto->key,
  560. sizeof(key_entry.key));
  561. memcpy(key_entry.tx_mic, crypto->tx_mic,
  562. sizeof(key_entry.tx_mic));
  563. memcpy(key_entry.rx_mic, crypto->rx_mic,
  564. sizeof(key_entry.rx_mic));
  565. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  566. rt2800_register_multiwrite(rt2x00dev, offset,
  567. &key_entry, sizeof(key_entry));
  568. }
  569. /*
  570. * Update WCID information
  571. */
  572. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  573. return 0;
  574. }
  575. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  576. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  577. const unsigned int filter_flags)
  578. {
  579. u32 reg;
  580. /*
  581. * Start configuration steps.
  582. * Note that the version error will always be dropped
  583. * and broadcast frames will always be accepted since
  584. * there is no filter for it at this time.
  585. */
  586. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  587. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  588. !(filter_flags & FIF_FCSFAIL));
  589. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  590. !(filter_flags & FIF_PLCPFAIL));
  591. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  592. !(filter_flags & FIF_PROMISC_IN_BSS));
  593. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  594. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  595. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  596. !(filter_flags & FIF_ALLMULTI));
  597. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  598. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  599. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  600. !(filter_flags & FIF_CONTROL));
  601. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  602. !(filter_flags & FIF_CONTROL));
  603. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  604. !(filter_flags & FIF_CONTROL));
  605. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  606. !(filter_flags & FIF_CONTROL));
  607. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  608. !(filter_flags & FIF_CONTROL));
  609. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  610. !(filter_flags & FIF_PSPOLL));
  611. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  612. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  613. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  614. !(filter_flags & FIF_CONTROL));
  615. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  616. }
  617. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  618. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  619. struct rt2x00intf_conf *conf, const unsigned int flags)
  620. {
  621. unsigned int beacon_base;
  622. u32 reg;
  623. if (flags & CONFIG_UPDATE_TYPE) {
  624. /*
  625. * Clear current synchronisation setup.
  626. * For the Beacon base registers we only need to clear
  627. * the first byte since that byte contains the VALID and OWNER
  628. * bits which (when set to 0) will invalidate the entire beacon.
  629. */
  630. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  631. rt2800_register_write(rt2x00dev, beacon_base, 0);
  632. /*
  633. * Enable synchronisation.
  634. */
  635. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  636. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  637. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  638. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  639. (conf->sync == TSF_SYNC_BEACON));
  640. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  641. }
  642. if (flags & CONFIG_UPDATE_MAC) {
  643. reg = le32_to_cpu(conf->mac[1]);
  644. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  645. conf->mac[1] = cpu_to_le32(reg);
  646. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  647. conf->mac, sizeof(conf->mac));
  648. }
  649. if (flags & CONFIG_UPDATE_BSSID) {
  650. reg = le32_to_cpu(conf->bssid[1]);
  651. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
  652. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  653. conf->bssid[1] = cpu_to_le32(reg);
  654. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  655. conf->bssid, sizeof(conf->bssid));
  656. }
  657. }
  658. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  659. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  660. {
  661. u32 reg;
  662. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  663. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  664. !!erp->short_preamble);
  665. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  666. !!erp->short_preamble);
  667. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  668. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  669. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  670. erp->cts_protection ? 2 : 0);
  671. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  672. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  673. erp->basic_rates);
  674. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  675. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  676. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  677. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  678. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  679. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  680. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  681. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  682. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  683. erp->beacon_int * 16);
  684. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  685. }
  686. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  687. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  688. {
  689. u8 r1;
  690. u8 r3;
  691. rt2800_bbp_read(rt2x00dev, 1, &r1);
  692. rt2800_bbp_read(rt2x00dev, 3, &r3);
  693. /*
  694. * Configure the TX antenna.
  695. */
  696. switch ((int)ant->tx) {
  697. case 1:
  698. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  699. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  700. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  701. break;
  702. case 2:
  703. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  704. break;
  705. case 3:
  706. /* Do nothing */
  707. break;
  708. }
  709. /*
  710. * Configure the RX antenna.
  711. */
  712. switch ((int)ant->rx) {
  713. case 1:
  714. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  715. break;
  716. case 2:
  717. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  718. break;
  719. case 3:
  720. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  721. break;
  722. }
  723. rt2800_bbp_write(rt2x00dev, 3, r3);
  724. rt2800_bbp_write(rt2x00dev, 1, r1);
  725. }
  726. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  727. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  728. struct rt2x00lib_conf *libconf)
  729. {
  730. u16 eeprom;
  731. short lna_gain;
  732. if (libconf->rf.channel <= 14) {
  733. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  734. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  735. } else if (libconf->rf.channel <= 64) {
  736. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  737. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  738. } else if (libconf->rf.channel <= 128) {
  739. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  740. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  741. } else {
  742. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  743. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  744. }
  745. rt2x00dev->lna_gain = lna_gain;
  746. }
  747. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  748. struct ieee80211_conf *conf,
  749. struct rf_channel *rf,
  750. struct channel_info *info)
  751. {
  752. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  753. if (rt2x00dev->default_ant.tx == 1)
  754. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  755. if (rt2x00dev->default_ant.rx == 1) {
  756. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  757. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  758. } else if (rt2x00dev->default_ant.rx == 2)
  759. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  760. if (rf->channel > 14) {
  761. /*
  762. * When TX power is below 0, we should increase it by 7 to
  763. * make it a positive value (Minumum value is -7).
  764. * However this means that values between 0 and 7 have
  765. * double meaning, and we should set a 7DBm boost flag.
  766. */
  767. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  768. (info->tx_power1 >= 0));
  769. if (info->tx_power1 < 0)
  770. info->tx_power1 += 7;
  771. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  772. TXPOWER_A_TO_DEV(info->tx_power1));
  773. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  774. (info->tx_power2 >= 0));
  775. if (info->tx_power2 < 0)
  776. info->tx_power2 += 7;
  777. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  778. TXPOWER_A_TO_DEV(info->tx_power2));
  779. } else {
  780. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  781. TXPOWER_G_TO_DEV(info->tx_power1));
  782. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  783. TXPOWER_G_TO_DEV(info->tx_power2));
  784. }
  785. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  786. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  787. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  788. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  789. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  790. udelay(200);
  791. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  792. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  793. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  794. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  795. udelay(200);
  796. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  797. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  798. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  799. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  800. }
  801. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  802. struct ieee80211_conf *conf,
  803. struct rf_channel *rf,
  804. struct channel_info *info)
  805. {
  806. u8 rfcsr;
  807. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  808. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  809. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  810. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  811. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  812. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  813. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  814. TXPOWER_G_TO_DEV(info->tx_power1));
  815. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  816. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  817. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  818. TXPOWER_G_TO_DEV(info->tx_power2));
  819. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  820. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  821. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  822. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  823. rt2800_rfcsr_write(rt2x00dev, 24,
  824. rt2x00dev->calibration[conf_is_ht40(conf)]);
  825. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  826. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  827. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  828. }
  829. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  830. struct ieee80211_conf *conf,
  831. struct rf_channel *rf,
  832. struct channel_info *info)
  833. {
  834. u32 reg;
  835. unsigned int tx_pin;
  836. u8 bbp;
  837. if (rt2x00_rf(rt2x00dev, RF2020) ||
  838. rt2x00_rf(rt2x00dev, RF3020) ||
  839. rt2x00_rf(rt2x00dev, RF3021) ||
  840. rt2x00_rf(rt2x00dev, RF3022))
  841. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  842. else
  843. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  844. /*
  845. * Change BBP settings
  846. */
  847. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  848. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  849. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  850. rt2800_bbp_write(rt2x00dev, 86, 0);
  851. if (rf->channel <= 14) {
  852. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  853. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  854. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  855. } else {
  856. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  857. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  858. }
  859. } else {
  860. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  861. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  862. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  863. else
  864. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  865. }
  866. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  867. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  868. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  869. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  870. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  871. tx_pin = 0;
  872. /* Turn on unused PA or LNA when not using 1T or 1R */
  873. if (rt2x00dev->default_ant.tx != 1) {
  874. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  875. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  876. }
  877. /* Turn on unused PA or LNA when not using 1T or 1R */
  878. if (rt2x00dev->default_ant.rx != 1) {
  879. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  880. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  881. }
  882. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  883. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  884. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  885. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  886. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  887. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  888. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  889. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  890. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  891. rt2800_bbp_write(rt2x00dev, 4, bbp);
  892. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  893. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  894. rt2800_bbp_write(rt2x00dev, 3, bbp);
  895. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  896. if (conf_is_ht40(conf)) {
  897. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  898. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  899. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  900. } else {
  901. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  902. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  903. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  904. }
  905. }
  906. msleep(1);
  907. }
  908. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  909. const int txpower)
  910. {
  911. u32 reg;
  912. u32 value = TXPOWER_G_TO_DEV(txpower);
  913. u8 r1;
  914. rt2800_bbp_read(rt2x00dev, 1, &r1);
  915. rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
  916. rt2800_bbp_write(rt2x00dev, 1, r1);
  917. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  918. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  919. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  920. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  921. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  922. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  923. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  924. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  925. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  926. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  927. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  928. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  929. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  930. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  931. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  932. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  933. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  934. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  935. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  936. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  937. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  938. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  939. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  940. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  941. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  942. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  943. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  944. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  945. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  946. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  947. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  948. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  949. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  950. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  951. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  952. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  953. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  954. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  955. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  956. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  957. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  958. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  959. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  960. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  961. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  962. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  963. }
  964. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  965. struct rt2x00lib_conf *libconf)
  966. {
  967. u32 reg;
  968. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  969. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  970. libconf->conf->short_frame_max_tx_count);
  971. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  972. libconf->conf->long_frame_max_tx_count);
  973. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  974. }
  975. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  976. struct rt2x00lib_conf *libconf)
  977. {
  978. enum dev_state state =
  979. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  980. STATE_SLEEP : STATE_AWAKE;
  981. u32 reg;
  982. if (state == STATE_SLEEP) {
  983. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  984. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  985. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  986. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  987. libconf->conf->listen_interval - 1);
  988. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  989. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  990. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  991. } else {
  992. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  993. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  994. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  995. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  996. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  997. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  998. }
  999. }
  1000. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1001. struct rt2x00lib_conf *libconf,
  1002. const unsigned int flags)
  1003. {
  1004. /* Always recalculate LNA gain before changing configuration */
  1005. rt2800_config_lna_gain(rt2x00dev, libconf);
  1006. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1007. rt2800_config_channel(rt2x00dev, libconf->conf,
  1008. &libconf->rf, &libconf->channel);
  1009. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1010. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1011. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1012. rt2800_config_retry_limit(rt2x00dev, libconf);
  1013. if (flags & IEEE80211_CONF_CHANGE_PS)
  1014. rt2800_config_ps(rt2x00dev, libconf);
  1015. }
  1016. EXPORT_SYMBOL_GPL(rt2800_config);
  1017. /*
  1018. * Link tuning
  1019. */
  1020. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1021. {
  1022. u32 reg;
  1023. /*
  1024. * Update FCS error count from register.
  1025. */
  1026. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1027. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1028. }
  1029. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1030. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1031. {
  1032. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1033. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1034. rt2x00_rt(rt2x00dev, RT3071) ||
  1035. rt2x00_rt(rt2x00dev, RT3090) ||
  1036. rt2x00_rt(rt2x00dev, RT3390))
  1037. return 0x1c + (2 * rt2x00dev->lna_gain);
  1038. else
  1039. return 0x2e + rt2x00dev->lna_gain;
  1040. }
  1041. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1042. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1043. else
  1044. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1045. }
  1046. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1047. struct link_qual *qual, u8 vgc_level)
  1048. {
  1049. if (qual->vgc_level != vgc_level) {
  1050. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1051. qual->vgc_level = vgc_level;
  1052. qual->vgc_level_reg = vgc_level;
  1053. }
  1054. }
  1055. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1056. {
  1057. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1058. }
  1059. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1060. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1061. const u32 count)
  1062. {
  1063. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1064. return;
  1065. /*
  1066. * When RSSI is better then -80 increase VGC level with 0x10
  1067. */
  1068. rt2800_set_vgc(rt2x00dev, qual,
  1069. rt2800_get_default_vgc(rt2x00dev) +
  1070. ((qual->rssi > -80) * 0x10));
  1071. }
  1072. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1073. /*
  1074. * Initialization functions.
  1075. */
  1076. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1077. {
  1078. u32 reg;
  1079. u16 eeprom;
  1080. unsigned int i;
  1081. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1082. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1083. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1084. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1085. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1086. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1087. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1088. if (rt2x00_is_usb(rt2x00dev)) {
  1089. /*
  1090. * Wait until BBP and RF are ready.
  1091. */
  1092. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1093. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1094. if (reg && reg != ~0)
  1095. break;
  1096. msleep(1);
  1097. }
  1098. if (i == REGISTER_BUSY_COUNT) {
  1099. ERROR(rt2x00dev, "Unstable hardware.\n");
  1100. return -EBUSY;
  1101. }
  1102. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  1103. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
  1104. reg & ~0x00002000);
  1105. } else if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev)) {
  1106. /*
  1107. * Reset DMA indexes
  1108. */
  1109. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  1110. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  1111. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  1112. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  1113. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  1114. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  1115. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  1116. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  1117. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  1118. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  1119. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  1120. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1121. }
  1122. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  1123. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  1124. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  1125. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  1126. if (rt2x00_is_usb(rt2x00dev)) {
  1127. rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
  1128. #if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
  1129. rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
  1130. USB_MODE_RESET, REGISTER_TIMEOUT);
  1131. #endif
  1132. }
  1133. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1134. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1135. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1136. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1137. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1138. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1139. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1140. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1141. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1142. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1143. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1144. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1145. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1146. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1147. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1148. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1149. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1150. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  1151. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1152. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1153. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1154. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1155. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1156. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1157. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1158. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1159. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1160. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1161. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1162. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1163. rt2x00_rt(rt2x00dev, RT3090) ||
  1164. rt2x00_rt(rt2x00dev, RT3390)) {
  1165. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1166. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1167. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1168. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1169. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1170. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1171. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1172. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1173. 0x0000002c);
  1174. else
  1175. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1176. 0x0000000f);
  1177. } else {
  1178. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1179. }
  1180. rt2800_register_write(rt2x00dev, TX_SW_CFG2, reg);
  1181. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1182. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1183. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1184. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1185. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1186. } else {
  1187. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1188. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1189. }
  1190. } else {
  1191. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1192. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1193. }
  1194. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1195. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1196. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1197. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1198. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1199. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1200. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1201. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1202. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1203. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1204. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1205. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1206. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1207. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1208. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1209. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1210. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1211. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1212. rt2x00_rt(rt2x00dev, RT2883) ||
  1213. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1214. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1215. else
  1216. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1217. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1218. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1219. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1220. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1221. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1222. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1223. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1224. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1225. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1226. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1227. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1228. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1229. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1230. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1231. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1232. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1233. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1234. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1235. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1236. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1237. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1238. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1239. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1240. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1241. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1242. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1243. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1244. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1245. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1246. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1247. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1248. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1249. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1250. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1251. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1252. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1253. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1254. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1255. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1256. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1257. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1258. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1259. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1260. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1261. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1262. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1263. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1264. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1265. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1266. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1267. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1268. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1269. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1270. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1271. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1272. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1273. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1274. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1275. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1276. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1277. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1278. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1279. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1280. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1281. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1282. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1283. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1284. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1285. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1286. !rt2x00_is_usb(rt2x00dev));
  1287. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1288. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1289. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1290. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1291. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1292. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1293. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1294. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1295. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1296. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1297. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1298. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1299. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1300. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1301. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1302. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1303. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1304. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1305. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1306. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1307. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1308. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1309. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1310. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1311. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1312. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1313. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1314. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1315. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1316. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1317. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1318. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1319. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1320. if (rt2x00_is_usb(rt2x00dev)) {
  1321. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1322. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1323. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1324. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1325. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1326. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1327. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1328. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1329. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1330. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1331. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1332. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1333. }
  1334. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1335. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1336. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1337. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1338. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1339. IEEE80211_MAX_RTS_THRESHOLD);
  1340. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1341. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1342. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1343. /*
  1344. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1345. * time should be set to 16. However, the original Ralink driver uses
  1346. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1347. * connection problems with 11g + CTS protection. Hence, use the same
  1348. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1349. */
  1350. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1351. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1352. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1353. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1354. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1355. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1356. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1357. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1358. /*
  1359. * ASIC will keep garbage value after boot, clear encryption keys.
  1360. */
  1361. for (i = 0; i < 4; i++)
  1362. rt2800_register_write(rt2x00dev,
  1363. SHARED_KEY_MODE_ENTRY(i), 0);
  1364. for (i = 0; i < 256; i++) {
  1365. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1366. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1367. wcid, sizeof(wcid));
  1368. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1369. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1370. }
  1371. /*
  1372. * Clear all beacons
  1373. * For the Beacon base registers we only need to clear
  1374. * the first byte since that byte contains the VALID and OWNER
  1375. * bits which (when set to 0) will invalidate the entire beacon.
  1376. */
  1377. rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1378. rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1379. rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1380. rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1381. rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
  1382. rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
  1383. rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
  1384. rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
  1385. if (rt2x00_is_usb(rt2x00dev)) {
  1386. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1387. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1388. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1389. }
  1390. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1391. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1392. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1393. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1394. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1395. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1396. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1397. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1398. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1399. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1400. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1401. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1402. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1403. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1404. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1405. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1406. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1407. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1408. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1409. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1410. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1411. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1412. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1413. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1414. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1415. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1416. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1417. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1418. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1419. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1420. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1421. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1422. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1423. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1424. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1425. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1426. /*
  1427. * We must clear the error counters.
  1428. * These registers are cleared on read,
  1429. * so we may pass a useless variable to store the value.
  1430. */
  1431. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1432. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1433. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1434. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1435. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1436. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1437. return 0;
  1438. }
  1439. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1440. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1441. {
  1442. unsigned int i;
  1443. u32 reg;
  1444. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1445. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1446. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1447. return 0;
  1448. udelay(REGISTER_BUSY_DELAY);
  1449. }
  1450. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1451. return -EACCES;
  1452. }
  1453. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1454. {
  1455. unsigned int i;
  1456. u8 value;
  1457. /*
  1458. * BBP was enabled after firmware was loaded,
  1459. * but we need to reactivate it now.
  1460. */
  1461. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1462. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1463. msleep(1);
  1464. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1465. rt2800_bbp_read(rt2x00dev, 0, &value);
  1466. if ((value != 0xff) && (value != 0x00))
  1467. return 0;
  1468. udelay(REGISTER_BUSY_DELAY);
  1469. }
  1470. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1471. return -EACCES;
  1472. }
  1473. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1474. {
  1475. unsigned int i;
  1476. u16 eeprom;
  1477. u8 reg_id;
  1478. u8 value;
  1479. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1480. rt2800_wait_bbp_ready(rt2x00dev)))
  1481. return -EACCES;
  1482. if (rt2800_is_305x_soc(rt2x00dev))
  1483. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1484. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1485. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1486. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1487. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1488. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1489. } else {
  1490. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1491. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1492. }
  1493. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1494. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1495. rt2x00_rt(rt2x00dev, RT3071) ||
  1496. rt2x00_rt(rt2x00dev, RT3090) ||
  1497. rt2x00_rt(rt2x00dev, RT3390)) {
  1498. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1499. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1500. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1501. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1502. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1503. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1504. } else {
  1505. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1506. }
  1507. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1508. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1509. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1510. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1511. else
  1512. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1513. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1514. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1515. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1516. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1517. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1518. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1519. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1520. rt2800_is_305x_soc(rt2x00dev))
  1521. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1522. else
  1523. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1524. if (rt2800_is_305x_soc(rt2x00dev))
  1525. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1526. else
  1527. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1528. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1529. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1530. rt2x00_rt(rt2x00dev, RT3090) ||
  1531. rt2x00_rt(rt2x00dev, RT3390)) {
  1532. rt2800_bbp_read(rt2x00dev, 138, &value);
  1533. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1534. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1535. value |= 0x20;
  1536. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1537. value &= ~0x02;
  1538. rt2800_bbp_write(rt2x00dev, 138, value);
  1539. }
  1540. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1541. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1542. if (eeprom != 0xffff && eeprom != 0x0000) {
  1543. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1544. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1545. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1546. }
  1547. }
  1548. return 0;
  1549. }
  1550. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1551. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1552. bool bw40, u8 rfcsr24, u8 filter_target)
  1553. {
  1554. unsigned int i;
  1555. u8 bbp;
  1556. u8 rfcsr;
  1557. u8 passband;
  1558. u8 stopband;
  1559. u8 overtuned = 0;
  1560. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1561. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1562. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1563. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1564. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1565. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1566. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1567. /*
  1568. * Set power & frequency of passband test tone
  1569. */
  1570. rt2800_bbp_write(rt2x00dev, 24, 0);
  1571. for (i = 0; i < 100; i++) {
  1572. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1573. msleep(1);
  1574. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1575. if (passband)
  1576. break;
  1577. }
  1578. /*
  1579. * Set power & frequency of stopband test tone
  1580. */
  1581. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1582. for (i = 0; i < 100; i++) {
  1583. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1584. msleep(1);
  1585. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1586. if ((passband - stopband) <= filter_target) {
  1587. rfcsr24++;
  1588. overtuned += ((passband - stopband) == filter_target);
  1589. } else
  1590. break;
  1591. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1592. }
  1593. rfcsr24 -= !!overtuned;
  1594. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1595. return rfcsr24;
  1596. }
  1597. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1598. {
  1599. u8 rfcsr;
  1600. u8 bbp;
  1601. u32 reg;
  1602. u16 eeprom;
  1603. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1604. !rt2x00_rt(rt2x00dev, RT3071) &&
  1605. !rt2x00_rt(rt2x00dev, RT3090) &&
  1606. !rt2x00_rt(rt2x00dev, RT3390) &&
  1607. !rt2800_is_305x_soc(rt2x00dev))
  1608. return 0;
  1609. /*
  1610. * Init RF calibration.
  1611. */
  1612. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1613. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1614. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1615. msleep(1);
  1616. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1617. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1618. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1619. rt2x00_rt(rt2x00dev, RT3071) ||
  1620. rt2x00_rt(rt2x00dev, RT3090)) {
  1621. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1622. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1623. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1624. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1625. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1626. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1627. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1628. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1629. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1630. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1631. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1632. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1633. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1634. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1635. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1636. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1637. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1638. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1639. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1640. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1641. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1642. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1643. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1644. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1645. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1646. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1647. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1648. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1649. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1650. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1651. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1652. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1653. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1654. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1655. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1656. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1657. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1658. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1659. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1660. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1661. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1662. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1663. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1664. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1665. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1666. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1667. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1668. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1669. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1670. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1671. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1672. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1673. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1674. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1675. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1676. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1677. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1678. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1679. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1680. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1681. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1682. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1683. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1684. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1685. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1686. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1687. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1688. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1689. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1690. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1691. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1692. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1693. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1694. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1695. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1696. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1697. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1698. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1699. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1700. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1701. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1702. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1703. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1704. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  1705. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  1706. return 0;
  1707. }
  1708. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1709. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1710. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1711. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1712. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1713. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1714. rt2x00_rt(rt2x00dev, RT3090)) {
  1715. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1716. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1717. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1718. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1719. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1720. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1721. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1722. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1723. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1724. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1725. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1726. else
  1727. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1728. }
  1729. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1730. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1731. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1732. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1733. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1734. }
  1735. /*
  1736. * Set RX Filter calibration for 20MHz and 40MHz
  1737. */
  1738. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1739. rt2x00dev->calibration[0] =
  1740. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1741. rt2x00dev->calibration[1] =
  1742. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1743. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1744. rt2x00_rt(rt2x00dev, RT3090) ||
  1745. rt2x00_rt(rt2x00dev, RT3390)) {
  1746. rt2x00dev->calibration[0] =
  1747. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1748. rt2x00dev->calibration[1] =
  1749. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1750. }
  1751. /*
  1752. * Set back to initial state
  1753. */
  1754. rt2800_bbp_write(rt2x00dev, 24, 0);
  1755. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1756. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1757. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1758. /*
  1759. * set BBP back to BW20
  1760. */
  1761. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1762. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1763. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1764. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1765. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1766. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1767. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1768. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1769. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1770. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1771. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1772. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1773. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1774. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1775. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1776. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1777. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1778. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1779. }
  1780. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1781. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1782. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1783. rt2x00_get_field16(eeprom,
  1784. EEPROM_TXMIXER_GAIN_BG_VAL));
  1785. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1786. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1787. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1788. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1789. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1790. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1791. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1792. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1793. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1794. }
  1795. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1796. rt2x00_rt(rt2x00dev, RT3090) ||
  1797. rt2x00_rt(rt2x00dev, RT3390)) {
  1798. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1799. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1800. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1801. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1802. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1803. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1804. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1805. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  1806. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  1807. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  1808. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  1809. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  1810. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  1811. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  1812. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  1813. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  1814. }
  1815. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  1816. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  1817. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1818. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  1819. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  1820. else
  1821. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  1822. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  1823. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  1824. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  1825. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  1826. }
  1827. return 0;
  1828. }
  1829. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1830. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1831. {
  1832. u32 reg;
  1833. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1834. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1835. }
  1836. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1837. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1838. {
  1839. u32 reg;
  1840. mutex_lock(&rt2x00dev->csr_mutex);
  1841. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1842. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1843. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1844. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1845. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1846. /* Wait until the EEPROM has been loaded */
  1847. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1848. /* Apparently the data is read from end to start */
  1849. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1850. (u32 *)&rt2x00dev->eeprom[i]);
  1851. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1852. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1853. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1854. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1855. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1856. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1857. mutex_unlock(&rt2x00dev->csr_mutex);
  1858. }
  1859. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1860. {
  1861. unsigned int i;
  1862. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1863. rt2800_efuse_read(rt2x00dev, i);
  1864. }
  1865. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1866. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1867. {
  1868. u16 word;
  1869. u8 *mac;
  1870. u8 default_lna_gain;
  1871. /*
  1872. * Start validation of the data that has been read.
  1873. */
  1874. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1875. if (!is_valid_ether_addr(mac)) {
  1876. random_ether_addr(mac);
  1877. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1878. }
  1879. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1880. if (word == 0xffff) {
  1881. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1882. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1883. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1884. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1885. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1886. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  1887. rt2x00_rt(rt2x00dev, RT2872)) {
  1888. /*
  1889. * There is a max of 2 RX streams for RT28x0 series
  1890. */
  1891. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1892. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1893. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1894. }
  1895. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1896. if (word == 0xffff) {
  1897. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1898. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1899. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1900. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1901. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1902. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1903. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1904. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1905. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1906. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1907. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1908. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1909. }
  1910. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1911. if ((word & 0x00ff) == 0x00ff) {
  1912. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1913. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1914. LED_MODE_TXRX_ACTIVITY);
  1915. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1916. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1917. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1918. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1919. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1920. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1921. }
  1922. /*
  1923. * During the LNA validation we are going to use
  1924. * lna0 as correct value. Note that EEPROM_LNA
  1925. * is never validated.
  1926. */
  1927. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1928. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1929. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1930. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1931. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1932. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1933. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1934. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1935. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1936. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1937. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1938. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1939. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1940. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1941. default_lna_gain);
  1942. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1943. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1944. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1945. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1946. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1947. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1948. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1949. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1950. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1951. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1952. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1953. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1954. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1955. default_lna_gain);
  1956. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1957. return 0;
  1958. }
  1959. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1960. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1961. {
  1962. u32 reg;
  1963. u16 value;
  1964. u16 eeprom;
  1965. /*
  1966. * Read EEPROM word for configuration.
  1967. */
  1968. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1969. /*
  1970. * Identify RF chipset.
  1971. */
  1972. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1973. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1974. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  1975. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  1976. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  1977. !rt2x00_rt(rt2x00dev, RT2872) &&
  1978. !rt2x00_rt(rt2x00dev, RT2883) &&
  1979. !rt2x00_rt(rt2x00dev, RT3070) &&
  1980. !rt2x00_rt(rt2x00dev, RT3071) &&
  1981. !rt2x00_rt(rt2x00dev, RT3090) &&
  1982. !rt2x00_rt(rt2x00dev, RT3390) &&
  1983. !rt2x00_rt(rt2x00dev, RT3572)) {
  1984. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1985. return -ENODEV;
  1986. }
  1987. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  1988. !rt2x00_rf(rt2x00dev, RF2850) &&
  1989. !rt2x00_rf(rt2x00dev, RF2720) &&
  1990. !rt2x00_rf(rt2x00dev, RF2750) &&
  1991. !rt2x00_rf(rt2x00dev, RF3020) &&
  1992. !rt2x00_rf(rt2x00dev, RF2020) &&
  1993. !rt2x00_rf(rt2x00dev, RF3021) &&
  1994. !rt2x00_rf(rt2x00dev, RF3022) &&
  1995. !rt2x00_rf(rt2x00dev, RF3052)) {
  1996. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1997. return -ENODEV;
  1998. }
  1999. /*
  2000. * Identify default antenna configuration.
  2001. */
  2002. rt2x00dev->default_ant.tx =
  2003. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2004. rt2x00dev->default_ant.rx =
  2005. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2006. /*
  2007. * Read frequency offset and RF programming sequence.
  2008. */
  2009. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2010. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2011. /*
  2012. * Read external LNA informations.
  2013. */
  2014. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2015. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2016. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2017. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2018. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2019. /*
  2020. * Detect if this device has an hardware controlled radio.
  2021. */
  2022. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2023. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2024. /*
  2025. * Store led settings, for correct led behaviour.
  2026. */
  2027. #ifdef CONFIG_RT2X00_LIB_LEDS
  2028. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2029. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2030. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2031. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2032. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2033. return 0;
  2034. }
  2035. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2036. /*
  2037. * RF value list for rt28xx
  2038. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2039. */
  2040. static const struct rf_channel rf_vals[] = {
  2041. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2042. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2043. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2044. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2045. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2046. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2047. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2048. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2049. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2050. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2051. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2052. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2053. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2054. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2055. /* 802.11 UNI / HyperLan 2 */
  2056. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2057. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2058. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2059. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2060. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2061. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2062. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2063. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2064. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2065. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2066. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2067. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2068. /* 802.11 HyperLan 2 */
  2069. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2070. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2071. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2072. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2073. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2074. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2075. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2076. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2077. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2078. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2079. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2080. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2081. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2082. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2083. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2084. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2085. /* 802.11 UNII */
  2086. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2087. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2088. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2089. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2090. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2091. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2092. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2093. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2094. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2095. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2096. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2097. /* 802.11 Japan */
  2098. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2099. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2100. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2101. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2102. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2103. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2104. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2105. };
  2106. /*
  2107. * RF value list for rt3xxx
  2108. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2109. */
  2110. static const struct rf_channel rf_vals_3x[] = {
  2111. {1, 241, 2, 2 },
  2112. {2, 241, 2, 7 },
  2113. {3, 242, 2, 2 },
  2114. {4, 242, 2, 7 },
  2115. {5, 243, 2, 2 },
  2116. {6, 243, 2, 7 },
  2117. {7, 244, 2, 2 },
  2118. {8, 244, 2, 7 },
  2119. {9, 245, 2, 2 },
  2120. {10, 245, 2, 7 },
  2121. {11, 246, 2, 2 },
  2122. {12, 246, 2, 7 },
  2123. {13, 247, 2, 2 },
  2124. {14, 248, 2, 4 },
  2125. /* 802.11 UNI / HyperLan 2 */
  2126. {36, 0x56, 0, 4},
  2127. {38, 0x56, 0, 6},
  2128. {40, 0x56, 0, 8},
  2129. {44, 0x57, 0, 0},
  2130. {46, 0x57, 0, 2},
  2131. {48, 0x57, 0, 4},
  2132. {52, 0x57, 0, 8},
  2133. {54, 0x57, 0, 10},
  2134. {56, 0x58, 0, 0},
  2135. {60, 0x58, 0, 4},
  2136. {62, 0x58, 0, 6},
  2137. {64, 0x58, 0, 8},
  2138. /* 802.11 HyperLan 2 */
  2139. {100, 0x5b, 0, 8},
  2140. {102, 0x5b, 0, 10},
  2141. {104, 0x5c, 0, 0},
  2142. {108, 0x5c, 0, 4},
  2143. {110, 0x5c, 0, 6},
  2144. {112, 0x5c, 0, 8},
  2145. {116, 0x5d, 0, 0},
  2146. {118, 0x5d, 0, 2},
  2147. {120, 0x5d, 0, 4},
  2148. {124, 0x5d, 0, 8},
  2149. {126, 0x5d, 0, 10},
  2150. {128, 0x5e, 0, 0},
  2151. {132, 0x5e, 0, 4},
  2152. {134, 0x5e, 0, 6},
  2153. {136, 0x5e, 0, 8},
  2154. {140, 0x5f, 0, 0},
  2155. /* 802.11 UNII */
  2156. {149, 0x5f, 0, 9},
  2157. {151, 0x5f, 0, 11},
  2158. {153, 0x60, 0, 1},
  2159. {157, 0x60, 0, 5},
  2160. {159, 0x60, 0, 7},
  2161. {161, 0x60, 0, 9},
  2162. {165, 0x61, 0, 1},
  2163. {167, 0x61, 0, 3},
  2164. {169, 0x61, 0, 5},
  2165. {171, 0x61, 0, 7},
  2166. {173, 0x61, 0, 9},
  2167. };
  2168. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2169. {
  2170. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2171. struct channel_info *info;
  2172. char *tx_power1;
  2173. char *tx_power2;
  2174. unsigned int i;
  2175. u16 eeprom;
  2176. /*
  2177. * Disable powersaving as default on PCI devices.
  2178. */
  2179. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2180. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2181. /*
  2182. * Initialize all hw fields.
  2183. */
  2184. rt2x00dev->hw->flags =
  2185. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2186. IEEE80211_HW_SIGNAL_DBM |
  2187. IEEE80211_HW_SUPPORTS_PS |
  2188. IEEE80211_HW_PS_NULLFUNC_STACK;
  2189. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2190. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2191. rt2x00_eeprom_addr(rt2x00dev,
  2192. EEPROM_MAC_ADDR_0));
  2193. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2194. /*
  2195. * Initialize hw_mode information.
  2196. */
  2197. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2198. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2199. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2200. rt2x00_rf(rt2x00dev, RF2720)) {
  2201. spec->num_channels = 14;
  2202. spec->channels = rf_vals;
  2203. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2204. rt2x00_rf(rt2x00dev, RF2750)) {
  2205. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2206. spec->num_channels = ARRAY_SIZE(rf_vals);
  2207. spec->channels = rf_vals;
  2208. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2209. rt2x00_rf(rt2x00dev, RF2020) ||
  2210. rt2x00_rf(rt2x00dev, RF3021) ||
  2211. rt2x00_rf(rt2x00dev, RF3022)) {
  2212. spec->num_channels = 14;
  2213. spec->channels = rf_vals_3x;
  2214. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2215. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2216. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2217. spec->channels = rf_vals_3x;
  2218. }
  2219. /*
  2220. * Initialize HT information.
  2221. */
  2222. if (!rt2x00_rf(rt2x00dev, RF2020))
  2223. spec->ht.ht_supported = true;
  2224. else
  2225. spec->ht.ht_supported = false;
  2226. /*
  2227. * Don't set IEEE80211_HT_CAP_SUP_WIDTH_20_40 for now as it causes
  2228. * reception problems with HT40 capable 11n APs
  2229. */
  2230. spec->ht.cap =
  2231. IEEE80211_HT_CAP_GRN_FLD |
  2232. IEEE80211_HT_CAP_SGI_20 |
  2233. IEEE80211_HT_CAP_SGI_40 |
  2234. IEEE80211_HT_CAP_TX_STBC |
  2235. IEEE80211_HT_CAP_RX_STBC;
  2236. spec->ht.ampdu_factor = 3;
  2237. spec->ht.ampdu_density = 4;
  2238. spec->ht.mcs.tx_params =
  2239. IEEE80211_HT_MCS_TX_DEFINED |
  2240. IEEE80211_HT_MCS_TX_RX_DIFF |
  2241. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2242. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2243. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2244. case 3:
  2245. spec->ht.mcs.rx_mask[2] = 0xff;
  2246. case 2:
  2247. spec->ht.mcs.rx_mask[1] = 0xff;
  2248. case 1:
  2249. spec->ht.mcs.rx_mask[0] = 0xff;
  2250. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2251. break;
  2252. }
  2253. /*
  2254. * Create channel information array
  2255. */
  2256. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2257. if (!info)
  2258. return -ENOMEM;
  2259. spec->channels_info = info;
  2260. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2261. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2262. for (i = 0; i < 14; i++) {
  2263. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2264. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2265. }
  2266. if (spec->num_channels > 14) {
  2267. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2268. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2269. for (i = 14; i < spec->num_channels; i++) {
  2270. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2271. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2272. }
  2273. }
  2274. return 0;
  2275. }
  2276. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2277. /*
  2278. * IEEE80211 stack callback functions.
  2279. */
  2280. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  2281. u32 *iv32, u16 *iv16)
  2282. {
  2283. struct rt2x00_dev *rt2x00dev = hw->priv;
  2284. struct mac_iveiv_entry iveiv_entry;
  2285. u32 offset;
  2286. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2287. rt2800_register_multiread(rt2x00dev, offset,
  2288. &iveiv_entry, sizeof(iveiv_entry));
  2289. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2290. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2291. }
  2292. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2293. {
  2294. struct rt2x00_dev *rt2x00dev = hw->priv;
  2295. u32 reg;
  2296. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2297. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2298. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2299. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2300. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2301. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2302. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2303. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2304. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2305. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2306. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2307. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2308. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2309. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2310. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2311. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2312. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2313. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2314. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2315. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2316. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2317. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2318. return 0;
  2319. }
  2320. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2321. const struct ieee80211_tx_queue_params *params)
  2322. {
  2323. struct rt2x00_dev *rt2x00dev = hw->priv;
  2324. struct data_queue *queue;
  2325. struct rt2x00_field32 field;
  2326. int retval;
  2327. u32 reg;
  2328. u32 offset;
  2329. /*
  2330. * First pass the configuration through rt2x00lib, that will
  2331. * update the queue settings and validate the input. After that
  2332. * we are free to update the registers based on the value
  2333. * in the queue parameter.
  2334. */
  2335. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2336. if (retval)
  2337. return retval;
  2338. /*
  2339. * We only need to perform additional register initialization
  2340. * for WMM queues/
  2341. */
  2342. if (queue_idx >= 4)
  2343. return 0;
  2344. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2345. /* Update WMM TXOP register */
  2346. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2347. field.bit_offset = (queue_idx & 1) * 16;
  2348. field.bit_mask = 0xffff << field.bit_offset;
  2349. rt2800_register_read(rt2x00dev, offset, &reg);
  2350. rt2x00_set_field32(&reg, field, queue->txop);
  2351. rt2800_register_write(rt2x00dev, offset, reg);
  2352. /* Update WMM registers */
  2353. field.bit_offset = queue_idx * 4;
  2354. field.bit_mask = 0xf << field.bit_offset;
  2355. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2356. rt2x00_set_field32(&reg, field, queue->aifs);
  2357. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2358. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2359. rt2x00_set_field32(&reg, field, queue->cw_min);
  2360. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2361. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2362. rt2x00_set_field32(&reg, field, queue->cw_max);
  2363. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2364. /* Update EDCA registers */
  2365. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2366. rt2800_register_read(rt2x00dev, offset, &reg);
  2367. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2368. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2369. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2370. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2371. rt2800_register_write(rt2x00dev, offset, reg);
  2372. return 0;
  2373. }
  2374. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2375. {
  2376. struct rt2x00_dev *rt2x00dev = hw->priv;
  2377. u64 tsf;
  2378. u32 reg;
  2379. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2380. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2381. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2382. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2383. return tsf;
  2384. }
  2385. const struct ieee80211_ops rt2800_mac80211_ops = {
  2386. .tx = rt2x00mac_tx,
  2387. .start = rt2x00mac_start,
  2388. .stop = rt2x00mac_stop,
  2389. .add_interface = rt2x00mac_add_interface,
  2390. .remove_interface = rt2x00mac_remove_interface,
  2391. .config = rt2x00mac_config,
  2392. .configure_filter = rt2x00mac_configure_filter,
  2393. .set_tim = rt2x00mac_set_tim,
  2394. .set_key = rt2x00mac_set_key,
  2395. .get_stats = rt2x00mac_get_stats,
  2396. .get_tkip_seq = rt2800_get_tkip_seq,
  2397. .set_rts_threshold = rt2800_set_rts_threshold,
  2398. .bss_info_changed = rt2x00mac_bss_info_changed,
  2399. .conf_tx = rt2800_conf_tx,
  2400. .get_tsf = rt2800_get_tsf,
  2401. .rfkill_poll = rt2x00mac_rfkill_poll,
  2402. };
  2403. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);