timer.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <asm/mach/time.h>
  40. #include <asm/smp_twd.h>
  41. #include <asm/sched_clock.h>
  42. #include <plat/omap_hwmod.h>
  43. #include <plat/omap_device.h>
  44. #include <plat/dmtimer.h>
  45. #include <plat/omap-pm.h>
  46. #include "soc.h"
  47. #include "common.h"
  48. #include "powerdomain.h"
  49. /* Parent clocks, eventually these will come from the clock framework */
  50. #define OMAP2_MPU_SOURCE "sys_ck"
  51. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  52. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  53. #define OMAP2_32K_SOURCE "func_32k_ck"
  54. #define OMAP3_32K_SOURCE "omap_32k_fck"
  55. #define OMAP4_32K_SOURCE "sys_32k_ck"
  56. #ifdef CONFIG_OMAP_32K_TIMER
  57. #define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
  58. #define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
  59. #define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
  60. #define OMAP3_SECURE_TIMER 12
  61. #else
  62. #define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
  63. #define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
  64. #define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
  65. #define OMAP3_SECURE_TIMER 1
  66. #endif
  67. /* Clockevent code */
  68. static struct omap_dm_timer clkev;
  69. static struct clock_event_device clockevent_gpt;
  70. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  71. {
  72. struct clock_event_device *evt = &clockevent_gpt;
  73. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  74. evt->event_handler(evt);
  75. return IRQ_HANDLED;
  76. }
  77. static struct irqaction omap2_gp_timer_irq = {
  78. .name = "gp_timer",
  79. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  80. .handler = omap2_gp_timer_interrupt,
  81. };
  82. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  83. struct clock_event_device *evt)
  84. {
  85. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  86. 0xffffffff - cycles, 1);
  87. return 0;
  88. }
  89. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  90. struct clock_event_device *evt)
  91. {
  92. u32 period;
  93. __omap_dm_timer_stop(&clkev, 1, clkev.rate);
  94. switch (mode) {
  95. case CLOCK_EVT_MODE_PERIODIC:
  96. period = clkev.rate / HZ;
  97. period -= 1;
  98. /* Looks like we need to first set the load value separately */
  99. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  100. 0xffffffff - period, 1);
  101. __omap_dm_timer_load_start(&clkev,
  102. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  103. 0xffffffff - period, 1);
  104. break;
  105. case CLOCK_EVT_MODE_ONESHOT:
  106. break;
  107. case CLOCK_EVT_MODE_UNUSED:
  108. case CLOCK_EVT_MODE_SHUTDOWN:
  109. case CLOCK_EVT_MODE_RESUME:
  110. break;
  111. }
  112. }
  113. static struct clock_event_device clockevent_gpt = {
  114. .name = "gp_timer",
  115. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  116. .shift = 32,
  117. .rating = 300,
  118. .set_next_event = omap2_gp_timer_set_next_event,
  119. .set_mode = omap2_gp_timer_set_mode,
  120. };
  121. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  122. int gptimer_id,
  123. const char *fck_source)
  124. {
  125. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  126. struct omap_hwmod *oh;
  127. struct resource irq_rsrc, mem_rsrc;
  128. size_t size;
  129. int res = 0;
  130. int r;
  131. sprintf(name, "timer%d", gptimer_id);
  132. omap_hwmod_setup_one(name);
  133. oh = omap_hwmod_lookup(name);
  134. if (!oh)
  135. return -ENODEV;
  136. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
  137. if (r)
  138. return -ENXIO;
  139. timer->irq = irq_rsrc.start;
  140. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
  141. if (r)
  142. return -ENXIO;
  143. timer->phys_base = mem_rsrc.start;
  144. size = mem_rsrc.end - mem_rsrc.start;
  145. /* Static mapping, never released */
  146. timer->io_base = ioremap(timer->phys_base, size);
  147. if (!timer->io_base)
  148. return -ENXIO;
  149. /* After the dmtimer is using hwmod these clocks won't be needed */
  150. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  151. if (IS_ERR(timer->fclk))
  152. return -ENODEV;
  153. omap_hwmod_enable(oh);
  154. if (omap_dm_timer_reserve_systimer(gptimer_id))
  155. return -ENODEV;
  156. if (gptimer_id != 12) {
  157. struct clk *src;
  158. src = clk_get(NULL, fck_source);
  159. if (IS_ERR(src)) {
  160. res = -EINVAL;
  161. } else {
  162. res = __omap_dm_timer_set_source(timer->fclk, src);
  163. if (IS_ERR_VALUE(res))
  164. pr_warning("%s: timer%i cannot set source\n",
  165. __func__, gptimer_id);
  166. clk_put(src);
  167. }
  168. }
  169. __omap_dm_timer_init_regs(timer);
  170. __omap_dm_timer_reset(timer, 1, 1);
  171. timer->posted = 1;
  172. timer->rate = clk_get_rate(timer->fclk);
  173. timer->reserved = 1;
  174. return res;
  175. }
  176. static void __init omap2_gp_clockevent_init(int gptimer_id,
  177. const char *fck_source)
  178. {
  179. int res;
  180. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
  181. BUG_ON(res);
  182. omap2_gp_timer_irq.dev_id = (void *)&clkev;
  183. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  184. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  185. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  186. clockevent_gpt.shift);
  187. clockevent_gpt.max_delta_ns =
  188. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  189. clockevent_gpt.min_delta_ns =
  190. clockevent_delta2ns(3, &clockevent_gpt);
  191. /* Timer internal resynch latency. */
  192. clockevent_gpt.cpumask = cpu_possible_mask;
  193. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  194. clockevents_register_device(&clockevent_gpt);
  195. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  196. gptimer_id, clkev.rate);
  197. }
  198. /* Clocksource code */
  199. static struct omap_dm_timer clksrc;
  200. static bool use_gptimer_clksrc;
  201. /*
  202. * clocksource
  203. */
  204. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  205. {
  206. return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
  207. }
  208. static struct clocksource clocksource_gpt = {
  209. .name = "gp_timer",
  210. .rating = 300,
  211. .read = clocksource_read_cycles,
  212. .mask = CLOCKSOURCE_MASK(32),
  213. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  214. };
  215. static u32 notrace dmtimer_read_sched_clock(void)
  216. {
  217. if (clksrc.reserved)
  218. return __omap_dm_timer_read_counter(&clksrc, 1);
  219. return 0;
  220. }
  221. #ifdef CONFIG_OMAP_32K_TIMER
  222. /* Setup free-running counter for clocksource */
  223. static int __init omap2_sync32k_clocksource_init(void)
  224. {
  225. int ret;
  226. struct omap_hwmod *oh;
  227. void __iomem *vbase;
  228. const char *oh_name = "counter_32k";
  229. /*
  230. * First check hwmod data is available for sync32k counter
  231. */
  232. oh = omap_hwmod_lookup(oh_name);
  233. if (!oh || oh->slaves_cnt == 0)
  234. return -ENODEV;
  235. omap_hwmod_setup_one(oh_name);
  236. vbase = omap_hwmod_get_mpu_rt_va(oh);
  237. if (!vbase) {
  238. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  239. return -ENXIO;
  240. }
  241. ret = omap_hwmod_enable(oh);
  242. if (ret) {
  243. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  244. __func__, ret);
  245. return ret;
  246. }
  247. ret = omap_init_clocksource_32k(vbase);
  248. if (ret) {
  249. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  250. __func__, ret);
  251. omap_hwmod_idle(oh);
  252. }
  253. return ret;
  254. }
  255. #else
  256. static inline int omap2_sync32k_clocksource_init(void)
  257. {
  258. return -ENODEV;
  259. }
  260. #endif
  261. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  262. const char *fck_source)
  263. {
  264. int res;
  265. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
  266. BUG_ON(res);
  267. __omap_dm_timer_load_start(&clksrc,
  268. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
  269. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  270. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  271. pr_err("Could not register clocksource %s\n",
  272. clocksource_gpt.name);
  273. else
  274. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  275. gptimer_id, clksrc.rate);
  276. }
  277. static void __init omap2_clocksource_init(int gptimer_id,
  278. const char *fck_source)
  279. {
  280. /*
  281. * First give preference to kernel parameter configuration
  282. * by user (clocksource="gp_timer").
  283. *
  284. * In case of missing kernel parameter for clocksource,
  285. * first check for availability for 32k-sync timer, in case
  286. * of failure in finding 32k_counter module or registering
  287. * it as clocksource, execution will fallback to gp-timer.
  288. */
  289. if (use_gptimer_clksrc == true)
  290. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  291. else if (omap2_sync32k_clocksource_init())
  292. /* Fall back to gp-timer code */
  293. omap2_gptimer_clocksource_init(gptimer_id, fck_source);
  294. }
  295. #define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
  296. clksrc_nr, clksrc_src) \
  297. static void __init omap##name##_timer_init(void) \
  298. { \
  299. omap2_gp_clockevent_init((clkev_nr), clkev_src); \
  300. omap2_clocksource_init((clksrc_nr), clksrc_src); \
  301. }
  302. #define OMAP_SYS_TIMER(name) \
  303. struct sys_timer omap##name##_timer = { \
  304. .init = omap##name##_timer_init, \
  305. };
  306. #ifdef CONFIG_ARCH_OMAP2
  307. OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
  308. OMAP_SYS_TIMER(2)
  309. #endif
  310. #ifdef CONFIG_ARCH_OMAP3
  311. OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
  312. OMAP_SYS_TIMER(3)
  313. OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
  314. 2, OMAP3_MPU_SOURCE)
  315. OMAP_SYS_TIMER(3_secure)
  316. #endif
  317. #ifdef CONFIG_SOC_AM33XX
  318. OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
  319. OMAP_SYS_TIMER(3_am33xx)
  320. #endif
  321. #ifdef CONFIG_ARCH_OMAP4
  322. #ifdef CONFIG_LOCAL_TIMERS
  323. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
  324. OMAP44XX_LOCAL_TWD_BASE, 29 + OMAP_INTC_START);
  325. #endif
  326. static void __init omap4_timer_init(void)
  327. {
  328. omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
  329. omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
  330. #ifdef CONFIG_LOCAL_TIMERS
  331. /* Local timers are not supprted on OMAP4430 ES1.0 */
  332. if (omap_rev() != OMAP4430_REV_ES1_0) {
  333. int err;
  334. err = twd_local_timer_register(&twd_local_timer);
  335. if (err)
  336. pr_err("twd_local_timer_register failed %d\n", err);
  337. }
  338. #endif
  339. }
  340. OMAP_SYS_TIMER(4)
  341. #endif
  342. #ifdef CONFIG_SOC_OMAP5
  343. OMAP_SYS_TIMER_INIT(5, 1, OMAP4_CLKEV_SOURCE, 2, OMAP4_MPU_SOURCE)
  344. OMAP_SYS_TIMER(5)
  345. #endif
  346. /**
  347. * omap_timer_init - build and register timer device with an
  348. * associated timer hwmod
  349. * @oh: timer hwmod pointer to be used to build timer device
  350. * @user: parameter that can be passed from calling hwmod API
  351. *
  352. * Called by omap_hwmod_for_each_by_class to register each of the timer
  353. * devices present in the system. The number of timer devices is known
  354. * by parsing through the hwmod database for a given class name. At the
  355. * end of function call memory is allocated for timer device and it is
  356. * registered to the framework ready to be proved by the driver.
  357. */
  358. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  359. {
  360. int id;
  361. int ret = 0;
  362. char *name = "omap_timer";
  363. struct dmtimer_platform_data *pdata;
  364. struct platform_device *pdev;
  365. struct omap_timer_capability_dev_attr *timer_dev_attr;
  366. pr_debug("%s: %s\n", __func__, oh->name);
  367. /* on secure device, do not register secure timer */
  368. timer_dev_attr = oh->dev_attr;
  369. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  370. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  371. return ret;
  372. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  373. if (!pdata) {
  374. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  375. return -ENOMEM;
  376. }
  377. /*
  378. * Extract the IDs from name field in hwmod database
  379. * and use the same for constructing ids' for the
  380. * timer devices. In a way, we are avoiding usage of
  381. * static variable witin the function to do the same.
  382. * CAUTION: We have to be careful and make sure the
  383. * name in hwmod database does not change in which case
  384. * we might either make corresponding change here or
  385. * switch back static variable mechanism.
  386. */
  387. sscanf(oh->name, "timer%2d", &id);
  388. if (timer_dev_attr)
  389. pdata->timer_capability = timer_dev_attr->timer_capability;
  390. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  391. NULL, 0, 0);
  392. if (IS_ERR(pdev)) {
  393. pr_err("%s: Can't build omap_device for %s: %s.\n",
  394. __func__, name, oh->name);
  395. ret = -EINVAL;
  396. }
  397. kfree(pdata);
  398. return ret;
  399. }
  400. /**
  401. * omap2_dm_timer_init - top level regular device initialization
  402. *
  403. * Uses dedicated hwmod api to parse through hwmod database for
  404. * given class name and then build and register the timer device.
  405. */
  406. static int __init omap2_dm_timer_init(void)
  407. {
  408. int ret;
  409. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  410. if (unlikely(ret)) {
  411. pr_err("%s: device registration failed.\n", __func__);
  412. return -EINVAL;
  413. }
  414. return 0;
  415. }
  416. arch_initcall(omap2_dm_timer_init);
  417. /**
  418. * omap2_override_clocksource - clocksource override with user configuration
  419. *
  420. * Allows user to override default clocksource, using kernel parameter
  421. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  422. *
  423. * Note that, here we are using same standard kernel parameter "clocksource=",
  424. * and not introducing any OMAP specific interface.
  425. */
  426. static int __init omap2_override_clocksource(char *str)
  427. {
  428. if (!str)
  429. return 0;
  430. /*
  431. * For OMAP architecture, we only have two options
  432. * - sync_32k (default)
  433. * - gp_timer (sys_clk based)
  434. */
  435. if (!strcmp(str, "gp_timer"))
  436. use_gptimer_clksrc = true;
  437. return 0;
  438. }
  439. early_param("clocksource", omap2_override_clocksource);