cs42l73.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458
  1. /*
  2. * cs42l73.c -- CS42L73 ALSA Soc Audio driver
  3. *
  4. * Copyright 2011 Cirrus Logic, Inc.
  5. *
  6. * Authors: Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>
  7. * Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regmap.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "cs42l73.h"
  31. struct sp_config {
  32. u8 spc, mmcc, spfs;
  33. u32 srate;
  34. };
  35. struct cs42l73_private {
  36. struct sp_config config[3];
  37. struct regmap *regmap;
  38. u32 sysclk;
  39. u8 mclksel;
  40. u32 mclk;
  41. };
  42. struct reg_default cs42l73_reg_defaults[] = {
  43. { 1, 0x42 }, /* r01 - Device ID A&B */
  44. { 2, 0xA7 }, /* r02 - Device ID C&D */
  45. { 3, 0x30 }, /* r03 - Device ID E */
  46. { 6, 0xF1 }, /* r06 - Power Ctl 1 */
  47. { 7, 0xDF }, /* r07 - Power Ctl 2 */
  48. { 8, 0x3F }, /* r08 - Power Ctl 3 */
  49. { 9, 0x50 }, /* r09 - Charge Pump Freq */
  50. { 10, 0x53 }, /* r0A - Output Load MicBias Short Detect */
  51. { 11, 0x00 }, /* r0B - DMIC Master Clock Ctl */
  52. { 12, 0x00 }, /* r0C - Aux PCM Ctl */
  53. { 13, 0x15 }, /* r0D - Aux PCM Master Clock Ctl */
  54. { 14, 0x00 }, /* r0E - Audio PCM Ctl */
  55. { 15, 0x15 }, /* r0F - Audio PCM Master Clock Ctl */
  56. { 16, 0x00 }, /* r10 - Voice PCM Ctl */
  57. { 17, 0x15 }, /* r11 - Voice PCM Master Clock Ctl */
  58. { 18, 0x00 }, /* r12 - Voice/Aux Sample Rate */
  59. { 19, 0x06 }, /* r13 - Misc I/O Path Ctl */
  60. { 20, 0x00 }, /* r14 - ADC Input Path Ctl */
  61. { 21, 0x00 }, /* r15 - MICA Preamp, PGA Volume */
  62. { 22, 0x00 }, /* r16 - MICB Preamp, PGA Volume */
  63. { 23, 0x00 }, /* r17 - Input Path A Digital Volume */
  64. { 24, 0x00 }, /* r18 - Input Path B Digital Volume */
  65. { 25, 0x00 }, /* r19 - Playback Digital Ctl */
  66. { 26, 0x00 }, /* r1A - HP/LO Left Digital Volume */
  67. { 27, 0x00 }, /* r1B - HP/LO Right Digital Volume */
  68. { 28, 0x00 }, /* r1C - Speakerphone Digital Volume */
  69. { 29, 0x00 }, /* r1D - Ear/SPKLO Digital Volume */
  70. { 30, 0x00 }, /* r1E - HP Left Analog Volume */
  71. { 31, 0x00 }, /* r1F - HP Right Analog Volume */
  72. { 32, 0x00 }, /* r20 - LO Left Analog Volume */
  73. { 33, 0x00 }, /* r21 - LO Right Analog Volume */
  74. { 34, 0x00 }, /* r22 - Stereo Input Path Advisory Volume */
  75. { 35, 0x00 }, /* r23 - Aux PCM Input Advisory Volume */
  76. { 36, 0x00 }, /* r24 - Audio PCM Input Advisory Volume */
  77. { 37, 0x00 }, /* r25 - Voice PCM Input Advisory Volume */
  78. { 38, 0x00 }, /* r26 - Limiter Attack Rate HP/LO */
  79. { 39, 0x7F }, /* r27 - Limter Ctl, Release Rate HP/LO */
  80. { 40, 0x00 }, /* r28 - Limter Threshold HP/LO */
  81. { 41, 0x00 }, /* r29 - Limiter Attack Rate Speakerphone */
  82. { 42, 0x3F }, /* r2A - Limter Ctl, Release Rate Speakerphone */
  83. { 43, 0x00 }, /* r2B - Limter Threshold Speakerphone */
  84. { 44, 0x00 }, /* r2C - Limiter Attack Rate Ear/SPKLO */
  85. { 45, 0x3F }, /* r2D - Limter Ctl, Release Rate Ear/SPKLO */
  86. { 46, 0x00 }, /* r2E - Limter Threshold Ear/SPKLO */
  87. { 47, 0x00 }, /* r2F - ALC Enable, Attack Rate Left/Right */
  88. { 48, 0x3F }, /* r30 - ALC Release Rate Left/Right */
  89. { 49, 0x00 }, /* r31 - ALC Threshold Left/Right */
  90. { 50, 0x00 }, /* r32 - Noise Gate Ctl Left/Right */
  91. { 51, 0x00 }, /* r33 - ALC/NG Misc Ctl */
  92. { 52, 0x18 }, /* r34 - Mixer Ctl */
  93. { 53, 0x3F }, /* r35 - HP/LO Left Mixer Input Path Volume */
  94. { 54, 0x3F }, /* r36 - HP/LO Right Mixer Input Path Volume */
  95. { 55, 0x3F }, /* r37 - HP/LO Left Mixer Aux PCM Volume */
  96. { 56, 0x3F }, /* r38 - HP/LO Right Mixer Aux PCM Volume */
  97. { 57, 0x3F }, /* r39 - HP/LO Left Mixer Audio PCM Volume */
  98. { 58, 0x3F }, /* r3A - HP/LO Right Mixer Audio PCM Volume */
  99. { 59, 0x3F }, /* r3B - HP/LO Left Mixer Voice PCM Mono Volume */
  100. { 60, 0x3F }, /* r3C - HP/LO Right Mixer Voice PCM Mono Volume */
  101. { 61, 0x3F }, /* r3D - Aux PCM Left Mixer Input Path Volume */
  102. { 62, 0x3F }, /* r3E - Aux PCM Right Mixer Input Path Volume */
  103. { 63, 0x3F }, /* r3F - Aux PCM Left Mixer Volume */
  104. { 64, 0x3F }, /* r40 - Aux PCM Left Mixer Volume */
  105. { 65, 0x3F }, /* r41 - Aux PCM Left Mixer Audio PCM L Volume */
  106. { 66, 0x3F }, /* r42 - Aux PCM Right Mixer Audio PCM R Volume */
  107. { 67, 0x3F }, /* r43 - Aux PCM Left Mixer Voice PCM Volume */
  108. { 68, 0x3F }, /* r44 - Aux PCM Right Mixer Voice PCM Volume */
  109. { 69, 0x3F }, /* r45 - Audio PCM Left Input Path Volume */
  110. { 70, 0x3F }, /* r46 - Audio PCM Right Input Path Volume */
  111. { 71, 0x3F }, /* r47 - Audio PCM Left Mixer Aux PCM L Volume */
  112. { 72, 0x3F }, /* r48 - Audio PCM Right Mixer Aux PCM R Volume */
  113. { 73, 0x3F }, /* r49 - Audio PCM Left Mixer Volume */
  114. { 74, 0x3F }, /* r4A - Audio PCM Right Mixer Volume */
  115. { 75, 0x3F }, /* r4B - Audio PCM Left Mixer Voice PCM Volume */
  116. { 76, 0x3F }, /* r4C - Audio PCM Right Mixer Voice PCM Volume */
  117. { 77, 0x3F }, /* r4D - Voice PCM Left Input Path Volume */
  118. { 78, 0x3F }, /* r4E - Voice PCM Right Input Path Volume */
  119. { 79, 0x3F }, /* r4F - Voice PCM Left Mixer Aux PCM L Volume */
  120. { 80, 0x3F }, /* r50 - Voice PCM Right Mixer Aux PCM R Volume */
  121. { 81, 0x3F }, /* r51 - Voice PCM Left Mixer Audio PCM L Volume */
  122. { 82, 0x3F }, /* r52 - Voice PCM Right Mixer Audio PCM R Volume */
  123. { 83, 0x3F }, /* r53 - Voice PCM Left Mixer Voice PCM Volume */
  124. { 84, 0x3F }, /* r54 - Voice PCM Right Mixer Voice PCM Volume */
  125. { 85, 0xAA }, /* r55 - Mono Mixer Ctl */
  126. { 86, 0x3F }, /* r56 - SPK Mono Mixer Input Path Volume */
  127. { 87, 0x3F }, /* r57 - SPK Mono Mixer Aux PCM Mono/L/R Volume */
  128. { 88, 0x3F }, /* r58 - SPK Mono Mixer Audio PCM Mono/L/R Volume */
  129. { 89, 0x3F }, /* r59 - SPK Mono Mixer Voice PCM Mono Volume */
  130. { 90, 0x3F }, /* r5A - SPKLO Mono Mixer Input Path Mono Volume */
  131. { 91, 0x3F }, /* r5B - SPKLO Mono Mixer Aux Mono/L/R Volume */
  132. { 92, 0x3F }, /* r5C - SPKLO Mono Mixer Audio Mono/L/R Volume */
  133. { 93, 0x3F }, /* r5D - SPKLO Mono Mixer Voice Mono Volume */
  134. { 94, 0x00 }, /* r5E - Interrupt Mask 1 */
  135. { 95, 0x00 }, /* r5F - Interrupt Mask 2 */
  136. };
  137. static bool cs42l73_volatile_register(struct device *dev, unsigned int reg)
  138. {
  139. switch (reg) {
  140. case CS42L73_IS1:
  141. case CS42L73_IS2:
  142. return true;
  143. default:
  144. return false;
  145. }
  146. }
  147. static bool cs42l73_readable_register(struct device *dev, unsigned int reg)
  148. {
  149. switch (reg) {
  150. case CS42L73_DEVID_AB:
  151. case CS42L73_DEVID_CD:
  152. case CS42L73_DEVID_E:
  153. case CS42L73_REVID:
  154. case CS42L73_PWRCTL1:
  155. case CS42L73_PWRCTL2:
  156. case CS42L73_PWRCTL3:
  157. case CS42L73_CPFCHC:
  158. case CS42L73_OLMBMSDC:
  159. case CS42L73_DMMCC:
  160. case CS42L73_XSPC:
  161. case CS42L73_XSPMMCC:
  162. case CS42L73_ASPC:
  163. case CS42L73_ASPMMCC:
  164. case CS42L73_VSPC:
  165. case CS42L73_VSPMMCC:
  166. case CS42L73_VXSPFS:
  167. case CS42L73_MIOPC:
  168. case CS42L73_ADCIPC:
  169. case CS42L73_MICAPREPGAAVOL:
  170. case CS42L73_MICBPREPGABVOL:
  171. case CS42L73_IPADVOL:
  172. case CS42L73_IPBDVOL:
  173. case CS42L73_PBDC:
  174. case CS42L73_HLADVOL:
  175. case CS42L73_HLBDVOL:
  176. case CS42L73_SPKDVOL:
  177. case CS42L73_ESLDVOL:
  178. case CS42L73_HPAAVOL:
  179. case CS42L73_HPBAVOL:
  180. case CS42L73_LOAAVOL:
  181. case CS42L73_LOBAVOL:
  182. case CS42L73_STRINV:
  183. case CS42L73_XSPINV:
  184. case CS42L73_ASPINV:
  185. case CS42L73_VSPINV:
  186. case CS42L73_LIMARATEHL:
  187. case CS42L73_LIMRRATEHL:
  188. case CS42L73_LMAXHL:
  189. case CS42L73_LIMARATESPK:
  190. case CS42L73_LIMRRATESPK:
  191. case CS42L73_LMAXSPK:
  192. case CS42L73_LIMARATEESL:
  193. case CS42L73_LIMRRATEESL:
  194. case CS42L73_LMAXESL:
  195. case CS42L73_ALCARATE:
  196. case CS42L73_ALCRRATE:
  197. case CS42L73_ALCMINMAX:
  198. case CS42L73_NGCAB:
  199. case CS42L73_ALCNGMC:
  200. case CS42L73_MIXERCTL:
  201. case CS42L73_HLAIPAA:
  202. case CS42L73_HLBIPBA:
  203. case CS42L73_HLAXSPAA:
  204. case CS42L73_HLBXSPBA:
  205. case CS42L73_HLAASPAA:
  206. case CS42L73_HLBASPBA:
  207. case CS42L73_HLAVSPMA:
  208. case CS42L73_HLBVSPMA:
  209. case CS42L73_XSPAIPAA:
  210. case CS42L73_XSPBIPBA:
  211. case CS42L73_XSPAXSPAA:
  212. case CS42L73_XSPBXSPBA:
  213. case CS42L73_XSPAASPAA:
  214. case CS42L73_XSPAASPBA:
  215. case CS42L73_XSPAVSPMA:
  216. case CS42L73_XSPBVSPMA:
  217. case CS42L73_ASPAIPAA:
  218. case CS42L73_ASPBIPBA:
  219. case CS42L73_ASPAXSPAA:
  220. case CS42L73_ASPBXSPBA:
  221. case CS42L73_ASPAASPAA:
  222. case CS42L73_ASPBASPBA:
  223. case CS42L73_ASPAVSPMA:
  224. case CS42L73_ASPBVSPMA:
  225. case CS42L73_VSPAIPAA:
  226. case CS42L73_VSPBIPBA:
  227. case CS42L73_VSPAXSPAA:
  228. case CS42L73_VSPBXSPBA:
  229. case CS42L73_VSPAASPAA:
  230. case CS42L73_VSPBASPBA:
  231. case CS42L73_VSPAVSPMA:
  232. case CS42L73_VSPBVSPMA:
  233. case CS42L73_MMIXCTL:
  234. case CS42L73_SPKMIPMA:
  235. case CS42L73_SPKMXSPA:
  236. case CS42L73_SPKMASPA:
  237. case CS42L73_SPKMVSPMA:
  238. case CS42L73_ESLMIPMA:
  239. case CS42L73_ESLMXSPA:
  240. case CS42L73_ESLMASPA:
  241. case CS42L73_ESLMVSPMA:
  242. case CS42L73_IM1:
  243. case CS42L73_IM2:
  244. return true;
  245. default:
  246. return false;
  247. }
  248. }
  249. static const unsigned int hpaloa_tlv[] = {
  250. TLV_DB_RANGE_HEAD(2),
  251. 0, 13, TLV_DB_SCALE_ITEM(-7600, 200, 0),
  252. 14, 75, TLV_DB_SCALE_ITEM(-4900, 100, 0),
  253. };
  254. static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2500, 0);
  255. static DECLARE_TLV_DB_SCALE(hl_tlv, -10200, 50, 0);
  256. static DECLARE_TLV_DB_SCALE(ipd_tlv, -9600, 100, 0);
  257. static DECLARE_TLV_DB_SCALE(micpga_tlv, -600, 50, 0);
  258. static const unsigned int limiter_tlv[] = {
  259. TLV_DB_RANGE_HEAD(2),
  260. 0, 2, TLV_DB_SCALE_ITEM(-3000, 600, 0),
  261. 3, 7, TLV_DB_SCALE_ITEM(-1200, 300, 0),
  262. };
  263. static const DECLARE_TLV_DB_SCALE(attn_tlv, -6300, 100, 1);
  264. static const char * const cs42l73_pgaa_text[] = { "Line A", "Mic 1" };
  265. static const char * const cs42l73_pgab_text[] = { "Line B", "Mic 2" };
  266. static const struct soc_enum pgaa_enum =
  267. SOC_ENUM_SINGLE(CS42L73_ADCIPC, 3,
  268. ARRAY_SIZE(cs42l73_pgaa_text), cs42l73_pgaa_text);
  269. static const struct soc_enum pgab_enum =
  270. SOC_ENUM_SINGLE(CS42L73_ADCIPC, 7,
  271. ARRAY_SIZE(cs42l73_pgab_text), cs42l73_pgab_text);
  272. static const struct snd_kcontrol_new pgaa_mux =
  273. SOC_DAPM_ENUM("Left Analog Input Capture Mux", pgaa_enum);
  274. static const struct snd_kcontrol_new pgab_mux =
  275. SOC_DAPM_ENUM("Right Analog Input Capture Mux", pgab_enum);
  276. static const struct snd_kcontrol_new input_left_mixer[] = {
  277. SOC_DAPM_SINGLE("ADC Left Input", CS42L73_PWRCTL1,
  278. 5, 1, 1),
  279. SOC_DAPM_SINGLE("DMIC Left Input", CS42L73_PWRCTL1,
  280. 4, 1, 1),
  281. };
  282. static const struct snd_kcontrol_new input_right_mixer[] = {
  283. SOC_DAPM_SINGLE("ADC Right Input", CS42L73_PWRCTL1,
  284. 7, 1, 1),
  285. SOC_DAPM_SINGLE("DMIC Right Input", CS42L73_PWRCTL1,
  286. 6, 1, 1),
  287. };
  288. static const char * const cs42l73_ng_delay_text[] = {
  289. "50ms", "100ms", "150ms", "200ms" };
  290. static const struct soc_enum ng_delay_enum =
  291. SOC_ENUM_SINGLE(CS42L73_NGCAB, 0,
  292. ARRAY_SIZE(cs42l73_ng_delay_text), cs42l73_ng_delay_text);
  293. static const char * const charge_pump_freq_text[] = {
  294. "0", "1", "2", "3", "4",
  295. "5", "6", "7", "8", "9",
  296. "10", "11", "12", "13", "14", "15" };
  297. static const struct soc_enum charge_pump_enum =
  298. SOC_ENUM_SINGLE(CS42L73_CPFCHC, 4,
  299. ARRAY_SIZE(charge_pump_freq_text), charge_pump_freq_text);
  300. static const char * const cs42l73_mono_mix_texts[] = {
  301. "Left", "Right", "Mono Mix"};
  302. static const unsigned int cs42l73_mono_mix_values[] = { 0, 1, 2 };
  303. static const struct soc_enum spk_asp_enum =
  304. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 6, 1,
  305. ARRAY_SIZE(cs42l73_mono_mix_texts),
  306. cs42l73_mono_mix_texts,
  307. cs42l73_mono_mix_values);
  308. static const struct snd_kcontrol_new spk_asp_mixer =
  309. SOC_DAPM_ENUM("Route", spk_asp_enum);
  310. static const struct soc_enum spk_xsp_enum =
  311. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 4, 3,
  312. ARRAY_SIZE(cs42l73_mono_mix_texts),
  313. cs42l73_mono_mix_texts,
  314. cs42l73_mono_mix_values);
  315. static const struct snd_kcontrol_new spk_xsp_mixer =
  316. SOC_DAPM_ENUM("Route", spk_xsp_enum);
  317. static const struct soc_enum esl_asp_enum =
  318. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 2, 5,
  319. ARRAY_SIZE(cs42l73_mono_mix_texts),
  320. cs42l73_mono_mix_texts,
  321. cs42l73_mono_mix_values);
  322. static const struct snd_kcontrol_new esl_asp_mixer =
  323. SOC_DAPM_ENUM("Route", esl_asp_enum);
  324. static const struct soc_enum esl_xsp_enum =
  325. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 0, 7,
  326. ARRAY_SIZE(cs42l73_mono_mix_texts),
  327. cs42l73_mono_mix_texts,
  328. cs42l73_mono_mix_values);
  329. static const struct snd_kcontrol_new esl_xsp_mixer =
  330. SOC_DAPM_ENUM("Route", esl_xsp_enum);
  331. static const char * const cs42l73_ip_swap_text[] = {
  332. "Stereo", "Mono A", "Mono B", "Swap A-B"};
  333. static const struct soc_enum ip_swap_enum =
  334. SOC_ENUM_SINGLE(CS42L73_MIOPC, 6,
  335. ARRAY_SIZE(cs42l73_ip_swap_text), cs42l73_ip_swap_text);
  336. static const char * const cs42l73_spo_mixer_text[] = {"Mono", "Stereo"};
  337. static const struct soc_enum vsp_output_mux_enum =
  338. SOC_ENUM_SINGLE(CS42L73_MIXERCTL, 5,
  339. ARRAY_SIZE(cs42l73_spo_mixer_text), cs42l73_spo_mixer_text);
  340. static const struct soc_enum xsp_output_mux_enum =
  341. SOC_ENUM_SINGLE(CS42L73_MIXERCTL, 4,
  342. ARRAY_SIZE(cs42l73_spo_mixer_text), cs42l73_spo_mixer_text);
  343. static const struct snd_kcontrol_new vsp_output_mux =
  344. SOC_DAPM_ENUM("Route", vsp_output_mux_enum);
  345. static const struct snd_kcontrol_new xsp_output_mux =
  346. SOC_DAPM_ENUM("Route", xsp_output_mux_enum);
  347. static const struct snd_kcontrol_new hp_amp_ctl =
  348. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 0, 1, 1);
  349. static const struct snd_kcontrol_new lo_amp_ctl =
  350. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 1, 1, 1);
  351. static const struct snd_kcontrol_new spk_amp_ctl =
  352. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 2, 1, 1);
  353. static const struct snd_kcontrol_new spklo_amp_ctl =
  354. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 4, 1, 1);
  355. static const struct snd_kcontrol_new ear_amp_ctl =
  356. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 3, 1, 1);
  357. static const struct snd_kcontrol_new cs42l73_snd_controls[] = {
  358. SOC_DOUBLE_R_SX_TLV("Headphone Analog Playback Volume",
  359. CS42L73_HPAAVOL, CS42L73_HPBAVOL, 7,
  360. 0xffffffC1, 0x0C, hpaloa_tlv),
  361. SOC_DOUBLE_R_SX_TLV("LineOut Analog Playback Volume", CS42L73_LOAAVOL,
  362. CS42L73_LOBAVOL, 7, 0xffffffC1, 0x0C, hpaloa_tlv),
  363. SOC_DOUBLE_R_SX_TLV("Input PGA Analog Volume", CS42L73_MICAPREPGAAVOL,
  364. CS42L73_MICBPREPGABVOL, 5, 0xffffff35,
  365. 0x34, micpga_tlv),
  366. SOC_DOUBLE_R("MIC Preamp Switch", CS42L73_MICAPREPGAAVOL,
  367. CS42L73_MICBPREPGABVOL, 6, 1, 1),
  368. SOC_DOUBLE_R_SX_TLV("Input Path Digital Volume", CS42L73_IPADVOL,
  369. CS42L73_IPBDVOL, 7, 0xffffffA0, 0xA0, ipd_tlv),
  370. SOC_DOUBLE_R_SX_TLV("HL Digital Playback Volume",
  371. CS42L73_HLADVOL, CS42L73_HLBDVOL, 7, 0xffffffE5,
  372. 0xE4, hl_tlv),
  373. SOC_SINGLE_TLV("ADC A Boost Volume",
  374. CS42L73_ADCIPC, 2, 0x01, 1, adc_boost_tlv),
  375. SOC_SINGLE_TLV("ADC B Boost Volume",
  376. CS42L73_ADCIPC, 6, 0x01, 1, adc_boost_tlv),
  377. SOC_SINGLE_TLV("Speakerphone Digital Playback Volume",
  378. CS42L73_SPKDVOL, 0, 0xE4, 1, hl_tlv),
  379. SOC_SINGLE_TLV("Ear Speaker Digital Playback Volume",
  380. CS42L73_ESLDVOL, 0, 0xE4, 1, hl_tlv),
  381. SOC_DOUBLE_R("Headphone Analog Playback Switch", CS42L73_HPAAVOL,
  382. CS42L73_HPBAVOL, 7, 1, 1),
  383. SOC_DOUBLE_R("LineOut Analog Playback Switch", CS42L73_LOAAVOL,
  384. CS42L73_LOBAVOL, 7, 1, 1),
  385. SOC_DOUBLE("Input Path Digital Switch", CS42L73_ADCIPC, 0, 4, 1, 1),
  386. SOC_DOUBLE("HL Digital Playback Switch", CS42L73_PBDC, 0,
  387. 1, 1, 1),
  388. SOC_SINGLE("Speakerphone Digital Playback Switch", CS42L73_PBDC, 2, 1,
  389. 1),
  390. SOC_SINGLE("Ear Speaker Digital Playback Switch", CS42L73_PBDC, 3, 1,
  391. 1),
  392. SOC_SINGLE("PGA Soft-Ramp Switch", CS42L73_MIOPC, 3, 1, 0),
  393. SOC_SINGLE("Analog Zero Cross Switch", CS42L73_MIOPC, 2, 1, 0),
  394. SOC_SINGLE("Digital Soft-Ramp Switch", CS42L73_MIOPC, 1, 1, 0),
  395. SOC_SINGLE("Analog Output Soft-Ramp Switch", CS42L73_MIOPC, 0, 1, 0),
  396. SOC_DOUBLE("ADC Signal Polarity Switch", CS42L73_ADCIPC, 1, 5, 1,
  397. 0),
  398. SOC_SINGLE("HL Limiter Attack Rate", CS42L73_LIMARATEHL, 0, 0x3F,
  399. 0),
  400. SOC_SINGLE("HL Limiter Release Rate", CS42L73_LIMRRATEHL, 0,
  401. 0x3F, 0),
  402. SOC_SINGLE("HL Limiter Switch", CS42L73_LIMRRATEHL, 7, 1, 0),
  403. SOC_SINGLE("HL Limiter All Channels Switch", CS42L73_LIMRRATEHL, 6, 1,
  404. 0),
  405. SOC_SINGLE_TLV("HL Limiter Max Threshold Volume", CS42L73_LMAXHL, 5, 7,
  406. 1, limiter_tlv),
  407. SOC_SINGLE_TLV("HL Limiter Cushion Volume", CS42L73_LMAXHL, 2, 7, 1,
  408. limiter_tlv),
  409. SOC_SINGLE("SPK Limiter Attack Rate Volume", CS42L73_LIMARATESPK, 0,
  410. 0x3F, 0),
  411. SOC_SINGLE("SPK Limiter Release Rate Volume", CS42L73_LIMRRATESPK, 0,
  412. 0x3F, 0),
  413. SOC_SINGLE("SPK Limiter Switch", CS42L73_LIMRRATESPK, 7, 1, 0),
  414. SOC_SINGLE("SPK Limiter All Channels Switch", CS42L73_LIMRRATESPK,
  415. 6, 1, 0),
  416. SOC_SINGLE_TLV("SPK Limiter Max Threshold Volume", CS42L73_LMAXSPK, 5,
  417. 7, 1, limiter_tlv),
  418. SOC_SINGLE_TLV("SPK Limiter Cushion Volume", CS42L73_LMAXSPK, 2, 7, 1,
  419. limiter_tlv),
  420. SOC_SINGLE("ESL Limiter Attack Rate Volume", CS42L73_LIMARATEESL, 0,
  421. 0x3F, 0),
  422. SOC_SINGLE("ESL Limiter Release Rate Volume", CS42L73_LIMRRATEESL, 0,
  423. 0x3F, 0),
  424. SOC_SINGLE("ESL Limiter Switch", CS42L73_LIMRRATEESL, 7, 1, 0),
  425. SOC_SINGLE_TLV("ESL Limiter Max Threshold Volume", CS42L73_LMAXESL, 5,
  426. 7, 1, limiter_tlv),
  427. SOC_SINGLE_TLV("ESL Limiter Cushion Volume", CS42L73_LMAXESL, 2, 7, 1,
  428. limiter_tlv),
  429. SOC_SINGLE("ALC Attack Rate Volume", CS42L73_ALCARATE, 0, 0x3F, 0),
  430. SOC_SINGLE("ALC Release Rate Volume", CS42L73_ALCRRATE, 0, 0x3F, 0),
  431. SOC_DOUBLE("ALC Switch", CS42L73_ALCARATE, 6, 7, 1, 0),
  432. SOC_SINGLE_TLV("ALC Max Threshold Volume", CS42L73_ALCMINMAX, 5, 7, 0,
  433. limiter_tlv),
  434. SOC_SINGLE_TLV("ALC Min Threshold Volume", CS42L73_ALCMINMAX, 2, 7, 0,
  435. limiter_tlv),
  436. SOC_DOUBLE("NG Enable Switch", CS42L73_NGCAB, 6, 7, 1, 0),
  437. SOC_SINGLE("NG Boost Switch", CS42L73_NGCAB, 5, 1, 0),
  438. /*
  439. NG Threshold depends on NG_BOOTSAB, which selects
  440. between two threshold scales in decibels.
  441. Set linear values for now ..
  442. */
  443. SOC_SINGLE("NG Threshold", CS42L73_NGCAB, 2, 7, 0),
  444. SOC_ENUM("NG Delay", ng_delay_enum),
  445. SOC_ENUM("Charge Pump Frequency", charge_pump_enum),
  446. SOC_DOUBLE_R_TLV("XSP-IP Volume",
  447. CS42L73_XSPAIPAA, CS42L73_XSPBIPBA, 0, 0x3F, 1,
  448. attn_tlv),
  449. SOC_DOUBLE_R_TLV("XSP-XSP Volume",
  450. CS42L73_XSPAXSPAA, CS42L73_XSPBXSPBA, 0, 0x3F, 1,
  451. attn_tlv),
  452. SOC_DOUBLE_R_TLV("XSP-ASP Volume",
  453. CS42L73_XSPAASPAA, CS42L73_XSPAASPBA, 0, 0x3F, 1,
  454. attn_tlv),
  455. SOC_DOUBLE_R_TLV("XSP-VSP Volume",
  456. CS42L73_XSPAVSPMA, CS42L73_XSPBVSPMA, 0, 0x3F, 1,
  457. attn_tlv),
  458. SOC_DOUBLE_R_TLV("ASP-IP Volume",
  459. CS42L73_ASPAIPAA, CS42L73_ASPBIPBA, 0, 0x3F, 1,
  460. attn_tlv),
  461. SOC_DOUBLE_R_TLV("ASP-XSP Volume",
  462. CS42L73_ASPAXSPAA, CS42L73_ASPBXSPBA, 0, 0x3F, 1,
  463. attn_tlv),
  464. SOC_DOUBLE_R_TLV("ASP-ASP Volume",
  465. CS42L73_ASPAASPAA, CS42L73_ASPBASPBA, 0, 0x3F, 1,
  466. attn_tlv),
  467. SOC_DOUBLE_R_TLV("ASP-VSP Volume",
  468. CS42L73_ASPAVSPMA, CS42L73_ASPBVSPMA, 0, 0x3F, 1,
  469. attn_tlv),
  470. SOC_DOUBLE_R_TLV("VSP-IP Volume",
  471. CS42L73_VSPAIPAA, CS42L73_VSPBIPBA, 0, 0x3F, 1,
  472. attn_tlv),
  473. SOC_DOUBLE_R_TLV("VSP-XSP Volume",
  474. CS42L73_VSPAXSPAA, CS42L73_VSPBXSPBA, 0, 0x3F, 1,
  475. attn_tlv),
  476. SOC_DOUBLE_R_TLV("VSP-ASP Volume",
  477. CS42L73_VSPAASPAA, CS42L73_VSPBASPBA, 0, 0x3F, 1,
  478. attn_tlv),
  479. SOC_DOUBLE_R_TLV("VSP-VSP Volume",
  480. CS42L73_VSPAVSPMA, CS42L73_VSPBVSPMA, 0, 0x3F, 1,
  481. attn_tlv),
  482. SOC_DOUBLE_R_TLV("HL-IP Volume",
  483. CS42L73_HLAIPAA, CS42L73_HLBIPBA, 0, 0x3F, 1,
  484. attn_tlv),
  485. SOC_DOUBLE_R_TLV("HL-XSP Volume",
  486. CS42L73_HLAXSPAA, CS42L73_HLBXSPBA, 0, 0x3F, 1,
  487. attn_tlv),
  488. SOC_DOUBLE_R_TLV("HL-ASP Volume",
  489. CS42L73_HLAASPAA, CS42L73_HLBASPBA, 0, 0x3F, 1,
  490. attn_tlv),
  491. SOC_DOUBLE_R_TLV("HL-VSP Volume",
  492. CS42L73_HLAVSPMA, CS42L73_HLBVSPMA, 0, 0x3F, 1,
  493. attn_tlv),
  494. SOC_SINGLE_TLV("SPK-IP Mono Volume",
  495. CS42L73_SPKMIPMA, 0, 0x3E, 1, attn_tlv),
  496. SOC_SINGLE_TLV("SPK-XSP Mono Volume",
  497. CS42L73_SPKMXSPA, 0, 0x3E, 1, attn_tlv),
  498. SOC_SINGLE_TLV("SPK-ASP Mono Volume",
  499. CS42L73_SPKMASPA, 0, 0x3E, 1, attn_tlv),
  500. SOC_SINGLE_TLV("SPK-VSP Mono Volume",
  501. CS42L73_SPKMVSPMA, 0, 0x3E, 1, attn_tlv),
  502. SOC_SINGLE_TLV("ESL-IP Mono Volume",
  503. CS42L73_ESLMIPMA, 0, 0x3E, 1, attn_tlv),
  504. SOC_SINGLE_TLV("ESL-XSP Mono Volume",
  505. CS42L73_ESLMXSPA, 0, 0x3E, 1, attn_tlv),
  506. SOC_SINGLE_TLV("ESL-ASP Mono Volume",
  507. CS42L73_ESLMASPA, 0, 0x3E, 1, attn_tlv),
  508. SOC_SINGLE_TLV("ESL-VSP Mono Volume",
  509. CS42L73_ESLMVSPMA, 0, 0x3E, 1, attn_tlv),
  510. SOC_ENUM("IP Digital Swap/Mono Select", ip_swap_enum),
  511. SOC_ENUM("VSPOUT Mono/Stereo Select", vsp_output_mux_enum),
  512. SOC_ENUM("XSPOUT Mono/Stereo Select", xsp_output_mux_enum),
  513. };
  514. static const struct snd_soc_dapm_widget cs42l73_dapm_widgets[] = {
  515. SND_SOC_DAPM_INPUT("LINEINA"),
  516. SND_SOC_DAPM_INPUT("LINEINB"),
  517. SND_SOC_DAPM_INPUT("MIC1"),
  518. SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS42L73_PWRCTL2, 6, 1, NULL, 0),
  519. SND_SOC_DAPM_INPUT("MIC2"),
  520. SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS42L73_PWRCTL2, 7, 1, NULL, 0),
  521. SND_SOC_DAPM_AIF_OUT("XSPOUTL", "XSP Capture", 0,
  522. CS42L73_PWRCTL2, 1, 1),
  523. SND_SOC_DAPM_AIF_OUT("XSPOUTR", "XSP Capture", 0,
  524. CS42L73_PWRCTL2, 1, 1),
  525. SND_SOC_DAPM_AIF_OUT("ASPOUTL", "ASP Capture", 0,
  526. CS42L73_PWRCTL2, 3, 1),
  527. SND_SOC_DAPM_AIF_OUT("ASPOUTR", "ASP Capture", 0,
  528. CS42L73_PWRCTL2, 3, 1),
  529. SND_SOC_DAPM_AIF_OUT("VSPOUTL", "VSP Capture", 0,
  530. CS42L73_PWRCTL2, 4, 1),
  531. SND_SOC_DAPM_AIF_OUT("VSPOUTR", "VSP Capture", 0,
  532. CS42L73_PWRCTL2, 4, 1),
  533. SND_SOC_DAPM_PGA("PGA Left", SND_SOC_NOPM, 0, 0, NULL, 0),
  534. SND_SOC_DAPM_PGA("PGA Right", SND_SOC_NOPM, 0, 0, NULL, 0),
  535. SND_SOC_DAPM_MUX("PGA Left Mux", SND_SOC_NOPM, 0, 0, &pgaa_mux),
  536. SND_SOC_DAPM_MUX("PGA Right Mux", SND_SOC_NOPM, 0, 0, &pgab_mux),
  537. SND_SOC_DAPM_ADC("ADC Left", NULL, CS42L73_PWRCTL1, 7, 1),
  538. SND_SOC_DAPM_ADC("ADC Right", NULL, CS42L73_PWRCTL1, 5, 1),
  539. SND_SOC_DAPM_ADC("DMIC Left", NULL, CS42L73_PWRCTL1, 6, 1),
  540. SND_SOC_DAPM_ADC("DMIC Right", NULL, CS42L73_PWRCTL1, 4, 1),
  541. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Left Capture", SND_SOC_NOPM,
  542. 0, 0, input_left_mixer,
  543. ARRAY_SIZE(input_left_mixer)),
  544. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Right Capture", SND_SOC_NOPM,
  545. 0, 0, input_right_mixer,
  546. ARRAY_SIZE(input_right_mixer)),
  547. SND_SOC_DAPM_MIXER("ASPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  548. SND_SOC_DAPM_MIXER("ASPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  549. SND_SOC_DAPM_MIXER("XSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  550. SND_SOC_DAPM_MIXER("XSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  551. SND_SOC_DAPM_MIXER("VSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  552. SND_SOC_DAPM_MIXER("VSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  553. SND_SOC_DAPM_AIF_IN("XSPINL", "XSP Playback", 0,
  554. CS42L73_PWRCTL2, 0, 1),
  555. SND_SOC_DAPM_AIF_IN("XSPINR", "XSP Playback", 0,
  556. CS42L73_PWRCTL2, 0, 1),
  557. SND_SOC_DAPM_AIF_IN("XSPINM", "XSP Playback", 0,
  558. CS42L73_PWRCTL2, 0, 1),
  559. SND_SOC_DAPM_AIF_IN("ASPINL", "ASP Playback", 0,
  560. CS42L73_PWRCTL2, 2, 1),
  561. SND_SOC_DAPM_AIF_IN("ASPINR", "ASP Playback", 0,
  562. CS42L73_PWRCTL2, 2, 1),
  563. SND_SOC_DAPM_AIF_IN("ASPINM", "ASP Playback", 0,
  564. CS42L73_PWRCTL2, 2, 1),
  565. SND_SOC_DAPM_AIF_IN("VSPIN", "VSP Playback", 0,
  566. CS42L73_PWRCTL2, 4, 1),
  567. SND_SOC_DAPM_MIXER("HL Left Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  568. SND_SOC_DAPM_MIXER("HL Right Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  569. SND_SOC_DAPM_MIXER("SPK Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  570. SND_SOC_DAPM_MIXER("ESL Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  571. SND_SOC_DAPM_MUX("ESL-XSP Mux", SND_SOC_NOPM,
  572. 0, 0, &esl_xsp_mixer),
  573. SND_SOC_DAPM_MUX("ESL-ASP Mux", SND_SOC_NOPM,
  574. 0, 0, &esl_asp_mixer),
  575. SND_SOC_DAPM_MUX("SPK-ASP Mux", SND_SOC_NOPM,
  576. 0, 0, &spk_asp_mixer),
  577. SND_SOC_DAPM_MUX("SPK-XSP Mux", SND_SOC_NOPM,
  578. 0, 0, &spk_xsp_mixer),
  579. SND_SOC_DAPM_PGA("HL Left DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  580. SND_SOC_DAPM_PGA("HL Right DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  581. SND_SOC_DAPM_PGA("SPK DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  582. SND_SOC_DAPM_PGA("ESL DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  583. SND_SOC_DAPM_SWITCH("HP Amp", CS42L73_PWRCTL3, 0, 1,
  584. &hp_amp_ctl),
  585. SND_SOC_DAPM_SWITCH("LO Amp", CS42L73_PWRCTL3, 1, 1,
  586. &lo_amp_ctl),
  587. SND_SOC_DAPM_SWITCH("SPK Amp", CS42L73_PWRCTL3, 2, 1,
  588. &spk_amp_ctl),
  589. SND_SOC_DAPM_SWITCH("EAR Amp", CS42L73_PWRCTL3, 3, 1,
  590. &ear_amp_ctl),
  591. SND_SOC_DAPM_SWITCH("SPKLO Amp", CS42L73_PWRCTL3, 4, 1,
  592. &spklo_amp_ctl),
  593. SND_SOC_DAPM_OUTPUT("HPOUTA"),
  594. SND_SOC_DAPM_OUTPUT("HPOUTB"),
  595. SND_SOC_DAPM_OUTPUT("LINEOUTA"),
  596. SND_SOC_DAPM_OUTPUT("LINEOUTB"),
  597. SND_SOC_DAPM_OUTPUT("EAROUT"),
  598. SND_SOC_DAPM_OUTPUT("SPKOUT"),
  599. SND_SOC_DAPM_OUTPUT("SPKLINEOUT"),
  600. };
  601. static const struct snd_soc_dapm_route cs42l73_audio_map[] = {
  602. /* SPKLO EARSPK Paths */
  603. {"EAROUT", NULL, "EAR Amp"},
  604. {"SPKLINEOUT", NULL, "SPKLO Amp"},
  605. {"EAR Amp", "Switch", "ESL DAC"},
  606. {"SPKLO Amp", "Switch", "ESL DAC"},
  607. {"ESL DAC", "ESL-ASP Mono Volume", "ESL Mixer"},
  608. {"ESL DAC", "ESL-XSP Mono Volume", "ESL Mixer"},
  609. {"ESL DAC", "ESL-VSP Mono Volume", "VSPIN"},
  610. /* Loopback */
  611. {"ESL DAC", "ESL-IP Mono Volume", "Input Left Capture"},
  612. {"ESL DAC", "ESL-IP Mono Volume", "Input Right Capture"},
  613. {"ESL Mixer", NULL, "ESL-ASP Mux"},
  614. {"ESL Mixer", NULL, "ESL-XSP Mux"},
  615. {"ESL-ASP Mux", "Left", "ASPINL"},
  616. {"ESL-ASP Mux", "Right", "ASPINR"},
  617. {"ESL-ASP Mux", "Mono Mix", "ASPINM"},
  618. {"ESL-XSP Mux", "Left", "XSPINL"},
  619. {"ESL-XSP Mux", "Right", "XSPINR"},
  620. {"ESL-XSP Mux", "Mono Mix", "XSPINM"},
  621. /* Speakerphone Paths */
  622. {"SPKOUT", NULL, "SPK Amp"},
  623. {"SPK Amp", "Switch", "SPK DAC"},
  624. {"SPK DAC", "SPK-ASP Mono Volume", "SPK Mixer"},
  625. {"SPK DAC", "SPK-XSP Mono Volume", "SPK Mixer"},
  626. {"SPK DAC", "SPK-VSP Mono Volume", "VSPIN"},
  627. /* Loopback */
  628. {"SPK DAC", "SPK-IP Mono Volume", "Input Left Capture"},
  629. {"SPK DAC", "SPK-IP Mono Volume", "Input Right Capture"},
  630. {"SPK Mixer", NULL, "SPK-ASP Mux"},
  631. {"SPK Mixer", NULL, "SPK-XSP Mux"},
  632. {"SPK-ASP Mux", "Left", "ASPINL"},
  633. {"SPK-ASP Mux", "Mono Mix", "ASPINM"},
  634. {"SPK-ASP Mux", "Right", "ASPINR"},
  635. {"SPK-XSP Mux", "Left", "XSPINL"},
  636. {"SPK-XSP Mux", "Mono Mix", "XSPINM"},
  637. {"SPK-XSP Mux", "Right", "XSPINR"},
  638. /* HP LineOUT Paths */
  639. {"HPOUTA", NULL, "HP Amp"},
  640. {"HPOUTB", NULL, "HP Amp"},
  641. {"LINEOUTA", NULL, "LO Amp"},
  642. {"LINEOUTB", NULL, "LO Amp"},
  643. {"HP Amp", "Switch", "HL Left DAC"},
  644. {"HP Amp", "Switch", "HL Right DAC"},
  645. {"LO Amp", "Switch", "HL Left DAC"},
  646. {"LO Amp", "Switch", "HL Right DAC"},
  647. {"HL Left DAC", "HL-XSP Volume", "HL Left Mixer"},
  648. {"HL Right DAC", "HL-XSP Volume", "HL Right Mixer"},
  649. {"HL Left DAC", "HL-ASP Volume", "HL Left Mixer"},
  650. {"HL Right DAC", "HL-ASP Volume", "HL Right Mixer"},
  651. {"HL Left DAC", "HL-VSP Volume", "HL Left Mixer"},
  652. {"HL Right DAC", "HL-VSP Volume", "HL Right Mixer"},
  653. /* Loopback */
  654. {"HL Left DAC", "HL-IP Volume", "HL Left Mixer"},
  655. {"HL Right DAC", "HL-IP Volume", "HL Right Mixer"},
  656. {"HL Left Mixer", NULL, "Input Left Capture"},
  657. {"HL Right Mixer", NULL, "Input Right Capture"},
  658. {"HL Left Mixer", NULL, "ASPINL"},
  659. {"HL Right Mixer", NULL, "ASPINR"},
  660. {"HL Left Mixer", NULL, "XSPINL"},
  661. {"HL Right Mixer", NULL, "XSPINR"},
  662. {"HL Left Mixer", NULL, "VSPIN"},
  663. {"HL Right Mixer", NULL, "VSPIN"},
  664. /* Capture Paths */
  665. {"MIC1", NULL, "MIC1 Bias"},
  666. {"PGA Left Mux", "Mic 1", "MIC1"},
  667. {"MIC2", NULL, "MIC2 Bias"},
  668. {"PGA Right Mux", "Mic 2", "MIC2"},
  669. {"PGA Left Mux", "Line A", "LINEINA"},
  670. {"PGA Right Mux", "Line B", "LINEINB"},
  671. {"PGA Left", NULL, "PGA Left Mux"},
  672. {"PGA Right", NULL, "PGA Right Mux"},
  673. {"ADC Left", NULL, "PGA Left"},
  674. {"ADC Right", NULL, "PGA Right"},
  675. {"Input Left Capture", "ADC Left Input", "ADC Left"},
  676. {"Input Right Capture", "ADC Right Input", "ADC Right"},
  677. {"Input Left Capture", "DMIC Left Input", "DMIC Left"},
  678. {"Input Right Capture", "DMIC Right Input", "DMIC Right"},
  679. /* Audio Capture */
  680. {"ASPL Output Mixer", NULL, "Input Left Capture"},
  681. {"ASPR Output Mixer", NULL, "Input Right Capture"},
  682. {"ASPOUTL", "ASP-IP Volume", "ASPL Output Mixer"},
  683. {"ASPOUTR", "ASP-IP Volume", "ASPR Output Mixer"},
  684. /* Auxillary Capture */
  685. {"XSPL Output Mixer", NULL, "Input Left Capture"},
  686. {"XSPR Output Mixer", NULL, "Input Right Capture"},
  687. {"XSPOUTL", "XSP-IP Volume", "XSPL Output Mixer"},
  688. {"XSPOUTR", "XSP-IP Volume", "XSPR Output Mixer"},
  689. {"XSPOUTL", NULL, "XSPL Output Mixer"},
  690. {"XSPOUTR", NULL, "XSPR Output Mixer"},
  691. /* Voice Capture */
  692. {"VSPL Output Mixer", NULL, "Input Left Capture"},
  693. {"VSPR Output Mixer", NULL, "Input Left Capture"},
  694. {"VSPOUTL", "VSP-IP Volume", "VSPL Output Mixer"},
  695. {"VSPOUTR", "VSP-IP Volume", "VSPR Output Mixer"},
  696. {"VSPOUTL", NULL, "VSPL Output Mixer"},
  697. {"VSPOUTR", NULL, "VSPR Output Mixer"},
  698. };
  699. struct cs42l73_mclk_div {
  700. u32 mclk;
  701. u32 srate;
  702. u8 mmcc;
  703. };
  704. static struct cs42l73_mclk_div cs42l73_mclk_coeffs[] = {
  705. /* MCLK, Sample Rate, xMMCC[5:0] */
  706. {5644800, 11025, 0x30},
  707. {5644800, 22050, 0x20},
  708. {5644800, 44100, 0x10},
  709. {6000000, 8000, 0x39},
  710. {6000000, 11025, 0x33},
  711. {6000000, 12000, 0x31},
  712. {6000000, 16000, 0x29},
  713. {6000000, 22050, 0x23},
  714. {6000000, 24000, 0x21},
  715. {6000000, 32000, 0x19},
  716. {6000000, 44100, 0x13},
  717. {6000000, 48000, 0x11},
  718. {6144000, 8000, 0x38},
  719. {6144000, 12000, 0x30},
  720. {6144000, 16000, 0x28},
  721. {6144000, 24000, 0x20},
  722. {6144000, 32000, 0x18},
  723. {6144000, 48000, 0x10},
  724. {6500000, 8000, 0x3C},
  725. {6500000, 11025, 0x35},
  726. {6500000, 12000, 0x34},
  727. {6500000, 16000, 0x2C},
  728. {6500000, 22050, 0x25},
  729. {6500000, 24000, 0x24},
  730. {6500000, 32000, 0x1C},
  731. {6500000, 44100, 0x15},
  732. {6500000, 48000, 0x14},
  733. {6400000, 8000, 0x3E},
  734. {6400000, 11025, 0x37},
  735. {6400000, 12000, 0x36},
  736. {6400000, 16000, 0x2E},
  737. {6400000, 22050, 0x27},
  738. {6400000, 24000, 0x26},
  739. {6400000, 32000, 0x1E},
  740. {6400000, 44100, 0x17},
  741. {6400000, 48000, 0x16},
  742. };
  743. struct cs42l73_mclkx_div {
  744. u32 mclkx;
  745. u8 ratio;
  746. u8 mclkdiv;
  747. };
  748. static struct cs42l73_mclkx_div cs42l73_mclkx_coeffs[] = {
  749. {5644800, 1, 0}, /* 5644800 */
  750. {6000000, 1, 0}, /* 6000000 */
  751. {6144000, 1, 0}, /* 6144000 */
  752. {11289600, 2, 2}, /* 5644800 */
  753. {12288000, 2, 2}, /* 6144000 */
  754. {12000000, 2, 2}, /* 6000000 */
  755. {13000000, 2, 2}, /* 6500000 */
  756. {19200000, 3, 3}, /* 6400000 */
  757. {24000000, 4, 4}, /* 6000000 */
  758. {26000000, 4, 4}, /* 6500000 */
  759. {38400000, 6, 5} /* 6400000 */
  760. };
  761. static int cs42l73_get_mclkx_coeff(int mclkx)
  762. {
  763. int i;
  764. for (i = 0; i < ARRAY_SIZE(cs42l73_mclkx_coeffs); i++) {
  765. if (cs42l73_mclkx_coeffs[i].mclkx == mclkx)
  766. return i;
  767. }
  768. return -EINVAL;
  769. }
  770. static int cs42l73_get_mclk_coeff(int mclk, int srate)
  771. {
  772. int i;
  773. for (i = 0; i < ARRAY_SIZE(cs42l73_mclk_coeffs); i++) {
  774. if (cs42l73_mclk_coeffs[i].mclk == mclk &&
  775. cs42l73_mclk_coeffs[i].srate == srate)
  776. return i;
  777. }
  778. return -EINVAL;
  779. }
  780. static int cs42l73_set_mclk(struct snd_soc_dai *dai, unsigned int freq)
  781. {
  782. struct snd_soc_codec *codec = dai->codec;
  783. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  784. int mclkx_coeff;
  785. u32 mclk = 0;
  786. u8 dmmcc = 0;
  787. /* MCLKX -> MCLK */
  788. mclkx_coeff = cs42l73_get_mclkx_coeff(freq);
  789. mclk = cs42l73_mclkx_coeffs[mclkx_coeff].mclkx /
  790. cs42l73_mclkx_coeffs[mclkx_coeff].ratio;
  791. dev_dbg(codec->dev, "MCLK%u %u <-> internal MCLK %u\n",
  792. priv->mclksel + 1, cs42l73_mclkx_coeffs[mclkx_coeff].mclkx,
  793. mclk);
  794. dmmcc = (priv->mclksel << 4) |
  795. (cs42l73_mclkx_coeffs[mclkx_coeff].mclkdiv << 1);
  796. snd_soc_write(codec, CS42L73_DMMCC, dmmcc);
  797. priv->sysclk = mclkx_coeff;
  798. priv->mclk = mclk;
  799. return 0;
  800. }
  801. static int cs42l73_set_sysclk(struct snd_soc_dai *dai,
  802. int clk_id, unsigned int freq, int dir)
  803. {
  804. struct snd_soc_codec *codec = dai->codec;
  805. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  806. switch (clk_id) {
  807. case CS42L73_CLKID_MCLK1:
  808. break;
  809. case CS42L73_CLKID_MCLK2:
  810. break;
  811. default:
  812. return -EINVAL;
  813. }
  814. if ((cs42l73_set_mclk(dai, freq)) < 0) {
  815. dev_err(codec->dev, "Unable to set MCLK for dai %s\n",
  816. dai->name);
  817. return -EINVAL;
  818. }
  819. priv->mclksel = clk_id;
  820. return 0;
  821. }
  822. static int cs42l73_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  823. {
  824. struct snd_soc_codec *codec = codec_dai->codec;
  825. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  826. u8 id = codec_dai->id;
  827. u8 inv, format;
  828. u8 spc, mmcc;
  829. spc = snd_soc_read(codec, CS42L73_SPC(id));
  830. mmcc = snd_soc_read(codec, CS42L73_MMCC(id));
  831. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  832. case SND_SOC_DAIFMT_CBM_CFM:
  833. mmcc |= MS_MASTER;
  834. break;
  835. case SND_SOC_DAIFMT_CBS_CFS:
  836. mmcc &= ~MS_MASTER;
  837. break;
  838. default:
  839. return -EINVAL;
  840. }
  841. format = (fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  842. inv = (fmt & SND_SOC_DAIFMT_INV_MASK);
  843. switch (format) {
  844. case SND_SOC_DAIFMT_I2S:
  845. spc &= ~SPDIF_PCM;
  846. break;
  847. case SND_SOC_DAIFMT_DSP_A:
  848. case SND_SOC_DAIFMT_DSP_B:
  849. if (mmcc & MS_MASTER) {
  850. dev_err(codec->dev,
  851. "PCM format in slave mode only\n");
  852. return -EINVAL;
  853. }
  854. if (id == CS42L73_ASP) {
  855. dev_err(codec->dev,
  856. "PCM format is not supported on ASP port\n");
  857. return -EINVAL;
  858. }
  859. spc |= SPDIF_PCM;
  860. break;
  861. default:
  862. return -EINVAL;
  863. }
  864. if (spc & SPDIF_PCM) {
  865. spc &= (31 << 3); /* Clear PCM mode, set MSB->LSB */
  866. switch (format) {
  867. case SND_SOC_DAIFMT_DSP_B:
  868. if (inv == SND_SOC_DAIFMT_IB_IF)
  869. spc |= (PCM_MODE0 << 4);
  870. if (inv == SND_SOC_DAIFMT_IB_NF)
  871. spc |= (PCM_MODE1 << 4);
  872. break;
  873. case SND_SOC_DAIFMT_DSP_A:
  874. if (inv == SND_SOC_DAIFMT_IB_IF)
  875. spc |= (PCM_MODE1 << 4);
  876. break;
  877. default:
  878. return -EINVAL;
  879. }
  880. }
  881. priv->config[id].spc = spc;
  882. priv->config[id].mmcc = mmcc;
  883. return 0;
  884. }
  885. static u32 cs42l73_asrc_rates[] = {
  886. 8000, 11025, 12000, 16000, 22050,
  887. 24000, 32000, 44100, 48000
  888. };
  889. static unsigned int cs42l73_get_xspfs_coeff(u32 rate)
  890. {
  891. int i;
  892. for (i = 0; i < ARRAY_SIZE(cs42l73_asrc_rates); i++) {
  893. if (cs42l73_asrc_rates[i] == rate)
  894. return i + 1;
  895. }
  896. return 0; /* 0 = Don't know */
  897. }
  898. static void cs42l73_update_asrc(struct snd_soc_codec *codec, int id, int srate)
  899. {
  900. u8 spfs = 0;
  901. if (srate > 0)
  902. spfs = cs42l73_get_xspfs_coeff(srate);
  903. switch (id) {
  904. case CS42L73_XSP:
  905. snd_soc_update_bits(codec, CS42L73_VXSPFS, 0x0f, spfs);
  906. break;
  907. case CS42L73_ASP:
  908. snd_soc_update_bits(codec, CS42L73_ASPC, 0x3c, spfs << 2);
  909. break;
  910. case CS42L73_VSP:
  911. snd_soc_update_bits(codec, CS42L73_VXSPFS, 0xf0, spfs << 4);
  912. break;
  913. default:
  914. break;
  915. }
  916. }
  917. static int cs42l73_pcm_hw_params(struct snd_pcm_substream *substream,
  918. struct snd_pcm_hw_params *params,
  919. struct snd_soc_dai *dai)
  920. {
  921. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  922. struct snd_soc_codec *codec = rtd->codec;
  923. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  924. int id = dai->id;
  925. int mclk_coeff;
  926. int srate = params_rate(params);
  927. if (priv->config[id].mmcc & MS_MASTER) {
  928. /* CS42L73 Master */
  929. /* MCLK -> srate */
  930. mclk_coeff =
  931. cs42l73_get_mclk_coeff(priv->mclk, srate);
  932. if (mclk_coeff < 0)
  933. return -EINVAL;
  934. dev_dbg(codec->dev,
  935. "DAI[%d]: MCLK %u, srate %u, MMCC[5:0] = %x\n",
  936. id, priv->mclk, srate,
  937. cs42l73_mclk_coeffs[mclk_coeff].mmcc);
  938. priv->config[id].mmcc &= 0xC0;
  939. priv->config[id].mmcc |= cs42l73_mclk_coeffs[mclk_coeff].mmcc;
  940. priv->config[id].spc &= 0xFC;
  941. priv->config[id].spc &= MCK_SCLK_64FS;
  942. } else {
  943. /* CS42L73 Slave */
  944. priv->config[id].spc &= 0xFC;
  945. priv->config[id].spc |= MCK_SCLK_64FS;
  946. }
  947. /* Update ASRCs */
  948. priv->config[id].srate = srate;
  949. snd_soc_write(codec, CS42L73_SPC(id), priv->config[id].spc);
  950. snd_soc_write(codec, CS42L73_MMCC(id), priv->config[id].mmcc);
  951. cs42l73_update_asrc(codec, id, srate);
  952. return 0;
  953. }
  954. static int cs42l73_set_bias_level(struct snd_soc_codec *codec,
  955. enum snd_soc_bias_level level)
  956. {
  957. struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
  958. switch (level) {
  959. case SND_SOC_BIAS_ON:
  960. snd_soc_update_bits(codec, CS42L73_DMMCC, MCLKDIS, 0);
  961. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 0);
  962. break;
  963. case SND_SOC_BIAS_PREPARE:
  964. break;
  965. case SND_SOC_BIAS_STANDBY:
  966. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  967. regcache_cache_only(cs42l73->regmap, false);
  968. regcache_sync(cs42l73->regmap);
  969. }
  970. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 1);
  971. break;
  972. case SND_SOC_BIAS_OFF:
  973. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 1);
  974. snd_soc_update_bits(codec, CS42L73_DMMCC, MCLKDIS, 1);
  975. break;
  976. }
  977. codec->dapm.bias_level = level;
  978. return 0;
  979. }
  980. static int cs42l73_set_tristate(struct snd_soc_dai *dai, int tristate)
  981. {
  982. struct snd_soc_codec *codec = dai->codec;
  983. int id = dai->id;
  984. return snd_soc_update_bits(codec, CS42L73_SPC(id),
  985. 0x7F, tristate << 7);
  986. }
  987. static struct snd_pcm_hw_constraint_list constraints_12_24 = {
  988. .count = ARRAY_SIZE(cs42l73_asrc_rates),
  989. .list = cs42l73_asrc_rates,
  990. };
  991. static int cs42l73_pcm_startup(struct snd_pcm_substream *substream,
  992. struct snd_soc_dai *dai)
  993. {
  994. snd_pcm_hw_constraint_list(substream->runtime, 0,
  995. SNDRV_PCM_HW_PARAM_RATE,
  996. &constraints_12_24);
  997. return 0;
  998. }
  999. /* SNDRV_PCM_RATE_KNOT -> 12000, 24000 Hz, limit with constraint list */
  1000. #define CS42L73_RATES (SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_KNOT)
  1001. #define CS42L73_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1002. SNDRV_PCM_FMTBIT_S24_LE)
  1003. static const struct snd_soc_dai_ops cs42l73_ops = {
  1004. .startup = cs42l73_pcm_startup,
  1005. .hw_params = cs42l73_pcm_hw_params,
  1006. .set_fmt = cs42l73_set_dai_fmt,
  1007. .set_sysclk = cs42l73_set_sysclk,
  1008. .set_tristate = cs42l73_set_tristate,
  1009. };
  1010. static struct snd_soc_dai_driver cs42l73_dai[] = {
  1011. {
  1012. .name = "cs42l73-xsp",
  1013. .id = CS42L73_XSP,
  1014. .playback = {
  1015. .stream_name = "XSP Playback",
  1016. .channels_min = 1,
  1017. .channels_max = 2,
  1018. .rates = CS42L73_RATES,
  1019. .formats = CS42L73_FORMATS,
  1020. },
  1021. .capture = {
  1022. .stream_name = "XSP Capture",
  1023. .channels_min = 1,
  1024. .channels_max = 2,
  1025. .rates = CS42L73_RATES,
  1026. .formats = CS42L73_FORMATS,
  1027. },
  1028. .ops = &cs42l73_ops,
  1029. .symmetric_rates = 1,
  1030. },
  1031. {
  1032. .name = "cs42l73-asp",
  1033. .id = CS42L73_ASP,
  1034. .playback = {
  1035. .stream_name = "ASP Playback",
  1036. .channels_min = 2,
  1037. .channels_max = 2,
  1038. .rates = CS42L73_RATES,
  1039. .formats = CS42L73_FORMATS,
  1040. },
  1041. .capture = {
  1042. .stream_name = "ASP Capture",
  1043. .channels_min = 2,
  1044. .channels_max = 2,
  1045. .rates = CS42L73_RATES,
  1046. .formats = CS42L73_FORMATS,
  1047. },
  1048. .ops = &cs42l73_ops,
  1049. .symmetric_rates = 1,
  1050. },
  1051. {
  1052. .name = "cs42l73-vsp",
  1053. .id = CS42L73_VSP,
  1054. .playback = {
  1055. .stream_name = "VSP Playback",
  1056. .channels_min = 1,
  1057. .channels_max = 2,
  1058. .rates = CS42L73_RATES,
  1059. .formats = CS42L73_FORMATS,
  1060. },
  1061. .capture = {
  1062. .stream_name = "VSP Capture",
  1063. .channels_min = 1,
  1064. .channels_max = 2,
  1065. .rates = CS42L73_RATES,
  1066. .formats = CS42L73_FORMATS,
  1067. },
  1068. .ops = &cs42l73_ops,
  1069. .symmetric_rates = 1,
  1070. }
  1071. };
  1072. static int cs42l73_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1073. {
  1074. cs42l73_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1075. return 0;
  1076. }
  1077. static int cs42l73_resume(struct snd_soc_codec *codec)
  1078. {
  1079. struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
  1080. regcache_sync(cs42l73->regmap);
  1081. cs42l73_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1082. return 0;
  1083. }
  1084. static int cs42l73_probe(struct snd_soc_codec *codec)
  1085. {
  1086. int ret;
  1087. struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
  1088. codec->control_data = cs42l73->regmap;
  1089. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1090. if (ret < 0) {
  1091. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1092. return ret;
  1093. }
  1094. regcache_cache_only(cs42l73->regmap, true);
  1095. cs42l73_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1096. cs42l73->mclksel = CS42L73_CLKID_MCLK1; /* MCLK1 as master clk */
  1097. cs42l73->mclk = 0;
  1098. return ret;
  1099. }
  1100. static int cs42l73_remove(struct snd_soc_codec *codec)
  1101. {
  1102. cs42l73_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1103. return 0;
  1104. }
  1105. static struct snd_soc_codec_driver soc_codec_dev_cs42l73 = {
  1106. .probe = cs42l73_probe,
  1107. .remove = cs42l73_remove,
  1108. .suspend = cs42l73_suspend,
  1109. .resume = cs42l73_resume,
  1110. .set_bias_level = cs42l73_set_bias_level,
  1111. .dapm_widgets = cs42l73_dapm_widgets,
  1112. .num_dapm_widgets = ARRAY_SIZE(cs42l73_dapm_widgets),
  1113. .dapm_routes = cs42l73_audio_map,
  1114. .num_dapm_routes = ARRAY_SIZE(cs42l73_audio_map),
  1115. .controls = cs42l73_snd_controls,
  1116. .num_controls = ARRAY_SIZE(cs42l73_snd_controls),
  1117. };
  1118. static struct regmap_config cs42l73_regmap = {
  1119. .reg_bits = 8,
  1120. .val_bits = 8,
  1121. .max_register = CS42L73_MAX_REGISTER,
  1122. .reg_defaults = cs42l73_reg_defaults,
  1123. .num_reg_defaults = ARRAY_SIZE(cs42l73_reg_defaults),
  1124. .volatile_reg = cs42l73_volatile_register,
  1125. .readable_reg = cs42l73_readable_register,
  1126. .cache_type = REGCACHE_RBTREE,
  1127. };
  1128. static __devinit int cs42l73_i2c_probe(struct i2c_client *i2c_client,
  1129. const struct i2c_device_id *id)
  1130. {
  1131. struct cs42l73_private *cs42l73;
  1132. int ret;
  1133. unsigned int devid = 0;
  1134. unsigned int reg;
  1135. cs42l73 = kzalloc((sizeof *cs42l73), GFP_KERNEL);
  1136. if (!cs42l73) {
  1137. dev_err(&i2c_client->dev, "could not allocate codec\n");
  1138. return -ENOMEM;
  1139. }
  1140. i2c_set_clientdata(i2c_client, cs42l73);
  1141. cs42l73->regmap = regmap_init_i2c(i2c_client, &cs42l73_regmap);
  1142. if (IS_ERR(cs42l73->regmap)) {
  1143. ret = PTR_ERR(cs42l73->regmap);
  1144. dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
  1145. goto err;
  1146. }
  1147. /* initialize codec */
  1148. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_AB, &reg);
  1149. devid = (reg & 0xFF) << 12;
  1150. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_CD, &reg);
  1151. devid |= (reg & 0xFF) << 4;
  1152. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_E, &reg);
  1153. devid |= (reg & 0xF0) >> 4;
  1154. if (devid != CS42L73_DEVID) {
  1155. ret = -ENODEV;
  1156. dev_err(&i2c_client->dev,
  1157. "CS42L73 Device ID (%X). Expected %X\n",
  1158. devid, CS42L73_DEVID);
  1159. goto err_regmap;
  1160. }
  1161. ret = regmap_read(cs42l73->regmap, CS42L73_REVID, &reg);
  1162. if (ret < 0) {
  1163. dev_err(&i2c_client->dev, "Get Revision ID failed\n");
  1164. goto err_regmap;
  1165. }
  1166. dev_info(&i2c_client->dev,
  1167. "Cirrus Logic CS42L73, Revision: %02X\n", reg & 0xFF);
  1168. regcache_cache_only(cs42l73->regmap, true);
  1169. ret = snd_soc_register_codec(&i2c_client->dev,
  1170. &soc_codec_dev_cs42l73, cs42l73_dai,
  1171. ARRAY_SIZE(cs42l73_dai));
  1172. if (ret < 0)
  1173. goto err_regmap;
  1174. return 0;
  1175. err_regmap:
  1176. regmap_exit(cs42l73->regmap);
  1177. err:
  1178. kfree(cs42l73);
  1179. return ret;
  1180. }
  1181. static __devexit int cs42l73_i2c_remove(struct i2c_client *client)
  1182. {
  1183. struct cs42l73_private *cs42l73 = i2c_get_clientdata(client);
  1184. snd_soc_unregister_codec(&client->dev);
  1185. regmap_exit(cs42l73->regmap);
  1186. kfree(cs42l73);
  1187. return 0;
  1188. }
  1189. static const struct i2c_device_id cs42l73_id[] = {
  1190. {"cs42l73", 0},
  1191. {}
  1192. };
  1193. MODULE_DEVICE_TABLE(i2c, cs42l73_id);
  1194. static struct i2c_driver cs42l73_i2c_driver = {
  1195. .driver = {
  1196. .name = "cs42l73",
  1197. .owner = THIS_MODULE,
  1198. },
  1199. .id_table = cs42l73_id,
  1200. .probe = cs42l73_i2c_probe,
  1201. .remove = __devexit_p(cs42l73_i2c_remove),
  1202. };
  1203. static int __init cs42l73_modinit(void)
  1204. {
  1205. int ret;
  1206. ret = i2c_add_driver(&cs42l73_i2c_driver);
  1207. if (ret != 0) {
  1208. pr_err("Failed to register CS42L73 I2C driver: %d\n", ret);
  1209. return ret;
  1210. }
  1211. return 0;
  1212. }
  1213. module_init(cs42l73_modinit);
  1214. static void __exit cs42l73_exit(void)
  1215. {
  1216. i2c_del_driver(&cs42l73_i2c_driver);
  1217. }
  1218. module_exit(cs42l73_exit);
  1219. MODULE_DESCRIPTION("ASoC CS42L73 driver");
  1220. MODULE_AUTHOR("Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>");
  1221. MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
  1222. MODULE_LICENSE("GPL");