x2apic_uv_x.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/cpu.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/pci.h>
  24. #include <asm/uv/uv_mmrs.h>
  25. #include <asm/uv/uv_hub.h>
  26. #include <asm/current.h>
  27. #include <asm/pgtable.h>
  28. #include <asm/uv/bios.h>
  29. #include <asm/uv/uv.h>
  30. #include <asm/apic.h>
  31. #include <asm/ipi.h>
  32. #include <asm/smp.h>
  33. #include <asm/x86_init.h>
  34. DEFINE_PER_CPU(int, x2apic_extra_bits);
  35. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  36. static enum uv_system_type uv_system_type;
  37. static u64 gru_start_paddr, gru_end_paddr;
  38. int uv_min_hub_revision_id;
  39. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  40. static inline bool is_GRU_range(u64 start, u64 end)
  41. {
  42. return start >= gru_start_paddr && end <= gru_end_paddr;
  43. }
  44. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  45. {
  46. return is_ISA_range(start, end) || is_GRU_range(start, end);
  47. }
  48. static int early_get_nodeid(void)
  49. {
  50. union uvh_node_id_u node_id;
  51. unsigned long *mmr;
  52. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  53. node_id.v = *mmr;
  54. early_iounmap(mmr, sizeof(*mmr));
  55. /* Currently, all blades have same revision number */
  56. uv_min_hub_revision_id = node_id.s.revision;
  57. return node_id.s.node_id;
  58. }
  59. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  60. {
  61. int nodeid;
  62. if (!strcmp(oem_id, "SGI")) {
  63. nodeid = early_get_nodeid();
  64. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  65. if (!strcmp(oem_table_id, "UVL"))
  66. uv_system_type = UV_LEGACY_APIC;
  67. else if (!strcmp(oem_table_id, "UVX"))
  68. uv_system_type = UV_X2APIC;
  69. else if (!strcmp(oem_table_id, "UVH")) {
  70. __get_cpu_var(x2apic_extra_bits) =
  71. nodeid << (UV_APIC_PNODE_SHIFT - 1);
  72. uv_system_type = UV_NON_UNIQUE_APIC;
  73. return 1;
  74. }
  75. }
  76. return 0;
  77. }
  78. enum uv_system_type get_uv_system_type(void)
  79. {
  80. return uv_system_type;
  81. }
  82. int is_uv_system(void)
  83. {
  84. return uv_system_type != UV_NONE;
  85. }
  86. EXPORT_SYMBOL_GPL(is_uv_system);
  87. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  88. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  89. struct uv_blade_info *uv_blade_info;
  90. EXPORT_SYMBOL_GPL(uv_blade_info);
  91. short *uv_node_to_blade;
  92. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  93. short *uv_cpu_to_blade;
  94. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  95. short uv_possible_blades;
  96. EXPORT_SYMBOL_GPL(uv_possible_blades);
  97. unsigned long sn_rtc_cycles_per_second;
  98. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  99. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  100. static const struct cpumask *uv_target_cpus(void)
  101. {
  102. return cpumask_of(0);
  103. }
  104. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  105. {
  106. cpumask_clear(retmask);
  107. cpumask_set_cpu(cpu, retmask);
  108. }
  109. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  110. {
  111. #ifdef CONFIG_SMP
  112. unsigned long val;
  113. int pnode;
  114. pnode = uv_apicid_to_pnode(phys_apicid);
  115. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  116. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  117. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  118. APIC_DM_INIT;
  119. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  120. mdelay(10);
  121. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  122. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  123. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  124. APIC_DM_STARTUP;
  125. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  126. atomic_set(&init_deasserted, 1);
  127. #endif
  128. return 0;
  129. }
  130. static void uv_send_IPI_one(int cpu, int vector)
  131. {
  132. unsigned long apicid;
  133. int pnode;
  134. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  135. pnode = uv_apicid_to_pnode(apicid);
  136. uv_hub_send_ipi(pnode, apicid, vector);
  137. }
  138. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  139. {
  140. unsigned int cpu;
  141. for_each_cpu(cpu, mask)
  142. uv_send_IPI_one(cpu, vector);
  143. }
  144. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  145. {
  146. unsigned int this_cpu = smp_processor_id();
  147. unsigned int cpu;
  148. for_each_cpu(cpu, mask) {
  149. if (cpu != this_cpu)
  150. uv_send_IPI_one(cpu, vector);
  151. }
  152. }
  153. static void uv_send_IPI_allbutself(int vector)
  154. {
  155. unsigned int this_cpu = smp_processor_id();
  156. unsigned int cpu;
  157. for_each_online_cpu(cpu) {
  158. if (cpu != this_cpu)
  159. uv_send_IPI_one(cpu, vector);
  160. }
  161. }
  162. static void uv_send_IPI_all(int vector)
  163. {
  164. uv_send_IPI_mask(cpu_online_mask, vector);
  165. }
  166. static int uv_apic_id_registered(void)
  167. {
  168. return 1;
  169. }
  170. static void uv_init_apic_ldr(void)
  171. {
  172. }
  173. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  174. {
  175. /*
  176. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  177. * May as well be the first.
  178. */
  179. int cpu = cpumask_first(cpumask);
  180. if ((unsigned)cpu < nr_cpu_ids)
  181. return per_cpu(x86_cpu_to_apicid, cpu);
  182. else
  183. return BAD_APICID;
  184. }
  185. static unsigned int
  186. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  187. const struct cpumask *andmask)
  188. {
  189. int cpu;
  190. /*
  191. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  192. * May as well be the first.
  193. */
  194. for_each_cpu_and(cpu, cpumask, andmask) {
  195. if (cpumask_test_cpu(cpu, cpu_online_mask))
  196. break;
  197. }
  198. return per_cpu(x86_cpu_to_apicid, cpu);
  199. }
  200. static unsigned int x2apic_get_apic_id(unsigned long x)
  201. {
  202. unsigned int id;
  203. WARN_ON(preemptible() && num_online_cpus() > 1);
  204. id = x | __get_cpu_var(x2apic_extra_bits);
  205. return id;
  206. }
  207. static unsigned long set_apic_id(unsigned int id)
  208. {
  209. unsigned long x;
  210. /* maskout x2apic_extra_bits ? */
  211. x = id;
  212. return x;
  213. }
  214. static unsigned int uv_read_apic_id(void)
  215. {
  216. return x2apic_get_apic_id(apic_read(APIC_ID));
  217. }
  218. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  219. {
  220. return uv_read_apic_id() >> index_msb;
  221. }
  222. static void uv_send_IPI_self(int vector)
  223. {
  224. apic_write(APIC_SELF_IPI, vector);
  225. }
  226. struct apic __refdata apic_x2apic_uv_x = {
  227. .name = "UV large system",
  228. .probe = NULL,
  229. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  230. .apic_id_registered = uv_apic_id_registered,
  231. .irq_delivery_mode = dest_Fixed,
  232. .irq_dest_mode = 0, /* physical */
  233. .target_cpus = uv_target_cpus,
  234. .disable_esr = 0,
  235. .dest_logical = APIC_DEST_LOGICAL,
  236. .check_apicid_used = NULL,
  237. .check_apicid_present = NULL,
  238. .vector_allocation_domain = uv_vector_allocation_domain,
  239. .init_apic_ldr = uv_init_apic_ldr,
  240. .ioapic_phys_id_map = NULL,
  241. .setup_apic_routing = NULL,
  242. .multi_timer_check = NULL,
  243. .apicid_to_node = NULL,
  244. .cpu_to_logical_apicid = NULL,
  245. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  246. .apicid_to_cpu_present = NULL,
  247. .setup_portio_remap = NULL,
  248. .check_phys_apicid_present = default_check_phys_apicid_present,
  249. .enable_apic_mode = NULL,
  250. .phys_pkg_id = uv_phys_pkg_id,
  251. .mps_oem_check = NULL,
  252. .get_apic_id = x2apic_get_apic_id,
  253. .set_apic_id = set_apic_id,
  254. .apic_id_mask = 0xFFFFFFFFu,
  255. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  256. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  257. .send_IPI_mask = uv_send_IPI_mask,
  258. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  259. .send_IPI_allbutself = uv_send_IPI_allbutself,
  260. .send_IPI_all = uv_send_IPI_all,
  261. .send_IPI_self = uv_send_IPI_self,
  262. .wakeup_secondary_cpu = uv_wakeup_secondary,
  263. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  264. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  265. .wait_for_init_deassert = NULL,
  266. .smp_callin_clear_local_apic = NULL,
  267. .inquire_remote_apic = NULL,
  268. .read = native_apic_msr_read,
  269. .write = native_apic_msr_write,
  270. .icr_read = native_x2apic_icr_read,
  271. .icr_write = native_x2apic_icr_write,
  272. .wait_icr_idle = native_x2apic_wait_icr_idle,
  273. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  274. };
  275. static __cpuinit void set_x2apic_extra_bits(int pnode)
  276. {
  277. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  278. }
  279. /*
  280. * Called on boot cpu.
  281. */
  282. static __init int boot_pnode_to_blade(int pnode)
  283. {
  284. int blade;
  285. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  286. if (pnode == uv_blade_info[blade].pnode)
  287. return blade;
  288. BUG();
  289. }
  290. struct redir_addr {
  291. unsigned long redirect;
  292. unsigned long alias;
  293. };
  294. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  295. static __initdata struct redir_addr redir_addrs[] = {
  296. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  297. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  298. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  299. };
  300. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  301. {
  302. union uvh_si_alias0_overlay_config_u alias;
  303. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  304. int i;
  305. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  306. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  307. if (alias.s.enable && alias.s.base == 0) {
  308. *size = (1UL << alias.s.m_alias);
  309. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  310. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  311. return;
  312. }
  313. }
  314. *base = *size = 0;
  315. }
  316. enum map_type {map_wb, map_uc};
  317. static __init void map_high(char *id, unsigned long base, int pshift,
  318. int bshift, int max_pnode, enum map_type map_type)
  319. {
  320. unsigned long bytes, paddr;
  321. paddr = base << pshift;
  322. bytes = (1UL << bshift) * (max_pnode + 1);
  323. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  324. paddr + bytes);
  325. if (map_type == map_uc)
  326. init_extra_mapping_uc(paddr, bytes);
  327. else
  328. init_extra_mapping_wb(paddr, bytes);
  329. }
  330. static __init void map_gru_high(int max_pnode)
  331. {
  332. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  333. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  334. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  335. if (gru.s.enable) {
  336. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  337. gru_start_paddr = ((u64)gru.s.base << shift);
  338. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  339. }
  340. }
  341. static __init void map_mmr_high(int max_pnode)
  342. {
  343. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  344. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  345. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  346. if (mmr.s.enable)
  347. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  348. }
  349. static __init void map_mmioh_high(int max_pnode)
  350. {
  351. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  352. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  353. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  354. if (mmioh.s.enable)
  355. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  356. max_pnode, map_uc);
  357. }
  358. static __init void map_low_mmrs(void)
  359. {
  360. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  361. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  362. }
  363. static __init void uv_rtc_init(void)
  364. {
  365. long status;
  366. u64 ticks_per_sec;
  367. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  368. &ticks_per_sec);
  369. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  370. printk(KERN_WARNING
  371. "unable to determine platform RTC clock frequency, "
  372. "guessing.\n");
  373. /* BIOS gives wrong value for clock freq. so guess */
  374. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  375. } else
  376. sn_rtc_cycles_per_second = ticks_per_sec;
  377. }
  378. /*
  379. * percpu heartbeat timer
  380. */
  381. static void uv_heartbeat(unsigned long ignored)
  382. {
  383. struct timer_list *timer = &uv_hub_info->scir.timer;
  384. unsigned char bits = uv_hub_info->scir.state;
  385. /* flip heartbeat bit */
  386. bits ^= SCIR_CPU_HEARTBEAT;
  387. /* is this cpu idle? */
  388. if (idle_cpu(raw_smp_processor_id()))
  389. bits &= ~SCIR_CPU_ACTIVITY;
  390. else
  391. bits |= SCIR_CPU_ACTIVITY;
  392. /* update system controller interface reg */
  393. uv_set_scir_bits(bits);
  394. /* enable next timer period */
  395. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  396. }
  397. static void __cpuinit uv_heartbeat_enable(int cpu)
  398. {
  399. if (!uv_cpu_hub_info(cpu)->scir.enabled) {
  400. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  401. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  402. setup_timer(timer, uv_heartbeat, cpu);
  403. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  404. add_timer_on(timer, cpu);
  405. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  406. }
  407. /* check boot cpu */
  408. if (!uv_cpu_hub_info(0)->scir.enabled)
  409. uv_heartbeat_enable(0);
  410. }
  411. #ifdef CONFIG_HOTPLUG_CPU
  412. static void __cpuinit uv_heartbeat_disable(int cpu)
  413. {
  414. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  415. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  416. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  417. }
  418. uv_set_cpu_scir_bits(cpu, 0xff);
  419. }
  420. /*
  421. * cpu hotplug notifier
  422. */
  423. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  424. unsigned long action, void *hcpu)
  425. {
  426. long cpu = (long)hcpu;
  427. switch (action) {
  428. case CPU_ONLINE:
  429. uv_heartbeat_enable(cpu);
  430. break;
  431. case CPU_DOWN_PREPARE:
  432. uv_heartbeat_disable(cpu);
  433. break;
  434. default:
  435. break;
  436. }
  437. return NOTIFY_OK;
  438. }
  439. static __init void uv_scir_register_cpu_notifier(void)
  440. {
  441. hotcpu_notifier(uv_scir_cpu_notify, 0);
  442. }
  443. #else /* !CONFIG_HOTPLUG_CPU */
  444. static __init void uv_scir_register_cpu_notifier(void)
  445. {
  446. }
  447. static __init int uv_init_heartbeat(void)
  448. {
  449. int cpu;
  450. if (is_uv_system())
  451. for_each_online_cpu(cpu)
  452. uv_heartbeat_enable(cpu);
  453. return 0;
  454. }
  455. late_initcall(uv_init_heartbeat);
  456. #endif /* !CONFIG_HOTPLUG_CPU */
  457. /* Direct Legacy VGA I/O traffic to designated IOH */
  458. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  459. unsigned int command_bits, bool change_bridge)
  460. {
  461. int domain, bus, rc;
  462. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  463. pdev->devfn, decode, command_bits, change_bridge);
  464. if (!change_bridge)
  465. return 0;
  466. if ((command_bits & PCI_COMMAND_IO) == 0)
  467. return 0;
  468. domain = pci_domain_nr(pdev->bus);
  469. bus = pdev->bus->number;
  470. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  471. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  472. return rc;
  473. }
  474. /*
  475. * Called on each cpu to initialize the per_cpu UV data area.
  476. * FIXME: hotplug not supported yet
  477. */
  478. void __cpuinit uv_cpu_init(void)
  479. {
  480. /* CPU 0 initilization will be done via uv_system_init. */
  481. if (!uv_blade_info)
  482. return;
  483. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  484. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  485. set_x2apic_extra_bits(uv_hub_info->pnode);
  486. }
  487. void __init uv_system_init(void)
  488. {
  489. union uvh_si_addr_map_config_u m_n_config;
  490. union uvh_node_id_u node_id;
  491. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  492. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  493. int gnode_extra, max_pnode = 0;
  494. unsigned long mmr_base, present, paddr;
  495. unsigned short pnode_mask;
  496. map_low_mmrs();
  497. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  498. m_val = m_n_config.s.m_skt;
  499. n_val = m_n_config.s.n_skt;
  500. mmr_base =
  501. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  502. ~UV_MMR_ENABLE;
  503. pnode_mask = (1 << n_val) - 1;
  504. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  505. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  506. gnode_upper = ((unsigned long)gnode_extra << m_val);
  507. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  508. n_val, m_val, gnode_upper, gnode_extra);
  509. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  510. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  511. uv_possible_blades +=
  512. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  513. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  514. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  515. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  516. BUG_ON(!uv_blade_info);
  517. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  518. uv_blade_info[blade].memory_nid = -1;
  519. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  520. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  521. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  522. BUG_ON(!uv_node_to_blade);
  523. memset(uv_node_to_blade, 255, bytes);
  524. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  525. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  526. BUG_ON(!uv_cpu_to_blade);
  527. memset(uv_cpu_to_blade, 255, bytes);
  528. blade = 0;
  529. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  530. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  531. for (j = 0; j < 64; j++) {
  532. if (!test_bit(j, &present))
  533. continue;
  534. uv_blade_info[blade].pnode = (i * 64 + j);
  535. uv_blade_info[blade].nr_possible_cpus = 0;
  536. uv_blade_info[blade].nr_online_cpus = 0;
  537. blade++;
  538. }
  539. }
  540. uv_bios_init();
  541. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id,
  542. &sn_coherency_id, &sn_region_size);
  543. uv_rtc_init();
  544. for_each_present_cpu(cpu) {
  545. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  546. nid = cpu_to_node(cpu);
  547. pnode = uv_apicid_to_pnode(apicid);
  548. blade = boot_pnode_to_blade(pnode);
  549. lcpu = uv_blade_info[blade].nr_possible_cpus;
  550. uv_blade_info[blade].nr_possible_cpus++;
  551. /* Any node on the blade, else will contain -1. */
  552. uv_blade_info[blade].memory_nid = nid;
  553. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  554. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  555. uv_cpu_hub_info(cpu)->m_val = m_val;
  556. uv_cpu_hub_info(cpu)->n_val = n_val;
  557. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  558. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  559. uv_cpu_hub_info(cpu)->pnode = pnode;
  560. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  561. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  562. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  563. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  564. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  565. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  566. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  567. uv_node_to_blade[nid] = blade;
  568. uv_cpu_to_blade[cpu] = blade;
  569. max_pnode = max(pnode, max_pnode);
  570. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, lcpu %d, blade %d\n",
  571. cpu, apicid, pnode, nid, lcpu, blade);
  572. }
  573. /* Add blade/pnode info for nodes without cpus */
  574. for_each_online_node(nid) {
  575. if (uv_node_to_blade[nid] >= 0)
  576. continue;
  577. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  578. paddr = uv_soc_phys_ram_to_gpa(paddr);
  579. pnode = (paddr >> m_val) & pnode_mask;
  580. blade = boot_pnode_to_blade(pnode);
  581. uv_node_to_blade[nid] = blade;
  582. max_pnode = max(pnode, max_pnode);
  583. }
  584. map_gru_high(max_pnode);
  585. map_mmr_high(max_pnode);
  586. map_mmioh_high(max_pnode);
  587. uv_cpu_init();
  588. uv_scir_register_cpu_notifier();
  589. proc_mkdir("sgi_uv", NULL);
  590. /* register Legacy VGA I/O redirection handler */
  591. pci_register_set_vga_state(uv_set_vga_state);
  592. }