nouveau_calc.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /*
  2. * Copyright 1993-2003 NVIDIA, Corporation
  3. * Copyright 2007-2009 Stuart Bennett
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  19. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  20. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. #include "drmP.h"
  24. #include "nouveau_drv.h"
  25. #include "nouveau_hw.h"
  26. /****************************************************************************\
  27. * *
  28. * The video arbitration routines calculate some "magic" numbers. Fixes *
  29. * the snow seen when accessing the framebuffer without it. *
  30. * It just works (I hope). *
  31. * *
  32. \****************************************************************************/
  33. struct nv_fifo_info {
  34. int lwm;
  35. int burst;
  36. };
  37. struct nv_sim_state {
  38. int pclk_khz;
  39. int mclk_khz;
  40. int nvclk_khz;
  41. int bpp;
  42. int mem_page_miss;
  43. int mem_latency;
  44. int memory_type;
  45. int memory_width;
  46. int two_heads;
  47. };
  48. static void
  49. nv04_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
  50. {
  51. int pagemiss, cas, width, bpp;
  52. int nvclks, mclks, pclks, crtpagemiss;
  53. int found, mclk_extra, mclk_loop, cbs, m1, p1;
  54. int mclk_freq, pclk_freq, nvclk_freq;
  55. int us_m, us_n, us_p, crtc_drain_rate;
  56. int cpm_us, us_crt, clwm;
  57. pclk_freq = arb->pclk_khz;
  58. mclk_freq = arb->mclk_khz;
  59. nvclk_freq = arb->nvclk_khz;
  60. pagemiss = arb->mem_page_miss;
  61. cas = arb->mem_latency;
  62. width = arb->memory_width >> 6;
  63. bpp = arb->bpp;
  64. cbs = 128;
  65. pclks = 2;
  66. nvclks = 10;
  67. mclks = 13 + cas;
  68. mclk_extra = 3;
  69. found = 0;
  70. while (!found) {
  71. found = 1;
  72. mclk_loop = mclks + mclk_extra;
  73. us_m = mclk_loop * 1000 * 1000 / mclk_freq;
  74. us_n = nvclks * 1000 * 1000 / nvclk_freq;
  75. us_p = nvclks * 1000 * 1000 / pclk_freq;
  76. crtc_drain_rate = pclk_freq * bpp / 8;
  77. crtpagemiss = 2;
  78. crtpagemiss += 1;
  79. cpm_us = crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
  80. us_crt = cpm_us + us_m + us_n + us_p;
  81. clwm = us_crt * crtc_drain_rate / (1000 * 1000);
  82. clwm++;
  83. m1 = clwm + cbs - 512;
  84. p1 = m1 * pclk_freq / mclk_freq;
  85. p1 = p1 * bpp / 8;
  86. if ((p1 < m1 && m1 > 0) || clwm > 519) {
  87. found = !mclk_extra;
  88. mclk_extra--;
  89. }
  90. if (clwm < 384)
  91. clwm = 384;
  92. fifo->lwm = clwm;
  93. fifo->burst = cbs;
  94. }
  95. }
  96. static void
  97. nv10_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
  98. {
  99. int fill_rate, drain_rate;
  100. int pclks, nvclks, mclks, xclks;
  101. int pclk_freq, nvclk_freq, mclk_freq;
  102. int fill_lat, extra_lat;
  103. int max_burst_o, max_burst_l;
  104. int fifo_len, min_lwm, max_lwm;
  105. const int burst_lat = 80; /* Maximum allowable latency due
  106. * to the CRTC FIFO burst. (ns) */
  107. pclk_freq = arb->pclk_khz;
  108. nvclk_freq = arb->nvclk_khz;
  109. mclk_freq = arb->mclk_khz;
  110. fill_rate = mclk_freq * arb->memory_width / 8; /* kB/s */
  111. drain_rate = pclk_freq * arb->bpp / 8; /* kB/s */
  112. fifo_len = arb->two_heads ? 1536 : 1024; /* B */
  113. /* Fixed FIFO refill latency. */
  114. pclks = 4; /* lwm detect. */
  115. nvclks = 3 /* lwm -> sync. */
  116. + 2 /* fbi bus cycles (1 req + 1 busy) */
  117. + 1 /* 2 edge sync. may be very close to edge so
  118. * just put one. */
  119. + 1 /* fbi_d_rdv_n */
  120. + 1 /* Fbi_d_rdata */
  121. + 1; /* crtfifo load */
  122. mclks = 1 /* 2 edge sync. may be very close to edge so
  123. * just put one. */
  124. + 1 /* arb_hp_req */
  125. + 5 /* tiling pipeline */
  126. + 2 /* latency fifo */
  127. + 2 /* memory request to fbio block */
  128. + 7; /* data returned from fbio block */
  129. /* Need to accumulate 256 bits for read */
  130. mclks += (arb->memory_type == 0 ? 2 : 1)
  131. * arb->memory_width / 32;
  132. fill_lat = mclks * 1000 * 1000 / mclk_freq /* minimum mclk latency */
  133. + nvclks * 1000 * 1000 / nvclk_freq /* nvclk latency */
  134. + pclks * 1000 * 1000 / pclk_freq; /* pclk latency */
  135. /* Conditional FIFO refill latency. */
  136. xclks = 2 * arb->mem_page_miss + mclks /* Extra latency due to
  137. * the overlay. */
  138. + 2 * arb->mem_page_miss /* Extra pagemiss latency. */
  139. + (arb->bpp == 32 ? 8 : 4); /* Margin of error. */
  140. extra_lat = xclks * 1000 * 1000 / mclk_freq;
  141. if (arb->two_heads)
  142. /* Account for another CRTC. */
  143. extra_lat += fill_lat + extra_lat + burst_lat;
  144. /* FIFO burst */
  145. /* Max burst not leading to overflows. */
  146. max_burst_o = (1 + fifo_len - extra_lat * drain_rate / (1000 * 1000))
  147. * (fill_rate / 1000) / ((fill_rate - drain_rate) / 1000);
  148. fifo->burst = min(max_burst_o, 1024);
  149. /* Max burst value with an acceptable latency. */
  150. max_burst_l = burst_lat * fill_rate / (1000 * 1000);
  151. fifo->burst = min(max_burst_l, fifo->burst);
  152. fifo->burst = rounddown_pow_of_two(fifo->burst);
  153. /* FIFO low watermark */
  154. min_lwm = (fill_lat + extra_lat) * drain_rate / (1000 * 1000) + 1;
  155. max_lwm = fifo_len - fifo->burst
  156. + fill_lat * drain_rate / (1000 * 1000)
  157. + fifo->burst * drain_rate / fill_rate;
  158. fifo->lwm = min_lwm + 10 * (max_lwm - min_lwm) / 100; /* Empirical. */
  159. }
  160. static void
  161. nv04_update_arb(struct drm_device *dev, int VClk, int bpp,
  162. int *burst, int *lwm)
  163. {
  164. struct drm_nouveau_private *dev_priv = dev->dev_private;
  165. struct nv_fifo_info fifo_data;
  166. struct nv_sim_state sim_data;
  167. int MClk = nouveau_hw_get_clock(dev, PLL_MEMORY);
  168. int NVClk = nouveau_hw_get_clock(dev, PLL_CORE);
  169. uint32_t cfg1 = nv_rd32(dev, NV04_PFB_CFG1);
  170. sim_data.pclk_khz = VClk;
  171. sim_data.mclk_khz = MClk;
  172. sim_data.nvclk_khz = NVClk;
  173. sim_data.bpp = bpp;
  174. sim_data.two_heads = nv_two_heads(dev);
  175. if ((dev->pci_device & 0xffff) == 0x01a0 /*CHIPSET_NFORCE*/ ||
  176. (dev->pci_device & 0xffff) == 0x01f0 /*CHIPSET_NFORCE2*/) {
  177. uint32_t type;
  178. pci_read_config_dword(pci_get_bus_and_slot(0, 1), 0x7c, &type);
  179. sim_data.memory_type = (type >> 12) & 1;
  180. sim_data.memory_width = 64;
  181. sim_data.mem_latency = 3;
  182. sim_data.mem_page_miss = 10;
  183. } else {
  184. sim_data.memory_type = nv_rd32(dev, NV04_PFB_CFG0) & 0x1;
  185. sim_data.memory_width = (nv_rd32(dev, NV_PEXTDEV_BOOT_0) & 0x10) ? 128 : 64;
  186. sim_data.mem_latency = cfg1 & 0xf;
  187. sim_data.mem_page_miss = ((cfg1 >> 4) & 0xf) + ((cfg1 >> 31) & 0x1);
  188. }
  189. if (dev_priv->card_type == NV_04)
  190. nv04_calc_arb(&fifo_data, &sim_data);
  191. else
  192. nv10_calc_arb(&fifo_data, &sim_data);
  193. *burst = ilog2(fifo_data.burst >> 4);
  194. *lwm = fifo_data.lwm >> 3;
  195. }
  196. static void
  197. nv20_update_arb(int *burst, int *lwm)
  198. {
  199. unsigned int fifo_size, burst_size, graphics_lwm;
  200. fifo_size = 2048;
  201. burst_size = 512;
  202. graphics_lwm = fifo_size - burst_size;
  203. *burst = ilog2(burst_size >> 5);
  204. *lwm = graphics_lwm >> 3;
  205. }
  206. void
  207. nouveau_calc_arb(struct drm_device *dev, int vclk, int bpp, int *burst, int *lwm)
  208. {
  209. struct drm_nouveau_private *dev_priv = dev->dev_private;
  210. if (dev_priv->card_type < NV_20)
  211. nv04_update_arb(dev, vclk, bpp, burst, lwm);
  212. else if ((dev->pci_device & 0xfff0) == 0x0240 /*CHIPSET_C51*/ ||
  213. (dev->pci_device & 0xfff0) == 0x03d0 /*CHIPSET_C512*/) {
  214. *burst = 128;
  215. *lwm = 0x0480;
  216. } else
  217. nv20_update_arb(burst, lwm);
  218. }