ngene-core.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/slab.h>
  33. #include <linux/poll.h>
  34. #include <asm/io.h>
  35. #include <asm/div64.h>
  36. #include <linux/pci.h>
  37. #include <linux/pci_ids.h>
  38. #include <linux/smp_lock.h>
  39. #include <linux/timer.h>
  40. #include <linux/version.h>
  41. #include <linux/byteorder/generic.h>
  42. #include <linux/firmware.h>
  43. #include "ngene.h"
  44. #include "stv6110x.h"
  45. #include "stv090x.h"
  46. #include "lnbh24.h"
  47. static int one_adapter = 1;
  48. module_param(one_adapter, int, 0444);
  49. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  50. static int debug;
  51. module_param(debug, int, 0444);
  52. MODULE_PARM_DESC(debug, "Print debugging information.");
  53. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  54. #define dprintk if (debug) printk
  55. #define DEVICE_NAME "ngene"
  56. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  57. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  58. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  59. #define ngreadl(adr) readl(dev->iomem + (adr))
  60. #define ngreadb(adr) readb(dev->iomem + (adr))
  61. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  62. (dev->iomem + (adr)), (src), (count))
  63. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  64. (dev->iomem + (adr)), (count))
  65. /****************************************************************************/
  66. /* nGene interrupt handler **************************************************/
  67. /****************************************************************************/
  68. static void event_tasklet(unsigned long data)
  69. {
  70. struct ngene *dev = (struct ngene *)data;
  71. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  72. struct EVENT_BUFFER Event =
  73. dev->EventQueue[dev->EventQueueReadIndex];
  74. dev->EventQueueReadIndex =
  75. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  76. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  77. dev->TxEventNotify(dev, Event.TimeStamp);
  78. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  79. dev->RxEventNotify(dev, Event.TimeStamp,
  80. Event.RXCharacter);
  81. }
  82. }
  83. static void demux_tasklet(unsigned long data)
  84. {
  85. struct ngene_channel *chan = (struct ngene_channel *)data;
  86. struct SBufferHeader *Cur = chan->nextBuffer;
  87. spin_lock_irq(&chan->state_lock);
  88. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  89. if (chan->mode & NGENE_IO_TSOUT) {
  90. u32 Flags = chan->DataFormatFlags;
  91. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  92. Flags |= BEF_OVERFLOW;
  93. if (chan->pBufferExchange) {
  94. if (!chan->pBufferExchange(chan,
  95. Cur->Buffer1,
  96. chan->Capture1Length,
  97. Cur->ngeneBuffer.SR.
  98. Clock, Flags)) {
  99. /*
  100. We didn't get data
  101. Clear in service flag to make sure we
  102. get called on next interrupt again.
  103. leave fill/empty (0x80) flag alone
  104. to avoid hardware running out of
  105. buffers during startup, we hold only
  106. in run state ( the source may be late
  107. delivering data )
  108. */
  109. if (chan->HWState == HWSTATE_RUN) {
  110. Cur->ngeneBuffer.SR.Flags &=
  111. ~0x40;
  112. break;
  113. /* Stop proccessing stream */
  114. }
  115. } else {
  116. /* We got a valid buffer,
  117. so switch to run state */
  118. chan->HWState = HWSTATE_RUN;
  119. }
  120. } else {
  121. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  122. if (chan->HWState == HWSTATE_RUN) {
  123. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  124. break; /* Stop proccessing stream */
  125. }
  126. }
  127. if (chan->AudioDTOUpdated) {
  128. printk(KERN_INFO DEVICE_NAME
  129. ": Update AudioDTO = %d\n",
  130. chan->AudioDTOValue);
  131. Cur->ngeneBuffer.SR.DTOUpdate =
  132. chan->AudioDTOValue;
  133. chan->AudioDTOUpdated = 0;
  134. }
  135. } else {
  136. if (chan->HWState == HWSTATE_RUN) {
  137. u32 Flags = 0;
  138. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  139. Flags |= BEF_EVEN_FIELD;
  140. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  141. Flags |= BEF_OVERFLOW;
  142. if (chan->pBufferExchange)
  143. chan->pBufferExchange(chan,
  144. Cur->Buffer1,
  145. chan->
  146. Capture1Length,
  147. Cur->ngeneBuffer.
  148. SR.Clock, Flags);
  149. if (chan->pBufferExchange2)
  150. chan->pBufferExchange2(chan,
  151. Cur->Buffer2,
  152. chan->
  153. Capture2Length,
  154. Cur->ngeneBuffer.
  155. SR.Clock, Flags);
  156. } else if (chan->HWState != HWSTATE_STOP)
  157. chan->HWState = HWSTATE_RUN;
  158. }
  159. Cur->ngeneBuffer.SR.Flags = 0x00;
  160. Cur = Cur->Next;
  161. }
  162. chan->nextBuffer = Cur;
  163. spin_unlock_irq(&chan->state_lock);
  164. }
  165. static irqreturn_t irq_handler(int irq, void *dev_id)
  166. {
  167. struct ngene *dev = (struct ngene *)dev_id;
  168. u32 icounts = 0;
  169. irqreturn_t rc = IRQ_NONE;
  170. u32 i = MAX_STREAM;
  171. u8 *tmpCmdDoneByte;
  172. if (dev->BootFirmware) {
  173. icounts = ngreadl(NGENE_INT_COUNTS);
  174. if (icounts != dev->icounts) {
  175. ngwritel(0, FORCE_NMI);
  176. dev->cmd_done = 1;
  177. wake_up(&dev->cmd_wq);
  178. dev->icounts = icounts;
  179. rc = IRQ_HANDLED;
  180. }
  181. return rc;
  182. }
  183. ngwritel(0, FORCE_NMI);
  184. spin_lock(&dev->cmd_lock);
  185. tmpCmdDoneByte = dev->CmdDoneByte;
  186. if (tmpCmdDoneByte &&
  187. (*tmpCmdDoneByte ||
  188. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  189. dev->CmdDoneByte = NULL;
  190. dev->cmd_done = 1;
  191. wake_up(&dev->cmd_wq);
  192. rc = IRQ_HANDLED;
  193. }
  194. spin_unlock(&dev->cmd_lock);
  195. if (dev->EventBuffer->EventStatus & 0x80) {
  196. u8 nextWriteIndex =
  197. (dev->EventQueueWriteIndex + 1) &
  198. (EVENT_QUEUE_SIZE - 1);
  199. if (nextWriteIndex != dev->EventQueueReadIndex) {
  200. dev->EventQueue[dev->EventQueueWriteIndex] =
  201. *(dev->EventBuffer);
  202. dev->EventQueueWriteIndex = nextWriteIndex;
  203. } else {
  204. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  205. dev->EventQueueOverflowCount += 1;
  206. dev->EventQueueOverflowFlag = 1;
  207. }
  208. dev->EventBuffer->EventStatus &= ~0x80;
  209. tasklet_schedule(&dev->event_tasklet);
  210. rc = IRQ_HANDLED;
  211. }
  212. while (i > 0) {
  213. i--;
  214. spin_lock(&dev->channel[i].state_lock);
  215. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  216. if (dev->channel[i].nextBuffer) {
  217. if ((dev->channel[i].nextBuffer->
  218. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  219. dev->channel[i].nextBuffer->
  220. ngeneBuffer.SR.Flags |= 0x40;
  221. tasklet_schedule(
  222. &dev->channel[i].demux_tasklet);
  223. rc = IRQ_HANDLED;
  224. }
  225. }
  226. spin_unlock(&dev->channel[i].state_lock);
  227. }
  228. return rc;
  229. }
  230. /****************************************************************************/
  231. /* nGene command interface **************************************************/
  232. /****************************************************************************/
  233. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  234. {
  235. int ret;
  236. u8 *tmpCmdDoneByte;
  237. dev->cmd_done = 0;
  238. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  239. dev->BootFirmware = 1;
  240. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  241. ngwritel(0, NGENE_COMMAND);
  242. ngwritel(0, NGENE_COMMAND_HI);
  243. ngwritel(0, NGENE_STATUS);
  244. ngwritel(0, NGENE_STATUS_HI);
  245. ngwritel(0, NGENE_EVENT);
  246. ngwritel(0, NGENE_EVENT_HI);
  247. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  248. u64 fwio = dev->PAFWInterfaceBuffer;
  249. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  250. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  251. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  252. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  253. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  254. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  255. }
  256. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  257. if (dev->BootFirmware)
  258. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  259. spin_lock_irq(&dev->cmd_lock);
  260. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  261. if (!com->out_len)
  262. tmpCmdDoneByte++;
  263. *tmpCmdDoneByte = 0;
  264. dev->ngenetohost[0] = 0;
  265. dev->ngenetohost[1] = 0;
  266. dev->CmdDoneByte = tmpCmdDoneByte;
  267. spin_unlock_irq(&dev->cmd_lock);
  268. /* Notify 8051. */
  269. ngwritel(1, FORCE_INT);
  270. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  271. if (!ret) {
  272. /*ngwritel(0, FORCE_NMI);*/
  273. printk(KERN_ERR DEVICE_NAME
  274. ": Command timeout cmd=%02x prev=%02x\n",
  275. com->cmd.hdr.Opcode, dev->prev_cmd);
  276. return -1;
  277. }
  278. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  279. dev->BootFirmware = 0;
  280. dev->prev_cmd = com->cmd.hdr.Opcode;
  281. if (!com->out_len)
  282. return 0;
  283. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  284. return 0;
  285. }
  286. static int ngene_command(struct ngene *dev, struct ngene_command *com)
  287. {
  288. int result;
  289. down(&dev->cmd_mutex);
  290. result = ngene_command_mutex(dev, com);
  291. up(&dev->cmd_mutex);
  292. return result;
  293. }
  294. static int ngene_command_i2c_read(struct ngene *dev, u8 adr,
  295. u8 *out, u8 outlen, u8 *in, u8 inlen, int flag)
  296. {
  297. struct ngene_command com;
  298. com.cmd.hdr.Opcode = CMD_I2C_READ;
  299. com.cmd.hdr.Length = outlen + 3;
  300. com.cmd.I2CRead.Device = adr << 1;
  301. memcpy(com.cmd.I2CRead.Data, out, outlen);
  302. com.cmd.I2CRead.Data[outlen] = inlen;
  303. com.cmd.I2CRead.Data[outlen + 1] = 0;
  304. com.in_len = outlen + 3;
  305. com.out_len = inlen + 1;
  306. if (ngene_command(dev, &com) < 0)
  307. return -EIO;
  308. if ((com.cmd.raw8[0] >> 1) != adr)
  309. return -EIO;
  310. if (flag)
  311. memcpy(in, com.cmd.raw8, inlen + 1);
  312. else
  313. memcpy(in, com.cmd.raw8 + 1, inlen);
  314. return 0;
  315. }
  316. static int ngene_command_i2c_write(struct ngene *dev, u8 adr,
  317. u8 *out, u8 outlen)
  318. {
  319. struct ngene_command com;
  320. com.cmd.hdr.Opcode = CMD_I2C_WRITE;
  321. com.cmd.hdr.Length = outlen + 1;
  322. com.cmd.I2CRead.Device = adr << 1;
  323. memcpy(com.cmd.I2CRead.Data, out, outlen);
  324. com.in_len = outlen + 1;
  325. com.out_len = 1;
  326. if (ngene_command(dev, &com) < 0)
  327. return -EIO;
  328. if (com.cmd.raw8[0] == 1)
  329. return -EIO;
  330. return 0;
  331. }
  332. static int ngene_command_load_firmware(struct ngene *dev,
  333. u8 *ngene_fw, u32 size)
  334. {
  335. #define FIRSTCHUNK (1024)
  336. u32 cleft;
  337. struct ngene_command com;
  338. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  339. com.cmd.hdr.Length = 0;
  340. com.in_len = 0;
  341. com.out_len = 0;
  342. ngene_command(dev, &com);
  343. cleft = (size + 3) & ~3;
  344. if (cleft > FIRSTCHUNK) {
  345. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  346. cleft - FIRSTCHUNK);
  347. cleft = FIRSTCHUNK;
  348. }
  349. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  350. memset(&com, 0, sizeof(struct ngene_command));
  351. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  352. com.cmd.hdr.Length = 4;
  353. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  354. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  355. com.in_len = 4;
  356. com.out_len = 0;
  357. return ngene_command(dev, &com);
  358. }
  359. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  360. {
  361. struct ngene_command com;
  362. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  363. com.cmd.hdr.Length = 1;
  364. com.cmd.ConfigureBuffers.config = config;
  365. com.in_len = 1;
  366. com.out_len = 0;
  367. if (ngene_command(dev, &com) < 0)
  368. return -EIO;
  369. return 0;
  370. }
  371. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  372. {
  373. struct ngene_command com;
  374. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  375. com.cmd.hdr.Length = 6;
  376. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  377. com.in_len = 6;
  378. com.out_len = 0;
  379. if (ngene_command(dev, &com) < 0)
  380. return -EIO;
  381. return 0;
  382. }
  383. static int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  384. {
  385. struct ngene_command com;
  386. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  387. com.cmd.hdr.Length = 1;
  388. com.cmd.SetGpioPin.select = select | (level << 7);
  389. com.in_len = 1;
  390. com.out_len = 0;
  391. return ngene_command(dev, &com);
  392. }
  393. /*
  394. 02000640 is sample on rising edge.
  395. 02000740 is sample on falling edge.
  396. 02000040 is ignore "valid" signal
  397. 0: FD_CTL1 Bit 7,6 must be 0,1
  398. 7 disable(fw controlled)
  399. 6 0-AUX,1-TS
  400. 5 0-par,1-ser
  401. 4 0-lsb/1-msb
  402. 3,2 reserved
  403. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  404. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  405. 2: FD_STA is read-only. 0-sync
  406. 3: FD_INSYNC is number of 47s to trigger "in sync".
  407. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  408. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  409. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  410. 7: Top byte is unused.
  411. */
  412. /****************************************************************************/
  413. static u8 TSFeatureDecoderSetup[8 * 4] = {
  414. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  415. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  416. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  417. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  418. };
  419. /* Set NGENE I2S Config to 16 bit packed */
  420. static u8 I2SConfiguration[] = {
  421. 0x00, 0x10, 0x00, 0x00,
  422. 0x80, 0x10, 0x00, 0x00,
  423. };
  424. static u8 SPDIFConfiguration[10] = {
  425. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  426. };
  427. /* Set NGENE I2S Config to transport stream compatible mode */
  428. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  429. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  430. static u8 ITUDecoderSetup[4][16] = {
  431. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  432. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  433. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  434. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  435. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  436. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  437. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  438. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  439. };
  440. /*
  441. * 50 48 60 gleich
  442. * 27p50 9f 00 22 80 42 69 18 ...
  443. * 27p60 93 00 22 80 82 69 1c ...
  444. */
  445. /* Maxbyte to 1144 (for raw data) */
  446. static u8 ITUFeatureDecoderSetup[8] = {
  447. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  448. };
  449. static void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  450. {
  451. u32 *ptr = Buffer;
  452. memset(Buffer, Length, 0xff);
  453. while (Length > 0) {
  454. if (Flags & DF_SWAP32)
  455. *ptr = 0x471FFF10;
  456. else
  457. *ptr = 0x10FF1F47;
  458. ptr += (188 / 4);
  459. Length -= 188;
  460. }
  461. }
  462. static void flush_buffers(struct ngene_channel *chan)
  463. {
  464. u8 val;
  465. do {
  466. msleep(1);
  467. spin_lock_irq(&chan->state_lock);
  468. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  469. spin_unlock_irq(&chan->state_lock);
  470. } while (val);
  471. }
  472. static void clear_buffers(struct ngene_channel *chan)
  473. {
  474. struct SBufferHeader *Cur = chan->nextBuffer;
  475. do {
  476. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  477. if (chan->mode & NGENE_IO_TSOUT)
  478. FillTSBuffer(Cur->Buffer1,
  479. chan->Capture1Length,
  480. chan->DataFormatFlags);
  481. Cur = Cur->Next;
  482. } while (Cur != chan->nextBuffer);
  483. if (chan->mode & NGENE_IO_TSOUT) {
  484. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  485. chan->AudioDTOValue;
  486. chan->AudioDTOUpdated = 0;
  487. Cur = chan->TSIdleBuffer.Head;
  488. do {
  489. memset(&Cur->ngeneBuffer.SR, 0,
  490. sizeof(Cur->ngeneBuffer.SR));
  491. FillTSBuffer(Cur->Buffer1,
  492. chan->Capture1Length,
  493. chan->DataFormatFlags);
  494. Cur = Cur->Next;
  495. } while (Cur != chan->TSIdleBuffer.Head);
  496. }
  497. }
  498. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  499. u8 control, u8 mode, u8 flags)
  500. {
  501. struct ngene_channel *chan = &dev->channel[stream];
  502. struct ngene_command com;
  503. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  504. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  505. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  506. u16 BsSDO = 0x9B00;
  507. /* down(&dev->stream_mutex); */
  508. while (down_trylock(&dev->stream_mutex)) {
  509. printk(KERN_INFO DEVICE_NAME ": SC locked\n");
  510. msleep(1);
  511. }
  512. memset(&com, 0, sizeof(com));
  513. com.cmd.hdr.Opcode = CMD_CONTROL;
  514. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  515. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  516. if (chan->mode & NGENE_IO_TSOUT)
  517. com.cmd.StreamControl.Stream |= 0x07;
  518. com.cmd.StreamControl.Control = control |
  519. (flags & SFLAG_ORDER_LUMA_CHROMA);
  520. com.cmd.StreamControl.Mode = mode;
  521. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  522. com.out_len = 0;
  523. dprintk(KERN_INFO DEVICE_NAME
  524. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  525. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  526. com.cmd.StreamControl.Mode);
  527. chan->Mode = mode;
  528. if (!(control & 0x80)) {
  529. spin_lock_irq(&chan->state_lock);
  530. if (chan->State == KSSTATE_RUN) {
  531. chan->State = KSSTATE_ACQUIRE;
  532. chan->HWState = HWSTATE_STOP;
  533. spin_unlock_irq(&chan->state_lock);
  534. if (ngene_command(dev, &com) < 0) {
  535. up(&dev->stream_mutex);
  536. return -1;
  537. }
  538. /* clear_buffers(chan); */
  539. flush_buffers(chan);
  540. up(&dev->stream_mutex);
  541. return 0;
  542. }
  543. spin_unlock_irq(&chan->state_lock);
  544. up(&dev->stream_mutex);
  545. return 0;
  546. }
  547. if (mode & SMODE_AUDIO_CAPTURE) {
  548. com.cmd.StreamControl.CaptureBlockCount =
  549. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  550. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  551. } else if (mode & SMODE_TRANSPORT_STREAM) {
  552. com.cmd.StreamControl.CaptureBlockCount =
  553. chan->Capture1Length / TS_BLOCK_SIZE;
  554. com.cmd.StreamControl.MaxLinesPerField =
  555. chan->Capture1Length / TS_BLOCK_SIZE;
  556. com.cmd.StreamControl.Buffer_Address =
  557. chan->TSRingBuffer.PAHead;
  558. if (chan->mode & NGENE_IO_TSOUT) {
  559. com.cmd.StreamControl.BytesPerVBILine =
  560. chan->Capture1Length / TS_BLOCK_SIZE;
  561. com.cmd.StreamControl.Stream |= 0x07;
  562. }
  563. } else {
  564. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  565. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  566. com.cmd.StreamControl.MinLinesPerField = 100;
  567. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  568. if (mode & SMODE_VBI_CAPTURE) {
  569. com.cmd.StreamControl.MaxVBILinesPerField =
  570. chan->nVBILines;
  571. com.cmd.StreamControl.MinVBILinesPerField = 0;
  572. com.cmd.StreamControl.BytesPerVBILine =
  573. chan->nBytesPerVBILine;
  574. }
  575. if (flags & SFLAG_COLORBAR)
  576. com.cmd.StreamControl.Stream |= 0x04;
  577. }
  578. spin_lock_irq(&chan->state_lock);
  579. if (mode & SMODE_AUDIO_CAPTURE) {
  580. chan->nextBuffer = chan->RingBuffer.Head;
  581. if (mode & SMODE_AUDIO_SPDIF) {
  582. com.cmd.StreamControl.SetupDataLen =
  583. sizeof(SPDIFConfiguration);
  584. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  585. memcpy(com.cmd.StreamControl.SetupData,
  586. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  587. } else {
  588. com.cmd.StreamControl.SetupDataLen = 4;
  589. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  590. memcpy(com.cmd.StreamControl.SetupData,
  591. I2SConfiguration +
  592. 4 * dev->card_info->i2s[stream], 4);
  593. }
  594. } else if (mode & SMODE_TRANSPORT_STREAM) {
  595. chan->nextBuffer = chan->TSRingBuffer.Head;
  596. if (stream >= STREAM_AUDIOIN1) {
  597. if (chan->mode & NGENE_IO_TSOUT) {
  598. com.cmd.StreamControl.SetupDataLen =
  599. sizeof(TS_I2SOutConfiguration);
  600. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  601. memcpy(com.cmd.StreamControl.SetupData,
  602. TS_I2SOutConfiguration,
  603. sizeof(TS_I2SOutConfiguration));
  604. } else {
  605. com.cmd.StreamControl.SetupDataLen =
  606. sizeof(TS_I2SConfiguration);
  607. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  608. memcpy(com.cmd.StreamControl.SetupData,
  609. TS_I2SConfiguration,
  610. sizeof(TS_I2SConfiguration));
  611. }
  612. } else {
  613. com.cmd.StreamControl.SetupDataLen = 8;
  614. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  615. memcpy(com.cmd.StreamControl.SetupData,
  616. TSFeatureDecoderSetup +
  617. 8 * dev->card_info->tsf[stream], 8);
  618. }
  619. } else {
  620. chan->nextBuffer = chan->RingBuffer.Head;
  621. com.cmd.StreamControl.SetupDataLen =
  622. 16 + sizeof(ITUFeatureDecoderSetup);
  623. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  624. memcpy(com.cmd.StreamControl.SetupData,
  625. ITUDecoderSetup[chan->itumode], 16);
  626. memcpy(com.cmd.StreamControl.SetupData + 16,
  627. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  628. }
  629. clear_buffers(chan);
  630. chan->State = KSSTATE_RUN;
  631. if (mode & SMODE_TRANSPORT_STREAM)
  632. chan->HWState = HWSTATE_RUN;
  633. else
  634. chan->HWState = HWSTATE_STARTUP;
  635. spin_unlock_irq(&chan->state_lock);
  636. if (ngene_command(dev, &com) < 0) {
  637. up(&dev->stream_mutex);
  638. return -1;
  639. }
  640. up(&dev->stream_mutex);
  641. return 0;
  642. }
  643. /****************************************************************************/
  644. /* I2C **********************************************************************/
  645. /****************************************************************************/
  646. static void ngene_i2c_set_bus(struct ngene *dev, int bus)
  647. {
  648. if (!(dev->card_info->i2c_access & 2))
  649. return;
  650. if (dev->i2c_current_bus == bus)
  651. return;
  652. switch (bus) {
  653. case 0:
  654. ngene_command_gpio_set(dev, 3, 0);
  655. ngene_command_gpio_set(dev, 2, 1);
  656. break;
  657. case 1:
  658. ngene_command_gpio_set(dev, 2, 0);
  659. ngene_command_gpio_set(dev, 3, 1);
  660. break;
  661. }
  662. dev->i2c_current_bus = bus;
  663. }
  664. static int ngene_i2c_master_xfer(struct i2c_adapter *adapter,
  665. struct i2c_msg msg[], int num)
  666. {
  667. struct ngene_channel *chan =
  668. (struct ngene_channel *)i2c_get_adapdata(adapter);
  669. struct ngene *dev = chan->dev;
  670. down(&dev->i2c_switch_mutex);
  671. ngene_i2c_set_bus(dev, chan->number);
  672. if (num == 2 && msg[1].flags & I2C_M_RD && !(msg[0].flags & I2C_M_RD))
  673. if (!ngene_command_i2c_read(dev, msg[0].addr,
  674. msg[0].buf, msg[0].len,
  675. msg[1].buf, msg[1].len, 0))
  676. goto done;
  677. if (num == 1 && !(msg[0].flags & I2C_M_RD))
  678. if (!ngene_command_i2c_write(dev, msg[0].addr,
  679. msg[0].buf, msg[0].len))
  680. goto done;
  681. if (num == 1 && (msg[0].flags & I2C_M_RD))
  682. if (!ngene_command_i2c_read(dev, msg[0].addr, 0, 0,
  683. msg[0].buf, msg[0].len, 0))
  684. goto done;
  685. up(&dev->i2c_switch_mutex);
  686. return -EIO;
  687. done:
  688. up(&dev->i2c_switch_mutex);
  689. return num;
  690. }
  691. static u32 ngene_i2c_functionality(struct i2c_adapter *adap)
  692. {
  693. return I2C_FUNC_SMBUS_EMUL;
  694. }
  695. static struct i2c_algorithm ngene_i2c_algo = {
  696. .master_xfer = ngene_i2c_master_xfer,
  697. .functionality = ngene_i2c_functionality,
  698. };
  699. static int ngene_i2c_init(struct ngene *dev, int dev_nr)
  700. {
  701. struct i2c_adapter *adap = &(dev->channel[dev_nr].i2c_adapter);
  702. i2c_set_adapdata(adap, &(dev->channel[dev_nr]));
  703. #ifdef I2C_ADAP_CLASS_TV_DIGITAL
  704. adap->class = I2C_ADAP_CLASS_TV_DIGITAL | I2C_CLASS_TV_ANALOG;
  705. #else
  706. adap->class = I2C_CLASS_TV_ANALOG;
  707. #endif
  708. strcpy(adap->name, "nGene");
  709. adap->algo = &ngene_i2c_algo;
  710. adap->algo_data = (void *)&(dev->channel[dev_nr]);
  711. adap->dev.parent = &dev->pci_dev->dev;
  712. mutex_init(&adap->bus_lock);
  713. return i2c_add_adapter(adap);
  714. }
  715. /****************************************************************************/
  716. /* DVB functions and API interface ******************************************/
  717. /****************************************************************************/
  718. static void swap_buffer(u32 *p, u32 len)
  719. {
  720. while (len) {
  721. *p = swab32(*p);
  722. p++;
  723. len -= 4;
  724. }
  725. }
  726. static void *tsin_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags)
  727. {
  728. struct ngene_channel *chan = priv;
  729. dvb_dmx_swfilter(&chan->demux, buf, len);
  730. return 0;
  731. }
  732. u8 fill_ts[188] = { 0x47, 0x1f, 0xff, 0x10 };
  733. static void *tsout_exchange(void *priv, void *buf, u32 len,
  734. u32 clock, u32 flags)
  735. {
  736. struct ngene_channel *chan = priv;
  737. struct ngene *dev = chan->dev;
  738. u32 alen;
  739. alen = dvb_ringbuffer_avail(&dev->tsout_rbuf);
  740. alen -= alen % 188;
  741. if (alen < len)
  742. FillTSBuffer(buf + alen, len - alen, flags);
  743. else
  744. alen = len;
  745. dvb_ringbuffer_read(&dev->tsout_rbuf, buf, alen);
  746. if (flags & DF_SWAP32)
  747. swap_buffer((u32 *)buf, alen);
  748. wake_up_interruptible(&dev->tsout_rbuf.queue);
  749. return buf;
  750. }
  751. static void set_transfer(struct ngene_channel *chan, int state)
  752. {
  753. u8 control = 0, mode = 0, flags = 0;
  754. struct ngene *dev = chan->dev;
  755. int ret;
  756. /*
  757. if (chan->running)
  758. return;
  759. */
  760. /*
  761. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  762. msleep(100);
  763. */
  764. if (state) {
  765. if (chan->running) {
  766. printk(KERN_INFO DEVICE_NAME ": already running\n");
  767. return;
  768. }
  769. } else {
  770. if (!chan->running) {
  771. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  772. return;
  773. }
  774. }
  775. if (dev->card_info->switch_ctrl)
  776. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  777. if (state) {
  778. spin_lock_irq(&chan->state_lock);
  779. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  780. ngreadl(0x9310)); */
  781. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  782. control = 0x80;
  783. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  784. chan->Capture1Length = 512 * 188;
  785. mode = SMODE_TRANSPORT_STREAM;
  786. }
  787. if (chan->mode & NGENE_IO_TSOUT) {
  788. chan->pBufferExchange = tsout_exchange;
  789. /* 0x66666666 = 50MHz *2^33 /250MHz */
  790. chan->AudioDTOValue = 0x66666666;
  791. /* set_dto(chan, 38810700+1000); */
  792. /* set_dto(chan, 19392658); */
  793. }
  794. if (chan->mode & NGENE_IO_TSIN)
  795. chan->pBufferExchange = tsin_exchange;
  796. /* ngwritel(0, 0x9310); */
  797. spin_unlock_irq(&chan->state_lock);
  798. } else
  799. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  800. ngreadl(0x9310)); */
  801. ret = ngene_command_stream_control(dev, chan->number,
  802. control, mode, flags);
  803. if (!ret)
  804. chan->running = state;
  805. else
  806. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  807. state);
  808. if (!state) {
  809. spin_lock_irq(&chan->state_lock);
  810. chan->pBufferExchange = 0;
  811. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  812. spin_unlock_irq(&chan->state_lock);
  813. }
  814. }
  815. static int ngene_start_feed(struct dvb_demux_feed *dvbdmxfeed)
  816. {
  817. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  818. struct ngene_channel *chan = dvbdmx->priv;
  819. if (chan->users == 0) {
  820. set_transfer(chan, 1);
  821. /* msleep(10); */
  822. }
  823. return ++chan->users;
  824. }
  825. static int ngene_stop_feed(struct dvb_demux_feed *dvbdmxfeed)
  826. {
  827. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  828. struct ngene_channel *chan = dvbdmx->priv;
  829. if (--chan->users)
  830. return chan->users;
  831. set_transfer(chan, 0);
  832. return 0;
  833. }
  834. static int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id,
  835. int (*start_feed)(struct dvb_demux_feed *),
  836. int (*stop_feed)(struct dvb_demux_feed *),
  837. void *priv)
  838. {
  839. dvbdemux->priv = priv;
  840. dvbdemux->filternum = 256;
  841. dvbdemux->feednum = 256;
  842. dvbdemux->start_feed = start_feed;
  843. dvbdemux->stop_feed = stop_feed;
  844. dvbdemux->write_to_decoder = 0;
  845. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  846. DMX_SECTION_FILTERING |
  847. DMX_MEMORY_BASED_FILTERING);
  848. return dvb_dmx_init(dvbdemux);
  849. }
  850. static int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev,
  851. struct dvb_demux *dvbdemux,
  852. struct dmx_frontend *hw_frontend,
  853. struct dmx_frontend *mem_frontend,
  854. struct dvb_adapter *dvb_adapter)
  855. {
  856. int ret;
  857. dmxdev->filternum = 256;
  858. dmxdev->demux = &dvbdemux->dmx;
  859. dmxdev->capabilities = 0;
  860. ret = dvb_dmxdev_init(dmxdev, dvb_adapter);
  861. if (ret < 0)
  862. return ret;
  863. hw_frontend->source = DMX_FRONTEND_0;
  864. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, hw_frontend);
  865. mem_frontend->source = DMX_MEMORY_FE;
  866. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, mem_frontend);
  867. return dvbdemux->dmx.connect_frontend(&dvbdemux->dmx, hw_frontend);
  868. }
  869. /****************************************************************************/
  870. /* nGene hardware init and release functions ********************************/
  871. /****************************************************************************/
  872. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  873. {
  874. struct SBufferHeader *Cur = rb->Head;
  875. u32 j;
  876. if (!Cur)
  877. return;
  878. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  879. if (Cur->Buffer1)
  880. pci_free_consistent(dev->pci_dev,
  881. rb->Buffer1Length,
  882. Cur->Buffer1,
  883. Cur->scList1->Address);
  884. if (Cur->Buffer2)
  885. pci_free_consistent(dev->pci_dev,
  886. rb->Buffer2Length,
  887. Cur->Buffer2,
  888. Cur->scList2->Address);
  889. }
  890. if (rb->SCListMem)
  891. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  892. rb->SCListMem, rb->PASCListMem);
  893. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  894. }
  895. static void free_idlebuffer(struct ngene *dev,
  896. struct SRingBufferDescriptor *rb,
  897. struct SRingBufferDescriptor *tb)
  898. {
  899. int j;
  900. struct SBufferHeader *Cur = tb->Head;
  901. if (!rb->Head)
  902. return;
  903. free_ringbuffer(dev, rb);
  904. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  905. Cur->Buffer2 = 0;
  906. Cur->scList2 = 0;
  907. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  908. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  909. }
  910. }
  911. static void free_common_buffers(struct ngene *dev)
  912. {
  913. u32 i;
  914. struct ngene_channel *chan;
  915. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  916. chan = &dev->channel[i];
  917. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  918. free_ringbuffer(dev, &chan->RingBuffer);
  919. free_ringbuffer(dev, &chan->TSRingBuffer);
  920. }
  921. if (dev->OverflowBuffer)
  922. pci_free_consistent(dev->pci_dev,
  923. OVERFLOW_BUFFER_SIZE,
  924. dev->OverflowBuffer, dev->PAOverflowBuffer);
  925. if (dev->FWInterfaceBuffer)
  926. pci_free_consistent(dev->pci_dev,
  927. 4096,
  928. dev->FWInterfaceBuffer,
  929. dev->PAFWInterfaceBuffer);
  930. }
  931. /****************************************************************************/
  932. /* Ring buffer handling *****************************************************/
  933. /****************************************************************************/
  934. static int create_ring_buffer(struct pci_dev *pci_dev,
  935. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  936. {
  937. dma_addr_t tmp;
  938. struct SBufferHeader *Head;
  939. u32 i;
  940. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  941. u64 PARingBufferHead;
  942. u64 PARingBufferCur;
  943. u64 PARingBufferNext;
  944. struct SBufferHeader *Cur, *Next;
  945. descr->Head = 0;
  946. descr->MemSize = 0;
  947. descr->PAHead = 0;
  948. descr->NumBuffers = 0;
  949. if (MemSize < 4096)
  950. MemSize = 4096;
  951. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  952. PARingBufferHead = tmp;
  953. if (!Head)
  954. return -ENOMEM;
  955. memset(Head, 0, MemSize);
  956. PARingBufferCur = PARingBufferHead;
  957. Cur = Head;
  958. for (i = 0; i < NumBuffers - 1; i++) {
  959. Next = (struct SBufferHeader *)
  960. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  961. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  962. Cur->Next = Next;
  963. Cur->ngeneBuffer.Next = PARingBufferNext;
  964. Cur = Next;
  965. PARingBufferCur = PARingBufferNext;
  966. }
  967. /* Last Buffer points back to first one */
  968. Cur->Next = Head;
  969. Cur->ngeneBuffer.Next = PARingBufferHead;
  970. descr->Head = Head;
  971. descr->MemSize = MemSize;
  972. descr->PAHead = PARingBufferHead;
  973. descr->NumBuffers = NumBuffers;
  974. return 0;
  975. }
  976. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  977. dma_addr_t of,
  978. struct SRingBufferDescriptor *pRingBuffer,
  979. u32 Buffer1Length, u32 Buffer2Length)
  980. {
  981. dma_addr_t tmp;
  982. u32 i, j;
  983. int status = 0;
  984. u32 SCListMemSize = pRingBuffer->NumBuffers
  985. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  986. NUM_SCATTER_GATHER_ENTRIES)
  987. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  988. u64 PASCListMem;
  989. PHW_SCATTER_GATHER_ELEMENT SCListEntry;
  990. u64 PASCListEntry;
  991. struct SBufferHeader *Cur;
  992. void *SCListMem;
  993. if (SCListMemSize < 4096)
  994. SCListMemSize = 4096;
  995. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  996. PASCListMem = tmp;
  997. if (SCListMem == NULL)
  998. return -ENOMEM;
  999. memset(SCListMem, 0, SCListMemSize);
  1000. pRingBuffer->SCListMem = SCListMem;
  1001. pRingBuffer->PASCListMem = PASCListMem;
  1002. pRingBuffer->SCListMemSize = SCListMemSize;
  1003. pRingBuffer->Buffer1Length = Buffer1Length;
  1004. pRingBuffer->Buffer2Length = Buffer2Length;
  1005. SCListEntry = (PHW_SCATTER_GATHER_ELEMENT) SCListMem;
  1006. PASCListEntry = PASCListMem;
  1007. Cur = pRingBuffer->Head;
  1008. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  1009. u64 PABuffer;
  1010. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  1011. &tmp);
  1012. PABuffer = tmp;
  1013. if (Buffer == NULL)
  1014. return -ENOMEM;
  1015. Cur->Buffer1 = Buffer;
  1016. SCListEntry->Address = PABuffer;
  1017. SCListEntry->Length = Buffer1Length;
  1018. Cur->scList1 = SCListEntry;
  1019. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  1020. Cur->ngeneBuffer.Number_of_entries_1 =
  1021. NUM_SCATTER_GATHER_ENTRIES;
  1022. SCListEntry += 1;
  1023. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1024. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1025. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  1026. SCListEntry->Address = of;
  1027. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1028. SCListEntry += 1;
  1029. PASCListEntry +=
  1030. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1031. }
  1032. #endif
  1033. if (!Buffer2Length)
  1034. continue;
  1035. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  1036. PABuffer = tmp;
  1037. if (Buffer == NULL)
  1038. return -ENOMEM;
  1039. Cur->Buffer2 = Buffer;
  1040. SCListEntry->Address = PABuffer;
  1041. SCListEntry->Length = Buffer2Length;
  1042. Cur->scList2 = SCListEntry;
  1043. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  1044. Cur->ngeneBuffer.Number_of_entries_2 =
  1045. NUM_SCATTER_GATHER_ENTRIES;
  1046. SCListEntry += 1;
  1047. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1048. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1049. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  1050. SCListEntry->Address = of;
  1051. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1052. SCListEntry += 1;
  1053. PASCListEntry +=
  1054. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1055. }
  1056. #endif
  1057. }
  1058. return status;
  1059. }
  1060. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  1061. struct SRingBufferDescriptor *pRingBuffer)
  1062. {
  1063. int status = 0;
  1064. /* Copy pointer to scatter gather list in TSRingbuffer
  1065. structure for buffer 2
  1066. Load number of buffer
  1067. */
  1068. u32 n = pRingBuffer->NumBuffers;
  1069. /* Point to first buffer entry */
  1070. struct SBufferHeader *Cur = pRingBuffer->Head;
  1071. int i;
  1072. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  1073. for (i = 0; i < n; i++) {
  1074. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  1075. Cur->scList2 = pIdleBuffer->Head->scList1;
  1076. Cur->ngeneBuffer.Address_of_first_entry_2 =
  1077. pIdleBuffer->Head->ngeneBuffer.
  1078. Address_of_first_entry_1;
  1079. Cur->ngeneBuffer.Number_of_entries_2 =
  1080. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  1081. Cur = Cur->Next;
  1082. }
  1083. return status;
  1084. }
  1085. static u32 RingBufferSizes[MAX_STREAM] = {
  1086. RING_SIZE_VIDEO,
  1087. RING_SIZE_VIDEO,
  1088. RING_SIZE_AUDIO,
  1089. RING_SIZE_AUDIO,
  1090. RING_SIZE_AUDIO,
  1091. };
  1092. static u32 Buffer1Sizes[MAX_STREAM] = {
  1093. MAX_VIDEO_BUFFER_SIZE,
  1094. MAX_VIDEO_BUFFER_SIZE,
  1095. MAX_AUDIO_BUFFER_SIZE,
  1096. MAX_AUDIO_BUFFER_SIZE,
  1097. MAX_AUDIO_BUFFER_SIZE
  1098. };
  1099. static u32 Buffer2Sizes[MAX_STREAM] = {
  1100. MAX_VBI_BUFFER_SIZE,
  1101. MAX_VBI_BUFFER_SIZE,
  1102. 0,
  1103. 0,
  1104. 0
  1105. };
  1106. static int AllocCommonBuffers(struct ngene *dev)
  1107. {
  1108. int status = 0, i;
  1109. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  1110. &dev->PAFWInterfaceBuffer);
  1111. if (!dev->FWInterfaceBuffer)
  1112. return -ENOMEM;
  1113. dev->hosttongene = dev->FWInterfaceBuffer;
  1114. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  1115. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  1116. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  1117. OVERFLOW_BUFFER_SIZE,
  1118. &dev->PAOverflowBuffer);
  1119. if (!dev->OverflowBuffer)
  1120. return -ENOMEM;
  1121. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  1122. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  1123. int type = dev->card_info->io_type[i];
  1124. dev->channel[i].State = KSSTATE_STOP;
  1125. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  1126. status = create_ring_buffer(dev->pci_dev,
  1127. &dev->channel[i].RingBuffer,
  1128. RingBufferSizes[i]);
  1129. if (status < 0)
  1130. break;
  1131. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  1132. status = AllocateRingBuffers(dev->pci_dev,
  1133. dev->
  1134. PAOverflowBuffer,
  1135. &dev->channel[i].
  1136. RingBuffer,
  1137. Buffer1Sizes[i],
  1138. Buffer2Sizes[i]);
  1139. if (status < 0)
  1140. break;
  1141. } else if (type & NGENE_IO_HDTV) {
  1142. status = AllocateRingBuffers(dev->pci_dev,
  1143. dev->
  1144. PAOverflowBuffer,
  1145. &dev->channel[i].
  1146. RingBuffer,
  1147. MAX_HDTV_BUFFER_SIZE,
  1148. 0);
  1149. if (status < 0)
  1150. break;
  1151. }
  1152. }
  1153. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1154. status = create_ring_buffer(dev->pci_dev,
  1155. &dev->channel[i].
  1156. TSRingBuffer, RING_SIZE_TS);
  1157. if (status < 0)
  1158. break;
  1159. status = AllocateRingBuffers(dev->pci_dev,
  1160. dev->PAOverflowBuffer,
  1161. &dev->channel[i].
  1162. TSRingBuffer,
  1163. MAX_TS_BUFFER_SIZE, 0);
  1164. if (status)
  1165. break;
  1166. }
  1167. if (type & NGENE_IO_TSOUT) {
  1168. status = create_ring_buffer(dev->pci_dev,
  1169. &dev->channel[i].
  1170. TSIdleBuffer, 1);
  1171. if (status < 0)
  1172. break;
  1173. status = AllocateRingBuffers(dev->pci_dev,
  1174. dev->PAOverflowBuffer,
  1175. &dev->channel[i].
  1176. TSIdleBuffer,
  1177. MAX_TS_BUFFER_SIZE, 0);
  1178. if (status)
  1179. break;
  1180. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  1181. &dev->channel[i].TSRingBuffer);
  1182. }
  1183. }
  1184. return status;
  1185. }
  1186. static void ngene_release_buffers(struct ngene *dev)
  1187. {
  1188. if (dev->iomem)
  1189. iounmap(dev->iomem);
  1190. free_common_buffers(dev);
  1191. vfree(dev->tsout_buf);
  1192. vfree(dev->ain_buf);
  1193. vfree(dev->vin_buf);
  1194. vfree(dev);
  1195. }
  1196. static int ngene_get_buffers(struct ngene *dev)
  1197. {
  1198. if (AllocCommonBuffers(dev))
  1199. return -ENOMEM;
  1200. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1201. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1202. if (!dev->tsout_buf)
  1203. return -ENOMEM;
  1204. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1205. dev->tsout_buf, TSOUT_BUF_SIZE);
  1206. }
  1207. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1208. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1209. if (!dev->ain_buf)
  1210. return -ENOMEM;
  1211. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1212. }
  1213. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1214. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1215. if (!dev->vin_buf)
  1216. return -ENOMEM;
  1217. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1218. }
  1219. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1220. pci_resource_len(dev->pci_dev, 0));
  1221. if (!dev->iomem)
  1222. return -ENOMEM;
  1223. return 0;
  1224. }
  1225. static void ngene_init(struct ngene *dev)
  1226. {
  1227. int i;
  1228. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1229. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1230. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1231. for (i = 0; i < MAX_STREAM; i++) {
  1232. dev->channel[i].dev = dev;
  1233. dev->channel[i].number = i;
  1234. }
  1235. dev->fw_interface_version = 0;
  1236. ngwritel(0, NGENE_INT_ENABLE);
  1237. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1238. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1239. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1240. dev->device_version);
  1241. }
  1242. static int ngene_load_firm(struct ngene *dev)
  1243. {
  1244. u32 size;
  1245. const struct firmware *fw = NULL;
  1246. u8 *ngene_fw;
  1247. char *fw_name;
  1248. int err, version;
  1249. version = dev->card_info->fw_version;
  1250. switch (version) {
  1251. default:
  1252. case 15:
  1253. version = 15;
  1254. size = 23466;
  1255. fw_name = "ngene_15.fw";
  1256. break;
  1257. case 16:
  1258. size = 23498;
  1259. fw_name = "ngene_16.fw";
  1260. break;
  1261. case 17:
  1262. size = 24446;
  1263. fw_name = "ngene_17.fw";
  1264. break;
  1265. }
  1266. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1267. printk(KERN_ERR DEVICE_NAME
  1268. ": Could not load firmware file %s.\n", fw_name);
  1269. printk(KERN_INFO DEVICE_NAME
  1270. ": Copy %s to your hotplug directory!\n", fw_name);
  1271. return -1;
  1272. }
  1273. if (size != fw->size) {
  1274. printk(KERN_ERR DEVICE_NAME
  1275. ": Firmware %s has invalid size!", fw_name);
  1276. err = -1;
  1277. } else {
  1278. printk(KERN_INFO DEVICE_NAME
  1279. ": Loading firmware file %s.\n", fw_name);
  1280. ngene_fw = (u8 *) fw->data;
  1281. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1282. }
  1283. release_firmware(fw);
  1284. return err;
  1285. }
  1286. static void ngene_stop(struct ngene *dev)
  1287. {
  1288. down(&dev->cmd_mutex);
  1289. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1290. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1291. ngwritel(0, NGENE_INT_ENABLE);
  1292. ngwritel(0, NGENE_COMMAND);
  1293. ngwritel(0, NGENE_COMMAND_HI);
  1294. ngwritel(0, NGENE_STATUS);
  1295. ngwritel(0, NGENE_STATUS_HI);
  1296. ngwritel(0, NGENE_EVENT);
  1297. ngwritel(0, NGENE_EVENT_HI);
  1298. free_irq(dev->pci_dev->irq, dev);
  1299. }
  1300. static int ngene_start(struct ngene *dev)
  1301. {
  1302. int stat;
  1303. int i;
  1304. pci_set_master(dev->pci_dev);
  1305. ngene_init(dev);
  1306. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1307. IRQF_SHARED, "nGene",
  1308. (void *)dev);
  1309. if (stat < 0)
  1310. return stat;
  1311. init_waitqueue_head(&dev->cmd_wq);
  1312. init_waitqueue_head(&dev->tx_wq);
  1313. init_waitqueue_head(&dev->rx_wq);
  1314. sema_init(&dev->cmd_mutex, 1);
  1315. sema_init(&dev->stream_mutex, 1);
  1316. sema_init(&dev->pll_mutex, 1);
  1317. sema_init(&dev->i2c_switch_mutex, 1);
  1318. spin_lock_init(&dev->cmd_lock);
  1319. for (i = 0; i < MAX_STREAM; i++)
  1320. spin_lock_init(&dev->channel[i].state_lock);
  1321. ngwritel(1, TIMESTAMPS);
  1322. ngwritel(1, NGENE_INT_ENABLE);
  1323. stat = ngene_load_firm(dev);
  1324. if (stat < 0)
  1325. goto fail;
  1326. stat = ngene_i2c_init(dev, 0);
  1327. if (stat < 0)
  1328. goto fail;
  1329. stat = ngene_i2c_init(dev, 1);
  1330. if (stat < 0)
  1331. goto fail;
  1332. if (dev->card_info->fw_version == 17) {
  1333. u8 tsin4_config[6] =
  1334. {3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1335. u8 default_config[6] =
  1336. {4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1337. u8 *bconf = default_config;
  1338. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1339. bconf = tsin4_config;
  1340. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1341. stat = ngene_command_config_free_buf(dev, bconf);
  1342. } else {
  1343. int bconf = BUFFER_CONFIG_4422;
  1344. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1345. bconf = BUFFER_CONFIG_3333;
  1346. stat = ngene_command_config_buf(dev, bconf);
  1347. }
  1348. return stat;
  1349. fail:
  1350. ngwritel(0, NGENE_INT_ENABLE);
  1351. free_irq(dev->pci_dev->irq, dev);
  1352. return stat;
  1353. }
  1354. /****************************************************************************/
  1355. /* Switch control (I2C gates, etc.) *****************************************/
  1356. /****************************************************************************/
  1357. /****************************************************************************/
  1358. /* Demod/tuner attachment ***************************************************/
  1359. /****************************************************************************/
  1360. static int tuner_attach_stv6110(struct ngene_channel *chan)
  1361. {
  1362. struct stv090x_config *feconf = (struct stv090x_config *)
  1363. chan->dev->card_info->fe_config[chan->number];
  1364. struct stv6110x_config *tunerconf = (struct stv6110x_config *)
  1365. chan->dev->card_info->tuner_config[chan->number];
  1366. struct stv6110x_devctl *ctl;
  1367. ctl = dvb_attach(stv6110x_attach, chan->fe, tunerconf,
  1368. &chan->i2c_adapter);
  1369. if (ctl == NULL) {
  1370. printk(KERN_ERR DEVICE_NAME ": No STV6110X found!\n");
  1371. return -ENODEV;
  1372. }
  1373. feconf->tuner_init = ctl->tuner_init;
  1374. feconf->tuner_set_mode = ctl->tuner_set_mode;
  1375. feconf->tuner_set_frequency = ctl->tuner_set_frequency;
  1376. feconf->tuner_get_frequency = ctl->tuner_get_frequency;
  1377. feconf->tuner_set_bandwidth = ctl->tuner_set_bandwidth;
  1378. feconf->tuner_get_bandwidth = ctl->tuner_get_bandwidth;
  1379. feconf->tuner_set_bbgain = ctl->tuner_set_bbgain;
  1380. feconf->tuner_get_bbgain = ctl->tuner_get_bbgain;
  1381. feconf->tuner_set_refclk = ctl->tuner_set_refclk;
  1382. feconf->tuner_get_status = ctl->tuner_get_status;
  1383. return 0;
  1384. }
  1385. static int demod_attach_stv0900(struct ngene_channel *chan)
  1386. {
  1387. struct stv090x_config *feconf = (struct stv090x_config *)
  1388. chan->dev->card_info->fe_config[chan->number];
  1389. chan->fe = dvb_attach(stv090x_attach,
  1390. feconf,
  1391. &chan->i2c_adapter,
  1392. chan->number == 0 ? STV090x_DEMODULATOR_0 :
  1393. STV090x_DEMODULATOR_1);
  1394. if (chan->fe == NULL) {
  1395. printk(KERN_ERR DEVICE_NAME ": No STV0900 found!\n");
  1396. return -ENODEV;
  1397. }
  1398. if (!dvb_attach(lnbh24_attach, chan->fe, &chan->i2c_adapter, 0,
  1399. 0, chan->dev->card_info->lnb[chan->number])) {
  1400. printk(KERN_ERR DEVICE_NAME ": No LNBH24 found!\n");
  1401. dvb_frontend_detach(chan->fe);
  1402. return -ENODEV;
  1403. }
  1404. return 0;
  1405. }
  1406. /****************************************************************************/
  1407. /****************************************************************************/
  1408. /****************************************************************************/
  1409. static void release_channel(struct ngene_channel *chan)
  1410. {
  1411. struct dvb_demux *dvbdemux = &chan->demux;
  1412. struct ngene *dev = chan->dev;
  1413. struct ngene_info *ni = dev->card_info;
  1414. int io = ni->io_type[chan->number];
  1415. tasklet_kill(&chan->demux_tasklet);
  1416. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1417. if (chan->fe) {
  1418. dvb_unregister_frontend(chan->fe);
  1419. dvb_frontend_detach(chan->fe);
  1420. chan->fe = 0;
  1421. }
  1422. dvbdemux->dmx.close(&dvbdemux->dmx);
  1423. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1424. &chan->hw_frontend);
  1425. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1426. &chan->mem_frontend);
  1427. dvb_dmxdev_release(&chan->dmxdev);
  1428. dvb_dmx_release(&chan->demux);
  1429. if (chan->number == 0 || !one_adapter)
  1430. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1431. }
  1432. }
  1433. static int init_channel(struct ngene_channel *chan)
  1434. {
  1435. int ret = 0, nr = chan->number;
  1436. struct dvb_adapter *adapter = NULL;
  1437. struct dvb_demux *dvbdemux = &chan->demux;
  1438. struct ngene *dev = chan->dev;
  1439. struct ngene_info *ni = dev->card_info;
  1440. int io = ni->io_type[nr];
  1441. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1442. chan->users = 0;
  1443. chan->type = io;
  1444. chan->mode = chan->type; /* for now only one mode */
  1445. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1446. if (nr >= STREAM_AUDIOIN1)
  1447. chan->DataFormatFlags = DF_SWAP32;
  1448. if (nr == 0 || !one_adapter) {
  1449. adapter = &dev->adapter[nr];
  1450. ret = dvb_register_adapter(adapter, "nGene",
  1451. THIS_MODULE,
  1452. &chan->dev->pci_dev->dev,
  1453. adapter_nr);
  1454. if (ret < 0)
  1455. return ret;
  1456. } else {
  1457. adapter = &dev->adapter[0];
  1458. }
  1459. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1460. ngene_start_feed,
  1461. ngene_stop_feed, chan);
  1462. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1463. &chan->hw_frontend,
  1464. &chan->mem_frontend, adapter);
  1465. }
  1466. if (io & NGENE_IO_TSIN) {
  1467. chan->fe = NULL;
  1468. if (ni->demod_attach[nr])
  1469. ni->demod_attach[nr](chan);
  1470. if (chan->fe) {
  1471. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1472. if (chan->fe->ops.release)
  1473. chan->fe->ops.release(chan->fe);
  1474. chan->fe = NULL;
  1475. }
  1476. }
  1477. if (chan->fe && ni->tuner_attach[nr])
  1478. if (ni->tuner_attach[nr] (chan) < 0) {
  1479. printk(KERN_ERR DEVICE_NAME
  1480. ": Tuner attach failed on channel %d!\n",
  1481. nr);
  1482. }
  1483. }
  1484. return ret;
  1485. }
  1486. static int init_channels(struct ngene *dev)
  1487. {
  1488. int i, j;
  1489. for (i = 0; i < MAX_STREAM; i++) {
  1490. if (init_channel(&dev->channel[i]) < 0) {
  1491. for (j = i - 1; j >= 0; j--)
  1492. release_channel(&dev->channel[j]);
  1493. return -1;
  1494. }
  1495. }
  1496. return 0;
  1497. }
  1498. /****************************************************************************/
  1499. /* device probe/remove calls ************************************************/
  1500. /****************************************************************************/
  1501. static void __devexit ngene_remove(struct pci_dev *pdev)
  1502. {
  1503. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1504. int i;
  1505. tasklet_kill(&dev->event_tasklet);
  1506. for (i = MAX_STREAM - 1; i >= 0; i--)
  1507. release_channel(&dev->channel[i]);
  1508. ngene_stop(dev);
  1509. ngene_release_buffers(dev);
  1510. pci_set_drvdata(pdev, 0);
  1511. pci_disable_device(pdev);
  1512. }
  1513. static int __devinit ngene_probe(struct pci_dev *pci_dev,
  1514. const struct pci_device_id *id)
  1515. {
  1516. struct ngene *dev;
  1517. int stat = 0;
  1518. if (pci_enable_device(pci_dev) < 0)
  1519. return -ENODEV;
  1520. dev = vmalloc(sizeof(struct ngene));
  1521. if (dev == NULL) {
  1522. stat = -ENOMEM;
  1523. goto fail0;
  1524. }
  1525. memset(dev, 0, sizeof(struct ngene));
  1526. dev->pci_dev = pci_dev;
  1527. dev->card_info = (struct ngene_info *)id->driver_data;
  1528. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1529. pci_set_drvdata(pci_dev, dev);
  1530. /* Alloc buffers and start nGene */
  1531. stat = ngene_get_buffers(dev);
  1532. if (stat < 0)
  1533. goto fail1;
  1534. stat = ngene_start(dev);
  1535. if (stat < 0)
  1536. goto fail1;
  1537. dev->i2c_current_bus = -1;
  1538. /* Register DVB adapters and devices for both channels */
  1539. if (init_channels(dev) < 0)
  1540. goto fail2;
  1541. return 0;
  1542. fail2:
  1543. ngene_stop(dev);
  1544. fail1:
  1545. ngene_release_buffers(dev);
  1546. fail0:
  1547. pci_disable_device(pci_dev);
  1548. pci_set_drvdata(pci_dev, 0);
  1549. return stat;
  1550. }
  1551. /****************************************************************************/
  1552. /* Card configs *************************************************************/
  1553. /****************************************************************************/
  1554. static struct stv090x_config fe_mps2 = {
  1555. .device = STV0900,
  1556. .demod_mode = STV090x_DUAL,
  1557. .clk_mode = STV090x_CLK_EXT,
  1558. .xtal = 27000000,
  1559. .address = 0x68,
  1560. .ts1_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1561. .ts2_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1562. .repeater_level = STV090x_RPTLEVEL_16,
  1563. .diseqc_envelope_mode = true,
  1564. };
  1565. static struct stv6110x_config tuner_mps2_0 = {
  1566. .addr = 0x60,
  1567. .refclk = 27000000,
  1568. .clk_div = 1,
  1569. };
  1570. static struct stv6110x_config tuner_mps2_1 = {
  1571. .addr = 0x63,
  1572. .refclk = 27000000,
  1573. .clk_div = 1,
  1574. };
  1575. static struct ngene_info ngene_info_mps2 = {
  1576. .type = NGENE_SIDEWINDER,
  1577. .name = "Media-Pointer MP-S2/CineS2 DVB-S2 Twin Tuner",
  1578. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1579. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1580. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1581. .fe_config = {&fe_mps2, &fe_mps2},
  1582. .tuner_config = {&tuner_mps2_0, &tuner_mps2_1},
  1583. .lnb = {0x0b, 0x08},
  1584. .tsf = {3, 3},
  1585. .fw_version = 17,
  1586. };
  1587. static struct ngene_info ngene_info_satixs2 = {
  1588. .type = NGENE_SIDEWINDER,
  1589. .name = "Mystique SaTiX-S2 Dual",
  1590. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1591. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1592. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1593. .fe_config = {&fe_mps2, &fe_mps2},
  1594. .tuner_config = {&tuner_mps2_0, &tuner_mps2_1},
  1595. .lnb = {0x0b, 0x08},
  1596. .tsf = {3, 3},
  1597. .fw_version = 17,
  1598. };
  1599. /****************************************************************************/
  1600. /****************************************************************************/
  1601. /* PCI Subsystem ID *********************************************************/
  1602. /****************************************************************************/
  1603. #define NGENE_ID(_subvend, _subdev, _driverdata) { \
  1604. .vendor = NGENE_VID, .device = NGENE_PID, \
  1605. .subvendor = _subvend, .subdevice = _subdev, \
  1606. .driver_data = (unsigned long) &_driverdata }
  1607. /****************************************************************************/
  1608. static const struct pci_device_id ngene_id_tbl[] __devinitdata = {
  1609. NGENE_ID(0x18c3, 0xabc3, ngene_info_mps2),
  1610. NGENE_ID(0x18c3, 0xabc4, ngene_info_mps2),
  1611. NGENE_ID(0x18c3, 0xdb01, ngene_info_satixs2),
  1612. {0}
  1613. };
  1614. MODULE_DEVICE_TABLE(pci, ngene_id_tbl);
  1615. /****************************************************************************/
  1616. /* Init/Exit ****************************************************************/
  1617. /****************************************************************************/
  1618. static pci_ers_result_t ngene_error_detected(struct pci_dev *dev,
  1619. enum pci_channel_state state)
  1620. {
  1621. printk(KERN_ERR DEVICE_NAME ": PCI error\n");
  1622. if (state == pci_channel_io_perm_failure)
  1623. return PCI_ERS_RESULT_DISCONNECT;
  1624. if (state == pci_channel_io_frozen)
  1625. return PCI_ERS_RESULT_NEED_RESET;
  1626. return PCI_ERS_RESULT_CAN_RECOVER;
  1627. }
  1628. static pci_ers_result_t ngene_link_reset(struct pci_dev *dev)
  1629. {
  1630. printk(KERN_INFO DEVICE_NAME ": link reset\n");
  1631. return 0;
  1632. }
  1633. static pci_ers_result_t ngene_slot_reset(struct pci_dev *dev)
  1634. {
  1635. printk(KERN_INFO DEVICE_NAME ": slot reset\n");
  1636. return 0;
  1637. }
  1638. static void ngene_resume(struct pci_dev *dev)
  1639. {
  1640. printk(KERN_INFO DEVICE_NAME ": resume\n");
  1641. }
  1642. static struct pci_error_handlers ngene_errors = {
  1643. .error_detected = ngene_error_detected,
  1644. .link_reset = ngene_link_reset,
  1645. .slot_reset = ngene_slot_reset,
  1646. .resume = ngene_resume,
  1647. };
  1648. static struct pci_driver ngene_pci_driver = {
  1649. .name = "ngene",
  1650. .id_table = ngene_id_tbl,
  1651. .probe = ngene_probe,
  1652. .remove = __devexit_p(ngene_remove),
  1653. .err_handler = &ngene_errors,
  1654. };
  1655. static __init int module_init_ngene(void)
  1656. {
  1657. printk(KERN_INFO
  1658. "nGene PCIE bridge driver, Copyright (C) 2005-2007 Micronas\n");
  1659. return pci_register_driver(&ngene_pci_driver);
  1660. }
  1661. static __exit void module_exit_ngene(void)
  1662. {
  1663. pci_unregister_driver(&ngene_pci_driver);
  1664. }
  1665. module_init(module_init_ngene);
  1666. module_exit(module_exit_ngene);
  1667. MODULE_DESCRIPTION("nGene");
  1668. MODULE_AUTHOR("Micronas, Ralph Metzler, Manfred Voelkel");
  1669. MODULE_LICENSE("GPL");