gpio-mxs.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * Based on code from Freescale,
  6. * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  20. * MA 02110-1301, USA.
  21. */
  22. #include <linux/init.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/io.h>
  25. #include <linux/irq.h>
  26. #include <linux/irqdomain.h>
  27. #include <linux/gpio.h>
  28. #include <linux/of.h>
  29. #include <linux/of_address.h>
  30. #include <linux/of_device.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/slab.h>
  33. #include <linux/basic_mmio_gpio.h>
  34. #include <linux/module.h>
  35. #define MXS_SET 0x4
  36. #define MXS_CLR 0x8
  37. #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
  38. #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
  39. #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
  40. #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
  41. #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
  42. #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
  43. #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
  44. #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
  45. #define GPIO_INT_FALL_EDGE 0x0
  46. #define GPIO_INT_LOW_LEV 0x1
  47. #define GPIO_INT_RISE_EDGE 0x2
  48. #define GPIO_INT_HIGH_LEV 0x3
  49. #define GPIO_INT_LEV_MASK (1 << 0)
  50. #define GPIO_INT_POL_MASK (1 << 1)
  51. enum mxs_gpio_id {
  52. IMX23_GPIO,
  53. IMX28_GPIO,
  54. };
  55. struct mxs_gpio_port {
  56. void __iomem *base;
  57. int id;
  58. int irq;
  59. struct irq_domain *domain;
  60. struct bgpio_chip bgc;
  61. enum mxs_gpio_id devid;
  62. u32 both_edges;
  63. };
  64. static inline int is_imx23_gpio(struct mxs_gpio_port *port)
  65. {
  66. return port->devid == IMX23_GPIO;
  67. }
  68. static inline int is_imx28_gpio(struct mxs_gpio_port *port)
  69. {
  70. return port->devid == IMX28_GPIO;
  71. }
  72. /* Note: This driver assumes 32 GPIOs are handled in one register */
  73. static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
  74. {
  75. u32 val;
  76. u32 pin_mask = 1 << d->hwirq;
  77. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  78. struct mxs_gpio_port *port = gc->private;
  79. void __iomem *pin_addr;
  80. int edge;
  81. port->both_edges &= ~pin_mask;
  82. switch (type) {
  83. case IRQ_TYPE_EDGE_BOTH:
  84. val = gpio_get_value(port->bgc.gc.base + d->hwirq);
  85. if (val)
  86. edge = GPIO_INT_FALL_EDGE;
  87. else
  88. edge = GPIO_INT_RISE_EDGE;
  89. port->both_edges |= pin_mask;
  90. break;
  91. case IRQ_TYPE_EDGE_RISING:
  92. edge = GPIO_INT_RISE_EDGE;
  93. break;
  94. case IRQ_TYPE_EDGE_FALLING:
  95. edge = GPIO_INT_FALL_EDGE;
  96. break;
  97. case IRQ_TYPE_LEVEL_LOW:
  98. edge = GPIO_INT_LOW_LEV;
  99. break;
  100. case IRQ_TYPE_LEVEL_HIGH:
  101. edge = GPIO_INT_HIGH_LEV;
  102. break;
  103. default:
  104. return -EINVAL;
  105. }
  106. /* set level or edge */
  107. pin_addr = port->base + PINCTRL_IRQLEV(port);
  108. if (edge & GPIO_INT_LEV_MASK)
  109. writel(pin_mask, pin_addr + MXS_SET);
  110. else
  111. writel(pin_mask, pin_addr + MXS_CLR);
  112. /* set polarity */
  113. pin_addr = port->base + PINCTRL_IRQPOL(port);
  114. if (edge & GPIO_INT_POL_MASK)
  115. writel(pin_mask, pin_addr + MXS_SET);
  116. else
  117. writel(pin_mask, pin_addr + MXS_CLR);
  118. writel(pin_mask,
  119. port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  120. return 0;
  121. }
  122. static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
  123. {
  124. u32 bit, val, edge;
  125. void __iomem *pin_addr;
  126. bit = 1 << gpio;
  127. pin_addr = port->base + PINCTRL_IRQPOL(port);
  128. val = readl(pin_addr);
  129. edge = val & bit;
  130. if (edge)
  131. writel(bit, pin_addr + MXS_CLR);
  132. else
  133. writel(bit, pin_addr + MXS_SET);
  134. }
  135. /* MXS has one interrupt *per* gpio port */
  136. static void mxs_gpio_irq_handler(u32 irq, struct irq_desc *desc)
  137. {
  138. u32 irq_stat;
  139. struct mxs_gpio_port *port = irq_get_handler_data(irq);
  140. desc->irq_data.chip->irq_ack(&desc->irq_data);
  141. irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
  142. readl(port->base + PINCTRL_IRQEN(port));
  143. while (irq_stat != 0) {
  144. int irqoffset = fls(irq_stat) - 1;
  145. if (port->both_edges & (1 << irqoffset))
  146. mxs_flip_edge(port, irqoffset);
  147. generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
  148. irq_stat &= ~(1 << irqoffset);
  149. }
  150. }
  151. /*
  152. * Set interrupt number "irq" in the GPIO as a wake-up source.
  153. * While system is running, all registered GPIO interrupts need to have
  154. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  155. * need to have wake-up enabled.
  156. * @param irq interrupt source number
  157. * @param enable enable as wake-up if equal to non-zero
  158. * @return This function returns 0 on success.
  159. */
  160. static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
  161. {
  162. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  163. struct mxs_gpio_port *port = gc->private;
  164. if (enable)
  165. enable_irq_wake(port->irq);
  166. else
  167. disable_irq_wake(port->irq);
  168. return 0;
  169. }
  170. static void __init mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
  171. {
  172. struct irq_chip_generic *gc;
  173. struct irq_chip_type *ct;
  174. gc = irq_alloc_generic_chip("gpio-mxs", 1, irq_base,
  175. port->base, handle_level_irq);
  176. gc->private = port;
  177. ct = gc->chip_types;
  178. ct->chip.irq_ack = irq_gc_ack_set_bit;
  179. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  180. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  181. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  182. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  183. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  184. ct->regs.mask = PINCTRL_IRQEN(port);
  185. irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
  186. }
  187. static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  188. {
  189. struct bgpio_chip *bgc = to_bgpio_chip(gc);
  190. struct mxs_gpio_port *port =
  191. container_of(bgc, struct mxs_gpio_port, bgc);
  192. return irq_find_mapping(port->domain, offset);
  193. }
  194. static struct platform_device_id mxs_gpio_ids[] = {
  195. {
  196. .name = "imx23-gpio",
  197. .driver_data = IMX23_GPIO,
  198. }, {
  199. .name = "imx28-gpio",
  200. .driver_data = IMX28_GPIO,
  201. }, {
  202. /* sentinel */
  203. }
  204. };
  205. MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
  206. static const struct of_device_id mxs_gpio_dt_ids[] = {
  207. { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
  208. { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
  209. { /* sentinel */ }
  210. };
  211. MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
  212. static int mxs_gpio_probe(struct platform_device *pdev)
  213. {
  214. const struct of_device_id *of_id =
  215. of_match_device(mxs_gpio_dt_ids, &pdev->dev);
  216. struct device_node *np = pdev->dev.of_node;
  217. struct device_node *parent;
  218. static void __iomem *base;
  219. struct mxs_gpio_port *port;
  220. struct resource *iores = NULL;
  221. int irq_base;
  222. int err;
  223. port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
  224. if (!port)
  225. return -ENOMEM;
  226. if (np) {
  227. port->id = of_alias_get_id(np, "gpio");
  228. if (port->id < 0)
  229. return port->id;
  230. port->devid = (enum mxs_gpio_id) of_id->data;
  231. } else {
  232. port->id = pdev->id;
  233. port->devid = pdev->id_entry->driver_data;
  234. }
  235. port->irq = platform_get_irq(pdev, 0);
  236. if (port->irq < 0)
  237. return port->irq;
  238. /*
  239. * map memory region only once, as all the gpio ports
  240. * share the same one
  241. */
  242. if (!base) {
  243. if (np) {
  244. parent = of_get_parent(np);
  245. base = of_iomap(parent, 0);
  246. of_node_put(parent);
  247. } else {
  248. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  249. base = devm_request_and_ioremap(&pdev->dev, iores);
  250. }
  251. if (!base)
  252. return -EADDRNOTAVAIL;
  253. }
  254. port->base = base;
  255. /*
  256. * select the pin interrupt functionality but initially
  257. * disable the interrupts
  258. */
  259. writel(~0U, port->base + PINCTRL_PIN2IRQ(port));
  260. writel(0, port->base + PINCTRL_IRQEN(port));
  261. /* clear address has to be used to clear IRQSTAT bits */
  262. writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  263. irq_base = irq_alloc_descs(-1, 0, 32, numa_node_id());
  264. if (irq_base < 0)
  265. return irq_base;
  266. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  267. &irq_domain_simple_ops, NULL);
  268. if (!port->domain) {
  269. err = -ENODEV;
  270. goto out_irqdesc_free;
  271. }
  272. /* gpio-mxs can be a generic irq chip */
  273. mxs_gpio_init_gc(port, irq_base);
  274. /* setup one handler for each entry */
  275. irq_set_chained_handler(port->irq, mxs_gpio_irq_handler);
  276. irq_set_handler_data(port->irq, port);
  277. err = bgpio_init(&port->bgc, &pdev->dev, 4,
  278. port->base + PINCTRL_DIN(port),
  279. port->base + PINCTRL_DOUT(port), NULL,
  280. port->base + PINCTRL_DOE(port), NULL, 0);
  281. if (err)
  282. goto out_irqdesc_free;
  283. port->bgc.gc.to_irq = mxs_gpio_to_irq;
  284. port->bgc.gc.base = port->id * 32;
  285. err = gpiochip_add(&port->bgc.gc);
  286. if (err)
  287. goto out_bgpio_remove;
  288. return 0;
  289. out_bgpio_remove:
  290. bgpio_remove(&port->bgc);
  291. out_irqdesc_free:
  292. irq_free_descs(irq_base, 32);
  293. return err;
  294. }
  295. static struct platform_driver mxs_gpio_driver = {
  296. .driver = {
  297. .name = "gpio-mxs",
  298. .owner = THIS_MODULE,
  299. .of_match_table = mxs_gpio_dt_ids,
  300. },
  301. .probe = mxs_gpio_probe,
  302. .id_table = mxs_gpio_ids,
  303. };
  304. static int __init mxs_gpio_init(void)
  305. {
  306. return platform_driver_register(&mxs_gpio_driver);
  307. }
  308. postcore_initcall(mxs_gpio_init);
  309. MODULE_AUTHOR("Freescale Semiconductor, "
  310. "Daniel Mack <danielncaiaq.de>, "
  311. "Juergen Beisert <kernel@pengutronix.de>");
  312. MODULE_DESCRIPTION("Freescale MXS GPIO");
  313. MODULE_LICENSE("GPL");