emulate.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. #define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
  75. #define Sse (1<<17) /* SSE Vector instruction */
  76. #define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
  77. /* Misc flags */
  78. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  79. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  80. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  81. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  82. #define Undefined (1<<25) /* No Such Instruction */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Imm (4<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x...) x, x
  94. #define X3(x...) X2(x), x
  95. #define X4(x...) X2(x), X2(x)
  96. #define X5(x...) X4(x), x
  97. #define X6(x...) X4(x), X2(x)
  98. #define X7(x...) X4(x), X3(x)
  99. #define X8(x...) X4(x), X4(x)
  100. #define X16(x...) X8(x), X8(x)
  101. struct opcode {
  102. u32 flags;
  103. u8 intercept;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. struct gprefix *gprefix;
  109. } u;
  110. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. struct gprefix {
  117. struct opcode pfx_no;
  118. struct opcode pfx_66;
  119. struct opcode pfx_f2;
  120. struct opcode pfx_f3;
  121. };
  122. /* EFLAGS bit definitions. */
  123. #define EFLG_ID (1<<21)
  124. #define EFLG_VIP (1<<20)
  125. #define EFLG_VIF (1<<19)
  126. #define EFLG_AC (1<<18)
  127. #define EFLG_VM (1<<17)
  128. #define EFLG_RF (1<<16)
  129. #define EFLG_IOPL (3<<12)
  130. #define EFLG_NT (1<<14)
  131. #define EFLG_OF (1<<11)
  132. #define EFLG_DF (1<<10)
  133. #define EFLG_IF (1<<9)
  134. #define EFLG_TF (1<<8)
  135. #define EFLG_SF (1<<7)
  136. #define EFLG_ZF (1<<6)
  137. #define EFLG_AF (1<<4)
  138. #define EFLG_PF (1<<2)
  139. #define EFLG_CF (1<<0)
  140. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  141. #define EFLG_RESERVED_ONE_MASK 2
  142. /*
  143. * Instruction emulation:
  144. * Most instructions are emulated directly via a fragment of inline assembly
  145. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  146. * any modified flags.
  147. */
  148. #if defined(CONFIG_X86_64)
  149. #define _LO32 "k" /* force 32-bit operand */
  150. #define _STK "%%rsp" /* stack pointer */
  151. #elif defined(__i386__)
  152. #define _LO32 "" /* force 32-bit operand */
  153. #define _STK "%%esp" /* stack pointer */
  154. #endif
  155. /*
  156. * These EFLAGS bits are restored from saved value during emulation, and
  157. * any changes are written back to the saved value after emulation.
  158. */
  159. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  160. /* Before executing instruction: restore necessary bits in EFLAGS. */
  161. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  162. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  163. "movl %"_sav",%"_LO32 _tmp"; " \
  164. "push %"_tmp"; " \
  165. "push %"_tmp"; " \
  166. "movl %"_msk",%"_LO32 _tmp"; " \
  167. "andl %"_LO32 _tmp",("_STK"); " \
  168. "pushf; " \
  169. "notl %"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  172. "pop %"_tmp"; " \
  173. "orl %"_LO32 _tmp",("_STK"); " \
  174. "popf; " \
  175. "pop %"_sav"; "
  176. /* After executing instruction: write-back necessary bits in EFLAGS. */
  177. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  178. /* _sav |= EFLAGS & _msk; */ \
  179. "pushf; " \
  180. "pop %"_tmp"; " \
  181. "andl %"_msk",%"_LO32 _tmp"; " \
  182. "orl %"_LO32 _tmp",%"_sav"; "
  183. #ifdef CONFIG_X86_64
  184. #define ON64(x) x
  185. #else
  186. #define ON64(x)
  187. #endif
  188. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  189. do { \
  190. __asm__ __volatile__ ( \
  191. _PRE_EFLAGS("0", "4", "2") \
  192. _op _suffix " %"_x"3,%1; " \
  193. _POST_EFLAGS("0", "4", "2") \
  194. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  195. "=&r" (_tmp) \
  196. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  197. } while (0)
  198. /* Raw emulation: instruction has two explicit operands. */
  199. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  200. do { \
  201. unsigned long _tmp; \
  202. \
  203. switch ((_dst).bytes) { \
  204. case 2: \
  205. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  206. break; \
  207. case 4: \
  208. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  209. break; \
  210. case 8: \
  211. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  212. break; \
  213. } \
  214. } while (0)
  215. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  216. do { \
  217. unsigned long _tmp; \
  218. switch ((_dst).bytes) { \
  219. case 1: \
  220. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  221. break; \
  222. default: \
  223. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  224. _wx, _wy, _lx, _ly, _qx, _qy); \
  225. break; \
  226. } \
  227. } while (0)
  228. /* Source operand is byte-sized and may be restricted to just %cl. */
  229. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  230. __emulate_2op(_op, _src, _dst, _eflags, \
  231. "b", "c", "b", "c", "b", "c", "b", "c")
  232. /* Source operand is byte, word, long or quad sized. */
  233. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  234. __emulate_2op(_op, _src, _dst, _eflags, \
  235. "b", "q", "w", "r", _LO32, "r", "", "r")
  236. /* Source operand is word, long or quad sized. */
  237. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  238. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  239. "w", "r", _LO32, "r", "", "r")
  240. /* Instruction has three operands and one operand is stored in ECX register */
  241. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  242. do { \
  243. unsigned long _tmp; \
  244. _type _clv = (_cl).val; \
  245. _type _srcv = (_src).val; \
  246. _type _dstv = (_dst).val; \
  247. \
  248. __asm__ __volatile__ ( \
  249. _PRE_EFLAGS("0", "5", "2") \
  250. _op _suffix " %4,%1 \n" \
  251. _POST_EFLAGS("0", "5", "2") \
  252. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  253. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  254. ); \
  255. \
  256. (_cl).val = (unsigned long) _clv; \
  257. (_src).val = (unsigned long) _srcv; \
  258. (_dst).val = (unsigned long) _dstv; \
  259. } while (0)
  260. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  261. do { \
  262. switch ((_dst).bytes) { \
  263. case 2: \
  264. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "w", unsigned short); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  269. "l", unsigned int); \
  270. break; \
  271. case 8: \
  272. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  273. "q", unsigned long)); \
  274. break; \
  275. } \
  276. } while (0)
  277. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  278. do { \
  279. unsigned long _tmp; \
  280. \
  281. __asm__ __volatile__ ( \
  282. _PRE_EFLAGS("0", "3", "2") \
  283. _op _suffix " %1; " \
  284. _POST_EFLAGS("0", "3", "2") \
  285. : "=m" (_eflags), "+m" ((_dst).val), \
  286. "=&r" (_tmp) \
  287. : "i" (EFLAGS_MASK)); \
  288. } while (0)
  289. /* Instruction has only one explicit operand (no source operand). */
  290. #define emulate_1op(_op, _dst, _eflags) \
  291. do { \
  292. switch ((_dst).bytes) { \
  293. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  294. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  295. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  296. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  297. } \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "1") \
  305. _op _suffix " %5; " \
  306. _POST_EFLAGS("0", "4", "1") \
  307. : "=m" (_eflags), "=&r" (_tmp), \
  308. "+a" (_rax), "+d" (_rdx) \
  309. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  310. "a" (_rax), "d" (_rdx)); \
  311. } while (0)
  312. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  313. do { \
  314. unsigned long _tmp; \
  315. \
  316. __asm__ __volatile__ ( \
  317. _PRE_EFLAGS("0", "5", "1") \
  318. "1: \n\t" \
  319. _op _suffix " %6; " \
  320. "2: \n\t" \
  321. _POST_EFLAGS("0", "5", "1") \
  322. ".pushsection .fixup,\"ax\" \n\t" \
  323. "3: movb $1, %4 \n\t" \
  324. "jmp 2b \n\t" \
  325. ".popsection \n\t" \
  326. _ASM_EXTABLE(1b, 3b) \
  327. : "=m" (_eflags), "=&r" (_tmp), \
  328. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  329. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  330. "a" (_rax), "d" (_rdx)); \
  331. } while (0)
  332. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  333. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  334. do { \
  335. switch((_src).bytes) { \
  336. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  337. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  338. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  339. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  340. } \
  341. } while (0)
  342. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  343. do { \
  344. switch((_src).bytes) { \
  345. case 1: \
  346. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  347. _eflags, "b", _ex); \
  348. break; \
  349. case 2: \
  350. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  351. _eflags, "w", _ex); \
  352. break; \
  353. case 4: \
  354. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  355. _eflags, "l", _ex); \
  356. break; \
  357. case 8: ON64( \
  358. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  359. _eflags, "q", _ex)); \
  360. break; \
  361. } \
  362. } while (0)
  363. /* Fetch next part of the instruction being emulated. */
  364. #define insn_fetch(_type, _size, _eip) \
  365. ({ unsigned long _x; \
  366. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  367. if (rc != X86EMUL_CONTINUE) \
  368. goto done; \
  369. (_eip) += (_size); \
  370. (_type)_x; \
  371. })
  372. #define insn_fetch_arr(_arr, _size, _eip) \
  373. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  374. if (rc != X86EMUL_CONTINUE) \
  375. goto done; \
  376. (_eip) += (_size); \
  377. })
  378. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  379. enum x86_intercept intercept,
  380. enum x86_intercept_stage stage)
  381. {
  382. struct x86_instruction_info info = {
  383. .intercept = intercept,
  384. .rep_prefix = ctxt->decode.rep_prefix,
  385. .modrm_mod = ctxt->decode.modrm_mod,
  386. .modrm_reg = ctxt->decode.modrm_reg,
  387. .modrm_rm = ctxt->decode.modrm_rm,
  388. .src_val = ctxt->decode.src.val64,
  389. .src_bytes = ctxt->decode.src.bytes,
  390. .dst_bytes = ctxt->decode.dst.bytes,
  391. .ad_bytes = ctxt->decode.ad_bytes,
  392. .next_rip = ctxt->eip,
  393. };
  394. return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
  395. }
  396. static inline unsigned long ad_mask(struct decode_cache *c)
  397. {
  398. return (1UL << (c->ad_bytes << 3)) - 1;
  399. }
  400. /* Access/update address held in a register, based on addressing mode. */
  401. static inline unsigned long
  402. address_mask(struct decode_cache *c, unsigned long reg)
  403. {
  404. if (c->ad_bytes == sizeof(unsigned long))
  405. return reg;
  406. else
  407. return reg & ad_mask(c);
  408. }
  409. static inline unsigned long
  410. register_address(struct decode_cache *c, unsigned long reg)
  411. {
  412. return address_mask(c, reg);
  413. }
  414. static inline void
  415. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  416. {
  417. if (c->ad_bytes == sizeof(unsigned long))
  418. *reg += inc;
  419. else
  420. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  421. }
  422. static inline void jmp_rel(struct decode_cache *c, int rel)
  423. {
  424. register_address_increment(c, &c->eip, rel);
  425. }
  426. static void set_seg_override(struct decode_cache *c, int seg)
  427. {
  428. c->has_seg_override = true;
  429. c->seg_override = seg;
  430. }
  431. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  432. struct x86_emulate_ops *ops, int seg)
  433. {
  434. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  435. return 0;
  436. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  437. }
  438. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  439. struct x86_emulate_ops *ops,
  440. struct decode_cache *c)
  441. {
  442. if (!c->has_seg_override)
  443. return 0;
  444. return c->seg_override;
  445. }
  446. static int linearize(struct x86_emulate_ctxt *ctxt,
  447. struct segmented_address addr,
  448. unsigned size, bool write,
  449. ulong *linear)
  450. {
  451. struct decode_cache *c = &ctxt->decode;
  452. ulong la;
  453. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  454. if (c->ad_bytes != 8)
  455. la &= (u32)-1;
  456. *linear = la;
  457. return X86EMUL_CONTINUE;
  458. }
  459. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  460. u32 error, bool valid)
  461. {
  462. ctxt->exception.vector = vec;
  463. ctxt->exception.error_code = error;
  464. ctxt->exception.error_code_valid = valid;
  465. return X86EMUL_PROPAGATE_FAULT;
  466. }
  467. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  468. {
  469. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  470. }
  471. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  472. {
  473. return emulate_exception(ctxt, GP_VECTOR, err, true);
  474. }
  475. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  476. {
  477. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  478. }
  479. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, TS_VECTOR, err, true);
  482. }
  483. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  486. }
  487. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  488. {
  489. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  490. }
  491. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  492. struct segmented_address addr,
  493. void *data,
  494. unsigned size)
  495. {
  496. int rc;
  497. ulong linear;
  498. rc = linearize(ctxt, addr, size, false, &linear);
  499. if (rc != X86EMUL_CONTINUE)
  500. return rc;
  501. return ctxt->ops->read_std(linear, data, size, ctxt->vcpu,
  502. &ctxt->exception);
  503. }
  504. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  505. struct x86_emulate_ops *ops,
  506. unsigned long eip, u8 *dest)
  507. {
  508. struct fetch_cache *fc = &ctxt->decode.fetch;
  509. int rc;
  510. int size, cur_size;
  511. if (eip == fc->end) {
  512. cur_size = fc->end - fc->start;
  513. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  514. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  515. size, ctxt->vcpu, &ctxt->exception);
  516. if (rc != X86EMUL_CONTINUE)
  517. return rc;
  518. fc->end += size;
  519. }
  520. *dest = fc->data[eip - fc->start];
  521. return X86EMUL_CONTINUE;
  522. }
  523. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  524. struct x86_emulate_ops *ops,
  525. unsigned long eip, void *dest, unsigned size)
  526. {
  527. int rc;
  528. /* x86 instructions are limited to 15 bytes. */
  529. if (eip + size - ctxt->eip > 15)
  530. return X86EMUL_UNHANDLEABLE;
  531. while (size--) {
  532. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  533. if (rc != X86EMUL_CONTINUE)
  534. return rc;
  535. }
  536. return X86EMUL_CONTINUE;
  537. }
  538. /*
  539. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  540. * pointer into the block that addresses the relevant register.
  541. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  542. */
  543. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  544. int highbyte_regs)
  545. {
  546. void *p;
  547. p = &regs[modrm_reg];
  548. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  549. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  550. return p;
  551. }
  552. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  553. struct x86_emulate_ops *ops,
  554. struct segmented_address addr,
  555. u16 *size, unsigned long *address, int op_bytes)
  556. {
  557. int rc;
  558. if (op_bytes == 2)
  559. op_bytes = 3;
  560. *address = 0;
  561. rc = segmented_read_std(ctxt, addr, size, 2);
  562. if (rc != X86EMUL_CONTINUE)
  563. return rc;
  564. addr.ea += 2;
  565. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  566. return rc;
  567. }
  568. static int test_cc(unsigned int condition, unsigned int flags)
  569. {
  570. int rc = 0;
  571. switch ((condition & 15) >> 1) {
  572. case 0: /* o */
  573. rc |= (flags & EFLG_OF);
  574. break;
  575. case 1: /* b/c/nae */
  576. rc |= (flags & EFLG_CF);
  577. break;
  578. case 2: /* z/e */
  579. rc |= (flags & EFLG_ZF);
  580. break;
  581. case 3: /* be/na */
  582. rc |= (flags & (EFLG_CF|EFLG_ZF));
  583. break;
  584. case 4: /* s */
  585. rc |= (flags & EFLG_SF);
  586. break;
  587. case 5: /* p/pe */
  588. rc |= (flags & EFLG_PF);
  589. break;
  590. case 7: /* le/ng */
  591. rc |= (flags & EFLG_ZF);
  592. /* fall through */
  593. case 6: /* l/nge */
  594. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  595. break;
  596. }
  597. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  598. return (!!rc ^ (condition & 1));
  599. }
  600. static void fetch_register_operand(struct operand *op)
  601. {
  602. switch (op->bytes) {
  603. case 1:
  604. op->val = *(u8 *)op->addr.reg;
  605. break;
  606. case 2:
  607. op->val = *(u16 *)op->addr.reg;
  608. break;
  609. case 4:
  610. op->val = *(u32 *)op->addr.reg;
  611. break;
  612. case 8:
  613. op->val = *(u64 *)op->addr.reg;
  614. break;
  615. }
  616. }
  617. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  618. {
  619. ctxt->ops->get_fpu(ctxt);
  620. switch (reg) {
  621. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  622. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  623. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  624. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  625. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  626. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  627. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  628. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  629. #ifdef CONFIG_X86_64
  630. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  631. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  632. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  633. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  634. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  635. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  636. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  637. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  638. #endif
  639. default: BUG();
  640. }
  641. ctxt->ops->put_fpu(ctxt);
  642. }
  643. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  644. int reg)
  645. {
  646. ctxt->ops->get_fpu(ctxt);
  647. switch (reg) {
  648. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  649. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  650. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  651. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  652. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  653. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  654. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  655. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  656. #ifdef CONFIG_X86_64
  657. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  658. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  659. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  660. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  661. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  662. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  663. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  664. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  665. #endif
  666. default: BUG();
  667. }
  668. ctxt->ops->put_fpu(ctxt);
  669. }
  670. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  671. struct operand *op,
  672. struct decode_cache *c,
  673. int inhibit_bytereg)
  674. {
  675. unsigned reg = c->modrm_reg;
  676. int highbyte_regs = c->rex_prefix == 0;
  677. if (!(c->d & ModRM))
  678. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  679. if (c->d & Sse) {
  680. op->type = OP_XMM;
  681. op->bytes = 16;
  682. op->addr.xmm = reg;
  683. read_sse_reg(ctxt, &op->vec_val, reg);
  684. return;
  685. }
  686. op->type = OP_REG;
  687. if ((c->d & ByteOp) && !inhibit_bytereg) {
  688. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  689. op->bytes = 1;
  690. } else {
  691. op->addr.reg = decode_register(reg, c->regs, 0);
  692. op->bytes = c->op_bytes;
  693. }
  694. fetch_register_operand(op);
  695. op->orig_val = op->val;
  696. }
  697. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  698. struct x86_emulate_ops *ops,
  699. struct operand *op)
  700. {
  701. struct decode_cache *c = &ctxt->decode;
  702. u8 sib;
  703. int index_reg = 0, base_reg = 0, scale;
  704. int rc = X86EMUL_CONTINUE;
  705. ulong modrm_ea = 0;
  706. if (c->rex_prefix) {
  707. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  708. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  709. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  710. }
  711. c->modrm = insn_fetch(u8, 1, c->eip);
  712. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  713. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  714. c->modrm_rm |= (c->modrm & 0x07);
  715. c->modrm_seg = VCPU_SREG_DS;
  716. if (c->modrm_mod == 3) {
  717. op->type = OP_REG;
  718. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  719. op->addr.reg = decode_register(c->modrm_rm,
  720. c->regs, c->d & ByteOp);
  721. if (c->d & Sse) {
  722. op->type = OP_XMM;
  723. op->bytes = 16;
  724. op->addr.xmm = c->modrm_rm;
  725. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  726. return rc;
  727. }
  728. fetch_register_operand(op);
  729. return rc;
  730. }
  731. op->type = OP_MEM;
  732. if (c->ad_bytes == 2) {
  733. unsigned bx = c->regs[VCPU_REGS_RBX];
  734. unsigned bp = c->regs[VCPU_REGS_RBP];
  735. unsigned si = c->regs[VCPU_REGS_RSI];
  736. unsigned di = c->regs[VCPU_REGS_RDI];
  737. /* 16-bit ModR/M decode. */
  738. switch (c->modrm_mod) {
  739. case 0:
  740. if (c->modrm_rm == 6)
  741. modrm_ea += insn_fetch(u16, 2, c->eip);
  742. break;
  743. case 1:
  744. modrm_ea += insn_fetch(s8, 1, c->eip);
  745. break;
  746. case 2:
  747. modrm_ea += insn_fetch(u16, 2, c->eip);
  748. break;
  749. }
  750. switch (c->modrm_rm) {
  751. case 0:
  752. modrm_ea += bx + si;
  753. break;
  754. case 1:
  755. modrm_ea += bx + di;
  756. break;
  757. case 2:
  758. modrm_ea += bp + si;
  759. break;
  760. case 3:
  761. modrm_ea += bp + di;
  762. break;
  763. case 4:
  764. modrm_ea += si;
  765. break;
  766. case 5:
  767. modrm_ea += di;
  768. break;
  769. case 6:
  770. if (c->modrm_mod != 0)
  771. modrm_ea += bp;
  772. break;
  773. case 7:
  774. modrm_ea += bx;
  775. break;
  776. }
  777. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  778. (c->modrm_rm == 6 && c->modrm_mod != 0))
  779. c->modrm_seg = VCPU_SREG_SS;
  780. modrm_ea = (u16)modrm_ea;
  781. } else {
  782. /* 32/64-bit ModR/M decode. */
  783. if ((c->modrm_rm & 7) == 4) {
  784. sib = insn_fetch(u8, 1, c->eip);
  785. index_reg |= (sib >> 3) & 7;
  786. base_reg |= sib & 7;
  787. scale = sib >> 6;
  788. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  789. modrm_ea += insn_fetch(s32, 4, c->eip);
  790. else
  791. modrm_ea += c->regs[base_reg];
  792. if (index_reg != 4)
  793. modrm_ea += c->regs[index_reg] << scale;
  794. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  795. if (ctxt->mode == X86EMUL_MODE_PROT64)
  796. c->rip_relative = 1;
  797. } else
  798. modrm_ea += c->regs[c->modrm_rm];
  799. switch (c->modrm_mod) {
  800. case 0:
  801. if (c->modrm_rm == 5)
  802. modrm_ea += insn_fetch(s32, 4, c->eip);
  803. break;
  804. case 1:
  805. modrm_ea += insn_fetch(s8, 1, c->eip);
  806. break;
  807. case 2:
  808. modrm_ea += insn_fetch(s32, 4, c->eip);
  809. break;
  810. }
  811. }
  812. op->addr.mem.ea = modrm_ea;
  813. done:
  814. return rc;
  815. }
  816. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  817. struct x86_emulate_ops *ops,
  818. struct operand *op)
  819. {
  820. struct decode_cache *c = &ctxt->decode;
  821. int rc = X86EMUL_CONTINUE;
  822. op->type = OP_MEM;
  823. switch (c->ad_bytes) {
  824. case 2:
  825. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  826. break;
  827. case 4:
  828. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  829. break;
  830. case 8:
  831. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  832. break;
  833. }
  834. done:
  835. return rc;
  836. }
  837. static void fetch_bit_operand(struct decode_cache *c)
  838. {
  839. long sv = 0, mask;
  840. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  841. mask = ~(c->dst.bytes * 8 - 1);
  842. if (c->src.bytes == 2)
  843. sv = (s16)c->src.val & (s16)mask;
  844. else if (c->src.bytes == 4)
  845. sv = (s32)c->src.val & (s32)mask;
  846. c->dst.addr.mem.ea += (sv >> 3);
  847. }
  848. /* only subword offset */
  849. c->src.val &= (c->dst.bytes << 3) - 1;
  850. }
  851. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  852. struct x86_emulate_ops *ops,
  853. unsigned long addr, void *dest, unsigned size)
  854. {
  855. int rc;
  856. struct read_cache *mc = &ctxt->decode.mem_read;
  857. while (size) {
  858. int n = min(size, 8u);
  859. size -= n;
  860. if (mc->pos < mc->end)
  861. goto read_cached;
  862. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  863. &ctxt->exception, ctxt->vcpu);
  864. if (rc != X86EMUL_CONTINUE)
  865. return rc;
  866. mc->end += n;
  867. read_cached:
  868. memcpy(dest, mc->data + mc->pos, n);
  869. mc->pos += n;
  870. dest += n;
  871. addr += n;
  872. }
  873. return X86EMUL_CONTINUE;
  874. }
  875. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  876. struct segmented_address addr,
  877. void *data,
  878. unsigned size)
  879. {
  880. int rc;
  881. ulong linear;
  882. rc = linearize(ctxt, addr, size, false, &linear);
  883. if (rc != X86EMUL_CONTINUE)
  884. return rc;
  885. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  886. }
  887. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  888. struct segmented_address addr,
  889. const void *data,
  890. unsigned size)
  891. {
  892. int rc;
  893. ulong linear;
  894. rc = linearize(ctxt, addr, size, true, &linear);
  895. if (rc != X86EMUL_CONTINUE)
  896. return rc;
  897. return ctxt->ops->write_emulated(linear, data, size,
  898. &ctxt->exception, ctxt->vcpu);
  899. }
  900. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  901. struct segmented_address addr,
  902. const void *orig_data, const void *data,
  903. unsigned size)
  904. {
  905. int rc;
  906. ulong linear;
  907. rc = linearize(ctxt, addr, size, true, &linear);
  908. if (rc != X86EMUL_CONTINUE)
  909. return rc;
  910. return ctxt->ops->cmpxchg_emulated(linear, orig_data, data,
  911. size, &ctxt->exception, ctxt->vcpu);
  912. }
  913. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  914. struct x86_emulate_ops *ops,
  915. unsigned int size, unsigned short port,
  916. void *dest)
  917. {
  918. struct read_cache *rc = &ctxt->decode.io_read;
  919. if (rc->pos == rc->end) { /* refill pio read ahead */
  920. struct decode_cache *c = &ctxt->decode;
  921. unsigned int in_page, n;
  922. unsigned int count = c->rep_prefix ?
  923. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  924. in_page = (ctxt->eflags & EFLG_DF) ?
  925. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  926. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  927. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  928. count);
  929. if (n == 0)
  930. n = 1;
  931. rc->pos = rc->end = 0;
  932. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  933. return 0;
  934. rc->end = n * size;
  935. }
  936. memcpy(dest, rc->data + rc->pos, size);
  937. rc->pos += size;
  938. return 1;
  939. }
  940. static u32 desc_limit_scaled(struct desc_struct *desc)
  941. {
  942. u32 limit = get_desc_limit(desc);
  943. return desc->g ? (limit << 12) | 0xfff : limit;
  944. }
  945. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  946. struct x86_emulate_ops *ops,
  947. u16 selector, struct desc_ptr *dt)
  948. {
  949. if (selector & 1 << 2) {
  950. struct desc_struct desc;
  951. memset (dt, 0, sizeof *dt);
  952. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  953. ctxt->vcpu))
  954. return;
  955. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  956. dt->address = get_desc_base(&desc);
  957. } else
  958. ops->get_gdt(dt, ctxt->vcpu);
  959. }
  960. /* allowed just for 8 bytes segments */
  961. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  962. struct x86_emulate_ops *ops,
  963. u16 selector, struct desc_struct *desc)
  964. {
  965. struct desc_ptr dt;
  966. u16 index = selector >> 3;
  967. int ret;
  968. ulong addr;
  969. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  970. if (dt.size < index * 8 + 7)
  971. return emulate_gp(ctxt, selector & 0xfffc);
  972. addr = dt.address + index * 8;
  973. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  974. &ctxt->exception);
  975. return ret;
  976. }
  977. /* allowed just for 8 bytes segments */
  978. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  979. struct x86_emulate_ops *ops,
  980. u16 selector, struct desc_struct *desc)
  981. {
  982. struct desc_ptr dt;
  983. u16 index = selector >> 3;
  984. ulong addr;
  985. int ret;
  986. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  987. if (dt.size < index * 8 + 7)
  988. return emulate_gp(ctxt, selector & 0xfffc);
  989. addr = dt.address + index * 8;
  990. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  991. &ctxt->exception);
  992. return ret;
  993. }
  994. /* Does not support long mode */
  995. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  996. struct x86_emulate_ops *ops,
  997. u16 selector, int seg)
  998. {
  999. struct desc_struct seg_desc;
  1000. u8 dpl, rpl, cpl;
  1001. unsigned err_vec = GP_VECTOR;
  1002. u32 err_code = 0;
  1003. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1004. int ret;
  1005. memset(&seg_desc, 0, sizeof seg_desc);
  1006. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1007. || ctxt->mode == X86EMUL_MODE_REAL) {
  1008. /* set real mode segment descriptor */
  1009. set_desc_base(&seg_desc, selector << 4);
  1010. set_desc_limit(&seg_desc, 0xffff);
  1011. seg_desc.type = 3;
  1012. seg_desc.p = 1;
  1013. seg_desc.s = 1;
  1014. goto load;
  1015. }
  1016. /* NULL selector is not valid for TR, CS and SS */
  1017. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1018. && null_selector)
  1019. goto exception;
  1020. /* TR should be in GDT only */
  1021. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1022. goto exception;
  1023. if (null_selector) /* for NULL selector skip all following checks */
  1024. goto load;
  1025. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1026. if (ret != X86EMUL_CONTINUE)
  1027. return ret;
  1028. err_code = selector & 0xfffc;
  1029. err_vec = GP_VECTOR;
  1030. /* can't load system descriptor into segment selecor */
  1031. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1032. goto exception;
  1033. if (!seg_desc.p) {
  1034. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1035. goto exception;
  1036. }
  1037. rpl = selector & 3;
  1038. dpl = seg_desc.dpl;
  1039. cpl = ops->cpl(ctxt->vcpu);
  1040. switch (seg) {
  1041. case VCPU_SREG_SS:
  1042. /*
  1043. * segment is not a writable data segment or segment
  1044. * selector's RPL != CPL or segment selector's RPL != CPL
  1045. */
  1046. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1047. goto exception;
  1048. break;
  1049. case VCPU_SREG_CS:
  1050. if (!(seg_desc.type & 8))
  1051. goto exception;
  1052. if (seg_desc.type & 4) {
  1053. /* conforming */
  1054. if (dpl > cpl)
  1055. goto exception;
  1056. } else {
  1057. /* nonconforming */
  1058. if (rpl > cpl || dpl != cpl)
  1059. goto exception;
  1060. }
  1061. /* CS(RPL) <- CPL */
  1062. selector = (selector & 0xfffc) | cpl;
  1063. break;
  1064. case VCPU_SREG_TR:
  1065. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1066. goto exception;
  1067. break;
  1068. case VCPU_SREG_LDTR:
  1069. if (seg_desc.s || seg_desc.type != 2)
  1070. goto exception;
  1071. break;
  1072. default: /* DS, ES, FS, or GS */
  1073. /*
  1074. * segment is not a data or readable code segment or
  1075. * ((segment is a data or nonconforming code segment)
  1076. * and (both RPL and CPL > DPL))
  1077. */
  1078. if ((seg_desc.type & 0xa) == 0x8 ||
  1079. (((seg_desc.type & 0xc) != 0xc) &&
  1080. (rpl > dpl && cpl > dpl)))
  1081. goto exception;
  1082. break;
  1083. }
  1084. if (seg_desc.s) {
  1085. /* mark segment as accessed */
  1086. seg_desc.type |= 1;
  1087. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1088. if (ret != X86EMUL_CONTINUE)
  1089. return ret;
  1090. }
  1091. load:
  1092. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1093. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  1094. return X86EMUL_CONTINUE;
  1095. exception:
  1096. emulate_exception(ctxt, err_vec, err_code, true);
  1097. return X86EMUL_PROPAGATE_FAULT;
  1098. }
  1099. static void write_register_operand(struct operand *op)
  1100. {
  1101. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1102. switch (op->bytes) {
  1103. case 1:
  1104. *(u8 *)op->addr.reg = (u8)op->val;
  1105. break;
  1106. case 2:
  1107. *(u16 *)op->addr.reg = (u16)op->val;
  1108. break;
  1109. case 4:
  1110. *op->addr.reg = (u32)op->val;
  1111. break; /* 64b: zero-extend */
  1112. case 8:
  1113. *op->addr.reg = op->val;
  1114. break;
  1115. }
  1116. }
  1117. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1118. struct x86_emulate_ops *ops)
  1119. {
  1120. int rc;
  1121. struct decode_cache *c = &ctxt->decode;
  1122. switch (c->dst.type) {
  1123. case OP_REG:
  1124. write_register_operand(&c->dst);
  1125. break;
  1126. case OP_MEM:
  1127. if (c->lock_prefix)
  1128. rc = segmented_cmpxchg(ctxt,
  1129. c->dst.addr.mem,
  1130. &c->dst.orig_val,
  1131. &c->dst.val,
  1132. c->dst.bytes);
  1133. else
  1134. rc = segmented_write(ctxt,
  1135. c->dst.addr.mem,
  1136. &c->dst.val,
  1137. c->dst.bytes);
  1138. if (rc != X86EMUL_CONTINUE)
  1139. return rc;
  1140. break;
  1141. case OP_XMM:
  1142. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1143. break;
  1144. case OP_NONE:
  1145. /* no writeback */
  1146. break;
  1147. default:
  1148. break;
  1149. }
  1150. return X86EMUL_CONTINUE;
  1151. }
  1152. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1153. struct x86_emulate_ops *ops)
  1154. {
  1155. struct decode_cache *c = &ctxt->decode;
  1156. c->dst.type = OP_MEM;
  1157. c->dst.bytes = c->op_bytes;
  1158. c->dst.val = c->src.val;
  1159. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1160. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1161. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1162. }
  1163. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1164. struct x86_emulate_ops *ops,
  1165. void *dest, int len)
  1166. {
  1167. struct decode_cache *c = &ctxt->decode;
  1168. int rc;
  1169. struct segmented_address addr;
  1170. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1171. addr.seg = VCPU_SREG_SS;
  1172. rc = segmented_read(ctxt, addr, dest, len);
  1173. if (rc != X86EMUL_CONTINUE)
  1174. return rc;
  1175. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1176. return rc;
  1177. }
  1178. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1179. struct x86_emulate_ops *ops,
  1180. void *dest, int len)
  1181. {
  1182. int rc;
  1183. unsigned long val, change_mask;
  1184. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1185. int cpl = ops->cpl(ctxt->vcpu);
  1186. rc = emulate_pop(ctxt, ops, &val, len);
  1187. if (rc != X86EMUL_CONTINUE)
  1188. return rc;
  1189. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1190. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1191. switch(ctxt->mode) {
  1192. case X86EMUL_MODE_PROT64:
  1193. case X86EMUL_MODE_PROT32:
  1194. case X86EMUL_MODE_PROT16:
  1195. if (cpl == 0)
  1196. change_mask |= EFLG_IOPL;
  1197. if (cpl <= iopl)
  1198. change_mask |= EFLG_IF;
  1199. break;
  1200. case X86EMUL_MODE_VM86:
  1201. if (iopl < 3)
  1202. return emulate_gp(ctxt, 0);
  1203. change_mask |= EFLG_IF;
  1204. break;
  1205. default: /* real mode */
  1206. change_mask |= (EFLG_IOPL | EFLG_IF);
  1207. break;
  1208. }
  1209. *(unsigned long *)dest =
  1210. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1211. return rc;
  1212. }
  1213. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1214. struct x86_emulate_ops *ops, int seg)
  1215. {
  1216. struct decode_cache *c = &ctxt->decode;
  1217. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1218. emulate_push(ctxt, ops);
  1219. }
  1220. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1221. struct x86_emulate_ops *ops, int seg)
  1222. {
  1223. struct decode_cache *c = &ctxt->decode;
  1224. unsigned long selector;
  1225. int rc;
  1226. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1227. if (rc != X86EMUL_CONTINUE)
  1228. return rc;
  1229. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1230. return rc;
  1231. }
  1232. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1233. struct x86_emulate_ops *ops)
  1234. {
  1235. struct decode_cache *c = &ctxt->decode;
  1236. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1237. int rc = X86EMUL_CONTINUE;
  1238. int reg = VCPU_REGS_RAX;
  1239. while (reg <= VCPU_REGS_RDI) {
  1240. (reg == VCPU_REGS_RSP) ?
  1241. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1242. emulate_push(ctxt, ops);
  1243. rc = writeback(ctxt, ops);
  1244. if (rc != X86EMUL_CONTINUE)
  1245. return rc;
  1246. ++reg;
  1247. }
  1248. /* Disable writeback. */
  1249. c->dst.type = OP_NONE;
  1250. return rc;
  1251. }
  1252. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1253. struct x86_emulate_ops *ops)
  1254. {
  1255. struct decode_cache *c = &ctxt->decode;
  1256. int rc = X86EMUL_CONTINUE;
  1257. int reg = VCPU_REGS_RDI;
  1258. while (reg >= VCPU_REGS_RAX) {
  1259. if (reg == VCPU_REGS_RSP) {
  1260. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1261. c->op_bytes);
  1262. --reg;
  1263. }
  1264. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1265. if (rc != X86EMUL_CONTINUE)
  1266. break;
  1267. --reg;
  1268. }
  1269. return rc;
  1270. }
  1271. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1272. struct x86_emulate_ops *ops, int irq)
  1273. {
  1274. struct decode_cache *c = &ctxt->decode;
  1275. int rc;
  1276. struct desc_ptr dt;
  1277. gva_t cs_addr;
  1278. gva_t eip_addr;
  1279. u16 cs, eip;
  1280. /* TODO: Add limit checks */
  1281. c->src.val = ctxt->eflags;
  1282. emulate_push(ctxt, ops);
  1283. rc = writeback(ctxt, ops);
  1284. if (rc != X86EMUL_CONTINUE)
  1285. return rc;
  1286. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1287. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1288. emulate_push(ctxt, ops);
  1289. rc = writeback(ctxt, ops);
  1290. if (rc != X86EMUL_CONTINUE)
  1291. return rc;
  1292. c->src.val = c->eip;
  1293. emulate_push(ctxt, ops);
  1294. rc = writeback(ctxt, ops);
  1295. if (rc != X86EMUL_CONTINUE)
  1296. return rc;
  1297. c->dst.type = OP_NONE;
  1298. ops->get_idt(&dt, ctxt->vcpu);
  1299. eip_addr = dt.address + (irq << 2);
  1300. cs_addr = dt.address + (irq << 2) + 2;
  1301. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1302. if (rc != X86EMUL_CONTINUE)
  1303. return rc;
  1304. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1305. if (rc != X86EMUL_CONTINUE)
  1306. return rc;
  1307. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1308. if (rc != X86EMUL_CONTINUE)
  1309. return rc;
  1310. c->eip = eip;
  1311. return rc;
  1312. }
  1313. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1314. struct x86_emulate_ops *ops, int irq)
  1315. {
  1316. switch(ctxt->mode) {
  1317. case X86EMUL_MODE_REAL:
  1318. return emulate_int_real(ctxt, ops, irq);
  1319. case X86EMUL_MODE_VM86:
  1320. case X86EMUL_MODE_PROT16:
  1321. case X86EMUL_MODE_PROT32:
  1322. case X86EMUL_MODE_PROT64:
  1323. default:
  1324. /* Protected mode interrupts unimplemented yet */
  1325. return X86EMUL_UNHANDLEABLE;
  1326. }
  1327. }
  1328. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1329. struct x86_emulate_ops *ops)
  1330. {
  1331. struct decode_cache *c = &ctxt->decode;
  1332. int rc = X86EMUL_CONTINUE;
  1333. unsigned long temp_eip = 0;
  1334. unsigned long temp_eflags = 0;
  1335. unsigned long cs = 0;
  1336. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1337. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1338. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1339. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1340. /* TODO: Add stack limit check */
  1341. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1342. if (rc != X86EMUL_CONTINUE)
  1343. return rc;
  1344. if (temp_eip & ~0xffff)
  1345. return emulate_gp(ctxt, 0);
  1346. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1347. if (rc != X86EMUL_CONTINUE)
  1348. return rc;
  1349. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1350. if (rc != X86EMUL_CONTINUE)
  1351. return rc;
  1352. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1353. if (rc != X86EMUL_CONTINUE)
  1354. return rc;
  1355. c->eip = temp_eip;
  1356. if (c->op_bytes == 4)
  1357. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1358. else if (c->op_bytes == 2) {
  1359. ctxt->eflags &= ~0xffff;
  1360. ctxt->eflags |= temp_eflags;
  1361. }
  1362. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1363. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1364. return rc;
  1365. }
  1366. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1367. struct x86_emulate_ops* ops)
  1368. {
  1369. switch(ctxt->mode) {
  1370. case X86EMUL_MODE_REAL:
  1371. return emulate_iret_real(ctxt, ops);
  1372. case X86EMUL_MODE_VM86:
  1373. case X86EMUL_MODE_PROT16:
  1374. case X86EMUL_MODE_PROT32:
  1375. case X86EMUL_MODE_PROT64:
  1376. default:
  1377. /* iret from protected mode unimplemented yet */
  1378. return X86EMUL_UNHANDLEABLE;
  1379. }
  1380. }
  1381. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1382. struct x86_emulate_ops *ops)
  1383. {
  1384. struct decode_cache *c = &ctxt->decode;
  1385. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1386. }
  1387. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1388. {
  1389. struct decode_cache *c = &ctxt->decode;
  1390. switch (c->modrm_reg) {
  1391. case 0: /* rol */
  1392. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1393. break;
  1394. case 1: /* ror */
  1395. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1396. break;
  1397. case 2: /* rcl */
  1398. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1399. break;
  1400. case 3: /* rcr */
  1401. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1402. break;
  1403. case 4: /* sal/shl */
  1404. case 6: /* sal/shl */
  1405. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1406. break;
  1407. case 5: /* shr */
  1408. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1409. break;
  1410. case 7: /* sar */
  1411. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1412. break;
  1413. }
  1414. }
  1415. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1416. struct x86_emulate_ops *ops)
  1417. {
  1418. struct decode_cache *c = &ctxt->decode;
  1419. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1420. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1421. u8 de = 0;
  1422. switch (c->modrm_reg) {
  1423. case 0 ... 1: /* test */
  1424. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1425. break;
  1426. case 2: /* not */
  1427. c->dst.val = ~c->dst.val;
  1428. break;
  1429. case 3: /* neg */
  1430. emulate_1op("neg", c->dst, ctxt->eflags);
  1431. break;
  1432. case 4: /* mul */
  1433. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1434. break;
  1435. case 5: /* imul */
  1436. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1437. break;
  1438. case 6: /* div */
  1439. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1440. ctxt->eflags, de);
  1441. break;
  1442. case 7: /* idiv */
  1443. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1444. ctxt->eflags, de);
  1445. break;
  1446. default:
  1447. return X86EMUL_UNHANDLEABLE;
  1448. }
  1449. if (de)
  1450. return emulate_de(ctxt);
  1451. return X86EMUL_CONTINUE;
  1452. }
  1453. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1454. struct x86_emulate_ops *ops)
  1455. {
  1456. struct decode_cache *c = &ctxt->decode;
  1457. switch (c->modrm_reg) {
  1458. case 0: /* inc */
  1459. emulate_1op("inc", c->dst, ctxt->eflags);
  1460. break;
  1461. case 1: /* dec */
  1462. emulate_1op("dec", c->dst, ctxt->eflags);
  1463. break;
  1464. case 2: /* call near abs */ {
  1465. long int old_eip;
  1466. old_eip = c->eip;
  1467. c->eip = c->src.val;
  1468. c->src.val = old_eip;
  1469. emulate_push(ctxt, ops);
  1470. break;
  1471. }
  1472. case 4: /* jmp abs */
  1473. c->eip = c->src.val;
  1474. break;
  1475. case 6: /* push */
  1476. emulate_push(ctxt, ops);
  1477. break;
  1478. }
  1479. return X86EMUL_CONTINUE;
  1480. }
  1481. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1482. struct x86_emulate_ops *ops)
  1483. {
  1484. struct decode_cache *c = &ctxt->decode;
  1485. u64 old = c->dst.orig_val64;
  1486. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1487. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1488. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1489. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1490. ctxt->eflags &= ~EFLG_ZF;
  1491. } else {
  1492. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1493. (u32) c->regs[VCPU_REGS_RBX];
  1494. ctxt->eflags |= EFLG_ZF;
  1495. }
  1496. return X86EMUL_CONTINUE;
  1497. }
  1498. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1499. struct x86_emulate_ops *ops)
  1500. {
  1501. struct decode_cache *c = &ctxt->decode;
  1502. int rc;
  1503. unsigned long cs;
  1504. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1505. if (rc != X86EMUL_CONTINUE)
  1506. return rc;
  1507. if (c->op_bytes == 4)
  1508. c->eip = (u32)c->eip;
  1509. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1510. if (rc != X86EMUL_CONTINUE)
  1511. return rc;
  1512. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1513. return rc;
  1514. }
  1515. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1516. struct x86_emulate_ops *ops, int seg)
  1517. {
  1518. struct decode_cache *c = &ctxt->decode;
  1519. unsigned short sel;
  1520. int rc;
  1521. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1522. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1523. if (rc != X86EMUL_CONTINUE)
  1524. return rc;
  1525. c->dst.val = c->src.val;
  1526. return rc;
  1527. }
  1528. static inline void
  1529. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1530. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1531. struct desc_struct *ss)
  1532. {
  1533. memset(cs, 0, sizeof(struct desc_struct));
  1534. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1535. memset(ss, 0, sizeof(struct desc_struct));
  1536. cs->l = 0; /* will be adjusted later */
  1537. set_desc_base(cs, 0); /* flat segment */
  1538. cs->g = 1; /* 4kb granularity */
  1539. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1540. cs->type = 0x0b; /* Read, Execute, Accessed */
  1541. cs->s = 1;
  1542. cs->dpl = 0; /* will be adjusted later */
  1543. cs->p = 1;
  1544. cs->d = 1;
  1545. set_desc_base(ss, 0); /* flat segment */
  1546. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1547. ss->g = 1; /* 4kb granularity */
  1548. ss->s = 1;
  1549. ss->type = 0x03; /* Read/Write, Accessed */
  1550. ss->d = 1; /* 32bit stack segment */
  1551. ss->dpl = 0;
  1552. ss->p = 1;
  1553. }
  1554. static int
  1555. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1556. {
  1557. struct decode_cache *c = &ctxt->decode;
  1558. struct desc_struct cs, ss;
  1559. u64 msr_data;
  1560. u16 cs_sel, ss_sel;
  1561. /* syscall is not available in real mode */
  1562. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1563. ctxt->mode == X86EMUL_MODE_VM86)
  1564. return emulate_ud(ctxt);
  1565. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1566. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1567. msr_data >>= 32;
  1568. cs_sel = (u16)(msr_data & 0xfffc);
  1569. ss_sel = (u16)(msr_data + 8);
  1570. if (is_long_mode(ctxt->vcpu)) {
  1571. cs.d = 0;
  1572. cs.l = 1;
  1573. }
  1574. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1575. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1576. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1577. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1578. c->regs[VCPU_REGS_RCX] = c->eip;
  1579. if (is_long_mode(ctxt->vcpu)) {
  1580. #ifdef CONFIG_X86_64
  1581. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1582. ops->get_msr(ctxt->vcpu,
  1583. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1584. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1585. c->eip = msr_data;
  1586. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1587. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1588. #endif
  1589. } else {
  1590. /* legacy mode */
  1591. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1592. c->eip = (u32)msr_data;
  1593. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1594. }
  1595. return X86EMUL_CONTINUE;
  1596. }
  1597. static int
  1598. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1599. {
  1600. struct decode_cache *c = &ctxt->decode;
  1601. struct desc_struct cs, ss;
  1602. u64 msr_data;
  1603. u16 cs_sel, ss_sel;
  1604. /* inject #GP if in real mode */
  1605. if (ctxt->mode == X86EMUL_MODE_REAL)
  1606. return emulate_gp(ctxt, 0);
  1607. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1608. * Therefore, we inject an #UD.
  1609. */
  1610. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1611. return emulate_ud(ctxt);
  1612. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1613. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1614. switch (ctxt->mode) {
  1615. case X86EMUL_MODE_PROT32:
  1616. if ((msr_data & 0xfffc) == 0x0)
  1617. return emulate_gp(ctxt, 0);
  1618. break;
  1619. case X86EMUL_MODE_PROT64:
  1620. if (msr_data == 0x0)
  1621. return emulate_gp(ctxt, 0);
  1622. break;
  1623. }
  1624. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1625. cs_sel = (u16)msr_data;
  1626. cs_sel &= ~SELECTOR_RPL_MASK;
  1627. ss_sel = cs_sel + 8;
  1628. ss_sel &= ~SELECTOR_RPL_MASK;
  1629. if (ctxt->mode == X86EMUL_MODE_PROT64
  1630. || is_long_mode(ctxt->vcpu)) {
  1631. cs.d = 0;
  1632. cs.l = 1;
  1633. }
  1634. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1635. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1636. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1637. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1638. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1639. c->eip = msr_data;
  1640. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1641. c->regs[VCPU_REGS_RSP] = msr_data;
  1642. return X86EMUL_CONTINUE;
  1643. }
  1644. static int
  1645. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1646. {
  1647. struct decode_cache *c = &ctxt->decode;
  1648. struct desc_struct cs, ss;
  1649. u64 msr_data;
  1650. int usermode;
  1651. u16 cs_sel, ss_sel;
  1652. /* inject #GP if in real mode or Virtual 8086 mode */
  1653. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1654. ctxt->mode == X86EMUL_MODE_VM86)
  1655. return emulate_gp(ctxt, 0);
  1656. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1657. if ((c->rex_prefix & 0x8) != 0x0)
  1658. usermode = X86EMUL_MODE_PROT64;
  1659. else
  1660. usermode = X86EMUL_MODE_PROT32;
  1661. cs.dpl = 3;
  1662. ss.dpl = 3;
  1663. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1664. switch (usermode) {
  1665. case X86EMUL_MODE_PROT32:
  1666. cs_sel = (u16)(msr_data + 16);
  1667. if ((msr_data & 0xfffc) == 0x0)
  1668. return emulate_gp(ctxt, 0);
  1669. ss_sel = (u16)(msr_data + 24);
  1670. break;
  1671. case X86EMUL_MODE_PROT64:
  1672. cs_sel = (u16)(msr_data + 32);
  1673. if (msr_data == 0x0)
  1674. return emulate_gp(ctxt, 0);
  1675. ss_sel = cs_sel + 8;
  1676. cs.d = 0;
  1677. cs.l = 1;
  1678. break;
  1679. }
  1680. cs_sel |= SELECTOR_RPL_MASK;
  1681. ss_sel |= SELECTOR_RPL_MASK;
  1682. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1683. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1684. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1685. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1686. c->eip = c->regs[VCPU_REGS_RDX];
  1687. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1688. return X86EMUL_CONTINUE;
  1689. }
  1690. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1691. struct x86_emulate_ops *ops)
  1692. {
  1693. int iopl;
  1694. if (ctxt->mode == X86EMUL_MODE_REAL)
  1695. return false;
  1696. if (ctxt->mode == X86EMUL_MODE_VM86)
  1697. return true;
  1698. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1699. return ops->cpl(ctxt->vcpu) > iopl;
  1700. }
  1701. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1702. struct x86_emulate_ops *ops,
  1703. u16 port, u16 len)
  1704. {
  1705. struct desc_struct tr_seg;
  1706. u32 base3;
  1707. int r;
  1708. u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1709. unsigned mask = (1 << len) - 1;
  1710. unsigned long base;
  1711. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1712. if (!tr_seg.p)
  1713. return false;
  1714. if (desc_limit_scaled(&tr_seg) < 103)
  1715. return false;
  1716. base = get_desc_base(&tr_seg);
  1717. #ifdef CONFIG_X86_64
  1718. base |= ((u64)base3) << 32;
  1719. #endif
  1720. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1721. if (r != X86EMUL_CONTINUE)
  1722. return false;
  1723. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1724. return false;
  1725. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
  1726. NULL);
  1727. if (r != X86EMUL_CONTINUE)
  1728. return false;
  1729. if ((perm >> bit_idx) & mask)
  1730. return false;
  1731. return true;
  1732. }
  1733. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1734. struct x86_emulate_ops *ops,
  1735. u16 port, u16 len)
  1736. {
  1737. if (ctxt->perm_ok)
  1738. return true;
  1739. if (emulator_bad_iopl(ctxt, ops))
  1740. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1741. return false;
  1742. ctxt->perm_ok = true;
  1743. return true;
  1744. }
  1745. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1746. struct x86_emulate_ops *ops,
  1747. struct tss_segment_16 *tss)
  1748. {
  1749. struct decode_cache *c = &ctxt->decode;
  1750. tss->ip = c->eip;
  1751. tss->flag = ctxt->eflags;
  1752. tss->ax = c->regs[VCPU_REGS_RAX];
  1753. tss->cx = c->regs[VCPU_REGS_RCX];
  1754. tss->dx = c->regs[VCPU_REGS_RDX];
  1755. tss->bx = c->regs[VCPU_REGS_RBX];
  1756. tss->sp = c->regs[VCPU_REGS_RSP];
  1757. tss->bp = c->regs[VCPU_REGS_RBP];
  1758. tss->si = c->regs[VCPU_REGS_RSI];
  1759. tss->di = c->regs[VCPU_REGS_RDI];
  1760. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1761. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1762. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1763. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1764. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1765. }
  1766. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1767. struct x86_emulate_ops *ops,
  1768. struct tss_segment_16 *tss)
  1769. {
  1770. struct decode_cache *c = &ctxt->decode;
  1771. int ret;
  1772. c->eip = tss->ip;
  1773. ctxt->eflags = tss->flag | 2;
  1774. c->regs[VCPU_REGS_RAX] = tss->ax;
  1775. c->regs[VCPU_REGS_RCX] = tss->cx;
  1776. c->regs[VCPU_REGS_RDX] = tss->dx;
  1777. c->regs[VCPU_REGS_RBX] = tss->bx;
  1778. c->regs[VCPU_REGS_RSP] = tss->sp;
  1779. c->regs[VCPU_REGS_RBP] = tss->bp;
  1780. c->regs[VCPU_REGS_RSI] = tss->si;
  1781. c->regs[VCPU_REGS_RDI] = tss->di;
  1782. /*
  1783. * SDM says that segment selectors are loaded before segment
  1784. * descriptors
  1785. */
  1786. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1787. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1788. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1789. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1790. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1791. /*
  1792. * Now load segment descriptors. If fault happenes at this stage
  1793. * it is handled in a context of new task
  1794. */
  1795. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1796. if (ret != X86EMUL_CONTINUE)
  1797. return ret;
  1798. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1799. if (ret != X86EMUL_CONTINUE)
  1800. return ret;
  1801. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1802. if (ret != X86EMUL_CONTINUE)
  1803. return ret;
  1804. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1805. if (ret != X86EMUL_CONTINUE)
  1806. return ret;
  1807. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1808. if (ret != X86EMUL_CONTINUE)
  1809. return ret;
  1810. return X86EMUL_CONTINUE;
  1811. }
  1812. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1813. struct x86_emulate_ops *ops,
  1814. u16 tss_selector, u16 old_tss_sel,
  1815. ulong old_tss_base, struct desc_struct *new_desc)
  1816. {
  1817. struct tss_segment_16 tss_seg;
  1818. int ret;
  1819. u32 new_tss_base = get_desc_base(new_desc);
  1820. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1821. &ctxt->exception);
  1822. if (ret != X86EMUL_CONTINUE)
  1823. /* FIXME: need to provide precise fault address */
  1824. return ret;
  1825. save_state_to_tss16(ctxt, ops, &tss_seg);
  1826. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1827. &ctxt->exception);
  1828. if (ret != X86EMUL_CONTINUE)
  1829. /* FIXME: need to provide precise fault address */
  1830. return ret;
  1831. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1832. &ctxt->exception);
  1833. if (ret != X86EMUL_CONTINUE)
  1834. /* FIXME: need to provide precise fault address */
  1835. return ret;
  1836. if (old_tss_sel != 0xffff) {
  1837. tss_seg.prev_task_link = old_tss_sel;
  1838. ret = ops->write_std(new_tss_base,
  1839. &tss_seg.prev_task_link,
  1840. sizeof tss_seg.prev_task_link,
  1841. ctxt->vcpu, &ctxt->exception);
  1842. if (ret != X86EMUL_CONTINUE)
  1843. /* FIXME: need to provide precise fault address */
  1844. return ret;
  1845. }
  1846. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1847. }
  1848. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1849. struct x86_emulate_ops *ops,
  1850. struct tss_segment_32 *tss)
  1851. {
  1852. struct decode_cache *c = &ctxt->decode;
  1853. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1854. tss->eip = c->eip;
  1855. tss->eflags = ctxt->eflags;
  1856. tss->eax = c->regs[VCPU_REGS_RAX];
  1857. tss->ecx = c->regs[VCPU_REGS_RCX];
  1858. tss->edx = c->regs[VCPU_REGS_RDX];
  1859. tss->ebx = c->regs[VCPU_REGS_RBX];
  1860. tss->esp = c->regs[VCPU_REGS_RSP];
  1861. tss->ebp = c->regs[VCPU_REGS_RBP];
  1862. tss->esi = c->regs[VCPU_REGS_RSI];
  1863. tss->edi = c->regs[VCPU_REGS_RDI];
  1864. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1865. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1866. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1867. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1868. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1869. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1870. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1871. }
  1872. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1873. struct x86_emulate_ops *ops,
  1874. struct tss_segment_32 *tss)
  1875. {
  1876. struct decode_cache *c = &ctxt->decode;
  1877. int ret;
  1878. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1879. return emulate_gp(ctxt, 0);
  1880. c->eip = tss->eip;
  1881. ctxt->eflags = tss->eflags | 2;
  1882. c->regs[VCPU_REGS_RAX] = tss->eax;
  1883. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1884. c->regs[VCPU_REGS_RDX] = tss->edx;
  1885. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1886. c->regs[VCPU_REGS_RSP] = tss->esp;
  1887. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1888. c->regs[VCPU_REGS_RSI] = tss->esi;
  1889. c->regs[VCPU_REGS_RDI] = tss->edi;
  1890. /*
  1891. * SDM says that segment selectors are loaded before segment
  1892. * descriptors
  1893. */
  1894. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1895. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1896. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1897. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1898. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1899. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1900. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1901. /*
  1902. * Now load segment descriptors. If fault happenes at this stage
  1903. * it is handled in a context of new task
  1904. */
  1905. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1906. if (ret != X86EMUL_CONTINUE)
  1907. return ret;
  1908. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1909. if (ret != X86EMUL_CONTINUE)
  1910. return ret;
  1911. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1912. if (ret != X86EMUL_CONTINUE)
  1913. return ret;
  1914. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1915. if (ret != X86EMUL_CONTINUE)
  1916. return ret;
  1917. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1918. if (ret != X86EMUL_CONTINUE)
  1919. return ret;
  1920. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1921. if (ret != X86EMUL_CONTINUE)
  1922. return ret;
  1923. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1924. if (ret != X86EMUL_CONTINUE)
  1925. return ret;
  1926. return X86EMUL_CONTINUE;
  1927. }
  1928. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1929. struct x86_emulate_ops *ops,
  1930. u16 tss_selector, u16 old_tss_sel,
  1931. ulong old_tss_base, struct desc_struct *new_desc)
  1932. {
  1933. struct tss_segment_32 tss_seg;
  1934. int ret;
  1935. u32 new_tss_base = get_desc_base(new_desc);
  1936. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1937. &ctxt->exception);
  1938. if (ret != X86EMUL_CONTINUE)
  1939. /* FIXME: need to provide precise fault address */
  1940. return ret;
  1941. save_state_to_tss32(ctxt, ops, &tss_seg);
  1942. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1943. &ctxt->exception);
  1944. if (ret != X86EMUL_CONTINUE)
  1945. /* FIXME: need to provide precise fault address */
  1946. return ret;
  1947. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1948. &ctxt->exception);
  1949. if (ret != X86EMUL_CONTINUE)
  1950. /* FIXME: need to provide precise fault address */
  1951. return ret;
  1952. if (old_tss_sel != 0xffff) {
  1953. tss_seg.prev_task_link = old_tss_sel;
  1954. ret = ops->write_std(new_tss_base,
  1955. &tss_seg.prev_task_link,
  1956. sizeof tss_seg.prev_task_link,
  1957. ctxt->vcpu, &ctxt->exception);
  1958. if (ret != X86EMUL_CONTINUE)
  1959. /* FIXME: need to provide precise fault address */
  1960. return ret;
  1961. }
  1962. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1963. }
  1964. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1965. struct x86_emulate_ops *ops,
  1966. u16 tss_selector, int reason,
  1967. bool has_error_code, u32 error_code)
  1968. {
  1969. struct desc_struct curr_tss_desc, next_tss_desc;
  1970. int ret;
  1971. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1972. ulong old_tss_base =
  1973. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1974. u32 desc_limit;
  1975. /* FIXME: old_tss_base == ~0 ? */
  1976. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1977. if (ret != X86EMUL_CONTINUE)
  1978. return ret;
  1979. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1980. if (ret != X86EMUL_CONTINUE)
  1981. return ret;
  1982. /* FIXME: check that next_tss_desc is tss */
  1983. if (reason != TASK_SWITCH_IRET) {
  1984. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1985. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1986. return emulate_gp(ctxt, 0);
  1987. }
  1988. desc_limit = desc_limit_scaled(&next_tss_desc);
  1989. if (!next_tss_desc.p ||
  1990. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1991. desc_limit < 0x2b)) {
  1992. emulate_ts(ctxt, tss_selector & 0xfffc);
  1993. return X86EMUL_PROPAGATE_FAULT;
  1994. }
  1995. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1996. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1997. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1998. &curr_tss_desc);
  1999. }
  2000. if (reason == TASK_SWITCH_IRET)
  2001. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2002. /* set back link to prev task only if NT bit is set in eflags
  2003. note that old_tss_sel is not used afetr this point */
  2004. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2005. old_tss_sel = 0xffff;
  2006. if (next_tss_desc.type & 8)
  2007. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2008. old_tss_base, &next_tss_desc);
  2009. else
  2010. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2011. old_tss_base, &next_tss_desc);
  2012. if (ret != X86EMUL_CONTINUE)
  2013. return ret;
  2014. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2015. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2016. if (reason != TASK_SWITCH_IRET) {
  2017. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2018. write_segment_descriptor(ctxt, ops, tss_selector,
  2019. &next_tss_desc);
  2020. }
  2021. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2022. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  2023. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2024. if (has_error_code) {
  2025. struct decode_cache *c = &ctxt->decode;
  2026. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2027. c->lock_prefix = 0;
  2028. c->src.val = (unsigned long) error_code;
  2029. emulate_push(ctxt, ops);
  2030. }
  2031. return ret;
  2032. }
  2033. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2034. u16 tss_selector, int reason,
  2035. bool has_error_code, u32 error_code)
  2036. {
  2037. struct x86_emulate_ops *ops = ctxt->ops;
  2038. struct decode_cache *c = &ctxt->decode;
  2039. int rc;
  2040. c->eip = ctxt->eip;
  2041. c->dst.type = OP_NONE;
  2042. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2043. has_error_code, error_code);
  2044. if (rc == X86EMUL_CONTINUE) {
  2045. rc = writeback(ctxt, ops);
  2046. if (rc == X86EMUL_CONTINUE)
  2047. ctxt->eip = c->eip;
  2048. }
  2049. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2050. }
  2051. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2052. int reg, struct operand *op)
  2053. {
  2054. struct decode_cache *c = &ctxt->decode;
  2055. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2056. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2057. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2058. op->addr.mem.seg = seg;
  2059. }
  2060. static int em_push(struct x86_emulate_ctxt *ctxt)
  2061. {
  2062. emulate_push(ctxt, ctxt->ops);
  2063. return X86EMUL_CONTINUE;
  2064. }
  2065. static int em_das(struct x86_emulate_ctxt *ctxt)
  2066. {
  2067. struct decode_cache *c = &ctxt->decode;
  2068. u8 al, old_al;
  2069. bool af, cf, old_cf;
  2070. cf = ctxt->eflags & X86_EFLAGS_CF;
  2071. al = c->dst.val;
  2072. old_al = al;
  2073. old_cf = cf;
  2074. cf = false;
  2075. af = ctxt->eflags & X86_EFLAGS_AF;
  2076. if ((al & 0x0f) > 9 || af) {
  2077. al -= 6;
  2078. cf = old_cf | (al >= 250);
  2079. af = true;
  2080. } else {
  2081. af = false;
  2082. }
  2083. if (old_al > 0x99 || old_cf) {
  2084. al -= 0x60;
  2085. cf = true;
  2086. }
  2087. c->dst.val = al;
  2088. /* Set PF, ZF, SF */
  2089. c->src.type = OP_IMM;
  2090. c->src.val = 0;
  2091. c->src.bytes = 1;
  2092. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2093. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2094. if (cf)
  2095. ctxt->eflags |= X86_EFLAGS_CF;
  2096. if (af)
  2097. ctxt->eflags |= X86_EFLAGS_AF;
  2098. return X86EMUL_CONTINUE;
  2099. }
  2100. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2101. {
  2102. struct decode_cache *c = &ctxt->decode;
  2103. u16 sel, old_cs;
  2104. ulong old_eip;
  2105. int rc;
  2106. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2107. old_eip = c->eip;
  2108. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2109. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2110. return X86EMUL_CONTINUE;
  2111. c->eip = 0;
  2112. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2113. c->src.val = old_cs;
  2114. emulate_push(ctxt, ctxt->ops);
  2115. rc = writeback(ctxt, ctxt->ops);
  2116. if (rc != X86EMUL_CONTINUE)
  2117. return rc;
  2118. c->src.val = old_eip;
  2119. emulate_push(ctxt, ctxt->ops);
  2120. rc = writeback(ctxt, ctxt->ops);
  2121. if (rc != X86EMUL_CONTINUE)
  2122. return rc;
  2123. c->dst.type = OP_NONE;
  2124. return X86EMUL_CONTINUE;
  2125. }
  2126. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2127. {
  2128. struct decode_cache *c = &ctxt->decode;
  2129. int rc;
  2130. c->dst.type = OP_REG;
  2131. c->dst.addr.reg = &c->eip;
  2132. c->dst.bytes = c->op_bytes;
  2133. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2134. if (rc != X86EMUL_CONTINUE)
  2135. return rc;
  2136. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2137. return X86EMUL_CONTINUE;
  2138. }
  2139. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2140. {
  2141. struct decode_cache *c = &ctxt->decode;
  2142. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2143. return X86EMUL_CONTINUE;
  2144. }
  2145. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2146. {
  2147. struct decode_cache *c = &ctxt->decode;
  2148. c->dst.val = c->src2.val;
  2149. return em_imul(ctxt);
  2150. }
  2151. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2152. {
  2153. struct decode_cache *c = &ctxt->decode;
  2154. c->dst.type = OP_REG;
  2155. c->dst.bytes = c->src.bytes;
  2156. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2157. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2158. return X86EMUL_CONTINUE;
  2159. }
  2160. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2161. {
  2162. struct decode_cache *c = &ctxt->decode;
  2163. u64 tsc = 0;
  2164. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2165. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2166. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2167. return X86EMUL_CONTINUE;
  2168. }
  2169. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2170. {
  2171. struct decode_cache *c = &ctxt->decode;
  2172. c->dst.val = c->src.val;
  2173. return X86EMUL_CONTINUE;
  2174. }
  2175. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2176. {
  2177. struct decode_cache *c = &ctxt->decode;
  2178. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2179. return X86EMUL_CONTINUE;
  2180. }
  2181. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2182. {
  2183. struct decode_cache *c = &ctxt->decode;
  2184. int rc;
  2185. ulong linear;
  2186. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2187. if (rc == X86EMUL_CONTINUE)
  2188. emulate_invlpg(ctxt->vcpu, linear);
  2189. /* Disable writeback. */
  2190. c->dst.type = OP_NONE;
  2191. return X86EMUL_CONTINUE;
  2192. }
  2193. static bool valid_cr(int nr)
  2194. {
  2195. switch (nr) {
  2196. case 0:
  2197. case 2 ... 4:
  2198. case 8:
  2199. return true;
  2200. default:
  2201. return false;
  2202. }
  2203. }
  2204. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2205. {
  2206. struct decode_cache *c = &ctxt->decode;
  2207. if (!valid_cr(c->modrm_reg))
  2208. return emulate_ud(ctxt);
  2209. return X86EMUL_CONTINUE;
  2210. }
  2211. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2212. {
  2213. struct decode_cache *c = &ctxt->decode;
  2214. u64 new_val = c->src.val64;
  2215. int cr = c->modrm_reg;
  2216. static u64 cr_reserved_bits[] = {
  2217. 0xffffffff00000000ULL,
  2218. 0, 0, 0, /* CR3 checked later */
  2219. CR4_RESERVED_BITS,
  2220. 0, 0, 0,
  2221. CR8_RESERVED_BITS,
  2222. };
  2223. if (!valid_cr(cr))
  2224. return emulate_ud(ctxt);
  2225. if (new_val & cr_reserved_bits[cr])
  2226. return emulate_gp(ctxt, 0);
  2227. switch (cr) {
  2228. case 0: {
  2229. u64 cr4, efer;
  2230. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2231. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2232. return emulate_gp(ctxt, 0);
  2233. cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2234. ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
  2235. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2236. !(cr4 & X86_CR4_PAE))
  2237. return emulate_gp(ctxt, 0);
  2238. break;
  2239. }
  2240. case 3: {
  2241. u64 rsvd = 0;
  2242. if (is_long_mode(ctxt->vcpu))
  2243. rsvd = CR3_L_MODE_RESERVED_BITS;
  2244. else if (is_pae(ctxt->vcpu))
  2245. rsvd = CR3_PAE_RESERVED_BITS;
  2246. else if (is_paging(ctxt->vcpu))
  2247. rsvd = CR3_NONPAE_RESERVED_BITS;
  2248. if (new_val & rsvd)
  2249. return emulate_gp(ctxt, 0);
  2250. break;
  2251. }
  2252. case 4: {
  2253. u64 cr4, efer;
  2254. cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2255. ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
  2256. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2257. return emulate_gp(ctxt, 0);
  2258. break;
  2259. }
  2260. }
  2261. return X86EMUL_CONTINUE;
  2262. }
  2263. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2264. {
  2265. unsigned long dr7;
  2266. ctxt->ops->get_dr(7, &dr7, ctxt->vcpu);
  2267. /* Check if DR7.Global_Enable is set */
  2268. return dr7 & (1 << 13);
  2269. }
  2270. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2271. {
  2272. struct decode_cache *c = &ctxt->decode;
  2273. int dr = c->modrm_reg;
  2274. u64 cr4;
  2275. if (dr > 7)
  2276. return emulate_ud(ctxt);
  2277. cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2278. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2279. return emulate_ud(ctxt);
  2280. if (check_dr7_gd(ctxt))
  2281. return emulate_db(ctxt);
  2282. return X86EMUL_CONTINUE;
  2283. }
  2284. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2285. {
  2286. struct decode_cache *c = &ctxt->decode;
  2287. u64 new_val = c->src.val64;
  2288. int dr = c->modrm_reg;
  2289. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2290. return emulate_gp(ctxt, 0);
  2291. return check_dr_read(ctxt);
  2292. }
  2293. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2294. {
  2295. u64 efer;
  2296. ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
  2297. if (!(efer & EFER_SVME))
  2298. return emulate_ud(ctxt);
  2299. return X86EMUL_CONTINUE;
  2300. }
  2301. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2302. {
  2303. u64 rax = kvm_register_read(ctxt->vcpu, VCPU_REGS_RAX);
  2304. /* Valid physical address? */
  2305. if (rax & 0xffff000000000000)
  2306. return emulate_gp(ctxt, 0);
  2307. return check_svme(ctxt);
  2308. }
  2309. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2310. {
  2311. u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2312. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt->vcpu))
  2313. return emulate_ud(ctxt);
  2314. return X86EMUL_CONTINUE;
  2315. }
  2316. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2317. {
  2318. u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
  2319. u64 rcx = kvm_register_read(ctxt->vcpu, VCPU_REGS_RCX);
  2320. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt->vcpu)) ||
  2321. (rcx > 3))
  2322. return emulate_gp(ctxt, 0);
  2323. return X86EMUL_CONTINUE;
  2324. }
  2325. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2326. {
  2327. struct decode_cache *c = &ctxt->decode;
  2328. c->dst.bytes = min(c->dst.bytes, 4u);
  2329. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2330. return emulate_gp(ctxt, 0);
  2331. return X86EMUL_CONTINUE;
  2332. }
  2333. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2334. {
  2335. struct decode_cache *c = &ctxt->decode;
  2336. c->src.bytes = min(c->src.bytes, 4u);
  2337. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2338. return emulate_gp(ctxt, 0);
  2339. return X86EMUL_CONTINUE;
  2340. }
  2341. #define D(_y) { .flags = (_y) }
  2342. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2343. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2344. .check_perm = (_p) }
  2345. #define N D(0)
  2346. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2347. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2348. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2349. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2350. #define II(_f, _e, _i) \
  2351. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2352. #define IIP(_f, _e, _i, _p) \
  2353. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2354. .check_perm = (_p) }
  2355. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2356. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2357. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2358. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2359. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2360. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2361. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2362. static struct opcode group7_rm1[] = {
  2363. DI(SrcNone | ModRM | Priv, monitor),
  2364. DI(SrcNone | ModRM | Priv, mwait),
  2365. N, N, N, N, N, N,
  2366. };
  2367. static struct opcode group7_rm3[] = {
  2368. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2369. DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
  2370. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2371. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2372. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2373. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2374. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2375. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2376. };
  2377. static struct opcode group7_rm7[] = {
  2378. N,
  2379. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2380. N, N, N, N, N, N,
  2381. };
  2382. static struct opcode group1[] = {
  2383. X7(D(Lock)), N
  2384. };
  2385. static struct opcode group1A[] = {
  2386. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2387. };
  2388. static struct opcode group3[] = {
  2389. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2390. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2391. X4(D(SrcMem | ModRM)),
  2392. };
  2393. static struct opcode group4[] = {
  2394. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2395. N, N, N, N, N, N,
  2396. };
  2397. static struct opcode group5[] = {
  2398. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2399. D(SrcMem | ModRM | Stack),
  2400. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2401. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2402. D(SrcMem | ModRM | Stack), N,
  2403. };
  2404. static struct opcode group6[] = {
  2405. DI(ModRM | Prot, sldt),
  2406. DI(ModRM | Prot, str),
  2407. DI(ModRM | Prot | Priv, lldt),
  2408. DI(ModRM | Prot | Priv, ltr),
  2409. N, N, N, N,
  2410. };
  2411. static struct group_dual group7 = { {
  2412. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2413. DI(ModRM | Mov | DstMem | Priv, sidt),
  2414. DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
  2415. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2416. DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
  2417. DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
  2418. }, {
  2419. D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
  2420. N, EXT(0, group7_rm3),
  2421. DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
  2422. DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
  2423. } };
  2424. static struct opcode group8[] = {
  2425. N, N, N, N,
  2426. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2427. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2428. };
  2429. static struct group_dual group9 = { {
  2430. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2431. }, {
  2432. N, N, N, N, N, N, N, N,
  2433. } };
  2434. static struct opcode group11[] = {
  2435. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2436. };
  2437. static struct gprefix pfx_0f_6f_0f_7f = {
  2438. N, N, N, I(Sse, em_movdqu),
  2439. };
  2440. static struct opcode opcode_table[256] = {
  2441. /* 0x00 - 0x07 */
  2442. D6ALU(Lock),
  2443. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2444. /* 0x08 - 0x0F */
  2445. D6ALU(Lock),
  2446. D(ImplicitOps | Stack | No64), N,
  2447. /* 0x10 - 0x17 */
  2448. D6ALU(Lock),
  2449. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2450. /* 0x18 - 0x1F */
  2451. D6ALU(Lock),
  2452. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2453. /* 0x20 - 0x27 */
  2454. D6ALU(Lock), N, N,
  2455. /* 0x28 - 0x2F */
  2456. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2457. /* 0x30 - 0x37 */
  2458. D6ALU(Lock), N, N,
  2459. /* 0x38 - 0x3F */
  2460. D6ALU(0), N, N,
  2461. /* 0x40 - 0x4F */
  2462. X16(D(DstReg)),
  2463. /* 0x50 - 0x57 */
  2464. X8(I(SrcReg | Stack, em_push)),
  2465. /* 0x58 - 0x5F */
  2466. X8(D(DstReg | Stack)),
  2467. /* 0x60 - 0x67 */
  2468. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2469. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2470. N, N, N, N,
  2471. /* 0x68 - 0x6F */
  2472. I(SrcImm | Mov | Stack, em_push),
  2473. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2474. I(SrcImmByte | Mov | Stack, em_push),
  2475. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2476. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2477. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2478. /* 0x70 - 0x7F */
  2479. X16(D(SrcImmByte)),
  2480. /* 0x80 - 0x87 */
  2481. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2482. G(DstMem | SrcImm | ModRM | Group, group1),
  2483. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2484. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2485. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2486. /* 0x88 - 0x8F */
  2487. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2488. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2489. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2490. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2491. /* 0x90 - 0x97 */
  2492. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2493. /* 0x98 - 0x9F */
  2494. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2495. I(SrcImmFAddr | No64, em_call_far), N,
  2496. DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
  2497. /* 0xA0 - 0xA7 */
  2498. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2499. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2500. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2501. D2bv(SrcSI | DstDI | String),
  2502. /* 0xA8 - 0xAF */
  2503. D2bv(DstAcc | SrcImm),
  2504. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2505. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2506. D2bv(SrcAcc | DstDI | String),
  2507. /* 0xB0 - 0xB7 */
  2508. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2509. /* 0xB8 - 0xBF */
  2510. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2511. /* 0xC0 - 0xC7 */
  2512. D2bv(DstMem | SrcImmByte | ModRM),
  2513. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2514. D(ImplicitOps | Stack),
  2515. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2516. G(ByteOp, group11), G(0, group11),
  2517. /* 0xC8 - 0xCF */
  2518. N, N, N, D(ImplicitOps | Stack),
  2519. D(ImplicitOps), DI(SrcImmByte, intn),
  2520. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2521. /* 0xD0 - 0xD7 */
  2522. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2523. N, N, N, N,
  2524. /* 0xD8 - 0xDF */
  2525. N, N, N, N, N, N, N, N,
  2526. /* 0xE0 - 0xE7 */
  2527. X4(D(SrcImmByte)),
  2528. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2529. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2530. /* 0xE8 - 0xEF */
  2531. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2532. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2533. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2534. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2535. /* 0xF0 - 0xF7 */
  2536. N, DI(ImplicitOps, icebp), N, N,
  2537. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2538. G(ByteOp, group3), G(0, group3),
  2539. /* 0xF8 - 0xFF */
  2540. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2541. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2542. };
  2543. static struct opcode twobyte_table[256] = {
  2544. /* 0x00 - 0x0F */
  2545. G(0, group6), GD(0, &group7), N, N,
  2546. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2547. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2548. N, D(ImplicitOps | ModRM), N, N,
  2549. /* 0x10 - 0x1F */
  2550. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2551. /* 0x20 - 0x2F */
  2552. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2553. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2554. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2555. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2556. N, N, N, N,
  2557. N, N, N, N, N, N, N, N,
  2558. /* 0x30 - 0x3F */
  2559. DI(ImplicitOps | Priv, wrmsr),
  2560. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2561. DI(ImplicitOps | Priv, rdmsr),
  2562. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2563. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2564. N, N,
  2565. N, N, N, N, N, N, N, N,
  2566. /* 0x40 - 0x4F */
  2567. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2568. /* 0x50 - 0x5F */
  2569. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2570. /* 0x60 - 0x6F */
  2571. N, N, N, N,
  2572. N, N, N, N,
  2573. N, N, N, N,
  2574. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2575. /* 0x70 - 0x7F */
  2576. N, N, N, N,
  2577. N, N, N, N,
  2578. N, N, N, N,
  2579. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2580. /* 0x80 - 0x8F */
  2581. X16(D(SrcImm)),
  2582. /* 0x90 - 0x9F */
  2583. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2584. /* 0xA0 - 0xA7 */
  2585. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2586. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2587. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2588. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2589. /* 0xA8 - 0xAF */
  2590. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2591. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2592. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2593. D(DstMem | SrcReg | Src2CL | ModRM),
  2594. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2595. /* 0xB0 - 0xB7 */
  2596. D2bv(DstMem | SrcReg | ModRM | Lock),
  2597. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2598. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2599. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2600. /* 0xB8 - 0xBF */
  2601. N, N,
  2602. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2603. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2604. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2605. /* 0xC0 - 0xCF */
  2606. D2bv(DstMem | SrcReg | ModRM | Lock),
  2607. N, D(DstMem | SrcReg | ModRM | Mov),
  2608. N, N, N, GD(0, &group9),
  2609. N, N, N, N, N, N, N, N,
  2610. /* 0xD0 - 0xDF */
  2611. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2612. /* 0xE0 - 0xEF */
  2613. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2614. /* 0xF0 - 0xFF */
  2615. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2616. };
  2617. #undef D
  2618. #undef N
  2619. #undef G
  2620. #undef GD
  2621. #undef I
  2622. #undef GP
  2623. #undef EXT
  2624. #undef D2bv
  2625. #undef D2bvIP
  2626. #undef I2bv
  2627. #undef D6ALU
  2628. static unsigned imm_size(struct decode_cache *c)
  2629. {
  2630. unsigned size;
  2631. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2632. if (size == 8)
  2633. size = 4;
  2634. return size;
  2635. }
  2636. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2637. unsigned size, bool sign_extension)
  2638. {
  2639. struct decode_cache *c = &ctxt->decode;
  2640. struct x86_emulate_ops *ops = ctxt->ops;
  2641. int rc = X86EMUL_CONTINUE;
  2642. op->type = OP_IMM;
  2643. op->bytes = size;
  2644. op->addr.mem.ea = c->eip;
  2645. /* NB. Immediates are sign-extended as necessary. */
  2646. switch (op->bytes) {
  2647. case 1:
  2648. op->val = insn_fetch(s8, 1, c->eip);
  2649. break;
  2650. case 2:
  2651. op->val = insn_fetch(s16, 2, c->eip);
  2652. break;
  2653. case 4:
  2654. op->val = insn_fetch(s32, 4, c->eip);
  2655. break;
  2656. }
  2657. if (!sign_extension) {
  2658. switch (op->bytes) {
  2659. case 1:
  2660. op->val &= 0xff;
  2661. break;
  2662. case 2:
  2663. op->val &= 0xffff;
  2664. break;
  2665. case 4:
  2666. op->val &= 0xffffffff;
  2667. break;
  2668. }
  2669. }
  2670. done:
  2671. return rc;
  2672. }
  2673. int
  2674. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2675. {
  2676. struct x86_emulate_ops *ops = ctxt->ops;
  2677. struct decode_cache *c = &ctxt->decode;
  2678. int rc = X86EMUL_CONTINUE;
  2679. int mode = ctxt->mode;
  2680. int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
  2681. bool op_prefix = false;
  2682. struct opcode opcode, *g_mod012, *g_mod3;
  2683. struct operand memop = { .type = OP_NONE };
  2684. c->eip = ctxt->eip;
  2685. c->fetch.start = c->eip;
  2686. c->fetch.end = c->fetch.start + insn_len;
  2687. if (insn_len > 0)
  2688. memcpy(c->fetch.data, insn, insn_len);
  2689. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2690. switch (mode) {
  2691. case X86EMUL_MODE_REAL:
  2692. case X86EMUL_MODE_VM86:
  2693. case X86EMUL_MODE_PROT16:
  2694. def_op_bytes = def_ad_bytes = 2;
  2695. break;
  2696. case X86EMUL_MODE_PROT32:
  2697. def_op_bytes = def_ad_bytes = 4;
  2698. break;
  2699. #ifdef CONFIG_X86_64
  2700. case X86EMUL_MODE_PROT64:
  2701. def_op_bytes = 4;
  2702. def_ad_bytes = 8;
  2703. break;
  2704. #endif
  2705. default:
  2706. return -1;
  2707. }
  2708. c->op_bytes = def_op_bytes;
  2709. c->ad_bytes = def_ad_bytes;
  2710. /* Legacy prefixes. */
  2711. for (;;) {
  2712. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2713. case 0x66: /* operand-size override */
  2714. op_prefix = true;
  2715. /* switch between 2/4 bytes */
  2716. c->op_bytes = def_op_bytes ^ 6;
  2717. break;
  2718. case 0x67: /* address-size override */
  2719. if (mode == X86EMUL_MODE_PROT64)
  2720. /* switch between 4/8 bytes */
  2721. c->ad_bytes = def_ad_bytes ^ 12;
  2722. else
  2723. /* switch between 2/4 bytes */
  2724. c->ad_bytes = def_ad_bytes ^ 6;
  2725. break;
  2726. case 0x26: /* ES override */
  2727. case 0x2e: /* CS override */
  2728. case 0x36: /* SS override */
  2729. case 0x3e: /* DS override */
  2730. set_seg_override(c, (c->b >> 3) & 3);
  2731. break;
  2732. case 0x64: /* FS override */
  2733. case 0x65: /* GS override */
  2734. set_seg_override(c, c->b & 7);
  2735. break;
  2736. case 0x40 ... 0x4f: /* REX */
  2737. if (mode != X86EMUL_MODE_PROT64)
  2738. goto done_prefixes;
  2739. c->rex_prefix = c->b;
  2740. continue;
  2741. case 0xf0: /* LOCK */
  2742. c->lock_prefix = 1;
  2743. break;
  2744. case 0xf2: /* REPNE/REPNZ */
  2745. case 0xf3: /* REP/REPE/REPZ */
  2746. c->rep_prefix = c->b;
  2747. break;
  2748. default:
  2749. goto done_prefixes;
  2750. }
  2751. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2752. c->rex_prefix = 0;
  2753. }
  2754. done_prefixes:
  2755. /* REX prefix. */
  2756. if (c->rex_prefix & 8)
  2757. c->op_bytes = 8; /* REX.W */
  2758. /* Opcode byte(s). */
  2759. opcode = opcode_table[c->b];
  2760. /* Two-byte opcode? */
  2761. if (c->b == 0x0f) {
  2762. c->twobyte = 1;
  2763. c->b = insn_fetch(u8, 1, c->eip);
  2764. opcode = twobyte_table[c->b];
  2765. }
  2766. c->d = opcode.flags;
  2767. if (c->d & Group) {
  2768. dual = c->d & GroupDual;
  2769. c->modrm = insn_fetch(u8, 1, c->eip);
  2770. --c->eip;
  2771. if (c->d & GroupDual) {
  2772. g_mod012 = opcode.u.gdual->mod012;
  2773. g_mod3 = opcode.u.gdual->mod3;
  2774. } else
  2775. g_mod012 = g_mod3 = opcode.u.group;
  2776. c->d &= ~(Group | GroupDual);
  2777. goffset = (c->modrm >> 3) & 7;
  2778. if ((c->modrm >> 6) == 3)
  2779. opcode = g_mod3[goffset];
  2780. else
  2781. opcode = g_mod012[goffset];
  2782. if (opcode.flags & RMExt) {
  2783. goffset = c->modrm & 7;
  2784. opcode = opcode.u.group[goffset];
  2785. }
  2786. c->d |= opcode.flags;
  2787. }
  2788. if (c->d & Prefix) {
  2789. if (c->rep_prefix && op_prefix)
  2790. return X86EMUL_UNHANDLEABLE;
  2791. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  2792. switch (simd_prefix) {
  2793. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2794. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2795. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2796. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2797. }
  2798. c->d |= opcode.flags;
  2799. }
  2800. c->execute = opcode.u.execute;
  2801. c->check_perm = opcode.check_perm;
  2802. c->intercept = opcode.intercept;
  2803. /* Unrecognised? */
  2804. if (c->d == 0 || (c->d & Undefined))
  2805. return -1;
  2806. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2807. return -1;
  2808. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2809. c->op_bytes = 8;
  2810. if (c->d & Op3264) {
  2811. if (mode == X86EMUL_MODE_PROT64)
  2812. c->op_bytes = 8;
  2813. else
  2814. c->op_bytes = 4;
  2815. }
  2816. if (c->d & Sse)
  2817. c->op_bytes = 16;
  2818. /* ModRM and SIB bytes. */
  2819. if (c->d & ModRM) {
  2820. rc = decode_modrm(ctxt, ops, &memop);
  2821. if (!c->has_seg_override)
  2822. set_seg_override(c, c->modrm_seg);
  2823. } else if (c->d & MemAbs)
  2824. rc = decode_abs(ctxt, ops, &memop);
  2825. if (rc != X86EMUL_CONTINUE)
  2826. goto done;
  2827. if (!c->has_seg_override)
  2828. set_seg_override(c, VCPU_SREG_DS);
  2829. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2830. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2831. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2832. if (memop.type == OP_MEM && c->rip_relative)
  2833. memop.addr.mem.ea += c->eip;
  2834. /*
  2835. * Decode and fetch the source operand: register, memory
  2836. * or immediate.
  2837. */
  2838. switch (c->d & SrcMask) {
  2839. case SrcNone:
  2840. break;
  2841. case SrcReg:
  2842. decode_register_operand(ctxt, &c->src, c, 0);
  2843. break;
  2844. case SrcMem16:
  2845. memop.bytes = 2;
  2846. goto srcmem_common;
  2847. case SrcMem32:
  2848. memop.bytes = 4;
  2849. goto srcmem_common;
  2850. case SrcMem:
  2851. memop.bytes = (c->d & ByteOp) ? 1 :
  2852. c->op_bytes;
  2853. srcmem_common:
  2854. c->src = memop;
  2855. break;
  2856. case SrcImmU16:
  2857. rc = decode_imm(ctxt, &c->src, 2, false);
  2858. break;
  2859. case SrcImm:
  2860. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2861. break;
  2862. case SrcImmU:
  2863. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2864. break;
  2865. case SrcImmByte:
  2866. rc = decode_imm(ctxt, &c->src, 1, true);
  2867. break;
  2868. case SrcImmUByte:
  2869. rc = decode_imm(ctxt, &c->src, 1, false);
  2870. break;
  2871. case SrcAcc:
  2872. c->src.type = OP_REG;
  2873. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2874. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2875. fetch_register_operand(&c->src);
  2876. break;
  2877. case SrcOne:
  2878. c->src.bytes = 1;
  2879. c->src.val = 1;
  2880. break;
  2881. case SrcSI:
  2882. c->src.type = OP_MEM;
  2883. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2884. c->src.addr.mem.ea =
  2885. register_address(c, c->regs[VCPU_REGS_RSI]);
  2886. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2887. c->src.val = 0;
  2888. break;
  2889. case SrcImmFAddr:
  2890. c->src.type = OP_IMM;
  2891. c->src.addr.mem.ea = c->eip;
  2892. c->src.bytes = c->op_bytes + 2;
  2893. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2894. break;
  2895. case SrcMemFAddr:
  2896. memop.bytes = c->op_bytes + 2;
  2897. goto srcmem_common;
  2898. break;
  2899. }
  2900. if (rc != X86EMUL_CONTINUE)
  2901. goto done;
  2902. /*
  2903. * Decode and fetch the second source operand: register, memory
  2904. * or immediate.
  2905. */
  2906. switch (c->d & Src2Mask) {
  2907. case Src2None:
  2908. break;
  2909. case Src2CL:
  2910. c->src2.bytes = 1;
  2911. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2912. break;
  2913. case Src2ImmByte:
  2914. rc = decode_imm(ctxt, &c->src2, 1, true);
  2915. break;
  2916. case Src2One:
  2917. c->src2.bytes = 1;
  2918. c->src2.val = 1;
  2919. break;
  2920. case Src2Imm:
  2921. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2922. break;
  2923. }
  2924. if (rc != X86EMUL_CONTINUE)
  2925. goto done;
  2926. /* Decode and fetch the destination operand: register or memory. */
  2927. switch (c->d & DstMask) {
  2928. case DstReg:
  2929. decode_register_operand(ctxt, &c->dst, c,
  2930. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2931. break;
  2932. case DstImmUByte:
  2933. c->dst.type = OP_IMM;
  2934. c->dst.addr.mem.ea = c->eip;
  2935. c->dst.bytes = 1;
  2936. c->dst.val = insn_fetch(u8, 1, c->eip);
  2937. break;
  2938. case DstMem:
  2939. case DstMem64:
  2940. c->dst = memop;
  2941. if ((c->d & DstMask) == DstMem64)
  2942. c->dst.bytes = 8;
  2943. else
  2944. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2945. if (c->d & BitOp)
  2946. fetch_bit_operand(c);
  2947. c->dst.orig_val = c->dst.val;
  2948. break;
  2949. case DstAcc:
  2950. c->dst.type = OP_REG;
  2951. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2952. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2953. fetch_register_operand(&c->dst);
  2954. c->dst.orig_val = c->dst.val;
  2955. break;
  2956. case DstDI:
  2957. c->dst.type = OP_MEM;
  2958. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2959. c->dst.addr.mem.ea =
  2960. register_address(c, c->regs[VCPU_REGS_RDI]);
  2961. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2962. c->dst.val = 0;
  2963. break;
  2964. case ImplicitOps:
  2965. /* Special instructions do their own operand decoding. */
  2966. default:
  2967. c->dst.type = OP_NONE; /* Disable writeback. */
  2968. return 0;
  2969. }
  2970. done:
  2971. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2972. }
  2973. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2974. {
  2975. struct decode_cache *c = &ctxt->decode;
  2976. /* The second termination condition only applies for REPE
  2977. * and REPNE. Test if the repeat string operation prefix is
  2978. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2979. * corresponding termination condition according to:
  2980. * - if REPE/REPZ and ZF = 0 then done
  2981. * - if REPNE/REPNZ and ZF = 1 then done
  2982. */
  2983. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2984. (c->b == 0xae) || (c->b == 0xaf))
  2985. && (((c->rep_prefix == REPE_PREFIX) &&
  2986. ((ctxt->eflags & EFLG_ZF) == 0))
  2987. || ((c->rep_prefix == REPNE_PREFIX) &&
  2988. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2989. return true;
  2990. return false;
  2991. }
  2992. int
  2993. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2994. {
  2995. struct x86_emulate_ops *ops = ctxt->ops;
  2996. u64 msr_data;
  2997. struct decode_cache *c = &ctxt->decode;
  2998. int rc = X86EMUL_CONTINUE;
  2999. int saved_dst_type = c->dst.type;
  3000. int irq; /* Used for int 3, int, and into */
  3001. ctxt->decode.mem_read.pos = 0;
  3002. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3003. rc = emulate_ud(ctxt);
  3004. goto done;
  3005. }
  3006. /* LOCK prefix is allowed only with some instructions */
  3007. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3008. rc = emulate_ud(ctxt);
  3009. goto done;
  3010. }
  3011. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3012. rc = emulate_ud(ctxt);
  3013. goto done;
  3014. }
  3015. if ((c->d & Sse)
  3016. && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
  3017. || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
  3018. rc = emulate_ud(ctxt);
  3019. goto done;
  3020. }
  3021. if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
  3022. rc = emulate_nm(ctxt);
  3023. goto done;
  3024. }
  3025. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3026. rc = emulator_check_intercept(ctxt, c->intercept,
  3027. X86_ICPT_PRE_EXCEPT);
  3028. if (rc != X86EMUL_CONTINUE)
  3029. goto done;
  3030. }
  3031. /* Privileged instruction can be executed only in CPL=0 */
  3032. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  3033. rc = emulate_gp(ctxt, 0);
  3034. goto done;
  3035. }
  3036. /* Instruction can only be executed in protected mode */
  3037. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3038. rc = emulate_ud(ctxt);
  3039. goto done;
  3040. }
  3041. /* Do instruction specific permission checks */
  3042. if (c->check_perm) {
  3043. rc = c->check_perm(ctxt);
  3044. if (rc != X86EMUL_CONTINUE)
  3045. goto done;
  3046. }
  3047. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3048. rc = emulator_check_intercept(ctxt, c->intercept,
  3049. X86_ICPT_POST_EXCEPT);
  3050. if (rc != X86EMUL_CONTINUE)
  3051. goto done;
  3052. }
  3053. if (c->rep_prefix && (c->d & String)) {
  3054. /* All REP prefixes have the same first termination condition */
  3055. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3056. ctxt->eip = c->eip;
  3057. goto done;
  3058. }
  3059. }
  3060. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3061. rc = segmented_read(ctxt, c->src.addr.mem,
  3062. c->src.valptr, c->src.bytes);
  3063. if (rc != X86EMUL_CONTINUE)
  3064. goto done;
  3065. c->src.orig_val64 = c->src.val64;
  3066. }
  3067. if (c->src2.type == OP_MEM) {
  3068. rc = segmented_read(ctxt, c->src2.addr.mem,
  3069. &c->src2.val, c->src2.bytes);
  3070. if (rc != X86EMUL_CONTINUE)
  3071. goto done;
  3072. }
  3073. if ((c->d & DstMask) == ImplicitOps)
  3074. goto special_insn;
  3075. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3076. /* optimisation - avoid slow emulated read if Mov */
  3077. rc = segmented_read(ctxt, c->dst.addr.mem,
  3078. &c->dst.val, c->dst.bytes);
  3079. if (rc != X86EMUL_CONTINUE)
  3080. goto done;
  3081. }
  3082. c->dst.orig_val = c->dst.val;
  3083. special_insn:
  3084. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3085. rc = emulator_check_intercept(ctxt, c->intercept,
  3086. X86_ICPT_POST_MEMACCESS);
  3087. if (rc != X86EMUL_CONTINUE)
  3088. goto done;
  3089. }
  3090. if (c->execute) {
  3091. rc = c->execute(ctxt);
  3092. if (rc != X86EMUL_CONTINUE)
  3093. goto done;
  3094. goto writeback;
  3095. }
  3096. if (c->twobyte)
  3097. goto twobyte_insn;
  3098. switch (c->b) {
  3099. case 0x00 ... 0x05:
  3100. add: /* add */
  3101. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3102. break;
  3103. case 0x06: /* push es */
  3104. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3105. break;
  3106. case 0x07: /* pop es */
  3107. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3108. break;
  3109. case 0x08 ... 0x0d:
  3110. or: /* or */
  3111. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  3112. break;
  3113. case 0x0e: /* push cs */
  3114. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3115. break;
  3116. case 0x10 ... 0x15:
  3117. adc: /* adc */
  3118. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  3119. break;
  3120. case 0x16: /* push ss */
  3121. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3122. break;
  3123. case 0x17: /* pop ss */
  3124. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3125. break;
  3126. case 0x18 ... 0x1d:
  3127. sbb: /* sbb */
  3128. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  3129. break;
  3130. case 0x1e: /* push ds */
  3131. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3132. break;
  3133. case 0x1f: /* pop ds */
  3134. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3135. break;
  3136. case 0x20 ... 0x25:
  3137. and: /* and */
  3138. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  3139. break;
  3140. case 0x28 ... 0x2d:
  3141. sub: /* sub */
  3142. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  3143. break;
  3144. case 0x30 ... 0x35:
  3145. xor: /* xor */
  3146. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  3147. break;
  3148. case 0x38 ... 0x3d:
  3149. cmp: /* cmp */
  3150. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3151. break;
  3152. case 0x40 ... 0x47: /* inc r16/r32 */
  3153. emulate_1op("inc", c->dst, ctxt->eflags);
  3154. break;
  3155. case 0x48 ... 0x4f: /* dec r16/r32 */
  3156. emulate_1op("dec", c->dst, ctxt->eflags);
  3157. break;
  3158. case 0x58 ... 0x5f: /* pop reg */
  3159. pop_instruction:
  3160. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  3161. break;
  3162. case 0x60: /* pusha */
  3163. rc = emulate_pusha(ctxt, ops);
  3164. break;
  3165. case 0x61: /* popa */
  3166. rc = emulate_popa(ctxt, ops);
  3167. break;
  3168. case 0x63: /* movsxd */
  3169. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3170. goto cannot_emulate;
  3171. c->dst.val = (s32) c->src.val;
  3172. break;
  3173. case 0x6c: /* insb */
  3174. case 0x6d: /* insw/insd */
  3175. c->src.val = c->regs[VCPU_REGS_RDX];
  3176. goto do_io_in;
  3177. case 0x6e: /* outsb */
  3178. case 0x6f: /* outsw/outsd */
  3179. c->dst.val = c->regs[VCPU_REGS_RDX];
  3180. goto do_io_out;
  3181. break;
  3182. case 0x70 ... 0x7f: /* jcc (short) */
  3183. if (test_cc(c->b, ctxt->eflags))
  3184. jmp_rel(c, c->src.val);
  3185. break;
  3186. case 0x80 ... 0x83: /* Grp1 */
  3187. switch (c->modrm_reg) {
  3188. case 0:
  3189. goto add;
  3190. case 1:
  3191. goto or;
  3192. case 2:
  3193. goto adc;
  3194. case 3:
  3195. goto sbb;
  3196. case 4:
  3197. goto and;
  3198. case 5:
  3199. goto sub;
  3200. case 6:
  3201. goto xor;
  3202. case 7:
  3203. goto cmp;
  3204. }
  3205. break;
  3206. case 0x84 ... 0x85:
  3207. test:
  3208. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3209. break;
  3210. case 0x86 ... 0x87: /* xchg */
  3211. xchg:
  3212. /* Write back the register source. */
  3213. c->src.val = c->dst.val;
  3214. write_register_operand(&c->src);
  3215. /*
  3216. * Write back the memory destination with implicit LOCK
  3217. * prefix.
  3218. */
  3219. c->dst.val = c->src.orig_val;
  3220. c->lock_prefix = 1;
  3221. break;
  3222. case 0x8c: /* mov r/m, sreg */
  3223. if (c->modrm_reg > VCPU_SREG_GS) {
  3224. rc = emulate_ud(ctxt);
  3225. goto done;
  3226. }
  3227. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  3228. break;
  3229. case 0x8d: /* lea r16/r32, m */
  3230. c->dst.val = c->src.addr.mem.ea;
  3231. break;
  3232. case 0x8e: { /* mov seg, r/m16 */
  3233. uint16_t sel;
  3234. sel = c->src.val;
  3235. if (c->modrm_reg == VCPU_SREG_CS ||
  3236. c->modrm_reg > VCPU_SREG_GS) {
  3237. rc = emulate_ud(ctxt);
  3238. goto done;
  3239. }
  3240. if (c->modrm_reg == VCPU_SREG_SS)
  3241. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3242. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3243. c->dst.type = OP_NONE; /* Disable writeback. */
  3244. break;
  3245. }
  3246. case 0x8f: /* pop (sole member of Grp1a) */
  3247. rc = emulate_grp1a(ctxt, ops);
  3248. break;
  3249. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3250. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3251. break;
  3252. goto xchg;
  3253. case 0x98: /* cbw/cwde/cdqe */
  3254. switch (c->op_bytes) {
  3255. case 2: c->dst.val = (s8)c->dst.val; break;
  3256. case 4: c->dst.val = (s16)c->dst.val; break;
  3257. case 8: c->dst.val = (s32)c->dst.val; break;
  3258. }
  3259. break;
  3260. case 0x9c: /* pushf */
  3261. c->src.val = (unsigned long) ctxt->eflags;
  3262. emulate_push(ctxt, ops);
  3263. break;
  3264. case 0x9d: /* popf */
  3265. c->dst.type = OP_REG;
  3266. c->dst.addr.reg = &ctxt->eflags;
  3267. c->dst.bytes = c->op_bytes;
  3268. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  3269. break;
  3270. case 0xa6 ... 0xa7: /* cmps */
  3271. c->dst.type = OP_NONE; /* Disable writeback. */
  3272. goto cmp;
  3273. case 0xa8 ... 0xa9: /* test ax, imm */
  3274. goto test;
  3275. case 0xae ... 0xaf: /* scas */
  3276. goto cmp;
  3277. case 0xc0 ... 0xc1:
  3278. emulate_grp2(ctxt);
  3279. break;
  3280. case 0xc3: /* ret */
  3281. c->dst.type = OP_REG;
  3282. c->dst.addr.reg = &c->eip;
  3283. c->dst.bytes = c->op_bytes;
  3284. goto pop_instruction;
  3285. case 0xc4: /* les */
  3286. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3287. break;
  3288. case 0xc5: /* lds */
  3289. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3290. break;
  3291. case 0xcb: /* ret far */
  3292. rc = emulate_ret_far(ctxt, ops);
  3293. break;
  3294. case 0xcc: /* int3 */
  3295. irq = 3;
  3296. goto do_interrupt;
  3297. case 0xcd: /* int n */
  3298. irq = c->src.val;
  3299. do_interrupt:
  3300. rc = emulate_int(ctxt, ops, irq);
  3301. break;
  3302. case 0xce: /* into */
  3303. if (ctxt->eflags & EFLG_OF) {
  3304. irq = 4;
  3305. goto do_interrupt;
  3306. }
  3307. break;
  3308. case 0xcf: /* iret */
  3309. rc = emulate_iret(ctxt, ops);
  3310. break;
  3311. case 0xd0 ... 0xd1: /* Grp2 */
  3312. emulate_grp2(ctxt);
  3313. break;
  3314. case 0xd2 ... 0xd3: /* Grp2 */
  3315. c->src.val = c->regs[VCPU_REGS_RCX];
  3316. emulate_grp2(ctxt);
  3317. break;
  3318. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3319. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3320. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3321. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3322. jmp_rel(c, c->src.val);
  3323. break;
  3324. case 0xe3: /* jcxz/jecxz/jrcxz */
  3325. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3326. jmp_rel(c, c->src.val);
  3327. break;
  3328. case 0xe4: /* inb */
  3329. case 0xe5: /* in */
  3330. goto do_io_in;
  3331. case 0xe6: /* outb */
  3332. case 0xe7: /* out */
  3333. goto do_io_out;
  3334. case 0xe8: /* call (near) */ {
  3335. long int rel = c->src.val;
  3336. c->src.val = (unsigned long) c->eip;
  3337. jmp_rel(c, rel);
  3338. emulate_push(ctxt, ops);
  3339. break;
  3340. }
  3341. case 0xe9: /* jmp rel */
  3342. goto jmp;
  3343. case 0xea: { /* jmp far */
  3344. unsigned short sel;
  3345. jump_far:
  3346. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  3347. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  3348. goto done;
  3349. c->eip = 0;
  3350. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  3351. break;
  3352. }
  3353. case 0xeb:
  3354. jmp: /* jmp rel short */
  3355. jmp_rel(c, c->src.val);
  3356. c->dst.type = OP_NONE; /* Disable writeback. */
  3357. break;
  3358. case 0xec: /* in al,dx */
  3359. case 0xed: /* in (e/r)ax,dx */
  3360. c->src.val = c->regs[VCPU_REGS_RDX];
  3361. do_io_in:
  3362. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3363. &c->dst.val))
  3364. goto done; /* IO is needed */
  3365. break;
  3366. case 0xee: /* out dx,al */
  3367. case 0xef: /* out dx,(e/r)ax */
  3368. c->dst.val = c->regs[VCPU_REGS_RDX];
  3369. do_io_out:
  3370. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  3371. &c->src.val, 1, ctxt->vcpu);
  3372. c->dst.type = OP_NONE; /* Disable writeback. */
  3373. break;
  3374. case 0xf4: /* hlt */
  3375. ctxt->vcpu->arch.halt_request = 1;
  3376. break;
  3377. case 0xf5: /* cmc */
  3378. /* complement carry flag from eflags reg */
  3379. ctxt->eflags ^= EFLG_CF;
  3380. break;
  3381. case 0xf6 ... 0xf7: /* Grp3 */
  3382. rc = emulate_grp3(ctxt, ops);
  3383. break;
  3384. case 0xf8: /* clc */
  3385. ctxt->eflags &= ~EFLG_CF;
  3386. break;
  3387. case 0xf9: /* stc */
  3388. ctxt->eflags |= EFLG_CF;
  3389. break;
  3390. case 0xfa: /* cli */
  3391. if (emulator_bad_iopl(ctxt, ops)) {
  3392. rc = emulate_gp(ctxt, 0);
  3393. goto done;
  3394. } else
  3395. ctxt->eflags &= ~X86_EFLAGS_IF;
  3396. break;
  3397. case 0xfb: /* sti */
  3398. if (emulator_bad_iopl(ctxt, ops)) {
  3399. rc = emulate_gp(ctxt, 0);
  3400. goto done;
  3401. } else {
  3402. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3403. ctxt->eflags |= X86_EFLAGS_IF;
  3404. }
  3405. break;
  3406. case 0xfc: /* cld */
  3407. ctxt->eflags &= ~EFLG_DF;
  3408. break;
  3409. case 0xfd: /* std */
  3410. ctxt->eflags |= EFLG_DF;
  3411. break;
  3412. case 0xfe: /* Grp4 */
  3413. grp45:
  3414. rc = emulate_grp45(ctxt, ops);
  3415. break;
  3416. case 0xff: /* Grp5 */
  3417. if (c->modrm_reg == 5)
  3418. goto jump_far;
  3419. goto grp45;
  3420. default:
  3421. goto cannot_emulate;
  3422. }
  3423. if (rc != X86EMUL_CONTINUE)
  3424. goto done;
  3425. writeback:
  3426. rc = writeback(ctxt, ops);
  3427. if (rc != X86EMUL_CONTINUE)
  3428. goto done;
  3429. /*
  3430. * restore dst type in case the decoding will be reused
  3431. * (happens for string instruction )
  3432. */
  3433. c->dst.type = saved_dst_type;
  3434. if ((c->d & SrcMask) == SrcSI)
  3435. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3436. VCPU_REGS_RSI, &c->src);
  3437. if ((c->d & DstMask) == DstDI)
  3438. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3439. &c->dst);
  3440. if (c->rep_prefix && (c->d & String)) {
  3441. struct read_cache *r = &ctxt->decode.io_read;
  3442. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3443. if (!string_insn_completed(ctxt)) {
  3444. /*
  3445. * Re-enter guest when pio read ahead buffer is empty
  3446. * or, if it is not used, after each 1024 iteration.
  3447. */
  3448. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3449. (r->end == 0 || r->end != r->pos)) {
  3450. /*
  3451. * Reset read cache. Usually happens before
  3452. * decode, but since instruction is restarted
  3453. * we have to do it here.
  3454. */
  3455. ctxt->decode.mem_read.end = 0;
  3456. return EMULATION_RESTART;
  3457. }
  3458. goto done; /* skip rip writeback */
  3459. }
  3460. }
  3461. ctxt->eip = c->eip;
  3462. done:
  3463. if (rc == X86EMUL_PROPAGATE_FAULT)
  3464. ctxt->have_exception = true;
  3465. if (rc == X86EMUL_INTERCEPTED)
  3466. return EMULATION_INTERCEPTED;
  3467. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3468. twobyte_insn:
  3469. switch (c->b) {
  3470. case 0x01: /* lgdt, lidt, lmsw */
  3471. switch (c->modrm_reg) {
  3472. u16 size;
  3473. unsigned long address;
  3474. case 0: /* vmcall */
  3475. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3476. goto cannot_emulate;
  3477. rc = kvm_fix_hypercall(ctxt->vcpu);
  3478. if (rc != X86EMUL_CONTINUE)
  3479. goto done;
  3480. /* Let the processor re-execute the fixed hypercall */
  3481. c->eip = ctxt->eip;
  3482. /* Disable writeback. */
  3483. c->dst.type = OP_NONE;
  3484. break;
  3485. case 2: /* lgdt */
  3486. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3487. &size, &address, c->op_bytes);
  3488. if (rc != X86EMUL_CONTINUE)
  3489. goto done;
  3490. realmode_lgdt(ctxt->vcpu, size, address);
  3491. /* Disable writeback. */
  3492. c->dst.type = OP_NONE;
  3493. break;
  3494. case 3: /* lidt/vmmcall */
  3495. if (c->modrm_mod == 3) {
  3496. switch (c->modrm_rm) {
  3497. case 1:
  3498. rc = kvm_fix_hypercall(ctxt->vcpu);
  3499. break;
  3500. default:
  3501. goto cannot_emulate;
  3502. }
  3503. } else {
  3504. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3505. &size, &address,
  3506. c->op_bytes);
  3507. if (rc != X86EMUL_CONTINUE)
  3508. goto done;
  3509. realmode_lidt(ctxt->vcpu, size, address);
  3510. }
  3511. /* Disable writeback. */
  3512. c->dst.type = OP_NONE;
  3513. break;
  3514. case 4: /* smsw */
  3515. c->dst.bytes = 2;
  3516. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3517. break;
  3518. case 6: /* lmsw */
  3519. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3520. (c->src.val & 0x0f), ctxt->vcpu);
  3521. c->dst.type = OP_NONE;
  3522. break;
  3523. case 5: /* not defined */
  3524. emulate_ud(ctxt);
  3525. rc = X86EMUL_PROPAGATE_FAULT;
  3526. goto done;
  3527. case 7: /* invlpg*/
  3528. rc = em_invlpg(ctxt);
  3529. break;
  3530. default:
  3531. goto cannot_emulate;
  3532. }
  3533. break;
  3534. case 0x05: /* syscall */
  3535. rc = emulate_syscall(ctxt, ops);
  3536. break;
  3537. case 0x06:
  3538. emulate_clts(ctxt->vcpu);
  3539. break;
  3540. case 0x09: /* wbinvd */
  3541. kvm_emulate_wbinvd(ctxt->vcpu);
  3542. break;
  3543. case 0x08: /* invd */
  3544. case 0x0d: /* GrpP (prefetch) */
  3545. case 0x18: /* Grp16 (prefetch/nop) */
  3546. break;
  3547. case 0x20: /* mov cr, reg */
  3548. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3549. break;
  3550. case 0x21: /* mov from dr to reg */
  3551. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3552. break;
  3553. case 0x22: /* mov reg, cr */
  3554. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3555. emulate_gp(ctxt, 0);
  3556. rc = X86EMUL_PROPAGATE_FAULT;
  3557. goto done;
  3558. }
  3559. c->dst.type = OP_NONE;
  3560. break;
  3561. case 0x23: /* mov from reg to dr */
  3562. if (ops->set_dr(c->modrm_reg, c->src.val &
  3563. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3564. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3565. /* #UD condition is already handled by the code above */
  3566. emulate_gp(ctxt, 0);
  3567. rc = X86EMUL_PROPAGATE_FAULT;
  3568. goto done;
  3569. }
  3570. c->dst.type = OP_NONE; /* no writeback */
  3571. break;
  3572. case 0x30:
  3573. /* wrmsr */
  3574. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3575. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3576. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3577. emulate_gp(ctxt, 0);
  3578. rc = X86EMUL_PROPAGATE_FAULT;
  3579. goto done;
  3580. }
  3581. rc = X86EMUL_CONTINUE;
  3582. break;
  3583. case 0x32:
  3584. /* rdmsr */
  3585. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3586. emulate_gp(ctxt, 0);
  3587. rc = X86EMUL_PROPAGATE_FAULT;
  3588. goto done;
  3589. } else {
  3590. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3591. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3592. }
  3593. rc = X86EMUL_CONTINUE;
  3594. break;
  3595. case 0x34: /* sysenter */
  3596. rc = emulate_sysenter(ctxt, ops);
  3597. break;
  3598. case 0x35: /* sysexit */
  3599. rc = emulate_sysexit(ctxt, ops);
  3600. break;
  3601. case 0x40 ... 0x4f: /* cmov */
  3602. c->dst.val = c->dst.orig_val = c->src.val;
  3603. if (!test_cc(c->b, ctxt->eflags))
  3604. c->dst.type = OP_NONE; /* no writeback */
  3605. break;
  3606. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3607. if (test_cc(c->b, ctxt->eflags))
  3608. jmp_rel(c, c->src.val);
  3609. break;
  3610. case 0x90 ... 0x9f: /* setcc r/m8 */
  3611. c->dst.val = test_cc(c->b, ctxt->eflags);
  3612. break;
  3613. case 0xa0: /* push fs */
  3614. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3615. break;
  3616. case 0xa1: /* pop fs */
  3617. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3618. break;
  3619. case 0xa3:
  3620. bt: /* bt */
  3621. c->dst.type = OP_NONE;
  3622. /* only subword offset */
  3623. c->src.val &= (c->dst.bytes << 3) - 1;
  3624. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3625. break;
  3626. case 0xa4: /* shld imm8, r, r/m */
  3627. case 0xa5: /* shld cl, r, r/m */
  3628. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3629. break;
  3630. case 0xa8: /* push gs */
  3631. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3632. break;
  3633. case 0xa9: /* pop gs */
  3634. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3635. break;
  3636. case 0xab:
  3637. bts: /* bts */
  3638. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3639. break;
  3640. case 0xac: /* shrd imm8, r, r/m */
  3641. case 0xad: /* shrd cl, r, r/m */
  3642. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3643. break;
  3644. case 0xae: /* clflush */
  3645. break;
  3646. case 0xb0 ... 0xb1: /* cmpxchg */
  3647. /*
  3648. * Save real source value, then compare EAX against
  3649. * destination.
  3650. */
  3651. c->src.orig_val = c->src.val;
  3652. c->src.val = c->regs[VCPU_REGS_RAX];
  3653. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3654. if (ctxt->eflags & EFLG_ZF) {
  3655. /* Success: write back to memory. */
  3656. c->dst.val = c->src.orig_val;
  3657. } else {
  3658. /* Failure: write the value we saw to EAX. */
  3659. c->dst.type = OP_REG;
  3660. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3661. }
  3662. break;
  3663. case 0xb2: /* lss */
  3664. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3665. break;
  3666. case 0xb3:
  3667. btr: /* btr */
  3668. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3669. break;
  3670. case 0xb4: /* lfs */
  3671. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3672. break;
  3673. case 0xb5: /* lgs */
  3674. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3675. break;
  3676. case 0xb6 ... 0xb7: /* movzx */
  3677. c->dst.bytes = c->op_bytes;
  3678. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3679. : (u16) c->src.val;
  3680. break;
  3681. case 0xba: /* Grp8 */
  3682. switch (c->modrm_reg & 3) {
  3683. case 0:
  3684. goto bt;
  3685. case 1:
  3686. goto bts;
  3687. case 2:
  3688. goto btr;
  3689. case 3:
  3690. goto btc;
  3691. }
  3692. break;
  3693. case 0xbb:
  3694. btc: /* btc */
  3695. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3696. break;
  3697. case 0xbc: { /* bsf */
  3698. u8 zf;
  3699. __asm__ ("bsf %2, %0; setz %1"
  3700. : "=r"(c->dst.val), "=q"(zf)
  3701. : "r"(c->src.val));
  3702. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3703. if (zf) {
  3704. ctxt->eflags |= X86_EFLAGS_ZF;
  3705. c->dst.type = OP_NONE; /* Disable writeback. */
  3706. }
  3707. break;
  3708. }
  3709. case 0xbd: { /* bsr */
  3710. u8 zf;
  3711. __asm__ ("bsr %2, %0; setz %1"
  3712. : "=r"(c->dst.val), "=q"(zf)
  3713. : "r"(c->src.val));
  3714. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3715. if (zf) {
  3716. ctxt->eflags |= X86_EFLAGS_ZF;
  3717. c->dst.type = OP_NONE; /* Disable writeback. */
  3718. }
  3719. break;
  3720. }
  3721. case 0xbe ... 0xbf: /* movsx */
  3722. c->dst.bytes = c->op_bytes;
  3723. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3724. (s16) c->src.val;
  3725. break;
  3726. case 0xc0 ... 0xc1: /* xadd */
  3727. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3728. /* Write back the register source. */
  3729. c->src.val = c->dst.orig_val;
  3730. write_register_operand(&c->src);
  3731. break;
  3732. case 0xc3: /* movnti */
  3733. c->dst.bytes = c->op_bytes;
  3734. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3735. (u64) c->src.val;
  3736. break;
  3737. case 0xc7: /* Grp9 (cmpxchg8b) */
  3738. rc = emulate_grp9(ctxt, ops);
  3739. break;
  3740. default:
  3741. goto cannot_emulate;
  3742. }
  3743. if (rc != X86EMUL_CONTINUE)
  3744. goto done;
  3745. goto writeback;
  3746. cannot_emulate:
  3747. return EMULATION_FAILED;
  3748. }