mpc86xx_hpcn.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * MPC86xx HPCN board specific routines
  3. *
  4. * Recode: ZHANG WEI <wei.zhang@freescale.com>
  5. * Initial author: Xianghua Xiao <x.xiao@freescale.com>
  6. *
  7. * Copyright 2006 Freescale Semiconductor Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/stddef.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/kdev_t.h>
  18. #include <linux/delay.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/root_dev.h>
  21. #include <asm/system.h>
  22. #include <asm/time.h>
  23. #include <asm/machdep.h>
  24. #include <asm/pci-bridge.h>
  25. #include <asm/mpc86xx.h>
  26. #include <asm/prom.h>
  27. #include <mm/mmu_decl.h>
  28. #include <asm/udbg.h>
  29. #include <asm/i8259.h>
  30. #include <asm/mpic.h>
  31. #include <sysdev/fsl_soc.h>
  32. #include "mpc86xx.h"
  33. #include "mpc8641_hpcn.h"
  34. #undef DEBUG
  35. #ifdef DEBUG
  36. #define DBG(fmt...) do { printk(KERN_ERR fmt); } while(0)
  37. #else
  38. #define DBG(fmt...) do { } while(0)
  39. #endif
  40. #ifndef CONFIG_PCI
  41. unsigned long isa_io_base = 0;
  42. unsigned long isa_mem_base = 0;
  43. unsigned long pci_dram_offset = 0;
  44. #endif
  45. static void mpc86xx_8259_cascade(unsigned int irq, struct irq_desc *desc,
  46. struct pt_regs *regs)
  47. {
  48. unsigned int cascade_irq = i8259_irq(regs);
  49. if (cascade_irq != NO_IRQ)
  50. generic_handle_irq(cascade_irq, regs);
  51. desc->chip->eoi(irq);
  52. }
  53. void __init
  54. mpc86xx_hpcn_init_irq(void)
  55. {
  56. struct mpic *mpic1;
  57. struct device_node *np, *cascade_node = NULL;
  58. int cascade_irq;
  59. phys_addr_t openpic_paddr;
  60. np = of_find_node_by_type(NULL, "open-pic");
  61. if (np == NULL)
  62. return;
  63. /* Determine the Physical Address of the OpenPIC regs */
  64. openpic_paddr = get_immrbase() + MPC86xx_OPENPIC_OFFSET;
  65. /* Alloc mpic structure and per isu has 16 INT entries. */
  66. mpic1 = mpic_alloc(np, openpic_paddr,
  67. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
  68. 16, NR_IRQS - 4,
  69. " MPIC ");
  70. BUG_ON(mpic1 == NULL);
  71. mpic_assign_isu(mpic1, 0, openpic_paddr + 0x10000);
  72. /* 48 Internal Interrupts */
  73. mpic_assign_isu(mpic1, 1, openpic_paddr + 0x10200);
  74. mpic_assign_isu(mpic1, 2, openpic_paddr + 0x10400);
  75. mpic_assign_isu(mpic1, 3, openpic_paddr + 0x10600);
  76. /* 16 External interrupts
  77. * Moving them from [0 - 15] to [64 - 79]
  78. */
  79. mpic_assign_isu(mpic1, 4, openpic_paddr + 0x10000);
  80. mpic_init(mpic1);
  81. #ifdef CONFIG_PCI
  82. /* Initialize i8259 controller */
  83. for_each_node_by_type(np, "interrupt-controller")
  84. if (device_is_compatible(np, "chrp,iic")) {
  85. cascade_node = np;
  86. break;
  87. }
  88. if (cascade_node == NULL) {
  89. printk(KERN_DEBUG "mpc86xxhpcn: no ISA interrupt controller\n");
  90. return;
  91. }
  92. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  93. if (cascade_irq == NO_IRQ) {
  94. printk(KERN_ERR "mpc86xxhpcn: failed to map cascade interrupt");
  95. return;
  96. }
  97. DBG("mpc86xxhpcn: cascade mapped to irq %d\n", cascade_irq);
  98. i8259_init(cascade_node, 0);
  99. set_irq_chained_handler(cascade_irq, mpc86xx_8259_cascade);
  100. #endif
  101. }
  102. #ifdef CONFIG_PCI
  103. enum pirq{PIRQA = 8, PIRQB, PIRQC, PIRQD, PIRQE, PIRQF, PIRQG, PIRQH};
  104. const unsigned char uli1575_irq_route_table[16] = {
  105. 0, /* 0: Reserved */
  106. 0x8, /* 1: 0b1000 */
  107. 0, /* 2: Reserved */
  108. 0x2, /* 3: 0b0010 */
  109. 0x4, /* 4: 0b0100 */
  110. 0x5, /* 5: 0b0101 */
  111. 0x7, /* 6: 0b0111 */
  112. 0x6, /* 7: 0b0110 */
  113. 0, /* 8: Reserved */
  114. 0x1, /* 9: 0b0001 */
  115. 0x3, /* 10: 0b0011 */
  116. 0x9, /* 11: 0b1001 */
  117. 0xb, /* 12: 0b1011 */
  118. 0, /* 13: Reserved */
  119. 0xd, /* 14, 0b1101 */
  120. 0xf, /* 15, 0b1111 */
  121. };
  122. static int __devinit
  123. get_pci_irq_from_of(struct pci_controller *hose, int slot, int pin)
  124. {
  125. struct of_irq oirq;
  126. u32 laddr[3];
  127. struct device_node *hosenode = hose ? hose->arch_data : NULL;
  128. if (!hosenode) return -EINVAL;
  129. laddr[0] = (hose->first_busno << 16) | (PCI_DEVFN(slot, 0) << 8);
  130. laddr[1] = laddr[2] = 0;
  131. of_irq_map_raw(hosenode, &pin, laddr, &oirq);
  132. DBG("mpc86xx_hpcn: pci irq addr %x, slot %d, pin %d, irq %d\n",
  133. laddr[0], slot, pin, oirq.specifier[0]);
  134. return oirq.specifier[0];
  135. }
  136. static void __devinit quirk_uli1575(struct pci_dev *dev)
  137. {
  138. unsigned short temp;
  139. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  140. unsigned char irq2pin[16];
  141. unsigned long pirq_map_word = 0;
  142. u32 irq;
  143. int i;
  144. /*
  145. * ULI1575 interrupts route setup
  146. */
  147. memset(irq2pin, 0, 16); /* Initialize default value 0 */
  148. /*
  149. * PIRQA -> PIRQD mapping read from OF-tree
  150. *
  151. * interrupts for PCI slot0 -- PIRQA / PIRQB / PIRQC / PIRQD
  152. * PCI slot1 -- PIRQB / PIRQC / PIRQD / PIRQA
  153. */
  154. for (i = 0; i < 4; i++){
  155. irq = get_pci_irq_from_of(hose, 17, i + 1);
  156. if (irq > 0 && irq < 16)
  157. irq2pin[irq] = PIRQA + i;
  158. else
  159. printk(KERN_WARNING "ULI1575 device"
  160. "(slot %d, pin %d) irq %d is invalid.\n",
  161. 17, i, irq);
  162. }
  163. /*
  164. * PIRQE -> PIRQF mapping set manually
  165. *
  166. * IRQ pin IRQ#
  167. * PIRQE ---- 9
  168. * PIRQF ---- 10
  169. * PIRQG ---- 11
  170. * PIRQH ---- 12
  171. */
  172. for (i = 0; i < 4; i++) irq2pin[i + 9] = PIRQE + i;
  173. /* Set IRQ-PIRQ Mapping to ULI1575 */
  174. for (i = 0; i < 16; i++)
  175. if (irq2pin[i])
  176. pirq_map_word |= (uli1575_irq_route_table[i] & 0xf)
  177. << ((irq2pin[i] - PIRQA) * 4);
  178. /* ULI1575 IRQ mapping conf register default value is 0xb9317542 */
  179. DBG("Setup ULI1575 IRQ mapping configuration register value = 0x%x\n",
  180. pirq_map_word);
  181. pci_write_config_dword(dev, 0x48, pirq_map_word);
  182. #define ULI1575_SET_DEV_IRQ(slot, pin, reg) \
  183. do { \
  184. int irq; \
  185. irq = get_pci_irq_from_of(hose, slot, pin); \
  186. if (irq > 0 && irq < 16) \
  187. pci_write_config_byte(dev, reg, irq2pin[irq]); \
  188. else \
  189. printk(KERN_WARNING "ULI1575 device" \
  190. "(slot %d, pin %d) irq %d is invalid.\n", \
  191. slot, pin, irq); \
  192. } while(0)
  193. /* USB 1.1 OHCI controller 1, slot 28, pin 1 */
  194. ULI1575_SET_DEV_IRQ(28, 1, 0x86);
  195. /* USB 1.1 OHCI controller 2, slot 28, pin 2 */
  196. ULI1575_SET_DEV_IRQ(28, 2, 0x87);
  197. /* USB 1.1 OHCI controller 3, slot 28, pin 3 */
  198. ULI1575_SET_DEV_IRQ(28, 3, 0x88);
  199. /* USB 2.0 controller, slot 28, pin 4 */
  200. irq = get_pci_irq_from_of(hose, 28, 4);
  201. if (irq >= 0 && irq <=15)
  202. pci_write_config_dword(dev, 0x74, uli1575_irq_route_table[irq]);
  203. /* Audio controller, slot 29, pin 1 */
  204. ULI1575_SET_DEV_IRQ(29, 1, 0x8a);
  205. /* Modem controller, slot 29, pin 2 */
  206. ULI1575_SET_DEV_IRQ(29, 2, 0x8b);
  207. /* HD audio controller, slot 29, pin 3 */
  208. ULI1575_SET_DEV_IRQ(29, 3, 0x8c);
  209. /* SMB interrupt: slot 30, pin 1 */
  210. ULI1575_SET_DEV_IRQ(30, 1, 0x8e);
  211. /* PMU ACPI SCI interrupt: slot 30, pin 2 */
  212. ULI1575_SET_DEV_IRQ(30, 2, 0x8f);
  213. /* Serial ATA interrupt: slot 31, pin 1 */
  214. ULI1575_SET_DEV_IRQ(31, 1, 0x8d);
  215. /* Primary PATA IDE IRQ: 14
  216. * Secondary PATA IDE IRQ: 15
  217. */
  218. pci_write_config_byte(dev, 0x44, 0x30 | uli1575_irq_route_table[14]);
  219. pci_write_config_byte(dev, 0x75, uli1575_irq_route_table[15]);
  220. /* Set IRQ14 and IRQ15 to legacy IRQs */
  221. pci_read_config_word(dev, 0x46, &temp);
  222. temp |= 0xc000;
  223. pci_write_config_word(dev, 0x46, temp);
  224. /* Set i8259 interrupt trigger
  225. * IRQ 3: Level
  226. * IRQ 4: Level
  227. * IRQ 5: Level
  228. * IRQ 6: Level
  229. * IRQ 7: Level
  230. * IRQ 9: Level
  231. * IRQ 10: Level
  232. * IRQ 11: Level
  233. * IRQ 12: Level
  234. * IRQ 14: Edge
  235. * IRQ 15: Edge
  236. */
  237. outb(0xfa, 0x4d0);
  238. outb(0x1e, 0x4d1);
  239. #undef ULI1575_SET_DEV_IRQ
  240. }
  241. static void __devinit quirk_uli5288(struct pci_dev *dev)
  242. {
  243. unsigned char c;
  244. pci_read_config_byte(dev,0x83,&c);
  245. c |= 0x80;
  246. pci_write_config_byte(dev, 0x83, c);
  247. pci_write_config_byte(dev, 0x09, 0x01);
  248. pci_write_config_byte(dev, 0x0a, 0x06);
  249. pci_read_config_byte(dev,0x83,&c);
  250. c &= 0x7f;
  251. pci_write_config_byte(dev, 0x83, c);
  252. pci_read_config_byte(dev,0x84,&c);
  253. c |= 0x01;
  254. pci_write_config_byte(dev, 0x84, c);
  255. }
  256. static void __devinit quirk_uli5229(struct pci_dev *dev)
  257. {
  258. unsigned short temp;
  259. pci_write_config_word(dev, 0x04, 0x0405);
  260. pci_read_config_word(dev, 0x4a, &temp);
  261. temp |= 0x1000;
  262. pci_write_config_word(dev, 0x4a, temp);
  263. }
  264. static void __devinit early_uli5249(struct pci_dev *dev)
  265. {
  266. unsigned char temp;
  267. pci_write_config_word(dev, 0x04, 0x0007);
  268. pci_read_config_byte(dev, 0x7c, &temp);
  269. pci_write_config_byte(dev, 0x7c, 0x80);
  270. pci_write_config_byte(dev, 0x09, 0x01);
  271. pci_write_config_byte(dev, 0x7c, temp);
  272. dev->class |= 0x1;
  273. }
  274. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, quirk_uli1575);
  275. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, quirk_uli5288);
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
  277. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, 0x5249, early_uli5249);
  278. #endif /* CONFIG_PCI */
  279. static void __init
  280. mpc86xx_hpcn_setup_arch(void)
  281. {
  282. struct device_node *np;
  283. if (ppc_md.progress)
  284. ppc_md.progress("mpc86xx_hpcn_setup_arch()", 0);
  285. np = of_find_node_by_type(NULL, "cpu");
  286. if (np != 0) {
  287. unsigned int *fp;
  288. fp = (int *)get_property(np, "clock-frequency", NULL);
  289. if (fp != 0)
  290. loops_per_jiffy = *fp / HZ;
  291. else
  292. loops_per_jiffy = 50000000 / HZ;
  293. of_node_put(np);
  294. }
  295. #ifdef CONFIG_PCI
  296. for (np = NULL; (np = of_find_node_by_type(np, "pci")) != NULL;)
  297. add_bridge(np);
  298. ppc_md.pci_exclude_device = mpc86xx_exclude_device;
  299. #endif
  300. printk("MPC86xx HPCN board from Freescale Semiconductor\n");
  301. #ifdef CONFIG_ROOT_NFS
  302. ROOT_DEV = Root_NFS;
  303. #else
  304. ROOT_DEV = Root_HDA1;
  305. #endif
  306. #ifdef CONFIG_SMP
  307. mpc86xx_smp_init();
  308. #endif
  309. }
  310. void
  311. mpc86xx_hpcn_show_cpuinfo(struct seq_file *m)
  312. {
  313. struct device_node *root;
  314. uint memsize = total_memory;
  315. const char *model = "";
  316. uint svid = mfspr(SPRN_SVR);
  317. seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
  318. root = of_find_node_by_path("/");
  319. if (root)
  320. model = get_property(root, "model", NULL);
  321. seq_printf(m, "Machine\t\t: %s\n", model);
  322. of_node_put(root);
  323. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  324. seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
  325. }
  326. void __init mpc86xx_hpcn_pcibios_fixup(void)
  327. {
  328. struct pci_dev *dev = NULL;
  329. for_each_pci_dev(dev)
  330. pci_read_irq_line(dev);
  331. }
  332. /*
  333. * Called very early, device-tree isn't unflattened
  334. */
  335. static int __init mpc86xx_hpcn_probe(void)
  336. {
  337. unsigned long root = of_get_flat_dt_root();
  338. if (of_flat_dt_is_compatible(root, "mpc86xx"))
  339. return 1; /* Looks good */
  340. return 0;
  341. }
  342. void
  343. mpc86xx_restart(char *cmd)
  344. {
  345. void __iomem *rstcr;
  346. rstcr = ioremap(get_immrbase() + MPC86XX_RSTCR_OFFSET, 0x100);
  347. local_irq_disable();
  348. /* Assert reset request to Reset Control Register */
  349. out_be32(rstcr, 0x2);
  350. /* not reached */
  351. }
  352. long __init
  353. mpc86xx_time_init(void)
  354. {
  355. unsigned int temp;
  356. /* Set the time base to zero */
  357. mtspr(SPRN_TBWL, 0);
  358. mtspr(SPRN_TBWU, 0);
  359. temp = mfspr(SPRN_HID0);
  360. temp |= HID0_TBEN;
  361. mtspr(SPRN_HID0, temp);
  362. asm volatile("isync");
  363. return 0;
  364. }
  365. define_machine(mpc86xx_hpcn) {
  366. .name = "MPC86xx HPCN",
  367. .probe = mpc86xx_hpcn_probe,
  368. .setup_arch = mpc86xx_hpcn_setup_arch,
  369. .init_IRQ = mpc86xx_hpcn_init_irq,
  370. .show_cpuinfo = mpc86xx_hpcn_show_cpuinfo,
  371. .pcibios_fixup = mpc86xx_hpcn_pcibios_fixup,
  372. .get_irq = mpic_get_irq,
  373. .restart = mpc86xx_restart,
  374. .time_init = mpc86xx_time_init,
  375. .calibrate_decr = generic_calibrate_decr,
  376. .progress = udbg_progress,
  377. };