qla3xxx.c 106 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121
  1. /*
  2. * QLogic QLA3xxx NIC HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qla3xxx for copyright and licensing details.
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/init.h>
  9. #include <linux/types.h>
  10. #include <linux/module.h>
  11. #include <linux/list.h>
  12. #include <linux/pci.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/sched.h>
  15. #include <linux/slab.h>
  16. #include <linux/dmapool.h>
  17. #include <linux/mempool.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/kthread.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/errno.h>
  22. #include <linux/ioport.h>
  23. #include <linux/ip.h>
  24. #include <linux/in.h>
  25. #include <linux/if_arp.h>
  26. #include <linux/if_ether.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/rtnetlink.h>
  32. #include <linux/if_vlan.h>
  33. #include <linux/delay.h>
  34. #include <linux/mm.h>
  35. #include "qla3xxx.h"
  36. #define DRV_NAME "qla3xxx"
  37. #define DRV_STRING "QLogic ISP3XXX Network Driver"
  38. #define DRV_VERSION "v2.03.00-k5"
  39. #define PFX DRV_NAME " "
  40. static const char ql3xxx_driver_name[] = DRV_NAME;
  41. static const char ql3xxx_driver_version[] = DRV_VERSION;
  42. MODULE_AUTHOR("QLogic Corporation");
  43. MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static const u32 default_msg
  47. = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  48. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  49. static int debug = -1; /* defaults above */
  50. module_param(debug, int, 0);
  51. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  52. static int msi;
  53. module_param(msi, int, 0);
  54. MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
  55. static struct pci_device_id ql3xxx_pci_tbl[] __devinitdata = {
  56. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
  57. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
  58. /* required last entry */
  59. {0,}
  60. };
  61. MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
  62. /*
  63. * These are the known PHY's which are used
  64. */
  65. typedef enum {
  66. PHY_TYPE_UNKNOWN = 0,
  67. PHY_VITESSE_VSC8211,
  68. PHY_AGERE_ET1011C,
  69. MAX_PHY_DEV_TYPES
  70. } PHY_DEVICE_et;
  71. typedef struct {
  72. PHY_DEVICE_et phyDevice;
  73. u32 phyIdOUI;
  74. u16 phyIdModel;
  75. char *name;
  76. } PHY_DEVICE_INFO_t;
  77. static const PHY_DEVICE_INFO_t PHY_DEVICES[] =
  78. {{PHY_TYPE_UNKNOWN, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
  79. {PHY_VITESSE_VSC8211, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
  80. {PHY_AGERE_ET1011C, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
  81. };
  82. /*
  83. * Caller must take hw_lock.
  84. */
  85. static int ql_sem_spinlock(struct ql3_adapter *qdev,
  86. u32 sem_mask, u32 sem_bits)
  87. {
  88. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  89. u32 value;
  90. unsigned int seconds = 3;
  91. do {
  92. writel((sem_mask | sem_bits),
  93. &port_regs->CommonRegs.semaphoreReg);
  94. value = readl(&port_regs->CommonRegs.semaphoreReg);
  95. if ((value & (sem_mask >> 16)) == sem_bits)
  96. return 0;
  97. ssleep(1);
  98. } while(--seconds);
  99. return -1;
  100. }
  101. static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
  102. {
  103. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  104. writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
  105. readl(&port_regs->CommonRegs.semaphoreReg);
  106. }
  107. static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
  108. {
  109. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  110. u32 value;
  111. writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
  112. value = readl(&port_regs->CommonRegs.semaphoreReg);
  113. return ((value & (sem_mask >> 16)) == sem_bits);
  114. }
  115. /*
  116. * Caller holds hw_lock.
  117. */
  118. static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
  119. {
  120. int i = 0;
  121. while (1) {
  122. if (!ql_sem_lock(qdev,
  123. QL_DRVR_SEM_MASK,
  124. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  125. * 2) << 1)) {
  126. if (i < 10) {
  127. ssleep(1);
  128. i++;
  129. } else {
  130. printk(KERN_ERR PFX "%s: Timed out waiting for "
  131. "driver lock...\n",
  132. qdev->ndev->name);
  133. return 0;
  134. }
  135. } else {
  136. printk(KERN_DEBUG PFX
  137. "%s: driver lock acquired.\n",
  138. qdev->ndev->name);
  139. return 1;
  140. }
  141. }
  142. }
  143. static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
  144. {
  145. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  146. writel(((ISP_CONTROL_NP_MASK << 16) | page),
  147. &port_regs->CommonRegs.ispControlStatus);
  148. readl(&port_regs->CommonRegs.ispControlStatus);
  149. qdev->current_page = page;
  150. }
  151. static u32 ql_read_common_reg_l(struct ql3_adapter *qdev,
  152. u32 __iomem * reg)
  153. {
  154. u32 value;
  155. unsigned long hw_flags;
  156. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  157. value = readl(reg);
  158. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  159. return value;
  160. }
  161. static u32 ql_read_common_reg(struct ql3_adapter *qdev,
  162. u32 __iomem * reg)
  163. {
  164. return readl(reg);
  165. }
  166. static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
  167. {
  168. u32 value;
  169. unsigned long hw_flags;
  170. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  171. if (qdev->current_page != 0)
  172. ql_set_register_page(qdev,0);
  173. value = readl(reg);
  174. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  175. return value;
  176. }
  177. static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
  178. {
  179. if (qdev->current_page != 0)
  180. ql_set_register_page(qdev,0);
  181. return readl(reg);
  182. }
  183. static void ql_write_common_reg_l(struct ql3_adapter *qdev,
  184. u32 __iomem *reg, u32 value)
  185. {
  186. unsigned long hw_flags;
  187. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  188. writel(value, reg);
  189. readl(reg);
  190. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  191. return;
  192. }
  193. static void ql_write_common_reg(struct ql3_adapter *qdev,
  194. u32 __iomem *reg, u32 value)
  195. {
  196. writel(value, reg);
  197. readl(reg);
  198. return;
  199. }
  200. static void ql_write_nvram_reg(struct ql3_adapter *qdev,
  201. u32 __iomem *reg, u32 value)
  202. {
  203. writel(value, reg);
  204. readl(reg);
  205. udelay(1);
  206. return;
  207. }
  208. static void ql_write_page0_reg(struct ql3_adapter *qdev,
  209. u32 __iomem *reg, u32 value)
  210. {
  211. if (qdev->current_page != 0)
  212. ql_set_register_page(qdev,0);
  213. writel(value, reg);
  214. readl(reg);
  215. return;
  216. }
  217. /*
  218. * Caller holds hw_lock. Only called during init.
  219. */
  220. static void ql_write_page1_reg(struct ql3_adapter *qdev,
  221. u32 __iomem *reg, u32 value)
  222. {
  223. if (qdev->current_page != 1)
  224. ql_set_register_page(qdev,1);
  225. writel(value, reg);
  226. readl(reg);
  227. return;
  228. }
  229. /*
  230. * Caller holds hw_lock. Only called during init.
  231. */
  232. static void ql_write_page2_reg(struct ql3_adapter *qdev,
  233. u32 __iomem *reg, u32 value)
  234. {
  235. if (qdev->current_page != 2)
  236. ql_set_register_page(qdev,2);
  237. writel(value, reg);
  238. readl(reg);
  239. return;
  240. }
  241. static void ql_disable_interrupts(struct ql3_adapter *qdev)
  242. {
  243. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  244. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  245. (ISP_IMR_ENABLE_INT << 16));
  246. }
  247. static void ql_enable_interrupts(struct ql3_adapter *qdev)
  248. {
  249. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  250. ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
  251. ((0xff << 16) | ISP_IMR_ENABLE_INT));
  252. }
  253. static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
  254. struct ql_rcv_buf_cb *lrg_buf_cb)
  255. {
  256. dma_addr_t map;
  257. int err;
  258. lrg_buf_cb->next = NULL;
  259. if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
  260. qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
  261. } else {
  262. qdev->lrg_buf_free_tail->next = lrg_buf_cb;
  263. qdev->lrg_buf_free_tail = lrg_buf_cb;
  264. }
  265. if (!lrg_buf_cb->skb) {
  266. lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
  267. qdev->lrg_buffer_len);
  268. if (unlikely(!lrg_buf_cb->skb)) {
  269. printk(KERN_ERR PFX "%s: failed netdev_alloc_skb().\n",
  270. qdev->ndev->name);
  271. qdev->lrg_buf_skb_check++;
  272. } else {
  273. /*
  274. * We save some space to copy the ethhdr from first
  275. * buffer
  276. */
  277. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  278. map = pci_map_single(qdev->pdev,
  279. lrg_buf_cb->skb->data,
  280. qdev->lrg_buffer_len -
  281. QL_HEADER_SPACE,
  282. PCI_DMA_FROMDEVICE);
  283. err = pci_dma_mapping_error(qdev->pdev, map);
  284. if(err) {
  285. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  286. qdev->ndev->name, err);
  287. dev_kfree_skb(lrg_buf_cb->skb);
  288. lrg_buf_cb->skb = NULL;
  289. qdev->lrg_buf_skb_check++;
  290. return;
  291. }
  292. lrg_buf_cb->buf_phy_addr_low =
  293. cpu_to_le32(LS_64BITS(map));
  294. lrg_buf_cb->buf_phy_addr_high =
  295. cpu_to_le32(MS_64BITS(map));
  296. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  297. pci_unmap_len_set(lrg_buf_cb, maplen,
  298. qdev->lrg_buffer_len -
  299. QL_HEADER_SPACE);
  300. }
  301. }
  302. qdev->lrg_buf_free_count++;
  303. }
  304. static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
  305. *qdev)
  306. {
  307. struct ql_rcv_buf_cb *lrg_buf_cb;
  308. if ((lrg_buf_cb = qdev->lrg_buf_free_head) != NULL) {
  309. if ((qdev->lrg_buf_free_head = lrg_buf_cb->next) == NULL)
  310. qdev->lrg_buf_free_tail = NULL;
  311. qdev->lrg_buf_free_count--;
  312. }
  313. return lrg_buf_cb;
  314. }
  315. static u32 addrBits = EEPROM_NO_ADDR_BITS;
  316. static u32 dataBits = EEPROM_NO_DATA_BITS;
  317. static void fm93c56a_deselect(struct ql3_adapter *qdev);
  318. static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
  319. unsigned short *value);
  320. /*
  321. * Caller holds hw_lock.
  322. */
  323. static void fm93c56a_select(struct ql3_adapter *qdev)
  324. {
  325. struct ql3xxx_port_registers __iomem *port_regs =
  326. qdev->mem_map_registers;
  327. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
  328. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  329. ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  330. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  331. ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
  332. }
  333. /*
  334. * Caller holds hw_lock.
  335. */
  336. static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
  337. {
  338. int i;
  339. u32 mask;
  340. u32 dataBit;
  341. u32 previousBit;
  342. struct ql3xxx_port_registers __iomem *port_regs =
  343. qdev->mem_map_registers;
  344. /* Clock in a zero, then do the start bit */
  345. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  346. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  347. AUBURN_EEPROM_DO_1);
  348. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  349. ISP_NVRAM_MASK | qdev->
  350. eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
  351. AUBURN_EEPROM_CLK_RISE);
  352. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  353. ISP_NVRAM_MASK | qdev->
  354. eeprom_cmd_data | AUBURN_EEPROM_DO_1 |
  355. AUBURN_EEPROM_CLK_FALL);
  356. mask = 1 << (FM93C56A_CMD_BITS - 1);
  357. /* Force the previous data bit to be different */
  358. previousBit = 0xffff;
  359. for (i = 0; i < FM93C56A_CMD_BITS; i++) {
  360. dataBit =
  361. (cmd & mask) ? AUBURN_EEPROM_DO_1 : AUBURN_EEPROM_DO_0;
  362. if (previousBit != dataBit) {
  363. /*
  364. * If the bit changed, then change the DO state to
  365. * match
  366. */
  367. ql_write_nvram_reg(qdev,
  368. &port_regs->CommonRegs.
  369. serialPortInterfaceReg,
  370. ISP_NVRAM_MASK | qdev->
  371. eeprom_cmd_data | dataBit);
  372. previousBit = dataBit;
  373. }
  374. ql_write_nvram_reg(qdev,
  375. &port_regs->CommonRegs.
  376. serialPortInterfaceReg,
  377. ISP_NVRAM_MASK | qdev->
  378. eeprom_cmd_data | dataBit |
  379. AUBURN_EEPROM_CLK_RISE);
  380. ql_write_nvram_reg(qdev,
  381. &port_regs->CommonRegs.
  382. serialPortInterfaceReg,
  383. ISP_NVRAM_MASK | qdev->
  384. eeprom_cmd_data | dataBit |
  385. AUBURN_EEPROM_CLK_FALL);
  386. cmd = cmd << 1;
  387. }
  388. mask = 1 << (addrBits - 1);
  389. /* Force the previous data bit to be different */
  390. previousBit = 0xffff;
  391. for (i = 0; i < addrBits; i++) {
  392. dataBit =
  393. (eepromAddr & mask) ? AUBURN_EEPROM_DO_1 :
  394. AUBURN_EEPROM_DO_0;
  395. if (previousBit != dataBit) {
  396. /*
  397. * If the bit changed, then change the DO state to
  398. * match
  399. */
  400. ql_write_nvram_reg(qdev,
  401. &port_regs->CommonRegs.
  402. serialPortInterfaceReg,
  403. ISP_NVRAM_MASK | qdev->
  404. eeprom_cmd_data | dataBit);
  405. previousBit = dataBit;
  406. }
  407. ql_write_nvram_reg(qdev,
  408. &port_regs->CommonRegs.
  409. serialPortInterfaceReg,
  410. ISP_NVRAM_MASK | qdev->
  411. eeprom_cmd_data | dataBit |
  412. AUBURN_EEPROM_CLK_RISE);
  413. ql_write_nvram_reg(qdev,
  414. &port_regs->CommonRegs.
  415. serialPortInterfaceReg,
  416. ISP_NVRAM_MASK | qdev->
  417. eeprom_cmd_data | dataBit |
  418. AUBURN_EEPROM_CLK_FALL);
  419. eepromAddr = eepromAddr << 1;
  420. }
  421. }
  422. /*
  423. * Caller holds hw_lock.
  424. */
  425. static void fm93c56a_deselect(struct ql3_adapter *qdev)
  426. {
  427. struct ql3xxx_port_registers __iomem *port_regs =
  428. qdev->mem_map_registers;
  429. qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
  430. ql_write_nvram_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  431. ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
  432. }
  433. /*
  434. * Caller holds hw_lock.
  435. */
  436. static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
  437. {
  438. int i;
  439. u32 data = 0;
  440. u32 dataBit;
  441. struct ql3xxx_port_registers __iomem *port_regs =
  442. qdev->mem_map_registers;
  443. /* Read the data bits */
  444. /* The first bit is a dummy. Clock right over it. */
  445. for (i = 0; i < dataBits; i++) {
  446. ql_write_nvram_reg(qdev,
  447. &port_regs->CommonRegs.
  448. serialPortInterfaceReg,
  449. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  450. AUBURN_EEPROM_CLK_RISE);
  451. ql_write_nvram_reg(qdev,
  452. &port_regs->CommonRegs.
  453. serialPortInterfaceReg,
  454. ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
  455. AUBURN_EEPROM_CLK_FALL);
  456. dataBit =
  457. (ql_read_common_reg
  458. (qdev,
  459. &port_regs->CommonRegs.
  460. serialPortInterfaceReg) & AUBURN_EEPROM_DI_1) ? 1 : 0;
  461. data = (data << 1) | dataBit;
  462. }
  463. *value = (u16) data;
  464. }
  465. /*
  466. * Caller holds hw_lock.
  467. */
  468. static void eeprom_readword(struct ql3_adapter *qdev,
  469. u32 eepromAddr, unsigned short *value)
  470. {
  471. fm93c56a_select(qdev);
  472. fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
  473. fm93c56a_datain(qdev, value);
  474. fm93c56a_deselect(qdev);
  475. }
  476. static void ql_set_mac_addr(struct net_device *ndev, u16 *addr)
  477. {
  478. __le16 *p = (__le16 *)ndev->dev_addr;
  479. p[0] = cpu_to_le16(addr[0]);
  480. p[1] = cpu_to_le16(addr[1]);
  481. p[2] = cpu_to_le16(addr[2]);
  482. }
  483. static int ql_get_nvram_params(struct ql3_adapter *qdev)
  484. {
  485. u16 *pEEPROMData;
  486. u16 checksum = 0;
  487. u32 index;
  488. unsigned long hw_flags;
  489. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  490. pEEPROMData = (u16 *) & qdev->nvram_data;
  491. qdev->eeprom_cmd_data = 0;
  492. if(ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
  493. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  494. 2) << 10)) {
  495. printk(KERN_ERR PFX"%s: Failed ql_sem_spinlock().\n",
  496. __func__);
  497. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  498. return -1;
  499. }
  500. for (index = 0; index < EEPROM_SIZE; index++) {
  501. eeprom_readword(qdev, index, pEEPROMData);
  502. checksum += *pEEPROMData;
  503. pEEPROMData++;
  504. }
  505. ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
  506. if (checksum != 0) {
  507. printk(KERN_ERR PFX "%s: checksum should be zero, is %x!!\n",
  508. qdev->ndev->name, checksum);
  509. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  510. return -1;
  511. }
  512. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  513. return checksum;
  514. }
  515. static const u32 PHYAddr[2] = {
  516. PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
  517. };
  518. static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
  519. {
  520. struct ql3xxx_port_registers __iomem *port_regs =
  521. qdev->mem_map_registers;
  522. u32 temp;
  523. int count = 1000;
  524. while (count) {
  525. temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
  526. if (!(temp & MAC_MII_STATUS_BSY))
  527. return 0;
  528. udelay(10);
  529. count--;
  530. }
  531. return -1;
  532. }
  533. static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
  534. {
  535. struct ql3xxx_port_registers __iomem *port_regs =
  536. qdev->mem_map_registers;
  537. u32 scanControl;
  538. if (qdev->numPorts > 1) {
  539. /* Auto scan will cycle through multiple ports */
  540. scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
  541. } else {
  542. scanControl = MAC_MII_CONTROL_SC;
  543. }
  544. /*
  545. * Scan register 1 of PHY/PETBI,
  546. * Set up to scan both devices
  547. * The autoscan starts from the first register, completes
  548. * the last one before rolling over to the first
  549. */
  550. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  551. PHYAddr[0] | MII_SCAN_REGISTER);
  552. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  553. (scanControl) |
  554. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
  555. }
  556. static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
  557. {
  558. u8 ret;
  559. struct ql3xxx_port_registers __iomem *port_regs =
  560. qdev->mem_map_registers;
  561. /* See if scan mode is enabled before we turn it off */
  562. if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
  563. (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
  564. /* Scan is enabled */
  565. ret = 1;
  566. } else {
  567. /* Scan is disabled */
  568. ret = 0;
  569. }
  570. /*
  571. * When disabling scan mode you must first change the MII register
  572. * address
  573. */
  574. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  575. PHYAddr[0] | MII_SCAN_REGISTER);
  576. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  577. ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
  578. MAC_MII_CONTROL_RC) << 16));
  579. return ret;
  580. }
  581. static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
  582. u16 regAddr, u16 value, u32 phyAddr)
  583. {
  584. struct ql3xxx_port_registers __iomem *port_regs =
  585. qdev->mem_map_registers;
  586. u8 scanWasEnabled;
  587. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  588. if (ql_wait_for_mii_ready(qdev)) {
  589. if (netif_msg_link(qdev))
  590. printk(KERN_WARNING PFX
  591. "%s Timed out waiting for management port to "
  592. "get free before issuing command.\n",
  593. qdev->ndev->name);
  594. return -1;
  595. }
  596. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  597. phyAddr | regAddr);
  598. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  599. /* Wait for write to complete 9/10/04 SJP */
  600. if (ql_wait_for_mii_ready(qdev)) {
  601. if (netif_msg_link(qdev))
  602. printk(KERN_WARNING PFX
  603. "%s: Timed out waiting for management port to "
  604. "get free before issuing command.\n",
  605. qdev->ndev->name);
  606. return -1;
  607. }
  608. if (scanWasEnabled)
  609. ql_mii_enable_scan_mode(qdev);
  610. return 0;
  611. }
  612. static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
  613. u16 * value, u32 phyAddr)
  614. {
  615. struct ql3xxx_port_registers __iomem *port_regs =
  616. qdev->mem_map_registers;
  617. u8 scanWasEnabled;
  618. u32 temp;
  619. scanWasEnabled = ql_mii_disable_scan_mode(qdev);
  620. if (ql_wait_for_mii_ready(qdev)) {
  621. if (netif_msg_link(qdev))
  622. printk(KERN_WARNING PFX
  623. "%s: Timed out waiting for management port to "
  624. "get free before issuing command.\n",
  625. qdev->ndev->name);
  626. return -1;
  627. }
  628. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  629. phyAddr | regAddr);
  630. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  631. (MAC_MII_CONTROL_RC << 16));
  632. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  633. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  634. /* Wait for the read to complete */
  635. if (ql_wait_for_mii_ready(qdev)) {
  636. if (netif_msg_link(qdev))
  637. printk(KERN_WARNING PFX
  638. "%s: Timed out waiting for management port to "
  639. "get free after issuing command.\n",
  640. qdev->ndev->name);
  641. return -1;
  642. }
  643. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  644. *value = (u16) temp;
  645. if (scanWasEnabled)
  646. ql_mii_enable_scan_mode(qdev);
  647. return 0;
  648. }
  649. static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
  650. {
  651. struct ql3xxx_port_registers __iomem *port_regs =
  652. qdev->mem_map_registers;
  653. ql_mii_disable_scan_mode(qdev);
  654. if (ql_wait_for_mii_ready(qdev)) {
  655. if (netif_msg_link(qdev))
  656. printk(KERN_WARNING PFX
  657. "%s: Timed out waiting for management port to "
  658. "get free before issuing command.\n",
  659. qdev->ndev->name);
  660. return -1;
  661. }
  662. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  663. qdev->PHYAddr | regAddr);
  664. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
  665. /* Wait for write to complete. */
  666. if (ql_wait_for_mii_ready(qdev)) {
  667. if (netif_msg_link(qdev))
  668. printk(KERN_WARNING PFX
  669. "%s: Timed out waiting for management port to "
  670. "get free before issuing command.\n",
  671. qdev->ndev->name);
  672. return -1;
  673. }
  674. ql_mii_enable_scan_mode(qdev);
  675. return 0;
  676. }
  677. static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
  678. {
  679. u32 temp;
  680. struct ql3xxx_port_registers __iomem *port_regs =
  681. qdev->mem_map_registers;
  682. ql_mii_disable_scan_mode(qdev);
  683. if (ql_wait_for_mii_ready(qdev)) {
  684. if (netif_msg_link(qdev))
  685. printk(KERN_WARNING PFX
  686. "%s: Timed out waiting for management port to "
  687. "get free before issuing command.\n",
  688. qdev->ndev->name);
  689. return -1;
  690. }
  691. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
  692. qdev->PHYAddr | regAddr);
  693. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  694. (MAC_MII_CONTROL_RC << 16));
  695. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  696. (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
  697. /* Wait for the read to complete */
  698. if (ql_wait_for_mii_ready(qdev)) {
  699. if (netif_msg_link(qdev))
  700. printk(KERN_WARNING PFX
  701. "%s: Timed out waiting for management port to "
  702. "get free before issuing command.\n",
  703. qdev->ndev->name);
  704. return -1;
  705. }
  706. temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
  707. *value = (u16) temp;
  708. ql_mii_enable_scan_mode(qdev);
  709. return 0;
  710. }
  711. static void ql_petbi_reset(struct ql3_adapter *qdev)
  712. {
  713. ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
  714. }
  715. static void ql_petbi_start_neg(struct ql3_adapter *qdev)
  716. {
  717. u16 reg;
  718. /* Enable Auto-negotiation sense */
  719. ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
  720. reg |= PETBI_TBI_AUTO_SENSE;
  721. ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
  722. ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
  723. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
  724. ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
  725. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  726. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
  727. }
  728. static void ql_petbi_reset_ex(struct ql3_adapter *qdev)
  729. {
  730. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
  731. PHYAddr[qdev->mac_index]);
  732. }
  733. static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev)
  734. {
  735. u16 reg;
  736. /* Enable Auto-negotiation sense */
  737. ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg,
  738. PHYAddr[qdev->mac_index]);
  739. reg |= PETBI_TBI_AUTO_SENSE;
  740. ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg,
  741. PHYAddr[qdev->mac_index]);
  742. ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
  743. PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX,
  744. PHYAddr[qdev->mac_index]);
  745. ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
  746. PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
  747. PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
  748. PHYAddr[qdev->mac_index]);
  749. }
  750. static void ql_petbi_init(struct ql3_adapter *qdev)
  751. {
  752. ql_petbi_reset(qdev);
  753. ql_petbi_start_neg(qdev);
  754. }
  755. static void ql_petbi_init_ex(struct ql3_adapter *qdev)
  756. {
  757. ql_petbi_reset_ex(qdev);
  758. ql_petbi_start_neg_ex(qdev);
  759. }
  760. static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
  761. {
  762. u16 reg;
  763. if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
  764. return 0;
  765. return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
  766. }
  767. static void phyAgereSpecificInit(struct ql3_adapter *qdev, u32 miiAddr)
  768. {
  769. printk(KERN_INFO "%s: enabling Agere specific PHY\n", qdev->ndev->name);
  770. /* power down device bit 11 = 1 */
  771. ql_mii_write_reg_ex(qdev, 0x00, 0x1940, miiAddr);
  772. /* enable diagnostic mode bit 2 = 1 */
  773. ql_mii_write_reg_ex(qdev, 0x12, 0x840e, miiAddr);
  774. /* 1000MB amplitude adjust (see Agere errata) */
  775. ql_mii_write_reg_ex(qdev, 0x10, 0x8805, miiAddr);
  776. /* 1000MB amplitude adjust (see Agere errata) */
  777. ql_mii_write_reg_ex(qdev, 0x11, 0xf03e, miiAddr);
  778. /* 100MB amplitude adjust (see Agere errata) */
  779. ql_mii_write_reg_ex(qdev, 0x10, 0x8806, miiAddr);
  780. /* 100MB amplitude adjust (see Agere errata) */
  781. ql_mii_write_reg_ex(qdev, 0x11, 0x003e, miiAddr);
  782. /* 10MB amplitude adjust (see Agere errata) */
  783. ql_mii_write_reg_ex(qdev, 0x10, 0x8807, miiAddr);
  784. /* 10MB amplitude adjust (see Agere errata) */
  785. ql_mii_write_reg_ex(qdev, 0x11, 0x1f00, miiAddr);
  786. /* point to hidden reg 0x2806 */
  787. ql_mii_write_reg_ex(qdev, 0x10, 0x2806, miiAddr);
  788. /* Write new PHYAD w/bit 5 set */
  789. ql_mii_write_reg_ex(qdev, 0x11, 0x0020 | (PHYAddr[qdev->mac_index] >> 8), miiAddr);
  790. /*
  791. * Disable diagnostic mode bit 2 = 0
  792. * Power up device bit 11 = 0
  793. * Link up (on) and activity (blink)
  794. */
  795. ql_mii_write_reg(qdev, 0x12, 0x840a);
  796. ql_mii_write_reg(qdev, 0x00, 0x1140);
  797. ql_mii_write_reg(qdev, 0x1c, 0xfaf0);
  798. }
  799. static PHY_DEVICE_et getPhyType (struct ql3_adapter *qdev,
  800. u16 phyIdReg0, u16 phyIdReg1)
  801. {
  802. PHY_DEVICE_et result = PHY_TYPE_UNKNOWN;
  803. u32 oui;
  804. u16 model;
  805. int i;
  806. if (phyIdReg0 == 0xffff) {
  807. return result;
  808. }
  809. if (phyIdReg1 == 0xffff) {
  810. return result;
  811. }
  812. /* oui is split between two registers */
  813. oui = (phyIdReg0 << 6) | ((phyIdReg1 & PHY_OUI_1_MASK) >> 10);
  814. model = (phyIdReg1 & PHY_MODEL_MASK) >> 4;
  815. /* Scan table for this PHY */
  816. for(i = 0; i < MAX_PHY_DEV_TYPES; i++) {
  817. if ((oui == PHY_DEVICES[i].phyIdOUI) && (model == PHY_DEVICES[i].phyIdModel))
  818. {
  819. result = PHY_DEVICES[i].phyDevice;
  820. printk(KERN_INFO "%s: Phy: %s\n",
  821. qdev->ndev->name, PHY_DEVICES[i].name);
  822. break;
  823. }
  824. }
  825. return result;
  826. }
  827. static int ql_phy_get_speed(struct ql3_adapter *qdev)
  828. {
  829. u16 reg;
  830. switch(qdev->phyType) {
  831. case PHY_AGERE_ET1011C:
  832. {
  833. if (ql_mii_read_reg(qdev, 0x1A, &reg) < 0)
  834. return 0;
  835. reg = (reg >> 8) & 3;
  836. break;
  837. }
  838. default:
  839. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  840. return 0;
  841. reg = (((reg & 0x18) >> 3) & 3);
  842. }
  843. switch(reg) {
  844. case 2:
  845. return SPEED_1000;
  846. case 1:
  847. return SPEED_100;
  848. case 0:
  849. return SPEED_10;
  850. default:
  851. return -1;
  852. }
  853. }
  854. static int ql_is_full_dup(struct ql3_adapter *qdev)
  855. {
  856. u16 reg;
  857. switch(qdev->phyType) {
  858. case PHY_AGERE_ET1011C:
  859. {
  860. if (ql_mii_read_reg(qdev, 0x1A, &reg))
  861. return 0;
  862. return ((reg & 0x0080) && (reg & 0x1000)) != 0;
  863. }
  864. case PHY_VITESSE_VSC8211:
  865. default:
  866. {
  867. if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
  868. return 0;
  869. return (reg & PHY_AUX_DUPLEX_STAT) != 0;
  870. }
  871. }
  872. }
  873. static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
  874. {
  875. u16 reg;
  876. if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
  877. return 0;
  878. return (reg & PHY_NEG_PAUSE) != 0;
  879. }
  880. static int PHY_Setup(struct ql3_adapter *qdev)
  881. {
  882. u16 reg1;
  883. u16 reg2;
  884. bool agereAddrChangeNeeded = false;
  885. u32 miiAddr = 0;
  886. int err;
  887. /* Determine the PHY we are using by reading the ID's */
  888. err = ql_mii_read_reg(qdev, PHY_ID_0_REG, &reg1);
  889. if(err != 0) {
  890. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG\n",
  891. qdev->ndev->name);
  892. return err;
  893. }
  894. err = ql_mii_read_reg(qdev, PHY_ID_1_REG, &reg2);
  895. if(err != 0) {
  896. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG\n",
  897. qdev->ndev->name);
  898. return err;
  899. }
  900. /* Check if we have a Agere PHY */
  901. if ((reg1 == 0xffff) || (reg2 == 0xffff)) {
  902. /* Determine which MII address we should be using
  903. determined by the index of the card */
  904. if (qdev->mac_index == 0) {
  905. miiAddr = MII_AGERE_ADDR_1;
  906. } else {
  907. miiAddr = MII_AGERE_ADDR_2;
  908. }
  909. err =ql_mii_read_reg_ex(qdev, PHY_ID_0_REG, &reg1, miiAddr);
  910. if(err != 0) {
  911. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG after Agere detected\n",
  912. qdev->ndev->name);
  913. return err;
  914. }
  915. err = ql_mii_read_reg_ex(qdev, PHY_ID_1_REG, &reg2, miiAddr);
  916. if(err != 0) {
  917. printk(KERN_ERR "%s: Could not read from reg PHY_ID_0_REG after Agere detected\n",
  918. qdev->ndev->name);
  919. return err;
  920. }
  921. /* We need to remember to initialize the Agere PHY */
  922. agereAddrChangeNeeded = true;
  923. }
  924. /* Determine the particular PHY we have on board to apply
  925. PHY specific initializations */
  926. qdev->phyType = getPhyType(qdev, reg1, reg2);
  927. if ((qdev->phyType == PHY_AGERE_ET1011C) && agereAddrChangeNeeded) {
  928. /* need this here so address gets changed */
  929. phyAgereSpecificInit(qdev, miiAddr);
  930. } else if (qdev->phyType == PHY_TYPE_UNKNOWN) {
  931. printk(KERN_ERR "%s: PHY is unknown\n", qdev->ndev->name);
  932. return -EIO;
  933. }
  934. return 0;
  935. }
  936. /*
  937. * Caller holds hw_lock.
  938. */
  939. static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
  940. {
  941. struct ql3xxx_port_registers __iomem *port_regs =
  942. qdev->mem_map_registers;
  943. u32 value;
  944. if (enable)
  945. value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
  946. else
  947. value = (MAC_CONFIG_REG_PE << 16);
  948. if (qdev->mac_index)
  949. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  950. else
  951. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  952. }
  953. /*
  954. * Caller holds hw_lock.
  955. */
  956. static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
  957. {
  958. struct ql3xxx_port_registers __iomem *port_regs =
  959. qdev->mem_map_registers;
  960. u32 value;
  961. if (enable)
  962. value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
  963. else
  964. value = (MAC_CONFIG_REG_SR << 16);
  965. if (qdev->mac_index)
  966. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  967. else
  968. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  969. }
  970. /*
  971. * Caller holds hw_lock.
  972. */
  973. static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
  974. {
  975. struct ql3xxx_port_registers __iomem *port_regs =
  976. qdev->mem_map_registers;
  977. u32 value;
  978. if (enable)
  979. value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
  980. else
  981. value = (MAC_CONFIG_REG_GM << 16);
  982. if (qdev->mac_index)
  983. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  984. else
  985. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  986. }
  987. /*
  988. * Caller holds hw_lock.
  989. */
  990. static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
  991. {
  992. struct ql3xxx_port_registers __iomem *port_regs =
  993. qdev->mem_map_registers;
  994. u32 value;
  995. if (enable)
  996. value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
  997. else
  998. value = (MAC_CONFIG_REG_FD << 16);
  999. if (qdev->mac_index)
  1000. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  1001. else
  1002. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  1003. }
  1004. /*
  1005. * Caller holds hw_lock.
  1006. */
  1007. static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
  1008. {
  1009. struct ql3xxx_port_registers __iomem *port_regs =
  1010. qdev->mem_map_registers;
  1011. u32 value;
  1012. if (enable)
  1013. value =
  1014. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
  1015. ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
  1016. else
  1017. value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
  1018. if (qdev->mac_index)
  1019. ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
  1020. else
  1021. ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
  1022. }
  1023. /*
  1024. * Caller holds hw_lock.
  1025. */
  1026. static int ql_is_fiber(struct ql3_adapter *qdev)
  1027. {
  1028. struct ql3xxx_port_registers __iomem *port_regs =
  1029. qdev->mem_map_registers;
  1030. u32 bitToCheck = 0;
  1031. u32 temp;
  1032. switch (qdev->mac_index) {
  1033. case 0:
  1034. bitToCheck = PORT_STATUS_SM0;
  1035. break;
  1036. case 1:
  1037. bitToCheck = PORT_STATUS_SM1;
  1038. break;
  1039. }
  1040. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1041. return (temp & bitToCheck) != 0;
  1042. }
  1043. static int ql_is_auto_cfg(struct ql3_adapter *qdev)
  1044. {
  1045. u16 reg;
  1046. ql_mii_read_reg(qdev, 0x00, &reg);
  1047. return (reg & 0x1000) != 0;
  1048. }
  1049. /*
  1050. * Caller holds hw_lock.
  1051. */
  1052. static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
  1053. {
  1054. struct ql3xxx_port_registers __iomem *port_regs =
  1055. qdev->mem_map_registers;
  1056. u32 bitToCheck = 0;
  1057. u32 temp;
  1058. switch (qdev->mac_index) {
  1059. case 0:
  1060. bitToCheck = PORT_STATUS_AC0;
  1061. break;
  1062. case 1:
  1063. bitToCheck = PORT_STATUS_AC1;
  1064. break;
  1065. }
  1066. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1067. if (temp & bitToCheck) {
  1068. if (netif_msg_link(qdev))
  1069. printk(KERN_INFO PFX
  1070. "%s: Auto-Negotiate complete.\n",
  1071. qdev->ndev->name);
  1072. return 1;
  1073. } else {
  1074. if (netif_msg_link(qdev))
  1075. printk(KERN_WARNING PFX
  1076. "%s: Auto-Negotiate incomplete.\n",
  1077. qdev->ndev->name);
  1078. return 0;
  1079. }
  1080. }
  1081. /*
  1082. * ql_is_neg_pause() returns 1 if pause was negotiated to be on
  1083. */
  1084. static int ql_is_neg_pause(struct ql3_adapter *qdev)
  1085. {
  1086. if (ql_is_fiber(qdev))
  1087. return ql_is_petbi_neg_pause(qdev);
  1088. else
  1089. return ql_is_phy_neg_pause(qdev);
  1090. }
  1091. static int ql_auto_neg_error(struct ql3_adapter *qdev)
  1092. {
  1093. struct ql3xxx_port_registers __iomem *port_regs =
  1094. qdev->mem_map_registers;
  1095. u32 bitToCheck = 0;
  1096. u32 temp;
  1097. switch (qdev->mac_index) {
  1098. case 0:
  1099. bitToCheck = PORT_STATUS_AE0;
  1100. break;
  1101. case 1:
  1102. bitToCheck = PORT_STATUS_AE1;
  1103. break;
  1104. }
  1105. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1106. return (temp & bitToCheck) != 0;
  1107. }
  1108. static u32 ql_get_link_speed(struct ql3_adapter *qdev)
  1109. {
  1110. if (ql_is_fiber(qdev))
  1111. return SPEED_1000;
  1112. else
  1113. return ql_phy_get_speed(qdev);
  1114. }
  1115. static int ql_is_link_full_dup(struct ql3_adapter *qdev)
  1116. {
  1117. if (ql_is_fiber(qdev))
  1118. return 1;
  1119. else
  1120. return ql_is_full_dup(qdev);
  1121. }
  1122. /*
  1123. * Caller holds hw_lock.
  1124. */
  1125. static int ql_link_down_detect(struct ql3_adapter *qdev)
  1126. {
  1127. struct ql3xxx_port_registers __iomem *port_regs =
  1128. qdev->mem_map_registers;
  1129. u32 bitToCheck = 0;
  1130. u32 temp;
  1131. switch (qdev->mac_index) {
  1132. case 0:
  1133. bitToCheck = ISP_CONTROL_LINK_DN_0;
  1134. break;
  1135. case 1:
  1136. bitToCheck = ISP_CONTROL_LINK_DN_1;
  1137. break;
  1138. }
  1139. temp =
  1140. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  1141. return (temp & bitToCheck) != 0;
  1142. }
  1143. /*
  1144. * Caller holds hw_lock.
  1145. */
  1146. static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
  1147. {
  1148. struct ql3xxx_port_registers __iomem *port_regs =
  1149. qdev->mem_map_registers;
  1150. switch (qdev->mac_index) {
  1151. case 0:
  1152. ql_write_common_reg(qdev,
  1153. &port_regs->CommonRegs.ispControlStatus,
  1154. (ISP_CONTROL_LINK_DN_0) |
  1155. (ISP_CONTROL_LINK_DN_0 << 16));
  1156. break;
  1157. case 1:
  1158. ql_write_common_reg(qdev,
  1159. &port_regs->CommonRegs.ispControlStatus,
  1160. (ISP_CONTROL_LINK_DN_1) |
  1161. (ISP_CONTROL_LINK_DN_1 << 16));
  1162. break;
  1163. default:
  1164. return 1;
  1165. }
  1166. return 0;
  1167. }
  1168. /*
  1169. * Caller holds hw_lock.
  1170. */
  1171. static int ql_this_adapter_controls_port(struct ql3_adapter *qdev)
  1172. {
  1173. struct ql3xxx_port_registers __iomem *port_regs =
  1174. qdev->mem_map_registers;
  1175. u32 bitToCheck = 0;
  1176. u32 temp;
  1177. switch (qdev->mac_index) {
  1178. case 0:
  1179. bitToCheck = PORT_STATUS_F1_ENABLED;
  1180. break;
  1181. case 1:
  1182. bitToCheck = PORT_STATUS_F3_ENABLED;
  1183. break;
  1184. default:
  1185. break;
  1186. }
  1187. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1188. if (temp & bitToCheck) {
  1189. if (netif_msg_link(qdev))
  1190. printk(KERN_DEBUG PFX
  1191. "%s: is not link master.\n", qdev->ndev->name);
  1192. return 0;
  1193. } else {
  1194. if (netif_msg_link(qdev))
  1195. printk(KERN_DEBUG PFX
  1196. "%s: is link master.\n", qdev->ndev->name);
  1197. return 1;
  1198. }
  1199. }
  1200. static void ql_phy_reset_ex(struct ql3_adapter *qdev)
  1201. {
  1202. ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET,
  1203. PHYAddr[qdev->mac_index]);
  1204. }
  1205. static void ql_phy_start_neg_ex(struct ql3_adapter *qdev)
  1206. {
  1207. u16 reg;
  1208. u16 portConfiguration;
  1209. if(qdev->phyType == PHY_AGERE_ET1011C) {
  1210. /* turn off external loopback */
  1211. ql_mii_write_reg(qdev, 0x13, 0x0000);
  1212. }
  1213. if(qdev->mac_index == 0)
  1214. portConfiguration = qdev->nvram_data.macCfg_port0.portConfiguration;
  1215. else
  1216. portConfiguration = qdev->nvram_data.macCfg_port1.portConfiguration;
  1217. /* Some HBA's in the field are set to 0 and they need to
  1218. be reinterpreted with a default value */
  1219. if(portConfiguration == 0)
  1220. portConfiguration = PORT_CONFIG_DEFAULT;
  1221. /* Set the 1000 advertisements */
  1222. ql_mii_read_reg_ex(qdev, PHY_GIG_CONTROL, &reg,
  1223. PHYAddr[qdev->mac_index]);
  1224. reg &= ~PHY_GIG_ALL_PARAMS;
  1225. if(portConfiguration & PORT_CONFIG_1000MB_SPEED) {
  1226. if(portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED)
  1227. reg |= PHY_GIG_ADV_1000F;
  1228. else
  1229. reg |= PHY_GIG_ADV_1000H;
  1230. }
  1231. ql_mii_write_reg_ex(qdev, PHY_GIG_CONTROL, reg,
  1232. PHYAddr[qdev->mac_index]);
  1233. /* Set the 10/100 & pause negotiation advertisements */
  1234. ql_mii_read_reg_ex(qdev, PHY_NEG_ADVER, &reg,
  1235. PHYAddr[qdev->mac_index]);
  1236. reg &= ~PHY_NEG_ALL_PARAMS;
  1237. if(portConfiguration & PORT_CONFIG_SYM_PAUSE_ENABLED)
  1238. reg |= PHY_NEG_ASY_PAUSE | PHY_NEG_SYM_PAUSE;
  1239. if(portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED) {
  1240. if(portConfiguration & PORT_CONFIG_100MB_SPEED)
  1241. reg |= PHY_NEG_ADV_100F;
  1242. if(portConfiguration & PORT_CONFIG_10MB_SPEED)
  1243. reg |= PHY_NEG_ADV_10F;
  1244. }
  1245. if(portConfiguration & PORT_CONFIG_HALF_DUPLEX_ENABLED) {
  1246. if(portConfiguration & PORT_CONFIG_100MB_SPEED)
  1247. reg |= PHY_NEG_ADV_100H;
  1248. if(portConfiguration & PORT_CONFIG_10MB_SPEED)
  1249. reg |= PHY_NEG_ADV_10H;
  1250. }
  1251. if(portConfiguration &
  1252. PORT_CONFIG_1000MB_SPEED) {
  1253. reg |= 1;
  1254. }
  1255. ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER, reg,
  1256. PHYAddr[qdev->mac_index]);
  1257. ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, PHYAddr[qdev->mac_index]);
  1258. ql_mii_write_reg_ex(qdev, CONTROL_REG,
  1259. reg | PHY_CTRL_RESTART_NEG | PHY_CTRL_AUTO_NEG,
  1260. PHYAddr[qdev->mac_index]);
  1261. }
  1262. static void ql_phy_init_ex(struct ql3_adapter *qdev)
  1263. {
  1264. ql_phy_reset_ex(qdev);
  1265. PHY_Setup(qdev);
  1266. ql_phy_start_neg_ex(qdev);
  1267. }
  1268. /*
  1269. * Caller holds hw_lock.
  1270. */
  1271. static u32 ql_get_link_state(struct ql3_adapter *qdev)
  1272. {
  1273. struct ql3xxx_port_registers __iomem *port_regs =
  1274. qdev->mem_map_registers;
  1275. u32 bitToCheck = 0;
  1276. u32 temp, linkState;
  1277. switch (qdev->mac_index) {
  1278. case 0:
  1279. bitToCheck = PORT_STATUS_UP0;
  1280. break;
  1281. case 1:
  1282. bitToCheck = PORT_STATUS_UP1;
  1283. break;
  1284. }
  1285. temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
  1286. if (temp & bitToCheck) {
  1287. linkState = LS_UP;
  1288. } else {
  1289. linkState = LS_DOWN;
  1290. }
  1291. return linkState;
  1292. }
  1293. static int ql_port_start(struct ql3_adapter *qdev)
  1294. {
  1295. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1296. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1297. 2) << 7)) {
  1298. printk(KERN_ERR "%s: Could not get hw lock for GIO\n",
  1299. qdev->ndev->name);
  1300. return -1;
  1301. }
  1302. if (ql_is_fiber(qdev)) {
  1303. ql_petbi_init(qdev);
  1304. } else {
  1305. /* Copper port */
  1306. ql_phy_init_ex(qdev);
  1307. }
  1308. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1309. return 0;
  1310. }
  1311. static int ql_finish_auto_neg(struct ql3_adapter *qdev)
  1312. {
  1313. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1314. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1315. 2) << 7))
  1316. return -1;
  1317. if (!ql_auto_neg_error(qdev)) {
  1318. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1319. /* configure the MAC */
  1320. if (netif_msg_link(qdev))
  1321. printk(KERN_DEBUG PFX
  1322. "%s: Configuring link.\n",
  1323. qdev->ndev->
  1324. name);
  1325. ql_mac_cfg_soft_reset(qdev, 1);
  1326. ql_mac_cfg_gig(qdev,
  1327. (ql_get_link_speed
  1328. (qdev) ==
  1329. SPEED_1000));
  1330. ql_mac_cfg_full_dup(qdev,
  1331. ql_is_link_full_dup
  1332. (qdev));
  1333. ql_mac_cfg_pause(qdev,
  1334. ql_is_neg_pause
  1335. (qdev));
  1336. ql_mac_cfg_soft_reset(qdev, 0);
  1337. /* enable the MAC */
  1338. if (netif_msg_link(qdev))
  1339. printk(KERN_DEBUG PFX
  1340. "%s: Enabling mac.\n",
  1341. qdev->ndev->
  1342. name);
  1343. ql_mac_enable(qdev, 1);
  1344. }
  1345. qdev->port_link_state = LS_UP;
  1346. netif_start_queue(qdev->ndev);
  1347. netif_carrier_on(qdev->ndev);
  1348. if (netif_msg_link(qdev))
  1349. printk(KERN_INFO PFX
  1350. "%s: Link is up at %d Mbps, %s duplex.\n",
  1351. qdev->ndev->name,
  1352. ql_get_link_speed(qdev),
  1353. ql_is_link_full_dup(qdev)
  1354. ? "full" : "half");
  1355. } else { /* Remote error detected */
  1356. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1357. if (netif_msg_link(qdev))
  1358. printk(KERN_DEBUG PFX
  1359. "%s: Remote error detected. "
  1360. "Calling ql_port_start().\n",
  1361. qdev->ndev->
  1362. name);
  1363. /*
  1364. * ql_port_start() is shared code and needs
  1365. * to lock the PHY on it's own.
  1366. */
  1367. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1368. if(ql_port_start(qdev)) {/* Restart port */
  1369. return -1;
  1370. } else
  1371. return 0;
  1372. }
  1373. }
  1374. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1375. return 0;
  1376. }
  1377. static void ql_link_state_machine_work(struct work_struct *work)
  1378. {
  1379. struct ql3_adapter *qdev =
  1380. container_of(work, struct ql3_adapter, link_state_work.work);
  1381. u32 curr_link_state;
  1382. unsigned long hw_flags;
  1383. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1384. curr_link_state = ql_get_link_state(qdev);
  1385. if (test_bit(QL_RESET_ACTIVE,&qdev->flags)) {
  1386. if (netif_msg_link(qdev))
  1387. printk(KERN_INFO PFX
  1388. "%s: Reset in progress, skip processing link "
  1389. "state.\n", qdev->ndev->name);
  1390. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1391. /* Restart timer on 2 second interval. */
  1392. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);\
  1393. return;
  1394. }
  1395. switch (qdev->port_link_state) {
  1396. default:
  1397. if (test_bit(QL_LINK_MASTER,&qdev->flags)) {
  1398. ql_port_start(qdev);
  1399. }
  1400. qdev->port_link_state = LS_DOWN;
  1401. /* Fall Through */
  1402. case LS_DOWN:
  1403. if (curr_link_state == LS_UP) {
  1404. if (netif_msg_link(qdev))
  1405. printk(KERN_INFO PFX "%s: Link is up.\n",
  1406. qdev->ndev->name);
  1407. if (ql_is_auto_neg_complete(qdev))
  1408. ql_finish_auto_neg(qdev);
  1409. if (qdev->port_link_state == LS_UP)
  1410. ql_link_down_detect_clear(qdev);
  1411. qdev->port_link_state = LS_UP;
  1412. }
  1413. break;
  1414. case LS_UP:
  1415. /*
  1416. * See if the link is currently down or went down and came
  1417. * back up
  1418. */
  1419. if (curr_link_state == LS_DOWN) {
  1420. if (netif_msg_link(qdev))
  1421. printk(KERN_INFO PFX "%s: Link is down.\n",
  1422. qdev->ndev->name);
  1423. qdev->port_link_state = LS_DOWN;
  1424. }
  1425. if (ql_link_down_detect(qdev))
  1426. qdev->port_link_state = LS_DOWN;
  1427. break;
  1428. }
  1429. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1430. /* Restart timer on 2 second interval. */
  1431. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  1432. }
  1433. /*
  1434. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1435. */
  1436. static void ql_get_phy_owner(struct ql3_adapter *qdev)
  1437. {
  1438. if (ql_this_adapter_controls_port(qdev))
  1439. set_bit(QL_LINK_MASTER,&qdev->flags);
  1440. else
  1441. clear_bit(QL_LINK_MASTER,&qdev->flags);
  1442. }
  1443. /*
  1444. * Caller must take hw_lock and QL_PHY_GIO_SEM.
  1445. */
  1446. static void ql_init_scan_mode(struct ql3_adapter *qdev)
  1447. {
  1448. ql_mii_enable_scan_mode(qdev);
  1449. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1450. if (ql_this_adapter_controls_port(qdev))
  1451. ql_petbi_init_ex(qdev);
  1452. } else {
  1453. if (ql_this_adapter_controls_port(qdev))
  1454. ql_phy_init_ex(qdev);
  1455. }
  1456. }
  1457. /*
  1458. * MII_Setup needs to be called before taking the PHY out of reset so that the
  1459. * management interface clock speed can be set properly. It would be better if
  1460. * we had a way to disable MDC until after the PHY is out of reset, but we
  1461. * don't have that capability.
  1462. */
  1463. static int ql_mii_setup(struct ql3_adapter *qdev)
  1464. {
  1465. u32 reg;
  1466. struct ql3xxx_port_registers __iomem *port_regs =
  1467. qdev->mem_map_registers;
  1468. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1469. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1470. 2) << 7))
  1471. return -1;
  1472. if (qdev->device_id == QL3032_DEVICE_ID)
  1473. ql_write_page0_reg(qdev,
  1474. &port_regs->macMIIMgmtControlReg, 0x0f00000);
  1475. /* Divide 125MHz clock by 28 to meet PHY timing requirements */
  1476. reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
  1477. ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
  1478. reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
  1479. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1480. return 0;
  1481. }
  1482. static u32 ql_supported_modes(struct ql3_adapter *qdev)
  1483. {
  1484. u32 supported;
  1485. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1486. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1487. | SUPPORTED_Autoneg;
  1488. } else {
  1489. supported = SUPPORTED_10baseT_Half
  1490. | SUPPORTED_10baseT_Full
  1491. | SUPPORTED_100baseT_Half
  1492. | SUPPORTED_100baseT_Full
  1493. | SUPPORTED_1000baseT_Half
  1494. | SUPPORTED_1000baseT_Full
  1495. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1496. }
  1497. return supported;
  1498. }
  1499. static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
  1500. {
  1501. int status;
  1502. unsigned long hw_flags;
  1503. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1504. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1505. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1506. 2) << 7)) {
  1507. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1508. return 0;
  1509. }
  1510. status = ql_is_auto_cfg(qdev);
  1511. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1512. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1513. return status;
  1514. }
  1515. static u32 ql_get_speed(struct ql3_adapter *qdev)
  1516. {
  1517. u32 status;
  1518. unsigned long hw_flags;
  1519. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1520. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1521. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1522. 2) << 7)) {
  1523. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1524. return 0;
  1525. }
  1526. status = ql_get_link_speed(qdev);
  1527. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1528. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1529. return status;
  1530. }
  1531. static int ql_get_full_dup(struct ql3_adapter *qdev)
  1532. {
  1533. int status;
  1534. unsigned long hw_flags;
  1535. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1536. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  1537. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  1538. 2) << 7)) {
  1539. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1540. return 0;
  1541. }
  1542. status = ql_is_link_full_dup(qdev);
  1543. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  1544. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1545. return status;
  1546. }
  1547. static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
  1548. {
  1549. struct ql3_adapter *qdev = netdev_priv(ndev);
  1550. ecmd->transceiver = XCVR_INTERNAL;
  1551. ecmd->supported = ql_supported_modes(qdev);
  1552. if (test_bit(QL_LINK_OPTICAL,&qdev->flags)) {
  1553. ecmd->port = PORT_FIBRE;
  1554. } else {
  1555. ecmd->port = PORT_TP;
  1556. ecmd->phy_address = qdev->PHYAddr;
  1557. }
  1558. ecmd->advertising = ql_supported_modes(qdev);
  1559. ecmd->autoneg = ql_get_auto_cfg_status(qdev);
  1560. ecmd->speed = ql_get_speed(qdev);
  1561. ecmd->duplex = ql_get_full_dup(qdev);
  1562. return 0;
  1563. }
  1564. static void ql_get_drvinfo(struct net_device *ndev,
  1565. struct ethtool_drvinfo *drvinfo)
  1566. {
  1567. struct ql3_adapter *qdev = netdev_priv(ndev);
  1568. strncpy(drvinfo->driver, ql3xxx_driver_name, 32);
  1569. strncpy(drvinfo->version, ql3xxx_driver_version, 32);
  1570. strncpy(drvinfo->fw_version, "N/A", 32);
  1571. strncpy(drvinfo->bus_info, pci_name(qdev->pdev), 32);
  1572. drvinfo->regdump_len = 0;
  1573. drvinfo->eedump_len = 0;
  1574. }
  1575. static u32 ql_get_msglevel(struct net_device *ndev)
  1576. {
  1577. struct ql3_adapter *qdev = netdev_priv(ndev);
  1578. return qdev->msg_enable;
  1579. }
  1580. static void ql_set_msglevel(struct net_device *ndev, u32 value)
  1581. {
  1582. struct ql3_adapter *qdev = netdev_priv(ndev);
  1583. qdev->msg_enable = value;
  1584. }
  1585. static void ql_get_pauseparam(struct net_device *ndev,
  1586. struct ethtool_pauseparam *pause)
  1587. {
  1588. struct ql3_adapter *qdev = netdev_priv(ndev);
  1589. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1590. u32 reg;
  1591. if(qdev->mac_index == 0)
  1592. reg = ql_read_page0_reg(qdev, &port_regs->mac0ConfigReg);
  1593. else
  1594. reg = ql_read_page0_reg(qdev, &port_regs->mac1ConfigReg);
  1595. pause->autoneg = ql_get_auto_cfg_status(qdev);
  1596. pause->rx_pause = (reg & MAC_CONFIG_REG_RF) >> 2;
  1597. pause->tx_pause = (reg & MAC_CONFIG_REG_TF) >> 1;
  1598. }
  1599. static const struct ethtool_ops ql3xxx_ethtool_ops = {
  1600. .get_settings = ql_get_settings,
  1601. .get_drvinfo = ql_get_drvinfo,
  1602. .get_link = ethtool_op_get_link,
  1603. .get_msglevel = ql_get_msglevel,
  1604. .set_msglevel = ql_set_msglevel,
  1605. .get_pauseparam = ql_get_pauseparam,
  1606. };
  1607. static int ql_populate_free_queue(struct ql3_adapter *qdev)
  1608. {
  1609. struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
  1610. dma_addr_t map;
  1611. int err;
  1612. while (lrg_buf_cb) {
  1613. if (!lrg_buf_cb->skb) {
  1614. lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
  1615. qdev->lrg_buffer_len);
  1616. if (unlikely(!lrg_buf_cb->skb)) {
  1617. printk(KERN_DEBUG PFX
  1618. "%s: Failed netdev_alloc_skb().\n",
  1619. qdev->ndev->name);
  1620. break;
  1621. } else {
  1622. /*
  1623. * We save some space to copy the ethhdr from
  1624. * first buffer
  1625. */
  1626. skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
  1627. map = pci_map_single(qdev->pdev,
  1628. lrg_buf_cb->skb->data,
  1629. qdev->lrg_buffer_len -
  1630. QL_HEADER_SPACE,
  1631. PCI_DMA_FROMDEVICE);
  1632. err = pci_dma_mapping_error(qdev->pdev, map);
  1633. if(err) {
  1634. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  1635. qdev->ndev->name, err);
  1636. dev_kfree_skb(lrg_buf_cb->skb);
  1637. lrg_buf_cb->skb = NULL;
  1638. break;
  1639. }
  1640. lrg_buf_cb->buf_phy_addr_low =
  1641. cpu_to_le32(LS_64BITS(map));
  1642. lrg_buf_cb->buf_phy_addr_high =
  1643. cpu_to_le32(MS_64BITS(map));
  1644. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  1645. pci_unmap_len_set(lrg_buf_cb, maplen,
  1646. qdev->lrg_buffer_len -
  1647. QL_HEADER_SPACE);
  1648. --qdev->lrg_buf_skb_check;
  1649. if (!qdev->lrg_buf_skb_check)
  1650. return 1;
  1651. }
  1652. }
  1653. lrg_buf_cb = lrg_buf_cb->next;
  1654. }
  1655. return 0;
  1656. }
  1657. /*
  1658. * Caller holds hw_lock.
  1659. */
  1660. static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
  1661. {
  1662. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1663. if (qdev->small_buf_release_cnt >= 16) {
  1664. while (qdev->small_buf_release_cnt >= 16) {
  1665. qdev->small_buf_q_producer_index++;
  1666. if (qdev->small_buf_q_producer_index ==
  1667. NUM_SBUFQ_ENTRIES)
  1668. qdev->small_buf_q_producer_index = 0;
  1669. qdev->small_buf_release_cnt -= 8;
  1670. }
  1671. wmb();
  1672. writel(qdev->small_buf_q_producer_index,
  1673. &port_regs->CommonRegs.rxSmallQProducerIndex);
  1674. }
  1675. }
  1676. /*
  1677. * Caller holds hw_lock.
  1678. */
  1679. static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
  1680. {
  1681. struct bufq_addr_element *lrg_buf_q_ele;
  1682. int i;
  1683. struct ql_rcv_buf_cb *lrg_buf_cb;
  1684. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1685. if ((qdev->lrg_buf_free_count >= 8)
  1686. && (qdev->lrg_buf_release_cnt >= 16)) {
  1687. if (qdev->lrg_buf_skb_check)
  1688. if (!ql_populate_free_queue(qdev))
  1689. return;
  1690. lrg_buf_q_ele = qdev->lrg_buf_next_free;
  1691. while ((qdev->lrg_buf_release_cnt >= 16)
  1692. && (qdev->lrg_buf_free_count >= 8)) {
  1693. for (i = 0; i < 8; i++) {
  1694. lrg_buf_cb =
  1695. ql_get_from_lrg_buf_free_list(qdev);
  1696. lrg_buf_q_ele->addr_high =
  1697. lrg_buf_cb->buf_phy_addr_high;
  1698. lrg_buf_q_ele->addr_low =
  1699. lrg_buf_cb->buf_phy_addr_low;
  1700. lrg_buf_q_ele++;
  1701. qdev->lrg_buf_release_cnt--;
  1702. }
  1703. qdev->lrg_buf_q_producer_index++;
  1704. if (qdev->lrg_buf_q_producer_index == qdev->num_lbufq_entries)
  1705. qdev->lrg_buf_q_producer_index = 0;
  1706. if (qdev->lrg_buf_q_producer_index ==
  1707. (qdev->num_lbufq_entries - 1)) {
  1708. lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
  1709. }
  1710. }
  1711. wmb();
  1712. qdev->lrg_buf_next_free = lrg_buf_q_ele;
  1713. writel(qdev->lrg_buf_q_producer_index,
  1714. &port_regs->CommonRegs.rxLargeQProducerIndex);
  1715. }
  1716. }
  1717. static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
  1718. struct ob_mac_iocb_rsp *mac_rsp)
  1719. {
  1720. struct ql_tx_buf_cb *tx_cb;
  1721. int i;
  1722. int retval = 0;
  1723. if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
  1724. printk(KERN_WARNING "Frame short but, frame was padded and sent.\n");
  1725. }
  1726. tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
  1727. /* Check the transmit response flags for any errors */
  1728. if(mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
  1729. printk(KERN_ERR "Frame too short to be legal, frame not sent.\n");
  1730. qdev->ndev->stats.tx_errors++;
  1731. retval = -EIO;
  1732. goto frame_not_sent;
  1733. }
  1734. if(tx_cb->seg_count == 0) {
  1735. printk(KERN_ERR "tx_cb->seg_count == 0: %d\n", mac_rsp->transaction_id);
  1736. qdev->ndev->stats.tx_errors++;
  1737. retval = -EIO;
  1738. goto invalid_seg_count;
  1739. }
  1740. pci_unmap_single(qdev->pdev,
  1741. pci_unmap_addr(&tx_cb->map[0], mapaddr),
  1742. pci_unmap_len(&tx_cb->map[0], maplen),
  1743. PCI_DMA_TODEVICE);
  1744. tx_cb->seg_count--;
  1745. if (tx_cb->seg_count) {
  1746. for (i = 1; i < tx_cb->seg_count; i++) {
  1747. pci_unmap_page(qdev->pdev,
  1748. pci_unmap_addr(&tx_cb->map[i],
  1749. mapaddr),
  1750. pci_unmap_len(&tx_cb->map[i], maplen),
  1751. PCI_DMA_TODEVICE);
  1752. }
  1753. }
  1754. qdev->ndev->stats.tx_packets++;
  1755. qdev->ndev->stats.tx_bytes += tx_cb->skb->len;
  1756. frame_not_sent:
  1757. dev_kfree_skb_irq(tx_cb->skb);
  1758. tx_cb->skb = NULL;
  1759. invalid_seg_count:
  1760. atomic_inc(&qdev->tx_count);
  1761. }
  1762. static void ql_get_sbuf(struct ql3_adapter *qdev)
  1763. {
  1764. if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
  1765. qdev->small_buf_index = 0;
  1766. qdev->small_buf_release_cnt++;
  1767. }
  1768. static struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
  1769. {
  1770. struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
  1771. lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
  1772. qdev->lrg_buf_release_cnt++;
  1773. if (++qdev->lrg_buf_index == qdev->num_large_buffers)
  1774. qdev->lrg_buf_index = 0;
  1775. return(lrg_buf_cb);
  1776. }
  1777. /*
  1778. * The difference between 3022 and 3032 for inbound completions:
  1779. * 3022 uses two buffers per completion. The first buffer contains
  1780. * (some) header info, the second the remainder of the headers plus
  1781. * the data. For this chip we reserve some space at the top of the
  1782. * receive buffer so that the header info in buffer one can be
  1783. * prepended to the buffer two. Buffer two is the sent up while
  1784. * buffer one is returned to the hardware to be reused.
  1785. * 3032 receives all of it's data and headers in one buffer for a
  1786. * simpler process. 3032 also supports checksum verification as
  1787. * can be seen in ql_process_macip_rx_intr().
  1788. */
  1789. static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
  1790. struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
  1791. {
  1792. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1793. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1794. struct sk_buff *skb;
  1795. u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
  1796. /*
  1797. * Get the inbound address list (small buffer).
  1798. */
  1799. ql_get_sbuf(qdev);
  1800. if (qdev->device_id == QL3022_DEVICE_ID)
  1801. lrg_buf_cb1 = ql_get_lbuf(qdev);
  1802. /* start of second buffer */
  1803. lrg_buf_cb2 = ql_get_lbuf(qdev);
  1804. skb = lrg_buf_cb2->skb;
  1805. qdev->ndev->stats.rx_packets++;
  1806. qdev->ndev->stats.rx_bytes += length;
  1807. skb_put(skb, length);
  1808. pci_unmap_single(qdev->pdev,
  1809. pci_unmap_addr(lrg_buf_cb2, mapaddr),
  1810. pci_unmap_len(lrg_buf_cb2, maplen),
  1811. PCI_DMA_FROMDEVICE);
  1812. prefetch(skb->data);
  1813. skb->ip_summed = CHECKSUM_NONE;
  1814. skb->protocol = eth_type_trans(skb, qdev->ndev);
  1815. netif_receive_skb(skb);
  1816. lrg_buf_cb2->skb = NULL;
  1817. if (qdev->device_id == QL3022_DEVICE_ID)
  1818. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1819. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1820. }
  1821. static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
  1822. struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
  1823. {
  1824. struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
  1825. struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
  1826. struct sk_buff *skb1 = NULL, *skb2;
  1827. struct net_device *ndev = qdev->ndev;
  1828. u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
  1829. u16 size = 0;
  1830. /*
  1831. * Get the inbound address list (small buffer).
  1832. */
  1833. ql_get_sbuf(qdev);
  1834. if (qdev->device_id == QL3022_DEVICE_ID) {
  1835. /* start of first buffer on 3022 */
  1836. lrg_buf_cb1 = ql_get_lbuf(qdev);
  1837. skb1 = lrg_buf_cb1->skb;
  1838. size = ETH_HLEN;
  1839. if (*((u16 *) skb1->data) != 0xFFFF)
  1840. size += VLAN_ETH_HLEN - ETH_HLEN;
  1841. }
  1842. /* start of second buffer */
  1843. lrg_buf_cb2 = ql_get_lbuf(qdev);
  1844. skb2 = lrg_buf_cb2->skb;
  1845. skb_put(skb2, length); /* Just the second buffer length here. */
  1846. pci_unmap_single(qdev->pdev,
  1847. pci_unmap_addr(lrg_buf_cb2, mapaddr),
  1848. pci_unmap_len(lrg_buf_cb2, maplen),
  1849. PCI_DMA_FROMDEVICE);
  1850. prefetch(skb2->data);
  1851. skb2->ip_summed = CHECKSUM_NONE;
  1852. if (qdev->device_id == QL3022_DEVICE_ID) {
  1853. /*
  1854. * Copy the ethhdr from first buffer to second. This
  1855. * is necessary for 3022 IP completions.
  1856. */
  1857. skb_copy_from_linear_data_offset(skb1, VLAN_ID_LEN,
  1858. skb_push(skb2, size), size);
  1859. } else {
  1860. u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
  1861. if (checksum &
  1862. (IB_IP_IOCB_RSP_3032_ICE |
  1863. IB_IP_IOCB_RSP_3032_CE)) {
  1864. printk(KERN_ERR
  1865. "%s: Bad checksum for this %s packet, checksum = %x.\n",
  1866. __func__,
  1867. ((checksum &
  1868. IB_IP_IOCB_RSP_3032_TCP) ? "TCP" :
  1869. "UDP"),checksum);
  1870. } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
  1871. (checksum & IB_IP_IOCB_RSP_3032_UDP &&
  1872. !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
  1873. skb2->ip_summed = CHECKSUM_UNNECESSARY;
  1874. }
  1875. }
  1876. skb2->protocol = eth_type_trans(skb2, qdev->ndev);
  1877. netif_receive_skb(skb2);
  1878. ndev->stats.rx_packets++;
  1879. ndev->stats.rx_bytes += length;
  1880. lrg_buf_cb2->skb = NULL;
  1881. if (qdev->device_id == QL3022_DEVICE_ID)
  1882. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
  1883. ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
  1884. }
  1885. static int ql_tx_rx_clean(struct ql3_adapter *qdev,
  1886. int *tx_cleaned, int *rx_cleaned, int work_to_do)
  1887. {
  1888. struct net_rsp_iocb *net_rsp;
  1889. struct net_device *ndev = qdev->ndev;
  1890. int work_done = 0;
  1891. /* While there are entries in the completion queue. */
  1892. while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
  1893. qdev->rsp_consumer_index) && (work_done < work_to_do)) {
  1894. net_rsp = qdev->rsp_current;
  1895. rmb();
  1896. /*
  1897. * Fix 4032 chipe undocumented "feature" where bit-8 is set if the
  1898. * inbound completion is for a VLAN.
  1899. */
  1900. if (qdev->device_id == QL3032_DEVICE_ID)
  1901. net_rsp->opcode &= 0x7f;
  1902. switch (net_rsp->opcode) {
  1903. case OPCODE_OB_MAC_IOCB_FN0:
  1904. case OPCODE_OB_MAC_IOCB_FN2:
  1905. ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
  1906. net_rsp);
  1907. (*tx_cleaned)++;
  1908. break;
  1909. case OPCODE_IB_MAC_IOCB:
  1910. case OPCODE_IB_3032_MAC_IOCB:
  1911. ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
  1912. net_rsp);
  1913. (*rx_cleaned)++;
  1914. break;
  1915. case OPCODE_IB_IP_IOCB:
  1916. case OPCODE_IB_3032_IP_IOCB:
  1917. ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
  1918. net_rsp);
  1919. (*rx_cleaned)++;
  1920. break;
  1921. default:
  1922. {
  1923. u32 *tmp = (u32 *) net_rsp;
  1924. printk(KERN_ERR PFX
  1925. "%s: Hit default case, not "
  1926. "handled!\n"
  1927. " dropping the packet, opcode = "
  1928. "%x.\n",
  1929. ndev->name, net_rsp->opcode);
  1930. printk(KERN_ERR PFX
  1931. "0x%08lx 0x%08lx 0x%08lx 0x%08lx \n",
  1932. (unsigned long int)tmp[0],
  1933. (unsigned long int)tmp[1],
  1934. (unsigned long int)tmp[2],
  1935. (unsigned long int)tmp[3]);
  1936. }
  1937. }
  1938. qdev->rsp_consumer_index++;
  1939. if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
  1940. qdev->rsp_consumer_index = 0;
  1941. qdev->rsp_current = qdev->rsp_q_virt_addr;
  1942. } else {
  1943. qdev->rsp_current++;
  1944. }
  1945. work_done = *tx_cleaned + *rx_cleaned;
  1946. }
  1947. return work_done;
  1948. }
  1949. static int ql_poll(struct napi_struct *napi, int budget)
  1950. {
  1951. struct ql3_adapter *qdev = container_of(napi, struct ql3_adapter, napi);
  1952. int rx_cleaned = 0, tx_cleaned = 0;
  1953. unsigned long hw_flags;
  1954. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1955. ql_tx_rx_clean(qdev, &tx_cleaned, &rx_cleaned, budget);
  1956. if (tx_cleaned + rx_cleaned != budget) {
  1957. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  1958. __napi_complete(napi);
  1959. ql_update_small_bufq_prod_index(qdev);
  1960. ql_update_lrg_bufq_prod_index(qdev);
  1961. writel(qdev->rsp_consumer_index,
  1962. &port_regs->CommonRegs.rspQConsumerIndex);
  1963. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  1964. ql_enable_interrupts(qdev);
  1965. }
  1966. return tx_cleaned + rx_cleaned;
  1967. }
  1968. static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
  1969. {
  1970. struct net_device *ndev = dev_id;
  1971. struct ql3_adapter *qdev = netdev_priv(ndev);
  1972. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  1973. u32 value;
  1974. int handled = 1;
  1975. u32 var;
  1976. port_regs = qdev->mem_map_registers;
  1977. value =
  1978. ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
  1979. if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
  1980. spin_lock(&qdev->adapter_lock);
  1981. netif_stop_queue(qdev->ndev);
  1982. netif_carrier_off(qdev->ndev);
  1983. ql_disable_interrupts(qdev);
  1984. qdev->port_link_state = LS_DOWN;
  1985. set_bit(QL_RESET_ACTIVE,&qdev->flags) ;
  1986. if (value & ISP_CONTROL_FE) {
  1987. /*
  1988. * Chip Fatal Error.
  1989. */
  1990. var =
  1991. ql_read_page0_reg_l(qdev,
  1992. &port_regs->PortFatalErrStatus);
  1993. printk(KERN_WARNING PFX
  1994. "%s: Resetting chip. PortFatalErrStatus "
  1995. "register = 0x%x\n", ndev->name, var);
  1996. set_bit(QL_RESET_START,&qdev->flags) ;
  1997. } else {
  1998. /*
  1999. * Soft Reset Requested.
  2000. */
  2001. set_bit(QL_RESET_PER_SCSI,&qdev->flags) ;
  2002. printk(KERN_ERR PFX
  2003. "%s: Another function issued a reset to the "
  2004. "chip. ISR value = %x.\n", ndev->name, value);
  2005. }
  2006. queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
  2007. spin_unlock(&qdev->adapter_lock);
  2008. } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
  2009. ql_disable_interrupts(qdev);
  2010. if (likely(napi_schedule_prep(&qdev->napi))) {
  2011. __napi_schedule(&qdev->napi);
  2012. }
  2013. } else {
  2014. return IRQ_NONE;
  2015. }
  2016. return IRQ_RETVAL(handled);
  2017. }
  2018. /*
  2019. * Get the total number of segments needed for the
  2020. * given number of fragments. This is necessary because
  2021. * outbound address lists (OAL) will be used when more than
  2022. * two frags are given. Each address list has 5 addr/len
  2023. * pairs. The 5th pair in each AOL is used to point to
  2024. * the next AOL if more frags are coming.
  2025. * That is why the frags:segment count ratio is not linear.
  2026. */
  2027. static int ql_get_seg_count(struct ql3_adapter *qdev,
  2028. unsigned short frags)
  2029. {
  2030. if (qdev->device_id == QL3022_DEVICE_ID)
  2031. return 1;
  2032. switch(frags) {
  2033. case 0: return 1; /* just the skb->data seg */
  2034. case 1: return 2; /* skb->data + 1 frag */
  2035. case 2: return 3; /* skb->data + 2 frags */
  2036. case 3: return 5; /* skb->data + 1 frag + 1 AOL containting 2 frags */
  2037. case 4: return 6;
  2038. case 5: return 7;
  2039. case 6: return 8;
  2040. case 7: return 10;
  2041. case 8: return 11;
  2042. case 9: return 12;
  2043. case 10: return 13;
  2044. case 11: return 15;
  2045. case 12: return 16;
  2046. case 13: return 17;
  2047. case 14: return 18;
  2048. case 15: return 20;
  2049. case 16: return 21;
  2050. case 17: return 22;
  2051. case 18: return 23;
  2052. }
  2053. return -1;
  2054. }
  2055. static void ql_hw_csum_setup(const struct sk_buff *skb,
  2056. struct ob_mac_iocb_req *mac_iocb_ptr)
  2057. {
  2058. const struct iphdr *ip = ip_hdr(skb);
  2059. mac_iocb_ptr->ip_hdr_off = skb_network_offset(skb);
  2060. mac_iocb_ptr->ip_hdr_len = ip->ihl;
  2061. if (ip->protocol == IPPROTO_TCP) {
  2062. mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
  2063. OB_3032MAC_IOCB_REQ_IC;
  2064. } else {
  2065. mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
  2066. OB_3032MAC_IOCB_REQ_IC;
  2067. }
  2068. }
  2069. /*
  2070. * Map the buffers for this transmit. This will return
  2071. * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  2072. */
  2073. static int ql_send_map(struct ql3_adapter *qdev,
  2074. struct ob_mac_iocb_req *mac_iocb_ptr,
  2075. struct ql_tx_buf_cb *tx_cb,
  2076. struct sk_buff *skb)
  2077. {
  2078. struct oal *oal;
  2079. struct oal_entry *oal_entry;
  2080. int len = skb_headlen(skb);
  2081. dma_addr_t map;
  2082. int err;
  2083. int completed_segs, i;
  2084. int seg_cnt, seg = 0;
  2085. int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
  2086. seg_cnt = tx_cb->seg_count;
  2087. /*
  2088. * Map the skb buffer first.
  2089. */
  2090. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2091. err = pci_dma_mapping_error(qdev->pdev, map);
  2092. if(err) {
  2093. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  2094. qdev->ndev->name, err);
  2095. return NETDEV_TX_BUSY;
  2096. }
  2097. oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
  2098. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2099. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2100. oal_entry->len = cpu_to_le32(len);
  2101. pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
  2102. pci_unmap_len_set(&tx_cb->map[seg], maplen, len);
  2103. seg++;
  2104. if (seg_cnt == 1) {
  2105. /* Terminate the last segment. */
  2106. oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
  2107. } else {
  2108. oal = tx_cb->oal;
  2109. for (completed_segs=0; completed_segs<frag_cnt; completed_segs++,seg++) {
  2110. skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
  2111. oal_entry++;
  2112. if ((seg == 2 && seg_cnt > 3) || /* Check for continuation */
  2113. (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
  2114. (seg == 12 && seg_cnt > 13) || /* but necessary. */
  2115. (seg == 17 && seg_cnt > 18)) {
  2116. /* Continuation entry points to outbound address list. */
  2117. map = pci_map_single(qdev->pdev, oal,
  2118. sizeof(struct oal),
  2119. PCI_DMA_TODEVICE);
  2120. err = pci_dma_mapping_error(qdev->pdev, map);
  2121. if(err) {
  2122. printk(KERN_ERR "%s: PCI mapping outbound address list with error: %d\n",
  2123. qdev->ndev->name, err);
  2124. goto map_error;
  2125. }
  2126. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2127. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2128. oal_entry->len =
  2129. cpu_to_le32(sizeof(struct oal) |
  2130. OAL_CONT_ENTRY);
  2131. pci_unmap_addr_set(&tx_cb->map[seg], mapaddr,
  2132. map);
  2133. pci_unmap_len_set(&tx_cb->map[seg], maplen,
  2134. sizeof(struct oal));
  2135. oal_entry = (struct oal_entry *)oal;
  2136. oal++;
  2137. seg++;
  2138. }
  2139. map =
  2140. pci_map_page(qdev->pdev, frag->page,
  2141. frag->page_offset, frag->size,
  2142. PCI_DMA_TODEVICE);
  2143. err = pci_dma_mapping_error(qdev->pdev, map);
  2144. if(err) {
  2145. printk(KERN_ERR "%s: PCI mapping frags failed with error: %d\n",
  2146. qdev->ndev->name, err);
  2147. goto map_error;
  2148. }
  2149. oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
  2150. oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
  2151. oal_entry->len = cpu_to_le32(frag->size);
  2152. pci_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
  2153. pci_unmap_len_set(&tx_cb->map[seg], maplen,
  2154. frag->size);
  2155. }
  2156. /* Terminate the last segment. */
  2157. oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
  2158. }
  2159. return NETDEV_TX_OK;
  2160. map_error:
  2161. /* A PCI mapping failed and now we will need to back out
  2162. * We need to traverse through the oal's and associated pages which
  2163. * have been mapped and now we must unmap them to clean up properly
  2164. */
  2165. seg = 1;
  2166. oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
  2167. oal = tx_cb->oal;
  2168. for (i=0; i<completed_segs; i++,seg++) {
  2169. oal_entry++;
  2170. if((seg == 2 && seg_cnt > 3) || /* Check for continuation */
  2171. (seg == 7 && seg_cnt > 8) || /* requirements. It's strange */
  2172. (seg == 12 && seg_cnt > 13) || /* but necessary. */
  2173. (seg == 17 && seg_cnt > 18)) {
  2174. pci_unmap_single(qdev->pdev,
  2175. pci_unmap_addr(&tx_cb->map[seg], mapaddr),
  2176. pci_unmap_len(&tx_cb->map[seg], maplen),
  2177. PCI_DMA_TODEVICE);
  2178. oal++;
  2179. seg++;
  2180. }
  2181. pci_unmap_page(qdev->pdev,
  2182. pci_unmap_addr(&tx_cb->map[seg], mapaddr),
  2183. pci_unmap_len(&tx_cb->map[seg], maplen),
  2184. PCI_DMA_TODEVICE);
  2185. }
  2186. pci_unmap_single(qdev->pdev,
  2187. pci_unmap_addr(&tx_cb->map[0], mapaddr),
  2188. pci_unmap_addr(&tx_cb->map[0], maplen),
  2189. PCI_DMA_TODEVICE);
  2190. return NETDEV_TX_BUSY;
  2191. }
  2192. /*
  2193. * The difference between 3022 and 3032 sends:
  2194. * 3022 only supports a simple single segment transmission.
  2195. * 3032 supports checksumming and scatter/gather lists (fragments).
  2196. * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
  2197. * in the IOCB plus a chain of outbound address lists (OAL) that
  2198. * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
  2199. * will used to point to an OAL when more ALP entries are required.
  2200. * The IOCB is always the top of the chain followed by one or more
  2201. * OALs (when necessary).
  2202. */
  2203. static int ql3xxx_send(struct sk_buff *skb, struct net_device *ndev)
  2204. {
  2205. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  2206. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2207. struct ql_tx_buf_cb *tx_cb;
  2208. u32 tot_len = skb->len;
  2209. struct ob_mac_iocb_req *mac_iocb_ptr;
  2210. if (unlikely(atomic_read(&qdev->tx_count) < 2)) {
  2211. return NETDEV_TX_BUSY;
  2212. }
  2213. tx_cb = &qdev->tx_buf[qdev->req_producer_index] ;
  2214. if((tx_cb->seg_count = ql_get_seg_count(qdev,
  2215. (skb_shinfo(skb)->nr_frags))) == -1) {
  2216. printk(KERN_ERR PFX"%s: invalid segment count!\n",__func__);
  2217. return NETDEV_TX_OK;
  2218. }
  2219. mac_iocb_ptr = tx_cb->queue_entry;
  2220. memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
  2221. mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
  2222. mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
  2223. mac_iocb_ptr->flags |= qdev->mb_bit_mask;
  2224. mac_iocb_ptr->transaction_id = qdev->req_producer_index;
  2225. mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
  2226. tx_cb->skb = skb;
  2227. if (qdev->device_id == QL3032_DEVICE_ID &&
  2228. skb->ip_summed == CHECKSUM_PARTIAL)
  2229. ql_hw_csum_setup(skb, mac_iocb_ptr);
  2230. if(ql_send_map(qdev,mac_iocb_ptr,tx_cb,skb) != NETDEV_TX_OK) {
  2231. printk(KERN_ERR PFX"%s: Could not map the segments!\n",__func__);
  2232. return NETDEV_TX_BUSY;
  2233. }
  2234. wmb();
  2235. qdev->req_producer_index++;
  2236. if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
  2237. qdev->req_producer_index = 0;
  2238. wmb();
  2239. ql_write_common_reg_l(qdev,
  2240. &port_regs->CommonRegs.reqQProducerIndex,
  2241. qdev->req_producer_index);
  2242. if (netif_msg_tx_queued(qdev))
  2243. printk(KERN_DEBUG PFX "%s: tx queued, slot %d, len %d\n",
  2244. ndev->name, qdev->req_producer_index, skb->len);
  2245. atomic_dec(&qdev->tx_count);
  2246. return NETDEV_TX_OK;
  2247. }
  2248. static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
  2249. {
  2250. qdev->req_q_size =
  2251. (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
  2252. qdev->req_q_virt_addr =
  2253. pci_alloc_consistent(qdev->pdev,
  2254. (size_t) qdev->req_q_size,
  2255. &qdev->req_q_phy_addr);
  2256. if ((qdev->req_q_virt_addr == NULL) ||
  2257. LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
  2258. printk(KERN_ERR PFX "%s: reqQ failed.\n",
  2259. qdev->ndev->name);
  2260. return -ENOMEM;
  2261. }
  2262. qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
  2263. qdev->rsp_q_virt_addr =
  2264. pci_alloc_consistent(qdev->pdev,
  2265. (size_t) qdev->rsp_q_size,
  2266. &qdev->rsp_q_phy_addr);
  2267. if ((qdev->rsp_q_virt_addr == NULL) ||
  2268. LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
  2269. printk(KERN_ERR PFX
  2270. "%s: rspQ allocation failed\n",
  2271. qdev->ndev->name);
  2272. pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
  2273. qdev->req_q_virt_addr,
  2274. qdev->req_q_phy_addr);
  2275. return -ENOMEM;
  2276. }
  2277. set_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
  2278. return 0;
  2279. }
  2280. static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
  2281. {
  2282. if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags)) {
  2283. printk(KERN_INFO PFX
  2284. "%s: Already done.\n", qdev->ndev->name);
  2285. return;
  2286. }
  2287. pci_free_consistent(qdev->pdev,
  2288. qdev->req_q_size,
  2289. qdev->req_q_virt_addr, qdev->req_q_phy_addr);
  2290. qdev->req_q_virt_addr = NULL;
  2291. pci_free_consistent(qdev->pdev,
  2292. qdev->rsp_q_size,
  2293. qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
  2294. qdev->rsp_q_virt_addr = NULL;
  2295. clear_bit(QL_ALLOC_REQ_RSP_Q_DONE,&qdev->flags);
  2296. }
  2297. static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
  2298. {
  2299. /* Create Large Buffer Queue */
  2300. qdev->lrg_buf_q_size =
  2301. qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
  2302. if (qdev->lrg_buf_q_size < PAGE_SIZE)
  2303. qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
  2304. else
  2305. qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
  2306. qdev->lrg_buf = kmalloc(qdev->num_large_buffers * sizeof(struct ql_rcv_buf_cb),GFP_KERNEL);
  2307. if (qdev->lrg_buf == NULL) {
  2308. printk(KERN_ERR PFX
  2309. "%s: qdev->lrg_buf alloc failed.\n", qdev->ndev->name);
  2310. return -ENOMEM;
  2311. }
  2312. qdev->lrg_buf_q_alloc_virt_addr =
  2313. pci_alloc_consistent(qdev->pdev,
  2314. qdev->lrg_buf_q_alloc_size,
  2315. &qdev->lrg_buf_q_alloc_phy_addr);
  2316. if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
  2317. printk(KERN_ERR PFX
  2318. "%s: lBufQ failed\n", qdev->ndev->name);
  2319. return -ENOMEM;
  2320. }
  2321. qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
  2322. qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
  2323. /* Create Small Buffer Queue */
  2324. qdev->small_buf_q_size =
  2325. NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
  2326. if (qdev->small_buf_q_size < PAGE_SIZE)
  2327. qdev->small_buf_q_alloc_size = PAGE_SIZE;
  2328. else
  2329. qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
  2330. qdev->small_buf_q_alloc_virt_addr =
  2331. pci_alloc_consistent(qdev->pdev,
  2332. qdev->small_buf_q_alloc_size,
  2333. &qdev->small_buf_q_alloc_phy_addr);
  2334. if (qdev->small_buf_q_alloc_virt_addr == NULL) {
  2335. printk(KERN_ERR PFX
  2336. "%s: Small Buffer Queue allocation failed.\n",
  2337. qdev->ndev->name);
  2338. pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
  2339. qdev->lrg_buf_q_alloc_virt_addr,
  2340. qdev->lrg_buf_q_alloc_phy_addr);
  2341. return -ENOMEM;
  2342. }
  2343. qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
  2344. qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
  2345. set_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
  2346. return 0;
  2347. }
  2348. static void ql_free_buffer_queues(struct ql3_adapter *qdev)
  2349. {
  2350. if (!test_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags)) {
  2351. printk(KERN_INFO PFX
  2352. "%s: Already done.\n", qdev->ndev->name);
  2353. return;
  2354. }
  2355. if(qdev->lrg_buf) kfree(qdev->lrg_buf);
  2356. pci_free_consistent(qdev->pdev,
  2357. qdev->lrg_buf_q_alloc_size,
  2358. qdev->lrg_buf_q_alloc_virt_addr,
  2359. qdev->lrg_buf_q_alloc_phy_addr);
  2360. qdev->lrg_buf_q_virt_addr = NULL;
  2361. pci_free_consistent(qdev->pdev,
  2362. qdev->small_buf_q_alloc_size,
  2363. qdev->small_buf_q_alloc_virt_addr,
  2364. qdev->small_buf_q_alloc_phy_addr);
  2365. qdev->small_buf_q_virt_addr = NULL;
  2366. clear_bit(QL_ALLOC_BUFQS_DONE,&qdev->flags);
  2367. }
  2368. static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
  2369. {
  2370. int i;
  2371. struct bufq_addr_element *small_buf_q_entry;
  2372. /* Currently we allocate on one of memory and use it for smallbuffers */
  2373. qdev->small_buf_total_size =
  2374. (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
  2375. QL_SMALL_BUFFER_SIZE);
  2376. qdev->small_buf_virt_addr =
  2377. pci_alloc_consistent(qdev->pdev,
  2378. qdev->small_buf_total_size,
  2379. &qdev->small_buf_phy_addr);
  2380. if (qdev->small_buf_virt_addr == NULL) {
  2381. printk(KERN_ERR PFX
  2382. "%s: Failed to get small buffer memory.\n",
  2383. qdev->ndev->name);
  2384. return -ENOMEM;
  2385. }
  2386. qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
  2387. qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
  2388. small_buf_q_entry = qdev->small_buf_q_virt_addr;
  2389. /* Initialize the small buffer queue. */
  2390. for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
  2391. small_buf_q_entry->addr_high =
  2392. cpu_to_le32(qdev->small_buf_phy_addr_high);
  2393. small_buf_q_entry->addr_low =
  2394. cpu_to_le32(qdev->small_buf_phy_addr_low +
  2395. (i * QL_SMALL_BUFFER_SIZE));
  2396. small_buf_q_entry++;
  2397. }
  2398. qdev->small_buf_index = 0;
  2399. set_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags);
  2400. return 0;
  2401. }
  2402. static void ql_free_small_buffers(struct ql3_adapter *qdev)
  2403. {
  2404. if (!test_bit(QL_ALLOC_SMALL_BUF_DONE,&qdev->flags)) {
  2405. printk(KERN_INFO PFX
  2406. "%s: Already done.\n", qdev->ndev->name);
  2407. return;
  2408. }
  2409. if (qdev->small_buf_virt_addr != NULL) {
  2410. pci_free_consistent(qdev->pdev,
  2411. qdev->small_buf_total_size,
  2412. qdev->small_buf_virt_addr,
  2413. qdev->small_buf_phy_addr);
  2414. qdev->small_buf_virt_addr = NULL;
  2415. }
  2416. }
  2417. static void ql_free_large_buffers(struct ql3_adapter *qdev)
  2418. {
  2419. int i = 0;
  2420. struct ql_rcv_buf_cb *lrg_buf_cb;
  2421. for (i = 0; i < qdev->num_large_buffers; i++) {
  2422. lrg_buf_cb = &qdev->lrg_buf[i];
  2423. if (lrg_buf_cb->skb) {
  2424. dev_kfree_skb(lrg_buf_cb->skb);
  2425. pci_unmap_single(qdev->pdev,
  2426. pci_unmap_addr(lrg_buf_cb, mapaddr),
  2427. pci_unmap_len(lrg_buf_cb, maplen),
  2428. PCI_DMA_FROMDEVICE);
  2429. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  2430. } else {
  2431. break;
  2432. }
  2433. }
  2434. }
  2435. static void ql_init_large_buffers(struct ql3_adapter *qdev)
  2436. {
  2437. int i;
  2438. struct ql_rcv_buf_cb *lrg_buf_cb;
  2439. struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
  2440. for (i = 0; i < qdev->num_large_buffers; i++) {
  2441. lrg_buf_cb = &qdev->lrg_buf[i];
  2442. buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
  2443. buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
  2444. buf_addr_ele++;
  2445. }
  2446. qdev->lrg_buf_index = 0;
  2447. qdev->lrg_buf_skb_check = 0;
  2448. }
  2449. static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
  2450. {
  2451. int i;
  2452. struct ql_rcv_buf_cb *lrg_buf_cb;
  2453. struct sk_buff *skb;
  2454. dma_addr_t map;
  2455. int err;
  2456. for (i = 0; i < qdev->num_large_buffers; i++) {
  2457. skb = netdev_alloc_skb(qdev->ndev,
  2458. qdev->lrg_buffer_len);
  2459. if (unlikely(!skb)) {
  2460. /* Better luck next round */
  2461. printk(KERN_ERR PFX
  2462. "%s: large buff alloc failed, "
  2463. "for %d bytes at index %d.\n",
  2464. qdev->ndev->name,
  2465. qdev->lrg_buffer_len * 2, i);
  2466. ql_free_large_buffers(qdev);
  2467. return -ENOMEM;
  2468. } else {
  2469. lrg_buf_cb = &qdev->lrg_buf[i];
  2470. memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
  2471. lrg_buf_cb->index = i;
  2472. lrg_buf_cb->skb = skb;
  2473. /*
  2474. * We save some space to copy the ethhdr from first
  2475. * buffer
  2476. */
  2477. skb_reserve(skb, QL_HEADER_SPACE);
  2478. map = pci_map_single(qdev->pdev,
  2479. skb->data,
  2480. qdev->lrg_buffer_len -
  2481. QL_HEADER_SPACE,
  2482. PCI_DMA_FROMDEVICE);
  2483. err = pci_dma_mapping_error(qdev->pdev, map);
  2484. if(err) {
  2485. printk(KERN_ERR "%s: PCI mapping failed with error: %d\n",
  2486. qdev->ndev->name, err);
  2487. ql_free_large_buffers(qdev);
  2488. return -ENOMEM;
  2489. }
  2490. pci_unmap_addr_set(lrg_buf_cb, mapaddr, map);
  2491. pci_unmap_len_set(lrg_buf_cb, maplen,
  2492. qdev->lrg_buffer_len -
  2493. QL_HEADER_SPACE);
  2494. lrg_buf_cb->buf_phy_addr_low =
  2495. cpu_to_le32(LS_64BITS(map));
  2496. lrg_buf_cb->buf_phy_addr_high =
  2497. cpu_to_le32(MS_64BITS(map));
  2498. }
  2499. }
  2500. return 0;
  2501. }
  2502. static void ql_free_send_free_list(struct ql3_adapter *qdev)
  2503. {
  2504. struct ql_tx_buf_cb *tx_cb;
  2505. int i;
  2506. tx_cb = &qdev->tx_buf[0];
  2507. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2508. if (tx_cb->oal) {
  2509. kfree(tx_cb->oal);
  2510. tx_cb->oal = NULL;
  2511. }
  2512. tx_cb++;
  2513. }
  2514. }
  2515. static int ql_create_send_free_list(struct ql3_adapter *qdev)
  2516. {
  2517. struct ql_tx_buf_cb *tx_cb;
  2518. int i;
  2519. struct ob_mac_iocb_req *req_q_curr =
  2520. qdev->req_q_virt_addr;
  2521. /* Create free list of transmit buffers */
  2522. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  2523. tx_cb = &qdev->tx_buf[i];
  2524. tx_cb->skb = NULL;
  2525. tx_cb->queue_entry = req_q_curr;
  2526. req_q_curr++;
  2527. tx_cb->oal = kmalloc(512, GFP_KERNEL);
  2528. if (tx_cb->oal == NULL)
  2529. return -1;
  2530. }
  2531. return 0;
  2532. }
  2533. static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
  2534. {
  2535. if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
  2536. qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
  2537. qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
  2538. }
  2539. else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
  2540. /*
  2541. * Bigger buffers, so less of them.
  2542. */
  2543. qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
  2544. qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
  2545. } else {
  2546. printk(KERN_ERR PFX
  2547. "%s: Invalid mtu size. Only 1500 and 9000 are accepted.\n",
  2548. qdev->ndev->name);
  2549. return -ENOMEM;
  2550. }
  2551. qdev->num_large_buffers = qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
  2552. qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
  2553. qdev->max_frame_size =
  2554. (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
  2555. /*
  2556. * First allocate a page of shared memory and use it for shadow
  2557. * locations of Network Request Queue Consumer Address Register and
  2558. * Network Completion Queue Producer Index Register
  2559. */
  2560. qdev->shadow_reg_virt_addr =
  2561. pci_alloc_consistent(qdev->pdev,
  2562. PAGE_SIZE, &qdev->shadow_reg_phy_addr);
  2563. if (qdev->shadow_reg_virt_addr != NULL) {
  2564. qdev->preq_consumer_index = (u16 *) qdev->shadow_reg_virt_addr;
  2565. qdev->req_consumer_index_phy_addr_high =
  2566. MS_64BITS(qdev->shadow_reg_phy_addr);
  2567. qdev->req_consumer_index_phy_addr_low =
  2568. LS_64BITS(qdev->shadow_reg_phy_addr);
  2569. qdev->prsp_producer_index =
  2570. (__le32 *) (((u8 *) qdev->preq_consumer_index) + 8);
  2571. qdev->rsp_producer_index_phy_addr_high =
  2572. qdev->req_consumer_index_phy_addr_high;
  2573. qdev->rsp_producer_index_phy_addr_low =
  2574. qdev->req_consumer_index_phy_addr_low + 8;
  2575. } else {
  2576. printk(KERN_ERR PFX
  2577. "%s: shadowReg Alloc failed.\n", qdev->ndev->name);
  2578. return -ENOMEM;
  2579. }
  2580. if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
  2581. printk(KERN_ERR PFX
  2582. "%s: ql_alloc_net_req_rsp_queues failed.\n",
  2583. qdev->ndev->name);
  2584. goto err_req_rsp;
  2585. }
  2586. if (ql_alloc_buffer_queues(qdev) != 0) {
  2587. printk(KERN_ERR PFX
  2588. "%s: ql_alloc_buffer_queues failed.\n",
  2589. qdev->ndev->name);
  2590. goto err_buffer_queues;
  2591. }
  2592. if (ql_alloc_small_buffers(qdev) != 0) {
  2593. printk(KERN_ERR PFX
  2594. "%s: ql_alloc_small_buffers failed\n", qdev->ndev->name);
  2595. goto err_small_buffers;
  2596. }
  2597. if (ql_alloc_large_buffers(qdev) != 0) {
  2598. printk(KERN_ERR PFX
  2599. "%s: ql_alloc_large_buffers failed\n", qdev->ndev->name);
  2600. goto err_small_buffers;
  2601. }
  2602. /* Initialize the large buffer queue. */
  2603. ql_init_large_buffers(qdev);
  2604. if (ql_create_send_free_list(qdev))
  2605. goto err_free_list;
  2606. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2607. return 0;
  2608. err_free_list:
  2609. ql_free_send_free_list(qdev);
  2610. err_small_buffers:
  2611. ql_free_buffer_queues(qdev);
  2612. err_buffer_queues:
  2613. ql_free_net_req_rsp_queues(qdev);
  2614. err_req_rsp:
  2615. pci_free_consistent(qdev->pdev,
  2616. PAGE_SIZE,
  2617. qdev->shadow_reg_virt_addr,
  2618. qdev->shadow_reg_phy_addr);
  2619. return -ENOMEM;
  2620. }
  2621. static void ql_free_mem_resources(struct ql3_adapter *qdev)
  2622. {
  2623. ql_free_send_free_list(qdev);
  2624. ql_free_large_buffers(qdev);
  2625. ql_free_small_buffers(qdev);
  2626. ql_free_buffer_queues(qdev);
  2627. ql_free_net_req_rsp_queues(qdev);
  2628. if (qdev->shadow_reg_virt_addr != NULL) {
  2629. pci_free_consistent(qdev->pdev,
  2630. PAGE_SIZE,
  2631. qdev->shadow_reg_virt_addr,
  2632. qdev->shadow_reg_phy_addr);
  2633. qdev->shadow_reg_virt_addr = NULL;
  2634. }
  2635. }
  2636. static int ql_init_misc_registers(struct ql3_adapter *qdev)
  2637. {
  2638. struct ql3xxx_local_ram_registers __iomem *local_ram =
  2639. (void __iomem *)qdev->mem_map_registers;
  2640. if(ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
  2641. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2642. 2) << 4))
  2643. return -1;
  2644. ql_write_page2_reg(qdev,
  2645. &local_ram->bufletSize, qdev->nvram_data.bufletSize);
  2646. ql_write_page2_reg(qdev,
  2647. &local_ram->maxBufletCount,
  2648. qdev->nvram_data.bufletCount);
  2649. ql_write_page2_reg(qdev,
  2650. &local_ram->freeBufletThresholdLow,
  2651. (qdev->nvram_data.tcpWindowThreshold25 << 16) |
  2652. (qdev->nvram_data.tcpWindowThreshold0));
  2653. ql_write_page2_reg(qdev,
  2654. &local_ram->freeBufletThresholdHigh,
  2655. qdev->nvram_data.tcpWindowThreshold50);
  2656. ql_write_page2_reg(qdev,
  2657. &local_ram->ipHashTableBase,
  2658. (qdev->nvram_data.ipHashTableBaseHi << 16) |
  2659. qdev->nvram_data.ipHashTableBaseLo);
  2660. ql_write_page2_reg(qdev,
  2661. &local_ram->ipHashTableCount,
  2662. qdev->nvram_data.ipHashTableSize);
  2663. ql_write_page2_reg(qdev,
  2664. &local_ram->tcpHashTableBase,
  2665. (qdev->nvram_data.tcpHashTableBaseHi << 16) |
  2666. qdev->nvram_data.tcpHashTableBaseLo);
  2667. ql_write_page2_reg(qdev,
  2668. &local_ram->tcpHashTableCount,
  2669. qdev->nvram_data.tcpHashTableSize);
  2670. ql_write_page2_reg(qdev,
  2671. &local_ram->ncbBase,
  2672. (qdev->nvram_data.ncbTableBaseHi << 16) |
  2673. qdev->nvram_data.ncbTableBaseLo);
  2674. ql_write_page2_reg(qdev,
  2675. &local_ram->maxNcbCount,
  2676. qdev->nvram_data.ncbTableSize);
  2677. ql_write_page2_reg(qdev,
  2678. &local_ram->drbBase,
  2679. (qdev->nvram_data.drbTableBaseHi << 16) |
  2680. qdev->nvram_data.drbTableBaseLo);
  2681. ql_write_page2_reg(qdev,
  2682. &local_ram->maxDrbCount,
  2683. qdev->nvram_data.drbTableSize);
  2684. ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
  2685. return 0;
  2686. }
  2687. static int ql_adapter_initialize(struct ql3_adapter *qdev)
  2688. {
  2689. u32 value;
  2690. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2691. struct ql3xxx_host_memory_registers __iomem *hmem_regs =
  2692. (void __iomem *)port_regs;
  2693. u32 delay = 10;
  2694. int status = 0;
  2695. if(ql_mii_setup(qdev))
  2696. return -1;
  2697. /* Bring out PHY out of reset */
  2698. ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  2699. (ISP_SERIAL_PORT_IF_WE |
  2700. (ISP_SERIAL_PORT_IF_WE << 16)));
  2701. qdev->port_link_state = LS_DOWN;
  2702. netif_carrier_off(qdev->ndev);
  2703. /* V2 chip fix for ARS-39168. */
  2704. ql_write_common_reg(qdev, &port_regs->CommonRegs.serialPortInterfaceReg,
  2705. (ISP_SERIAL_PORT_IF_SDE |
  2706. (ISP_SERIAL_PORT_IF_SDE << 16)));
  2707. /* Request Queue Registers */
  2708. *((u32 *) (qdev->preq_consumer_index)) = 0;
  2709. atomic_set(&qdev->tx_count,NUM_REQ_Q_ENTRIES);
  2710. qdev->req_producer_index = 0;
  2711. ql_write_page1_reg(qdev,
  2712. &hmem_regs->reqConsumerIndexAddrHigh,
  2713. qdev->req_consumer_index_phy_addr_high);
  2714. ql_write_page1_reg(qdev,
  2715. &hmem_regs->reqConsumerIndexAddrLow,
  2716. qdev->req_consumer_index_phy_addr_low);
  2717. ql_write_page1_reg(qdev,
  2718. &hmem_regs->reqBaseAddrHigh,
  2719. MS_64BITS(qdev->req_q_phy_addr));
  2720. ql_write_page1_reg(qdev,
  2721. &hmem_regs->reqBaseAddrLow,
  2722. LS_64BITS(qdev->req_q_phy_addr));
  2723. ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
  2724. /* Response Queue Registers */
  2725. *((__le16 *) (qdev->prsp_producer_index)) = 0;
  2726. qdev->rsp_consumer_index = 0;
  2727. qdev->rsp_current = qdev->rsp_q_virt_addr;
  2728. ql_write_page1_reg(qdev,
  2729. &hmem_regs->rspProducerIndexAddrHigh,
  2730. qdev->rsp_producer_index_phy_addr_high);
  2731. ql_write_page1_reg(qdev,
  2732. &hmem_regs->rspProducerIndexAddrLow,
  2733. qdev->rsp_producer_index_phy_addr_low);
  2734. ql_write_page1_reg(qdev,
  2735. &hmem_regs->rspBaseAddrHigh,
  2736. MS_64BITS(qdev->rsp_q_phy_addr));
  2737. ql_write_page1_reg(qdev,
  2738. &hmem_regs->rspBaseAddrLow,
  2739. LS_64BITS(qdev->rsp_q_phy_addr));
  2740. ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
  2741. /* Large Buffer Queue */
  2742. ql_write_page1_reg(qdev,
  2743. &hmem_regs->rxLargeQBaseAddrHigh,
  2744. MS_64BITS(qdev->lrg_buf_q_phy_addr));
  2745. ql_write_page1_reg(qdev,
  2746. &hmem_regs->rxLargeQBaseAddrLow,
  2747. LS_64BITS(qdev->lrg_buf_q_phy_addr));
  2748. ql_write_page1_reg(qdev, &hmem_regs->rxLargeQLength, qdev->num_lbufq_entries);
  2749. ql_write_page1_reg(qdev,
  2750. &hmem_regs->rxLargeBufferLength,
  2751. qdev->lrg_buffer_len);
  2752. /* Small Buffer Queue */
  2753. ql_write_page1_reg(qdev,
  2754. &hmem_regs->rxSmallQBaseAddrHigh,
  2755. MS_64BITS(qdev->small_buf_q_phy_addr));
  2756. ql_write_page1_reg(qdev,
  2757. &hmem_regs->rxSmallQBaseAddrLow,
  2758. LS_64BITS(qdev->small_buf_q_phy_addr));
  2759. ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
  2760. ql_write_page1_reg(qdev,
  2761. &hmem_regs->rxSmallBufferLength,
  2762. QL_SMALL_BUFFER_SIZE);
  2763. qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
  2764. qdev->small_buf_release_cnt = 8;
  2765. qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
  2766. qdev->lrg_buf_release_cnt = 8;
  2767. qdev->lrg_buf_next_free =
  2768. (struct bufq_addr_element *)qdev->lrg_buf_q_virt_addr;
  2769. qdev->small_buf_index = 0;
  2770. qdev->lrg_buf_index = 0;
  2771. qdev->lrg_buf_free_count = 0;
  2772. qdev->lrg_buf_free_head = NULL;
  2773. qdev->lrg_buf_free_tail = NULL;
  2774. ql_write_common_reg(qdev,
  2775. &port_regs->CommonRegs.
  2776. rxSmallQProducerIndex,
  2777. qdev->small_buf_q_producer_index);
  2778. ql_write_common_reg(qdev,
  2779. &port_regs->CommonRegs.
  2780. rxLargeQProducerIndex,
  2781. qdev->lrg_buf_q_producer_index);
  2782. /*
  2783. * Find out if the chip has already been initialized. If it has, then
  2784. * we skip some of the initialization.
  2785. */
  2786. clear_bit(QL_LINK_MASTER, &qdev->flags);
  2787. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2788. if ((value & PORT_STATUS_IC) == 0) {
  2789. /* Chip has not been configured yet, so let it rip. */
  2790. if(ql_init_misc_registers(qdev)) {
  2791. status = -1;
  2792. goto out;
  2793. }
  2794. value = qdev->nvram_data.tcpMaxWindowSize;
  2795. ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
  2796. value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
  2797. if(ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
  2798. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
  2799. * 2) << 13)) {
  2800. status = -1;
  2801. goto out;
  2802. }
  2803. ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
  2804. ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
  2805. (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
  2806. 16) | (INTERNAL_CHIP_SD |
  2807. INTERNAL_CHIP_WE)));
  2808. ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
  2809. }
  2810. if (qdev->mac_index)
  2811. ql_write_page0_reg(qdev,
  2812. &port_regs->mac1MaxFrameLengthReg,
  2813. qdev->max_frame_size);
  2814. else
  2815. ql_write_page0_reg(qdev,
  2816. &port_regs->mac0MaxFrameLengthReg,
  2817. qdev->max_frame_size);
  2818. if(ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
  2819. (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
  2820. 2) << 7)) {
  2821. status = -1;
  2822. goto out;
  2823. }
  2824. PHY_Setup(qdev);
  2825. ql_init_scan_mode(qdev);
  2826. ql_get_phy_owner(qdev);
  2827. /* Load the MAC Configuration */
  2828. /* Program lower 32 bits of the MAC address */
  2829. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2830. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  2831. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2832. ((qdev->ndev->dev_addr[2] << 24)
  2833. | (qdev->ndev->dev_addr[3] << 16)
  2834. | (qdev->ndev->dev_addr[4] << 8)
  2835. | qdev->ndev->dev_addr[5]));
  2836. /* Program top 16 bits of the MAC address */
  2837. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2838. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  2839. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  2840. ((qdev->ndev->dev_addr[0] << 8)
  2841. | qdev->ndev->dev_addr[1]));
  2842. /* Enable Primary MAC */
  2843. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  2844. ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
  2845. MAC_ADDR_INDIRECT_PTR_REG_PE));
  2846. /* Clear Primary and Secondary IP addresses */
  2847. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2848. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2849. (qdev->mac_index << 2)));
  2850. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2851. ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
  2852. ((IP_ADDR_INDEX_REG_MASK << 16) |
  2853. ((qdev->mac_index << 2) + 1)));
  2854. ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
  2855. ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
  2856. /* Indicate Configuration Complete */
  2857. ql_write_page0_reg(qdev,
  2858. &port_regs->portControl,
  2859. ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
  2860. do {
  2861. value = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2862. if (value & PORT_STATUS_IC)
  2863. break;
  2864. msleep(500);
  2865. } while (--delay);
  2866. if (delay == 0) {
  2867. printk(KERN_ERR PFX
  2868. "%s: Hw Initialization timeout.\n", qdev->ndev->name);
  2869. status = -1;
  2870. goto out;
  2871. }
  2872. /* Enable Ethernet Function */
  2873. if (qdev->device_id == QL3032_DEVICE_ID) {
  2874. value =
  2875. (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
  2876. QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
  2877. QL3032_PORT_CONTROL_ET);
  2878. ql_write_page0_reg(qdev, &port_regs->functionControl,
  2879. ((value << 16) | value));
  2880. } else {
  2881. value =
  2882. (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
  2883. PORT_CONTROL_HH);
  2884. ql_write_page0_reg(qdev, &port_regs->portControl,
  2885. ((value << 16) | value));
  2886. }
  2887. out:
  2888. return status;
  2889. }
  2890. /*
  2891. * Caller holds hw_lock.
  2892. */
  2893. static int ql_adapter_reset(struct ql3_adapter *qdev)
  2894. {
  2895. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2896. int status = 0;
  2897. u16 value;
  2898. int max_wait_time;
  2899. set_bit(QL_RESET_ACTIVE, &qdev->flags);
  2900. clear_bit(QL_RESET_DONE, &qdev->flags);
  2901. /*
  2902. * Issue soft reset to chip.
  2903. */
  2904. printk(KERN_DEBUG PFX
  2905. "%s: Issue soft reset to chip.\n",
  2906. qdev->ndev->name);
  2907. ql_write_common_reg(qdev,
  2908. &port_regs->CommonRegs.ispControlStatus,
  2909. ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
  2910. /* Wait 3 seconds for reset to complete. */
  2911. printk(KERN_DEBUG PFX
  2912. "%s: Wait 10 milliseconds for reset to complete.\n",
  2913. qdev->ndev->name);
  2914. /* Wait until the firmware tells us the Soft Reset is done */
  2915. max_wait_time = 5;
  2916. do {
  2917. value =
  2918. ql_read_common_reg(qdev,
  2919. &port_regs->CommonRegs.ispControlStatus);
  2920. if ((value & ISP_CONTROL_SR) == 0)
  2921. break;
  2922. ssleep(1);
  2923. } while ((--max_wait_time));
  2924. /*
  2925. * Also, make sure that the Network Reset Interrupt bit has been
  2926. * cleared after the soft reset has taken place.
  2927. */
  2928. value =
  2929. ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
  2930. if (value & ISP_CONTROL_RI) {
  2931. printk(KERN_DEBUG PFX
  2932. "ql_adapter_reset: clearing RI after reset.\n");
  2933. ql_write_common_reg(qdev,
  2934. &port_regs->CommonRegs.
  2935. ispControlStatus,
  2936. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  2937. }
  2938. if (max_wait_time == 0) {
  2939. /* Issue Force Soft Reset */
  2940. ql_write_common_reg(qdev,
  2941. &port_regs->CommonRegs.
  2942. ispControlStatus,
  2943. ((ISP_CONTROL_FSR << 16) |
  2944. ISP_CONTROL_FSR));
  2945. /*
  2946. * Wait until the firmware tells us the Force Soft Reset is
  2947. * done
  2948. */
  2949. max_wait_time = 5;
  2950. do {
  2951. value =
  2952. ql_read_common_reg(qdev,
  2953. &port_regs->CommonRegs.
  2954. ispControlStatus);
  2955. if ((value & ISP_CONTROL_FSR) == 0) {
  2956. break;
  2957. }
  2958. ssleep(1);
  2959. } while ((--max_wait_time));
  2960. }
  2961. if (max_wait_time == 0)
  2962. status = 1;
  2963. clear_bit(QL_RESET_ACTIVE, &qdev->flags);
  2964. set_bit(QL_RESET_DONE, &qdev->flags);
  2965. return status;
  2966. }
  2967. static void ql_set_mac_info(struct ql3_adapter *qdev)
  2968. {
  2969. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  2970. u32 value, port_status;
  2971. u8 func_number;
  2972. /* Get the function number */
  2973. value =
  2974. ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
  2975. func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
  2976. port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
  2977. switch (value & ISP_CONTROL_FN_MASK) {
  2978. case ISP_CONTROL_FN0_NET:
  2979. qdev->mac_index = 0;
  2980. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  2981. qdev->mb_bit_mask = FN0_MA_BITS_MASK;
  2982. qdev->PHYAddr = PORT0_PHY_ADDRESS;
  2983. if (port_status & PORT_STATUS_SM0)
  2984. set_bit(QL_LINK_OPTICAL,&qdev->flags);
  2985. else
  2986. clear_bit(QL_LINK_OPTICAL,&qdev->flags);
  2987. break;
  2988. case ISP_CONTROL_FN1_NET:
  2989. qdev->mac_index = 1;
  2990. qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
  2991. qdev->mb_bit_mask = FN1_MA_BITS_MASK;
  2992. qdev->PHYAddr = PORT1_PHY_ADDRESS;
  2993. if (port_status & PORT_STATUS_SM1)
  2994. set_bit(QL_LINK_OPTICAL,&qdev->flags);
  2995. else
  2996. clear_bit(QL_LINK_OPTICAL,&qdev->flags);
  2997. break;
  2998. case ISP_CONTROL_FN0_SCSI:
  2999. case ISP_CONTROL_FN1_SCSI:
  3000. default:
  3001. printk(KERN_DEBUG PFX
  3002. "%s: Invalid function number, ispControlStatus = 0x%x\n",
  3003. qdev->ndev->name,value);
  3004. break;
  3005. }
  3006. qdev->numPorts = qdev->nvram_data.version_and_numPorts >> 8;
  3007. }
  3008. static void ql_display_dev_info(struct net_device *ndev)
  3009. {
  3010. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  3011. struct pci_dev *pdev = qdev->pdev;
  3012. printk(KERN_INFO PFX
  3013. "\n%s Adapter %d RevisionID %d found %s on PCI slot %d.\n",
  3014. DRV_NAME, qdev->index, qdev->chip_rev_id,
  3015. (qdev->device_id == QL3032_DEVICE_ID) ? "QLA3032" : "QLA3022",
  3016. qdev->pci_slot);
  3017. printk(KERN_INFO PFX
  3018. "%s Interface.\n",
  3019. test_bit(QL_LINK_OPTICAL,&qdev->flags) ? "OPTICAL" : "COPPER");
  3020. /*
  3021. * Print PCI bus width/type.
  3022. */
  3023. printk(KERN_INFO PFX
  3024. "Bus interface is %s %s.\n",
  3025. ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
  3026. ((qdev->pci_x) ? "PCI-X" : "PCI"));
  3027. printk(KERN_INFO PFX
  3028. "mem IO base address adjusted = 0x%p\n",
  3029. qdev->mem_map_registers);
  3030. printk(KERN_INFO PFX "Interrupt number = %d\n", pdev->irq);
  3031. if (netif_msg_probe(qdev))
  3032. printk(KERN_INFO PFX
  3033. "%s: MAC address %pM\n",
  3034. ndev->name, ndev->dev_addr);
  3035. }
  3036. static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
  3037. {
  3038. struct net_device *ndev = qdev->ndev;
  3039. int retval = 0;
  3040. netif_stop_queue(ndev);
  3041. netif_carrier_off(ndev);
  3042. clear_bit(QL_ADAPTER_UP,&qdev->flags);
  3043. clear_bit(QL_LINK_MASTER,&qdev->flags);
  3044. ql_disable_interrupts(qdev);
  3045. free_irq(qdev->pdev->irq, ndev);
  3046. if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
  3047. printk(KERN_INFO PFX
  3048. "%s: calling pci_disable_msi().\n", qdev->ndev->name);
  3049. clear_bit(QL_MSI_ENABLED,&qdev->flags);
  3050. pci_disable_msi(qdev->pdev);
  3051. }
  3052. del_timer_sync(&qdev->adapter_timer);
  3053. napi_disable(&qdev->napi);
  3054. if (do_reset) {
  3055. int soft_reset;
  3056. unsigned long hw_flags;
  3057. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3058. if (ql_wait_for_drvr_lock(qdev)) {
  3059. if ((soft_reset = ql_adapter_reset(qdev))) {
  3060. printk(KERN_ERR PFX
  3061. "%s: ql_adapter_reset(%d) FAILED!\n",
  3062. ndev->name, qdev->index);
  3063. }
  3064. printk(KERN_ERR PFX
  3065. "%s: Releaseing driver lock via chip reset.\n",ndev->name);
  3066. } else {
  3067. printk(KERN_ERR PFX
  3068. "%s: Could not acquire driver lock to do "
  3069. "reset!\n", ndev->name);
  3070. retval = -1;
  3071. }
  3072. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3073. }
  3074. ql_free_mem_resources(qdev);
  3075. return retval;
  3076. }
  3077. static int ql_adapter_up(struct ql3_adapter *qdev)
  3078. {
  3079. struct net_device *ndev = qdev->ndev;
  3080. int err;
  3081. unsigned long irq_flags = IRQF_SAMPLE_RANDOM | IRQF_SHARED;
  3082. unsigned long hw_flags;
  3083. if (ql_alloc_mem_resources(qdev)) {
  3084. printk(KERN_ERR PFX
  3085. "%s Unable to allocate buffers.\n", ndev->name);
  3086. return -ENOMEM;
  3087. }
  3088. if (qdev->msi) {
  3089. if (pci_enable_msi(qdev->pdev)) {
  3090. printk(KERN_ERR PFX
  3091. "%s: User requested MSI, but MSI failed to "
  3092. "initialize. Continuing without MSI.\n",
  3093. qdev->ndev->name);
  3094. qdev->msi = 0;
  3095. } else {
  3096. printk(KERN_INFO PFX "%s: MSI Enabled...\n", qdev->ndev->name);
  3097. set_bit(QL_MSI_ENABLED,&qdev->flags);
  3098. irq_flags &= ~IRQF_SHARED;
  3099. }
  3100. }
  3101. if ((err = request_irq(qdev->pdev->irq,
  3102. ql3xxx_isr,
  3103. irq_flags, ndev->name, ndev))) {
  3104. printk(KERN_ERR PFX
  3105. "%s: Failed to reserve interrupt %d already in use.\n",
  3106. ndev->name, qdev->pdev->irq);
  3107. goto err_irq;
  3108. }
  3109. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3110. if ((err = ql_wait_for_drvr_lock(qdev))) {
  3111. if ((err = ql_adapter_initialize(qdev))) {
  3112. printk(KERN_ERR PFX
  3113. "%s: Unable to initialize adapter.\n",
  3114. ndev->name);
  3115. goto err_init;
  3116. }
  3117. printk(KERN_ERR PFX
  3118. "%s: Releaseing driver lock.\n",ndev->name);
  3119. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  3120. } else {
  3121. printk(KERN_ERR PFX
  3122. "%s: Could not aquire driver lock.\n",
  3123. ndev->name);
  3124. goto err_lock;
  3125. }
  3126. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3127. set_bit(QL_ADAPTER_UP,&qdev->flags);
  3128. mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
  3129. napi_enable(&qdev->napi);
  3130. ql_enable_interrupts(qdev);
  3131. return 0;
  3132. err_init:
  3133. ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
  3134. err_lock:
  3135. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3136. free_irq(qdev->pdev->irq, ndev);
  3137. err_irq:
  3138. if (qdev->msi && test_bit(QL_MSI_ENABLED,&qdev->flags)) {
  3139. printk(KERN_INFO PFX
  3140. "%s: calling pci_disable_msi().\n",
  3141. qdev->ndev->name);
  3142. clear_bit(QL_MSI_ENABLED,&qdev->flags);
  3143. pci_disable_msi(qdev->pdev);
  3144. }
  3145. return err;
  3146. }
  3147. static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
  3148. {
  3149. if( ql_adapter_down(qdev,reset) || ql_adapter_up(qdev)) {
  3150. printk(KERN_ERR PFX
  3151. "%s: Driver up/down cycle failed, "
  3152. "closing device\n",qdev->ndev->name);
  3153. rtnl_lock();
  3154. dev_close(qdev->ndev);
  3155. rtnl_unlock();
  3156. return -1;
  3157. }
  3158. return 0;
  3159. }
  3160. static int ql3xxx_close(struct net_device *ndev)
  3161. {
  3162. struct ql3_adapter *qdev = netdev_priv(ndev);
  3163. /*
  3164. * Wait for device to recover from a reset.
  3165. * (Rarely happens, but possible.)
  3166. */
  3167. while (!test_bit(QL_ADAPTER_UP,&qdev->flags))
  3168. msleep(50);
  3169. ql_adapter_down(qdev,QL_DO_RESET);
  3170. return 0;
  3171. }
  3172. static int ql3xxx_open(struct net_device *ndev)
  3173. {
  3174. struct ql3_adapter *qdev = netdev_priv(ndev);
  3175. return (ql_adapter_up(qdev));
  3176. }
  3177. static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
  3178. {
  3179. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  3180. struct ql3xxx_port_registers __iomem *port_regs =
  3181. qdev->mem_map_registers;
  3182. struct sockaddr *addr = p;
  3183. unsigned long hw_flags;
  3184. if (netif_running(ndev))
  3185. return -EBUSY;
  3186. if (!is_valid_ether_addr(addr->sa_data))
  3187. return -EADDRNOTAVAIL;
  3188. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3189. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3190. /* Program lower 32 bits of the MAC address */
  3191. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  3192. (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
  3193. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  3194. ((ndev->dev_addr[2] << 24) | (ndev->
  3195. dev_addr[3] << 16) |
  3196. (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
  3197. /* Program top 16 bits of the MAC address */
  3198. ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
  3199. ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
  3200. ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
  3201. ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
  3202. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3203. return 0;
  3204. }
  3205. static void ql3xxx_tx_timeout(struct net_device *ndev)
  3206. {
  3207. struct ql3_adapter *qdev = (struct ql3_adapter *)netdev_priv(ndev);
  3208. printk(KERN_ERR PFX "%s: Resetting...\n", ndev->name);
  3209. /*
  3210. * Stop the queues, we've got a problem.
  3211. */
  3212. netif_stop_queue(ndev);
  3213. /*
  3214. * Wake up the worker to process this event.
  3215. */
  3216. queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
  3217. }
  3218. static void ql_reset_work(struct work_struct *work)
  3219. {
  3220. struct ql3_adapter *qdev =
  3221. container_of(work, struct ql3_adapter, reset_work.work);
  3222. struct net_device *ndev = qdev->ndev;
  3223. u32 value;
  3224. struct ql_tx_buf_cb *tx_cb;
  3225. int max_wait_time, i;
  3226. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  3227. unsigned long hw_flags;
  3228. if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START),&qdev->flags)) {
  3229. clear_bit(QL_LINK_MASTER,&qdev->flags);
  3230. /*
  3231. * Loop through the active list and return the skb.
  3232. */
  3233. for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
  3234. int j;
  3235. tx_cb = &qdev->tx_buf[i];
  3236. if (tx_cb->skb) {
  3237. printk(KERN_DEBUG PFX
  3238. "%s: Freeing lost SKB.\n",
  3239. qdev->ndev->name);
  3240. pci_unmap_single(qdev->pdev,
  3241. pci_unmap_addr(&tx_cb->map[0], mapaddr),
  3242. pci_unmap_len(&tx_cb->map[0], maplen),
  3243. PCI_DMA_TODEVICE);
  3244. for(j=1;j<tx_cb->seg_count;j++) {
  3245. pci_unmap_page(qdev->pdev,
  3246. pci_unmap_addr(&tx_cb->map[j],mapaddr),
  3247. pci_unmap_len(&tx_cb->map[j],maplen),
  3248. PCI_DMA_TODEVICE);
  3249. }
  3250. dev_kfree_skb(tx_cb->skb);
  3251. tx_cb->skb = NULL;
  3252. }
  3253. }
  3254. printk(KERN_ERR PFX
  3255. "%s: Clearing NRI after reset.\n", qdev->ndev->name);
  3256. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3257. ql_write_common_reg(qdev,
  3258. &port_regs->CommonRegs.
  3259. ispControlStatus,
  3260. ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
  3261. /*
  3262. * Wait the for Soft Reset to Complete.
  3263. */
  3264. max_wait_time = 10;
  3265. do {
  3266. value = ql_read_common_reg(qdev,
  3267. &port_regs->CommonRegs.
  3268. ispControlStatus);
  3269. if ((value & ISP_CONTROL_SR) == 0) {
  3270. printk(KERN_DEBUG PFX
  3271. "%s: reset completed.\n",
  3272. qdev->ndev->name);
  3273. break;
  3274. }
  3275. if (value & ISP_CONTROL_RI) {
  3276. printk(KERN_DEBUG PFX
  3277. "%s: clearing NRI after reset.\n",
  3278. qdev->ndev->name);
  3279. ql_write_common_reg(qdev,
  3280. &port_regs->
  3281. CommonRegs.
  3282. ispControlStatus,
  3283. ((ISP_CONTROL_RI <<
  3284. 16) | ISP_CONTROL_RI));
  3285. }
  3286. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3287. ssleep(1);
  3288. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  3289. } while (--max_wait_time);
  3290. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  3291. if (value & ISP_CONTROL_SR) {
  3292. /*
  3293. * Set the reset flags and clear the board again.
  3294. * Nothing else to do...
  3295. */
  3296. printk(KERN_ERR PFX
  3297. "%s: Timed out waiting for reset to "
  3298. "complete.\n", ndev->name);
  3299. printk(KERN_ERR PFX
  3300. "%s: Do a reset.\n", ndev->name);
  3301. clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
  3302. clear_bit(QL_RESET_START,&qdev->flags);
  3303. ql_cycle_adapter(qdev,QL_DO_RESET);
  3304. return;
  3305. }
  3306. clear_bit(QL_RESET_ACTIVE,&qdev->flags);
  3307. clear_bit(QL_RESET_PER_SCSI,&qdev->flags);
  3308. clear_bit(QL_RESET_START,&qdev->flags);
  3309. ql_cycle_adapter(qdev,QL_NO_RESET);
  3310. }
  3311. }
  3312. static void ql_tx_timeout_work(struct work_struct *work)
  3313. {
  3314. struct ql3_adapter *qdev =
  3315. container_of(work, struct ql3_adapter, tx_timeout_work.work);
  3316. ql_cycle_adapter(qdev, QL_DO_RESET);
  3317. }
  3318. static void ql_get_board_info(struct ql3_adapter *qdev)
  3319. {
  3320. struct ql3xxx_port_registers __iomem *port_regs = qdev->mem_map_registers;
  3321. u32 value;
  3322. value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
  3323. qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
  3324. if (value & PORT_STATUS_64)
  3325. qdev->pci_width = 64;
  3326. else
  3327. qdev->pci_width = 32;
  3328. if (value & PORT_STATUS_X)
  3329. qdev->pci_x = 1;
  3330. else
  3331. qdev->pci_x = 0;
  3332. qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
  3333. }
  3334. static void ql3xxx_timer(unsigned long ptr)
  3335. {
  3336. struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
  3337. queue_delayed_work(qdev->workqueue, &qdev->link_state_work, 0);
  3338. }
  3339. static const struct net_device_ops ql3xxx_netdev_ops = {
  3340. .ndo_open = ql3xxx_open,
  3341. .ndo_start_xmit = ql3xxx_send,
  3342. .ndo_stop = ql3xxx_close,
  3343. .ndo_set_multicast_list = NULL, /* not allowed on NIC side */
  3344. .ndo_change_mtu = eth_change_mtu,
  3345. .ndo_validate_addr = eth_validate_addr,
  3346. .ndo_set_mac_address = ql3xxx_set_mac_address,
  3347. .ndo_tx_timeout = ql3xxx_tx_timeout,
  3348. };
  3349. static int __devinit ql3xxx_probe(struct pci_dev *pdev,
  3350. const struct pci_device_id *pci_entry)
  3351. {
  3352. struct net_device *ndev = NULL;
  3353. struct ql3_adapter *qdev = NULL;
  3354. static int cards_found = 0;
  3355. int uninitialized_var(pci_using_dac), err;
  3356. err = pci_enable_device(pdev);
  3357. if (err) {
  3358. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  3359. pci_name(pdev));
  3360. goto err_out;
  3361. }
  3362. err = pci_request_regions(pdev, DRV_NAME);
  3363. if (err) {
  3364. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  3365. pci_name(pdev));
  3366. goto err_out_disable_pdev;
  3367. }
  3368. pci_set_master(pdev);
  3369. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  3370. pci_using_dac = 1;
  3371. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3372. } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  3373. pci_using_dac = 0;
  3374. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3375. }
  3376. if (err) {
  3377. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  3378. pci_name(pdev));
  3379. goto err_out_free_regions;
  3380. }
  3381. ndev = alloc_etherdev(sizeof(struct ql3_adapter));
  3382. if (!ndev) {
  3383. printk(KERN_ERR PFX "%s could not alloc etherdev\n",
  3384. pci_name(pdev));
  3385. err = -ENOMEM;
  3386. goto err_out_free_regions;
  3387. }
  3388. SET_NETDEV_DEV(ndev, &pdev->dev);
  3389. pci_set_drvdata(pdev, ndev);
  3390. qdev = netdev_priv(ndev);
  3391. qdev->index = cards_found;
  3392. qdev->ndev = ndev;
  3393. qdev->pdev = pdev;
  3394. qdev->device_id = pci_entry->device;
  3395. qdev->port_link_state = LS_DOWN;
  3396. if (msi)
  3397. qdev->msi = 1;
  3398. qdev->msg_enable = netif_msg_init(debug, default_msg);
  3399. if (pci_using_dac)
  3400. ndev->features |= NETIF_F_HIGHDMA;
  3401. if (qdev->device_id == QL3032_DEVICE_ID)
  3402. ndev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  3403. qdev->mem_map_registers = pci_ioremap_bar(pdev, 1);
  3404. if (!qdev->mem_map_registers) {
  3405. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  3406. pci_name(pdev));
  3407. err = -EIO;
  3408. goto err_out_free_ndev;
  3409. }
  3410. spin_lock_init(&qdev->adapter_lock);
  3411. spin_lock_init(&qdev->hw_lock);
  3412. /* Set driver entry points */
  3413. ndev->netdev_ops = &ql3xxx_netdev_ops;
  3414. SET_ETHTOOL_OPS(ndev, &ql3xxx_ethtool_ops);
  3415. ndev->watchdog_timeo = 5 * HZ;
  3416. netif_napi_add(ndev, &qdev->napi, ql_poll, 64);
  3417. ndev->irq = pdev->irq;
  3418. /* make sure the EEPROM is good */
  3419. if (ql_get_nvram_params(qdev)) {
  3420. printk(KERN_ALERT PFX
  3421. "ql3xxx_probe: Adapter #%d, Invalid NVRAM parameters.\n",
  3422. qdev->index);
  3423. err = -EIO;
  3424. goto err_out_iounmap;
  3425. }
  3426. ql_set_mac_info(qdev);
  3427. /* Validate and set parameters */
  3428. if (qdev->mac_index) {
  3429. ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
  3430. ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn2.macAddress);
  3431. } else {
  3432. ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
  3433. ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn0.macAddress);
  3434. }
  3435. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  3436. ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
  3437. /* Record PCI bus information. */
  3438. ql_get_board_info(qdev);
  3439. /*
  3440. * Set the Maximum Memory Read Byte Count value. We do this to handle
  3441. * jumbo frames.
  3442. */
  3443. if (qdev->pci_x) {
  3444. pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
  3445. }
  3446. err = register_netdev(ndev);
  3447. if (err) {
  3448. printk(KERN_ERR PFX "%s: cannot register net device\n",
  3449. pci_name(pdev));
  3450. goto err_out_iounmap;
  3451. }
  3452. /* we're going to reset, so assume we have no link for now */
  3453. netif_carrier_off(ndev);
  3454. netif_stop_queue(ndev);
  3455. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  3456. INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
  3457. INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
  3458. INIT_DELAYED_WORK(&qdev->link_state_work, ql_link_state_machine_work);
  3459. init_timer(&qdev->adapter_timer);
  3460. qdev->adapter_timer.function = ql3xxx_timer;
  3461. qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
  3462. qdev->adapter_timer.data = (unsigned long)qdev;
  3463. if(!cards_found) {
  3464. printk(KERN_ALERT PFX "%s\n", DRV_STRING);
  3465. printk(KERN_ALERT PFX "Driver name: %s, Version: %s.\n",
  3466. DRV_NAME, DRV_VERSION);
  3467. }
  3468. ql_display_dev_info(ndev);
  3469. cards_found++;
  3470. return 0;
  3471. err_out_iounmap:
  3472. iounmap(qdev->mem_map_registers);
  3473. err_out_free_ndev:
  3474. free_netdev(ndev);
  3475. err_out_free_regions:
  3476. pci_release_regions(pdev);
  3477. err_out_disable_pdev:
  3478. pci_disable_device(pdev);
  3479. pci_set_drvdata(pdev, NULL);
  3480. err_out:
  3481. return err;
  3482. }
  3483. static void __devexit ql3xxx_remove(struct pci_dev *pdev)
  3484. {
  3485. struct net_device *ndev = pci_get_drvdata(pdev);
  3486. struct ql3_adapter *qdev = netdev_priv(ndev);
  3487. unregister_netdev(ndev);
  3488. qdev = netdev_priv(ndev);
  3489. ql_disable_interrupts(qdev);
  3490. if (qdev->workqueue) {
  3491. cancel_delayed_work(&qdev->reset_work);
  3492. cancel_delayed_work(&qdev->tx_timeout_work);
  3493. destroy_workqueue(qdev->workqueue);
  3494. qdev->workqueue = NULL;
  3495. }
  3496. iounmap(qdev->mem_map_registers);
  3497. pci_release_regions(pdev);
  3498. pci_set_drvdata(pdev, NULL);
  3499. free_netdev(ndev);
  3500. }
  3501. static struct pci_driver ql3xxx_driver = {
  3502. .name = DRV_NAME,
  3503. .id_table = ql3xxx_pci_tbl,
  3504. .probe = ql3xxx_probe,
  3505. .remove = __devexit_p(ql3xxx_remove),
  3506. };
  3507. static int __init ql3xxx_init_module(void)
  3508. {
  3509. return pci_register_driver(&ql3xxx_driver);
  3510. }
  3511. static void __exit ql3xxx_exit(void)
  3512. {
  3513. pci_unregister_driver(&ql3xxx_driver);
  3514. }
  3515. module_init(ql3xxx_init_module);
  3516. module_exit(ql3xxx_exit);