oaktrail_device.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /**************************************************************************
  2. * Copyright (c) 2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #include <linux/backlight.h>
  20. #include <linux/module.h>
  21. #include <linux/dmi.h>
  22. #include <drm/drmP.h>
  23. #include <drm/drm.h>
  24. #include "gma_drm.h"
  25. #include "psb_drv.h"
  26. #include "psb_reg.h"
  27. #include "psb_intel_reg.h"
  28. #include <asm/mrst.h>
  29. #include <asm/intel_scu_ipc.h>
  30. #include "mid_bios.h"
  31. static int oaktrail_output_init(struct drm_device *dev)
  32. {
  33. struct drm_psb_private *dev_priv = dev->dev_private;
  34. if (dev_priv->iLVDS_enable)
  35. oaktrail_lvds_init(dev, &dev_priv->mode_dev);
  36. else
  37. dev_err(dev->dev, "DSI is not supported\n");
  38. if (dev_priv->hdmi_priv)
  39. oaktrail_hdmi_init(dev, &dev_priv->mode_dev);
  40. return 0;
  41. }
  42. /*
  43. * Provide the low level interfaces for the Moorestown backlight
  44. */
  45. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  46. #define MRST_BLC_MAX_PWM_REG_FREQ 0xFFFF
  47. #define BLC_PWM_PRECISION_FACTOR 100 /* 10000000 */
  48. #define BLC_PWM_FREQ_CALC_CONSTANT 32
  49. #define MHz 1000000
  50. #define BLC_ADJUSTMENT_MAX 100
  51. static struct backlight_device *oaktrail_backlight_device;
  52. static int oaktrail_brightness;
  53. static int oaktrail_set_brightness(struct backlight_device *bd)
  54. {
  55. struct drm_device *dev = bl_get_data(oaktrail_backlight_device);
  56. struct drm_psb_private *dev_priv = dev->dev_private;
  57. int level = bd->props.brightness;
  58. u32 blc_pwm_ctl;
  59. u32 max_pwm_blc;
  60. /* Percentage 1-100% being valid */
  61. if (level < 1)
  62. level = 1;
  63. if (gma_power_begin(dev, 0)) {
  64. /* Calculate and set the brightness value */
  65. max_pwm_blc = REG_READ(BLC_PWM_CTL) >> 16;
  66. blc_pwm_ctl = level * max_pwm_blc / 100;
  67. /* Adjust the backlight level with the percent in
  68. * dev_priv->blc_adj1;
  69. */
  70. blc_pwm_ctl = blc_pwm_ctl * dev_priv->blc_adj1;
  71. blc_pwm_ctl = blc_pwm_ctl / 100;
  72. /* Adjust the backlight level with the percent in
  73. * dev_priv->blc_adj2;
  74. */
  75. blc_pwm_ctl = blc_pwm_ctl * dev_priv->blc_adj2;
  76. blc_pwm_ctl = blc_pwm_ctl / 100;
  77. /* force PWM bit on */
  78. REG_WRITE(BLC_PWM_CTL2, (0x80000000 | REG_READ(BLC_PWM_CTL2)));
  79. REG_WRITE(BLC_PWM_CTL, (max_pwm_blc << 16) | blc_pwm_ctl);
  80. gma_power_end(dev);
  81. }
  82. oaktrail_brightness = level;
  83. return 0;
  84. }
  85. static int oaktrail_get_brightness(struct backlight_device *bd)
  86. {
  87. /* return locally cached var instead of HW read (due to DPST etc.) */
  88. /* FIXME: ideally return actual value in case firmware fiddled with
  89. it */
  90. return oaktrail_brightness;
  91. }
  92. static int device_backlight_init(struct drm_device *dev)
  93. {
  94. struct drm_psb_private *dev_priv = dev->dev_private;
  95. unsigned long core_clock;
  96. u16 bl_max_freq;
  97. uint32_t value;
  98. uint32_t blc_pwm_precision_factor;
  99. dev_priv->blc_adj1 = BLC_ADJUSTMENT_MAX;
  100. dev_priv->blc_adj2 = BLC_ADJUSTMENT_MAX;
  101. bl_max_freq = 256;
  102. /* this needs to be set elsewhere */
  103. blc_pwm_precision_factor = BLC_PWM_PRECISION_FACTOR;
  104. core_clock = dev_priv->core_freq;
  105. value = (core_clock * MHz) / BLC_PWM_FREQ_CALC_CONSTANT;
  106. value *= blc_pwm_precision_factor;
  107. value /= bl_max_freq;
  108. value /= blc_pwm_precision_factor;
  109. if (value > (unsigned long long)MRST_BLC_MAX_PWM_REG_FREQ)
  110. return -ERANGE;
  111. if (gma_power_begin(dev, false)) {
  112. REG_WRITE(BLC_PWM_CTL2, (0x80000000 | REG_READ(BLC_PWM_CTL2)));
  113. REG_WRITE(BLC_PWM_CTL, value | (value << 16));
  114. gma_power_end(dev);
  115. }
  116. return 0;
  117. }
  118. static const struct backlight_ops oaktrail_ops = {
  119. .get_brightness = oaktrail_get_brightness,
  120. .update_status = oaktrail_set_brightness,
  121. };
  122. int oaktrail_backlight_init(struct drm_device *dev)
  123. {
  124. struct drm_psb_private *dev_priv = dev->dev_private;
  125. int ret;
  126. struct backlight_properties props;
  127. memset(&props, 0, sizeof(struct backlight_properties));
  128. props.max_brightness = 100;
  129. props.type = BACKLIGHT_PLATFORM;
  130. oaktrail_backlight_device = backlight_device_register("oaktrail-bl",
  131. NULL, (void *)dev, &oaktrail_ops, &props);
  132. if (IS_ERR(oaktrail_backlight_device))
  133. return PTR_ERR(oaktrail_backlight_device);
  134. ret = device_backlight_init(dev);
  135. if (ret < 0) {
  136. backlight_device_unregister(oaktrail_backlight_device);
  137. return ret;
  138. }
  139. oaktrail_backlight_device->props.brightness = 100;
  140. oaktrail_backlight_device->props.max_brightness = 100;
  141. backlight_update_status(oaktrail_backlight_device);
  142. dev_priv->backlight_device = oaktrail_backlight_device;
  143. return 0;
  144. }
  145. #endif
  146. /*
  147. * Provide the Moorestown specific chip logic and low level methods
  148. * for power management
  149. */
  150. static void oaktrail_init_pm(struct drm_device *dev)
  151. {
  152. }
  153. /**
  154. * oaktrail_save_display_registers - save registers lost on suspend
  155. * @dev: our DRM device
  156. *
  157. * Save the state we need in order to be able to restore the interface
  158. * upon resume from suspend
  159. */
  160. static int oaktrail_save_display_registers(struct drm_device *dev)
  161. {
  162. struct drm_psb_private *dev_priv = dev->dev_private;
  163. int i;
  164. u32 pp_stat;
  165. /* Display arbitration control + watermarks */
  166. dev_priv->saveDSPARB = PSB_RVDC32(DSPARB);
  167. dev_priv->saveDSPFW1 = PSB_RVDC32(DSPFW1);
  168. dev_priv->saveDSPFW2 = PSB_RVDC32(DSPFW2);
  169. dev_priv->saveDSPFW3 = PSB_RVDC32(DSPFW3);
  170. dev_priv->saveDSPFW4 = PSB_RVDC32(DSPFW4);
  171. dev_priv->saveDSPFW5 = PSB_RVDC32(DSPFW5);
  172. dev_priv->saveDSPFW6 = PSB_RVDC32(DSPFW6);
  173. dev_priv->saveCHICKENBIT = PSB_RVDC32(DSPCHICKENBIT);
  174. /* Pipe & plane A info */
  175. dev_priv->savePIPEACONF = PSB_RVDC32(PIPEACONF);
  176. dev_priv->savePIPEASRC = PSB_RVDC32(PIPEASRC);
  177. dev_priv->saveFPA0 = PSB_RVDC32(MRST_FPA0);
  178. dev_priv->saveFPA1 = PSB_RVDC32(MRST_FPA1);
  179. dev_priv->saveDPLL_A = PSB_RVDC32(MRST_DPLL_A);
  180. dev_priv->saveHTOTAL_A = PSB_RVDC32(HTOTAL_A);
  181. dev_priv->saveHBLANK_A = PSB_RVDC32(HBLANK_A);
  182. dev_priv->saveHSYNC_A = PSB_RVDC32(HSYNC_A);
  183. dev_priv->saveVTOTAL_A = PSB_RVDC32(VTOTAL_A);
  184. dev_priv->saveVBLANK_A = PSB_RVDC32(VBLANK_A);
  185. dev_priv->saveVSYNC_A = PSB_RVDC32(VSYNC_A);
  186. dev_priv->saveBCLRPAT_A = PSB_RVDC32(BCLRPAT_A);
  187. dev_priv->saveDSPACNTR = PSB_RVDC32(DSPACNTR);
  188. dev_priv->saveDSPASTRIDE = PSB_RVDC32(DSPASTRIDE);
  189. dev_priv->saveDSPAADDR = PSB_RVDC32(DSPABASE);
  190. dev_priv->saveDSPASURF = PSB_RVDC32(DSPASURF);
  191. dev_priv->saveDSPALINOFF = PSB_RVDC32(DSPALINOFF);
  192. dev_priv->saveDSPATILEOFF = PSB_RVDC32(DSPATILEOFF);
  193. /* Save cursor regs */
  194. dev_priv->saveDSPACURSOR_CTRL = PSB_RVDC32(CURACNTR);
  195. dev_priv->saveDSPACURSOR_BASE = PSB_RVDC32(CURABASE);
  196. dev_priv->saveDSPACURSOR_POS = PSB_RVDC32(CURAPOS);
  197. /* Save palette (gamma) */
  198. for (i = 0; i < 256; i++)
  199. dev_priv->save_palette_a[i] = PSB_RVDC32(PALETTE_A + (i << 2));
  200. if (dev_priv->hdmi_priv)
  201. oaktrail_hdmi_save(dev);
  202. /* Save performance state */
  203. dev_priv->savePERF_MODE = PSB_RVDC32(MRST_PERF_MODE);
  204. /* LVDS state */
  205. dev_priv->savePP_CONTROL = PSB_RVDC32(PP_CONTROL);
  206. dev_priv->savePFIT_PGM_RATIOS = PSB_RVDC32(PFIT_PGM_RATIOS);
  207. dev_priv->savePFIT_AUTO_RATIOS = PSB_RVDC32(PFIT_AUTO_RATIOS);
  208. dev_priv->saveBLC_PWM_CTL = PSB_RVDC32(BLC_PWM_CTL);
  209. dev_priv->saveBLC_PWM_CTL2 = PSB_RVDC32(BLC_PWM_CTL2);
  210. dev_priv->saveLVDS = PSB_RVDC32(LVDS);
  211. dev_priv->savePFIT_CONTROL = PSB_RVDC32(PFIT_CONTROL);
  212. dev_priv->savePP_ON_DELAYS = PSB_RVDC32(LVDSPP_ON);
  213. dev_priv->savePP_OFF_DELAYS = PSB_RVDC32(LVDSPP_OFF);
  214. dev_priv->savePP_DIVISOR = PSB_RVDC32(PP_CYCLE);
  215. /* HW overlay */
  216. dev_priv->saveOV_OVADD = PSB_RVDC32(OV_OVADD);
  217. dev_priv->saveOV_OGAMC0 = PSB_RVDC32(OV_OGAMC0);
  218. dev_priv->saveOV_OGAMC1 = PSB_RVDC32(OV_OGAMC1);
  219. dev_priv->saveOV_OGAMC2 = PSB_RVDC32(OV_OGAMC2);
  220. dev_priv->saveOV_OGAMC3 = PSB_RVDC32(OV_OGAMC3);
  221. dev_priv->saveOV_OGAMC4 = PSB_RVDC32(OV_OGAMC4);
  222. dev_priv->saveOV_OGAMC5 = PSB_RVDC32(OV_OGAMC5);
  223. /* DPST registers */
  224. dev_priv->saveHISTOGRAM_INT_CONTROL_REG =
  225. PSB_RVDC32(HISTOGRAM_INT_CONTROL);
  226. dev_priv->saveHISTOGRAM_LOGIC_CONTROL_REG =
  227. PSB_RVDC32(HISTOGRAM_LOGIC_CONTROL);
  228. dev_priv->savePWM_CONTROL_LOGIC = PSB_RVDC32(PWM_CONTROL_LOGIC);
  229. if (dev_priv->iLVDS_enable) {
  230. /* Shut down the panel */
  231. PSB_WVDC32(0, PP_CONTROL);
  232. do {
  233. pp_stat = PSB_RVDC32(PP_STATUS);
  234. } while (pp_stat & 0x80000000);
  235. /* Turn off the plane */
  236. PSB_WVDC32(0x58000000, DSPACNTR);
  237. /* Trigger the plane disable */
  238. PSB_WVDC32(0, DSPASURF);
  239. /* Wait ~4 ticks */
  240. msleep(4);
  241. /* Turn off pipe */
  242. PSB_WVDC32(0x0, PIPEACONF);
  243. /* Wait ~8 ticks */
  244. msleep(8);
  245. /* Turn off PLLs */
  246. PSB_WVDC32(0, MRST_DPLL_A);
  247. }
  248. return 0;
  249. }
  250. /**
  251. * oaktrail_restore_display_registers - restore lost register state
  252. * @dev: our DRM device
  253. *
  254. * Restore register state that was lost during suspend and resume.
  255. */
  256. static int oaktrail_restore_display_registers(struct drm_device *dev)
  257. {
  258. struct drm_psb_private *dev_priv = dev->dev_private;
  259. u32 pp_stat;
  260. int i;
  261. /* Display arbitration + watermarks */
  262. PSB_WVDC32(dev_priv->saveDSPARB, DSPARB);
  263. PSB_WVDC32(dev_priv->saveDSPFW1, DSPFW1);
  264. PSB_WVDC32(dev_priv->saveDSPFW2, DSPFW2);
  265. PSB_WVDC32(dev_priv->saveDSPFW3, DSPFW3);
  266. PSB_WVDC32(dev_priv->saveDSPFW4, DSPFW4);
  267. PSB_WVDC32(dev_priv->saveDSPFW5, DSPFW5);
  268. PSB_WVDC32(dev_priv->saveDSPFW6, DSPFW6);
  269. PSB_WVDC32(dev_priv->saveCHICKENBIT, DSPCHICKENBIT);
  270. /* Make sure VGA plane is off. it initializes to on after reset!*/
  271. PSB_WVDC32(0x80000000, VGACNTRL);
  272. /* set the plls */
  273. PSB_WVDC32(dev_priv->saveFPA0, MRST_FPA0);
  274. PSB_WVDC32(dev_priv->saveFPA1, MRST_FPA1);
  275. /* Actually enable it */
  276. PSB_WVDC32(dev_priv->saveDPLL_A, MRST_DPLL_A);
  277. DRM_UDELAY(150);
  278. /* Restore mode */
  279. PSB_WVDC32(dev_priv->saveHTOTAL_A, HTOTAL_A);
  280. PSB_WVDC32(dev_priv->saveHBLANK_A, HBLANK_A);
  281. PSB_WVDC32(dev_priv->saveHSYNC_A, HSYNC_A);
  282. PSB_WVDC32(dev_priv->saveVTOTAL_A, VTOTAL_A);
  283. PSB_WVDC32(dev_priv->saveVBLANK_A, VBLANK_A);
  284. PSB_WVDC32(dev_priv->saveVSYNC_A, VSYNC_A);
  285. PSB_WVDC32(dev_priv->savePIPEASRC, PIPEASRC);
  286. PSB_WVDC32(dev_priv->saveBCLRPAT_A, BCLRPAT_A);
  287. /* Restore performance mode*/
  288. PSB_WVDC32(dev_priv->savePERF_MODE, MRST_PERF_MODE);
  289. /* Enable the pipe*/
  290. if (dev_priv->iLVDS_enable)
  291. PSB_WVDC32(dev_priv->savePIPEACONF, PIPEACONF);
  292. /* Set up the plane*/
  293. PSB_WVDC32(dev_priv->saveDSPALINOFF, DSPALINOFF);
  294. PSB_WVDC32(dev_priv->saveDSPASTRIDE, DSPASTRIDE);
  295. PSB_WVDC32(dev_priv->saveDSPATILEOFF, DSPATILEOFF);
  296. /* Enable the plane */
  297. PSB_WVDC32(dev_priv->saveDSPACNTR, DSPACNTR);
  298. PSB_WVDC32(dev_priv->saveDSPASURF, DSPASURF);
  299. /* Enable Cursor A */
  300. PSB_WVDC32(dev_priv->saveDSPACURSOR_CTRL, CURACNTR);
  301. PSB_WVDC32(dev_priv->saveDSPACURSOR_POS, CURAPOS);
  302. PSB_WVDC32(dev_priv->saveDSPACURSOR_BASE, CURABASE);
  303. /* Restore palette (gamma) */
  304. for (i = 0; i < 256; i++)
  305. PSB_WVDC32(dev_priv->save_palette_a[i], PALETTE_A + (i << 2));
  306. if (dev_priv->hdmi_priv)
  307. oaktrail_hdmi_restore(dev);
  308. if (dev_priv->iLVDS_enable) {
  309. PSB_WVDC32(dev_priv->saveBLC_PWM_CTL2, BLC_PWM_CTL2);
  310. PSB_WVDC32(dev_priv->saveLVDS, LVDS); /*port 61180h*/
  311. PSB_WVDC32(dev_priv->savePFIT_CONTROL, PFIT_CONTROL);
  312. PSB_WVDC32(dev_priv->savePFIT_PGM_RATIOS, PFIT_PGM_RATIOS);
  313. PSB_WVDC32(dev_priv->savePFIT_AUTO_RATIOS, PFIT_AUTO_RATIOS);
  314. PSB_WVDC32(dev_priv->saveBLC_PWM_CTL, BLC_PWM_CTL);
  315. PSB_WVDC32(dev_priv->savePP_ON_DELAYS, LVDSPP_ON);
  316. PSB_WVDC32(dev_priv->savePP_OFF_DELAYS, LVDSPP_OFF);
  317. PSB_WVDC32(dev_priv->savePP_DIVISOR, PP_CYCLE);
  318. PSB_WVDC32(dev_priv->savePP_CONTROL, PP_CONTROL);
  319. }
  320. /* Wait for cycle delay */
  321. do {
  322. pp_stat = PSB_RVDC32(PP_STATUS);
  323. } while (pp_stat & 0x08000000);
  324. /* Wait for panel power up */
  325. do {
  326. pp_stat = PSB_RVDC32(PP_STATUS);
  327. } while (pp_stat & 0x10000000);
  328. /* Restore HW overlay */
  329. PSB_WVDC32(dev_priv->saveOV_OVADD, OV_OVADD);
  330. PSB_WVDC32(dev_priv->saveOV_OGAMC0, OV_OGAMC0);
  331. PSB_WVDC32(dev_priv->saveOV_OGAMC1, OV_OGAMC1);
  332. PSB_WVDC32(dev_priv->saveOV_OGAMC2, OV_OGAMC2);
  333. PSB_WVDC32(dev_priv->saveOV_OGAMC3, OV_OGAMC3);
  334. PSB_WVDC32(dev_priv->saveOV_OGAMC4, OV_OGAMC4);
  335. PSB_WVDC32(dev_priv->saveOV_OGAMC5, OV_OGAMC5);
  336. /* DPST registers */
  337. PSB_WVDC32(dev_priv->saveHISTOGRAM_INT_CONTROL_REG,
  338. HISTOGRAM_INT_CONTROL);
  339. PSB_WVDC32(dev_priv->saveHISTOGRAM_LOGIC_CONTROL_REG,
  340. HISTOGRAM_LOGIC_CONTROL);
  341. PSB_WVDC32(dev_priv->savePWM_CONTROL_LOGIC, PWM_CONTROL_LOGIC);
  342. return 0;
  343. }
  344. /**
  345. * oaktrail_power_down - power down the display island
  346. * @dev: our DRM device
  347. *
  348. * Power down the display interface of our device
  349. */
  350. static int oaktrail_power_down(struct drm_device *dev)
  351. {
  352. struct drm_psb_private *dev_priv = dev->dev_private;
  353. u32 pwr_mask ;
  354. u32 pwr_sts;
  355. pwr_mask = PSB_PWRGT_DISPLAY_MASK;
  356. outl(pwr_mask, dev_priv->ospm_base + PSB_PM_SSC);
  357. while (true) {
  358. pwr_sts = inl(dev_priv->ospm_base + PSB_PM_SSS);
  359. if ((pwr_sts & pwr_mask) == pwr_mask)
  360. break;
  361. else
  362. udelay(10);
  363. }
  364. return 0;
  365. }
  366. /*
  367. * oaktrail_power_up
  368. *
  369. * Restore power to the specified island(s) (powergating)
  370. */
  371. static int oaktrail_power_up(struct drm_device *dev)
  372. {
  373. struct drm_psb_private *dev_priv = dev->dev_private;
  374. u32 pwr_mask = PSB_PWRGT_DISPLAY_MASK;
  375. u32 pwr_sts, pwr_cnt;
  376. pwr_cnt = inl(dev_priv->ospm_base + PSB_PM_SSC);
  377. pwr_cnt &= ~pwr_mask;
  378. outl(pwr_cnt, (dev_priv->ospm_base + PSB_PM_SSC));
  379. while (true) {
  380. pwr_sts = inl(dev_priv->ospm_base + PSB_PM_SSS);
  381. if ((pwr_sts & pwr_mask) == 0)
  382. break;
  383. else
  384. udelay(10);
  385. }
  386. return 0;
  387. }
  388. static void oaktrail_teardown(struct drm_device *dev)
  389. {
  390. oaktrail_hdmi_teardown(dev);
  391. }
  392. const struct psb_ops oaktrail_chip_ops = {
  393. .name = "Oaktrail",
  394. .accel_2d = 1,
  395. .pipes = 2,
  396. .crtcs = 2,
  397. .sgx_offset = MRST_SGX_OFFSET,
  398. .chip_setup = mid_chip_setup,
  399. .chip_teardown = oaktrail_teardown,
  400. .crtc_helper = &oaktrail_helper_funcs,
  401. .crtc_funcs = &psb_intel_crtc_funcs,
  402. .output_init = oaktrail_output_init,
  403. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  404. .backlight_init = oaktrail_backlight_init,
  405. #endif
  406. .init_pm = oaktrail_init_pm,
  407. .save_regs = oaktrail_save_display_registers,
  408. .restore_regs = oaktrail_restore_display_registers,
  409. .power_down = oaktrail_power_down,
  410. .power_up = oaktrail_power_up,
  411. .i2c_bus = 1,
  412. };