tg3.c 441 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 130
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "February 14, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  180. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  181. static char version[] =
  182. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  183. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  184. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  185. MODULE_LICENSE("GPL");
  186. MODULE_VERSION(DRV_MODULE_VERSION);
  187. MODULE_FIRMWARE(FIRMWARE_TG3);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  190. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  191. module_param(tg3_debug, int, 0);
  192. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  193. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  194. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  195. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  215. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  216. TG3_DRV_DATA_FLAG_5705_10_100},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  218. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  219. TG3_DRV_DATA_FLAG_5705_10_100},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  222. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  223. TG3_DRV_DATA_FLAG_5705_10_100},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  230. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  236. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  244. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  245. PCI_VENDOR_ID_LENOVO,
  246. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  247. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  250. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  269. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  270. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  271. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  272. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  273. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  274. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  278. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  290. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  305. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  306. {}
  307. };
  308. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  309. static const struct {
  310. const char string[ETH_GSTRING_LEN];
  311. } ethtool_stats_keys[] = {
  312. { "rx_octets" },
  313. { "rx_fragments" },
  314. { "rx_ucast_packets" },
  315. { "rx_mcast_packets" },
  316. { "rx_bcast_packets" },
  317. { "rx_fcs_errors" },
  318. { "rx_align_errors" },
  319. { "rx_xon_pause_rcvd" },
  320. { "rx_xoff_pause_rcvd" },
  321. { "rx_mac_ctrl_rcvd" },
  322. { "rx_xoff_entered" },
  323. { "rx_frame_too_long_errors" },
  324. { "rx_jabbers" },
  325. { "rx_undersize_packets" },
  326. { "rx_in_length_errors" },
  327. { "rx_out_length_errors" },
  328. { "rx_64_or_less_octet_packets" },
  329. { "rx_65_to_127_octet_packets" },
  330. { "rx_128_to_255_octet_packets" },
  331. { "rx_256_to_511_octet_packets" },
  332. { "rx_512_to_1023_octet_packets" },
  333. { "rx_1024_to_1522_octet_packets" },
  334. { "rx_1523_to_2047_octet_packets" },
  335. { "rx_2048_to_4095_octet_packets" },
  336. { "rx_4096_to_8191_octet_packets" },
  337. { "rx_8192_to_9022_octet_packets" },
  338. { "tx_octets" },
  339. { "tx_collisions" },
  340. { "tx_xon_sent" },
  341. { "tx_xoff_sent" },
  342. { "tx_flow_control" },
  343. { "tx_mac_errors" },
  344. { "tx_single_collisions" },
  345. { "tx_mult_collisions" },
  346. { "tx_deferred" },
  347. { "tx_excessive_collisions" },
  348. { "tx_late_collisions" },
  349. { "tx_collide_2times" },
  350. { "tx_collide_3times" },
  351. { "tx_collide_4times" },
  352. { "tx_collide_5times" },
  353. { "tx_collide_6times" },
  354. { "tx_collide_7times" },
  355. { "tx_collide_8times" },
  356. { "tx_collide_9times" },
  357. { "tx_collide_10times" },
  358. { "tx_collide_11times" },
  359. { "tx_collide_12times" },
  360. { "tx_collide_13times" },
  361. { "tx_collide_14times" },
  362. { "tx_collide_15times" },
  363. { "tx_ucast_packets" },
  364. { "tx_mcast_packets" },
  365. { "tx_bcast_packets" },
  366. { "tx_carrier_sense_errors" },
  367. { "tx_discards" },
  368. { "tx_errors" },
  369. { "dma_writeq_full" },
  370. { "dma_write_prioq_full" },
  371. { "rxbds_empty" },
  372. { "rx_discards" },
  373. { "rx_errors" },
  374. { "rx_threshold_hit" },
  375. { "dma_readq_full" },
  376. { "dma_read_prioq_full" },
  377. { "tx_comp_queue_full" },
  378. { "ring_set_send_prod_index" },
  379. { "ring_status_update" },
  380. { "nic_irqs" },
  381. { "nic_avoided_irqs" },
  382. { "nic_tx_threshold_hit" },
  383. { "mbuf_lwm_thresh_hit" },
  384. };
  385. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  386. #define TG3_NVRAM_TEST 0
  387. #define TG3_LINK_TEST 1
  388. #define TG3_REGISTER_TEST 2
  389. #define TG3_MEMORY_TEST 3
  390. #define TG3_MAC_LOOPB_TEST 4
  391. #define TG3_PHY_LOOPB_TEST 5
  392. #define TG3_EXT_LOOPB_TEST 6
  393. #define TG3_INTERRUPT_TEST 7
  394. static const struct {
  395. const char string[ETH_GSTRING_LEN];
  396. } ethtool_test_keys[] = {
  397. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  398. [TG3_LINK_TEST] = { "link test (online) " },
  399. [TG3_REGISTER_TEST] = { "register test (offline)" },
  400. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  401. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  402. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  403. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  404. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  405. };
  406. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  407. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. writel(val, tp->regs + off);
  410. }
  411. static u32 tg3_read32(struct tg3 *tp, u32 off)
  412. {
  413. return readl(tp->regs + off);
  414. }
  415. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->aperegs + off);
  418. }
  419. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  420. {
  421. return readl(tp->aperegs + off);
  422. }
  423. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  424. {
  425. unsigned long flags;
  426. spin_lock_irqsave(&tp->indirect_lock, flags);
  427. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  429. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  430. }
  431. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. writel(val, tp->regs + off);
  434. readl(tp->regs + off);
  435. }
  436. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  437. {
  438. unsigned long flags;
  439. u32 val;
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  442. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  443. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  444. return val;
  445. }
  446. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  447. {
  448. unsigned long flags;
  449. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  451. TG3_64BIT_REG_LOW, val);
  452. return;
  453. }
  454. if (off == TG3_RX_STD_PROD_IDX_REG) {
  455. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  456. TG3_64BIT_REG_LOW, val);
  457. return;
  458. }
  459. spin_lock_irqsave(&tp->indirect_lock, flags);
  460. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  462. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  463. /* In indirect mode when disabling interrupts, we also need
  464. * to clear the interrupt bit in the GRC local ctrl register.
  465. */
  466. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  467. (val == 0x1)) {
  468. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  469. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  470. }
  471. }
  472. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  473. {
  474. unsigned long flags;
  475. u32 val;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  478. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  479. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  480. return val;
  481. }
  482. /* usec_wait specifies the wait time in usec when writing to certain registers
  483. * where it is unsafe to read back the register without some delay.
  484. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  485. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  486. */
  487. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  488. {
  489. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  490. /* Non-posted methods */
  491. tp->write32(tp, off, val);
  492. else {
  493. /* Posted method */
  494. tg3_write32(tp, off, val);
  495. if (usec_wait)
  496. udelay(usec_wait);
  497. tp->read32(tp, off);
  498. }
  499. /* Wait again after the read for the posted method to guarantee that
  500. * the wait time is met.
  501. */
  502. if (usec_wait)
  503. udelay(usec_wait);
  504. }
  505. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  506. {
  507. tp->write32_mbox(tp, off, val);
  508. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  509. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  510. !tg3_flag(tp, ICH_WORKAROUND)))
  511. tp->read32_mbox(tp, off);
  512. }
  513. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  514. {
  515. void __iomem *mbox = tp->regs + off;
  516. writel(val, mbox);
  517. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  518. writel(val, mbox);
  519. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  520. tg3_flag(tp, FLUSH_POSTED_WRITES))
  521. readl(mbox);
  522. }
  523. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  524. {
  525. return readl(tp->regs + off + GRCMBOX_BASE);
  526. }
  527. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  528. {
  529. writel(val, tp->regs + off + GRCMBOX_BASE);
  530. }
  531. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  532. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  533. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  534. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  535. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  536. #define tw32(reg, val) tp->write32(tp, reg, val)
  537. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  538. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  539. #define tr32(reg) tp->read32(tp, reg)
  540. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  541. {
  542. unsigned long flags;
  543. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  544. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  545. return;
  546. spin_lock_irqsave(&tp->indirect_lock, flags);
  547. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  548. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  550. /* Always leave this as zero. */
  551. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  552. } else {
  553. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  554. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  555. /* Always leave this as zero. */
  556. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  557. }
  558. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  559. }
  560. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  561. {
  562. unsigned long flags;
  563. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  564. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  565. *val = 0;
  566. return;
  567. }
  568. spin_lock_irqsave(&tp->indirect_lock, flags);
  569. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  570. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  571. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  572. /* Always leave this as zero. */
  573. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  574. } else {
  575. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  576. *val = tr32(TG3PCI_MEM_WIN_DATA);
  577. /* Always leave this as zero. */
  578. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  579. }
  580. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  581. }
  582. static void tg3_ape_lock_init(struct tg3 *tp)
  583. {
  584. int i;
  585. u32 regbase, bit;
  586. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  587. regbase = TG3_APE_LOCK_GRANT;
  588. else
  589. regbase = TG3_APE_PER_LOCK_GRANT;
  590. /* Make sure the driver hasn't any stale locks. */
  591. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  592. switch (i) {
  593. case TG3_APE_LOCK_PHY0:
  594. case TG3_APE_LOCK_PHY1:
  595. case TG3_APE_LOCK_PHY2:
  596. case TG3_APE_LOCK_PHY3:
  597. bit = APE_LOCK_GRANT_DRIVER;
  598. break;
  599. default:
  600. if (!tp->pci_fn)
  601. bit = APE_LOCK_GRANT_DRIVER;
  602. else
  603. bit = 1 << tp->pci_fn;
  604. }
  605. tg3_ape_write32(tp, regbase + 4 * i, bit);
  606. }
  607. }
  608. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  609. {
  610. int i, off;
  611. int ret = 0;
  612. u32 status, req, gnt, bit;
  613. if (!tg3_flag(tp, ENABLE_APE))
  614. return 0;
  615. switch (locknum) {
  616. case TG3_APE_LOCK_GPIO:
  617. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  618. return 0;
  619. case TG3_APE_LOCK_GRC:
  620. case TG3_APE_LOCK_MEM:
  621. if (!tp->pci_fn)
  622. bit = APE_LOCK_REQ_DRIVER;
  623. else
  624. bit = 1 << tp->pci_fn;
  625. break;
  626. case TG3_APE_LOCK_PHY0:
  627. case TG3_APE_LOCK_PHY1:
  628. case TG3_APE_LOCK_PHY2:
  629. case TG3_APE_LOCK_PHY3:
  630. bit = APE_LOCK_REQ_DRIVER;
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  636. req = TG3_APE_LOCK_REQ;
  637. gnt = TG3_APE_LOCK_GRANT;
  638. } else {
  639. req = TG3_APE_PER_LOCK_REQ;
  640. gnt = TG3_APE_PER_LOCK_GRANT;
  641. }
  642. off = 4 * locknum;
  643. tg3_ape_write32(tp, req + off, bit);
  644. /* Wait for up to 1 millisecond to acquire lock. */
  645. for (i = 0; i < 100; i++) {
  646. status = tg3_ape_read32(tp, gnt + off);
  647. if (status == bit)
  648. break;
  649. udelay(10);
  650. }
  651. if (status != bit) {
  652. /* Revoke the lock request. */
  653. tg3_ape_write32(tp, gnt + off, bit);
  654. ret = -EBUSY;
  655. }
  656. return ret;
  657. }
  658. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  659. {
  660. u32 gnt, bit;
  661. if (!tg3_flag(tp, ENABLE_APE))
  662. return;
  663. switch (locknum) {
  664. case TG3_APE_LOCK_GPIO:
  665. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  666. return;
  667. case TG3_APE_LOCK_GRC:
  668. case TG3_APE_LOCK_MEM:
  669. if (!tp->pci_fn)
  670. bit = APE_LOCK_GRANT_DRIVER;
  671. else
  672. bit = 1 << tp->pci_fn;
  673. break;
  674. case TG3_APE_LOCK_PHY0:
  675. case TG3_APE_LOCK_PHY1:
  676. case TG3_APE_LOCK_PHY2:
  677. case TG3_APE_LOCK_PHY3:
  678. bit = APE_LOCK_GRANT_DRIVER;
  679. break;
  680. default:
  681. return;
  682. }
  683. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  684. gnt = TG3_APE_LOCK_GRANT;
  685. else
  686. gnt = TG3_APE_PER_LOCK_GRANT;
  687. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  688. }
  689. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  690. {
  691. u32 apedata;
  692. while (timeout_us) {
  693. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  694. return -EBUSY;
  695. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  696. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  697. break;
  698. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  699. udelay(10);
  700. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  701. }
  702. return timeout_us ? 0 : -EBUSY;
  703. }
  704. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  705. {
  706. u32 i, apedata;
  707. for (i = 0; i < timeout_us / 10; i++) {
  708. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  709. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  710. break;
  711. udelay(10);
  712. }
  713. return i == timeout_us / 10;
  714. }
  715. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  716. u32 len)
  717. {
  718. int err;
  719. u32 i, bufoff, msgoff, maxlen, apedata;
  720. if (!tg3_flag(tp, APE_HAS_NCSI))
  721. return 0;
  722. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  723. if (apedata != APE_SEG_SIG_MAGIC)
  724. return -ENODEV;
  725. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  726. if (!(apedata & APE_FW_STATUS_READY))
  727. return -EAGAIN;
  728. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  729. TG3_APE_SHMEM_BASE;
  730. msgoff = bufoff + 2 * sizeof(u32);
  731. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  732. while (len) {
  733. u32 length;
  734. /* Cap xfer sizes to scratchpad limits. */
  735. length = (len > maxlen) ? maxlen : len;
  736. len -= length;
  737. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  738. if (!(apedata & APE_FW_STATUS_READY))
  739. return -EAGAIN;
  740. /* Wait for up to 1 msec for APE to service previous event. */
  741. err = tg3_ape_event_lock(tp, 1000);
  742. if (err)
  743. return err;
  744. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  745. APE_EVENT_STATUS_SCRTCHPD_READ |
  746. APE_EVENT_STATUS_EVENT_PENDING;
  747. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  748. tg3_ape_write32(tp, bufoff, base_off);
  749. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  750. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  751. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  752. base_off += length;
  753. if (tg3_ape_wait_for_event(tp, 30000))
  754. return -EAGAIN;
  755. for (i = 0; length; i += 4, length -= 4) {
  756. u32 val = tg3_ape_read32(tp, msgoff + i);
  757. memcpy(data, &val, sizeof(u32));
  758. data++;
  759. }
  760. }
  761. return 0;
  762. }
  763. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  764. {
  765. int err;
  766. u32 apedata;
  767. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  768. if (apedata != APE_SEG_SIG_MAGIC)
  769. return -EAGAIN;
  770. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  771. if (!(apedata & APE_FW_STATUS_READY))
  772. return -EAGAIN;
  773. /* Wait for up to 1 millisecond for APE to service previous event. */
  774. err = tg3_ape_event_lock(tp, 1000);
  775. if (err)
  776. return err;
  777. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  778. event | APE_EVENT_STATUS_EVENT_PENDING);
  779. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  780. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  781. return 0;
  782. }
  783. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  784. {
  785. u32 event;
  786. u32 apedata;
  787. if (!tg3_flag(tp, ENABLE_APE))
  788. return;
  789. switch (kind) {
  790. case RESET_KIND_INIT:
  791. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  792. APE_HOST_SEG_SIG_MAGIC);
  793. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  794. APE_HOST_SEG_LEN_MAGIC);
  795. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  796. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  797. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  798. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  799. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  800. APE_HOST_BEHAV_NO_PHYLOCK);
  801. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  802. TG3_APE_HOST_DRVR_STATE_START);
  803. event = APE_EVENT_STATUS_STATE_START;
  804. break;
  805. case RESET_KIND_SHUTDOWN:
  806. /* With the interface we are currently using,
  807. * APE does not track driver state. Wiping
  808. * out the HOST SEGMENT SIGNATURE forces
  809. * the APE to assume OS absent status.
  810. */
  811. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  812. if (device_may_wakeup(&tp->pdev->dev) &&
  813. tg3_flag(tp, WOL_ENABLE)) {
  814. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  815. TG3_APE_HOST_WOL_SPEED_AUTO);
  816. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  817. } else
  818. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  819. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  820. event = APE_EVENT_STATUS_STATE_UNLOAD;
  821. break;
  822. case RESET_KIND_SUSPEND:
  823. event = APE_EVENT_STATUS_STATE_SUSPEND;
  824. break;
  825. default:
  826. return;
  827. }
  828. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  829. tg3_ape_send_event(tp, event);
  830. }
  831. static void tg3_disable_ints(struct tg3 *tp)
  832. {
  833. int i;
  834. tw32(TG3PCI_MISC_HOST_CTRL,
  835. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  836. for (i = 0; i < tp->irq_max; i++)
  837. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  838. }
  839. static void tg3_enable_ints(struct tg3 *tp)
  840. {
  841. int i;
  842. tp->irq_sync = 0;
  843. wmb();
  844. tw32(TG3PCI_MISC_HOST_CTRL,
  845. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  846. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  847. for (i = 0; i < tp->irq_cnt; i++) {
  848. struct tg3_napi *tnapi = &tp->napi[i];
  849. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  850. if (tg3_flag(tp, 1SHOT_MSI))
  851. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  852. tp->coal_now |= tnapi->coal_now;
  853. }
  854. /* Force an initial interrupt */
  855. if (!tg3_flag(tp, TAGGED_STATUS) &&
  856. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  857. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  858. else
  859. tw32(HOSTCC_MODE, tp->coal_now);
  860. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  861. }
  862. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  863. {
  864. struct tg3 *tp = tnapi->tp;
  865. struct tg3_hw_status *sblk = tnapi->hw_status;
  866. unsigned int work_exists = 0;
  867. /* check for phy events */
  868. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  869. if (sblk->status & SD_STATUS_LINK_CHG)
  870. work_exists = 1;
  871. }
  872. /* check for TX work to do */
  873. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  874. work_exists = 1;
  875. /* check for RX work to do */
  876. if (tnapi->rx_rcb_prod_idx &&
  877. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  878. work_exists = 1;
  879. return work_exists;
  880. }
  881. /* tg3_int_reenable
  882. * similar to tg3_enable_ints, but it accurately determines whether there
  883. * is new work pending and can return without flushing the PIO write
  884. * which reenables interrupts
  885. */
  886. static void tg3_int_reenable(struct tg3_napi *tnapi)
  887. {
  888. struct tg3 *tp = tnapi->tp;
  889. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  890. mmiowb();
  891. /* When doing tagged status, this work check is unnecessary.
  892. * The last_tag we write above tells the chip which piece of
  893. * work we've completed.
  894. */
  895. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  896. tw32(HOSTCC_MODE, tp->coalesce_mode |
  897. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  898. }
  899. static void tg3_switch_clocks(struct tg3 *tp)
  900. {
  901. u32 clock_ctrl;
  902. u32 orig_clock_ctrl;
  903. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  904. return;
  905. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  906. orig_clock_ctrl = clock_ctrl;
  907. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  908. CLOCK_CTRL_CLKRUN_OENABLE |
  909. 0x1f);
  910. tp->pci_clock_ctrl = clock_ctrl;
  911. if (tg3_flag(tp, 5705_PLUS)) {
  912. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  913. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  914. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  915. }
  916. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  917. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  918. clock_ctrl |
  919. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  920. 40);
  921. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  922. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  923. 40);
  924. }
  925. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  926. }
  927. #define PHY_BUSY_LOOPS 5000
  928. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  929. u32 *val)
  930. {
  931. u32 frame_val;
  932. unsigned int loops;
  933. int ret;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. *val = 0x0;
  941. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  942. MI_COM_PHY_ADDR_MASK);
  943. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  944. MI_COM_REG_ADDR_MASK);
  945. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0) {
  960. *val = frame_val & MI_COM_DATA_MASK;
  961. ret = 0;
  962. }
  963. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  964. tw32_f(MAC_MI_MODE, tp->mi_mode);
  965. udelay(80);
  966. }
  967. tg3_ape_unlock(tp, tp->phy_ape_lock);
  968. return ret;
  969. }
  970. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  971. {
  972. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  973. }
  974. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  975. u32 val)
  976. {
  977. u32 frame_val;
  978. unsigned int loops;
  979. int ret;
  980. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  981. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  982. return 0;
  983. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  984. tw32_f(MAC_MI_MODE,
  985. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  986. udelay(80);
  987. }
  988. tg3_ape_lock(tp, tp->phy_ape_lock);
  989. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  990. MI_COM_PHY_ADDR_MASK);
  991. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  992. MI_COM_REG_ADDR_MASK);
  993. frame_val |= (val & MI_COM_DATA_MASK);
  994. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  995. tw32_f(MAC_MI_COM, frame_val);
  996. loops = PHY_BUSY_LOOPS;
  997. while (loops != 0) {
  998. udelay(10);
  999. frame_val = tr32(MAC_MI_COM);
  1000. if ((frame_val & MI_COM_BUSY) == 0) {
  1001. udelay(5);
  1002. frame_val = tr32(MAC_MI_COM);
  1003. break;
  1004. }
  1005. loops -= 1;
  1006. }
  1007. ret = -EBUSY;
  1008. if (loops != 0)
  1009. ret = 0;
  1010. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1011. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1012. udelay(80);
  1013. }
  1014. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1015. return ret;
  1016. }
  1017. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1018. {
  1019. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1020. }
  1021. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1022. {
  1023. int err;
  1024. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1025. if (err)
  1026. goto done;
  1027. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1031. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1035. done:
  1036. return err;
  1037. }
  1038. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1059. if (!err)
  1060. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1061. return err;
  1062. }
  1063. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1064. {
  1065. int err;
  1066. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1067. if (!err)
  1068. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1069. return err;
  1070. }
  1071. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1072. {
  1073. int err;
  1074. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1075. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1076. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1077. if (!err)
  1078. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1079. return err;
  1080. }
  1081. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1082. {
  1083. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1084. set |= MII_TG3_AUXCTL_MISC_WREN;
  1085. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1086. }
  1087. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1088. {
  1089. u32 val;
  1090. int err;
  1091. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1092. if (err)
  1093. return err;
  1094. if (enable)
  1095. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1096. else
  1097. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1098. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1099. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1100. return err;
  1101. }
  1102. static int tg3_bmcr_reset(struct tg3 *tp)
  1103. {
  1104. u32 phy_control;
  1105. int limit, err;
  1106. /* OK, reset it, and poll the BMCR_RESET bit until it
  1107. * clears or we time out.
  1108. */
  1109. phy_control = BMCR_RESET;
  1110. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1111. if (err != 0)
  1112. return -EBUSY;
  1113. limit = 5000;
  1114. while (limit--) {
  1115. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1116. if (err != 0)
  1117. return -EBUSY;
  1118. if ((phy_control & BMCR_RESET) == 0) {
  1119. udelay(40);
  1120. break;
  1121. }
  1122. udelay(10);
  1123. }
  1124. if (limit < 0)
  1125. return -EBUSY;
  1126. return 0;
  1127. }
  1128. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1129. {
  1130. struct tg3 *tp = bp->priv;
  1131. u32 val;
  1132. spin_lock_bh(&tp->lock);
  1133. if (tg3_readphy(tp, reg, &val))
  1134. val = -EIO;
  1135. spin_unlock_bh(&tp->lock);
  1136. return val;
  1137. }
  1138. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1139. {
  1140. struct tg3 *tp = bp->priv;
  1141. u32 ret = 0;
  1142. spin_lock_bh(&tp->lock);
  1143. if (tg3_writephy(tp, reg, val))
  1144. ret = -EIO;
  1145. spin_unlock_bh(&tp->lock);
  1146. return ret;
  1147. }
  1148. static int tg3_mdio_reset(struct mii_bus *bp)
  1149. {
  1150. return 0;
  1151. }
  1152. static void tg3_mdio_config_5785(struct tg3 *tp)
  1153. {
  1154. u32 val;
  1155. struct phy_device *phydev;
  1156. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1158. case PHY_ID_BCM50610:
  1159. case PHY_ID_BCM50610M:
  1160. val = MAC_PHYCFG2_50610_LED_MODES;
  1161. break;
  1162. case PHY_ID_BCMAC131:
  1163. val = MAC_PHYCFG2_AC131_LED_MODES;
  1164. break;
  1165. case PHY_ID_RTL8211C:
  1166. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1167. break;
  1168. case PHY_ID_RTL8201E:
  1169. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1170. break;
  1171. default:
  1172. return;
  1173. }
  1174. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1175. tw32(MAC_PHYCFG2, val);
  1176. val = tr32(MAC_PHYCFG1);
  1177. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1178. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1179. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1180. tw32(MAC_PHYCFG1, val);
  1181. return;
  1182. }
  1183. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1184. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1185. MAC_PHYCFG2_FMODE_MASK_MASK |
  1186. MAC_PHYCFG2_GMODE_MASK_MASK |
  1187. MAC_PHYCFG2_ACT_MASK_MASK |
  1188. MAC_PHYCFG2_QUAL_MASK_MASK |
  1189. MAC_PHYCFG2_INBAND_ENABLE;
  1190. tw32(MAC_PHYCFG2, val);
  1191. val = tr32(MAC_PHYCFG1);
  1192. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1193. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1194. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1195. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1196. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1197. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1198. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1199. }
  1200. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1201. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1202. tw32(MAC_PHYCFG1, val);
  1203. val = tr32(MAC_EXT_RGMII_MODE);
  1204. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1205. MAC_RGMII_MODE_RX_QUALITY |
  1206. MAC_RGMII_MODE_RX_ACTIVITY |
  1207. MAC_RGMII_MODE_RX_ENG_DET |
  1208. MAC_RGMII_MODE_TX_ENABLE |
  1209. MAC_RGMII_MODE_TX_LOWPWR |
  1210. MAC_RGMII_MODE_TX_RESET);
  1211. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1212. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1213. val |= MAC_RGMII_MODE_RX_INT_B |
  1214. MAC_RGMII_MODE_RX_QUALITY |
  1215. MAC_RGMII_MODE_RX_ACTIVITY |
  1216. MAC_RGMII_MODE_RX_ENG_DET;
  1217. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1218. val |= MAC_RGMII_MODE_TX_ENABLE |
  1219. MAC_RGMII_MODE_TX_LOWPWR |
  1220. MAC_RGMII_MODE_TX_RESET;
  1221. }
  1222. tw32(MAC_EXT_RGMII_MODE, val);
  1223. }
  1224. static void tg3_mdio_start(struct tg3 *tp)
  1225. {
  1226. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1227. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1228. udelay(80);
  1229. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1230. tg3_asic_rev(tp) == ASIC_REV_5785)
  1231. tg3_mdio_config_5785(tp);
  1232. }
  1233. static int tg3_mdio_init(struct tg3 *tp)
  1234. {
  1235. int i;
  1236. u32 reg;
  1237. struct phy_device *phydev;
  1238. if (tg3_flag(tp, 5717_PLUS)) {
  1239. u32 is_serdes;
  1240. tp->phy_addr = tp->pci_fn + 1;
  1241. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1242. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1243. else
  1244. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1245. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1246. if (is_serdes)
  1247. tp->phy_addr += 7;
  1248. } else
  1249. tp->phy_addr = TG3_PHY_MII_ADDR;
  1250. tg3_mdio_start(tp);
  1251. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1252. return 0;
  1253. tp->mdio_bus = mdiobus_alloc();
  1254. if (tp->mdio_bus == NULL)
  1255. return -ENOMEM;
  1256. tp->mdio_bus->name = "tg3 mdio bus";
  1257. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1258. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1259. tp->mdio_bus->priv = tp;
  1260. tp->mdio_bus->parent = &tp->pdev->dev;
  1261. tp->mdio_bus->read = &tg3_mdio_read;
  1262. tp->mdio_bus->write = &tg3_mdio_write;
  1263. tp->mdio_bus->reset = &tg3_mdio_reset;
  1264. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1265. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1266. for (i = 0; i < PHY_MAX_ADDR; i++)
  1267. tp->mdio_bus->irq[i] = PHY_POLL;
  1268. /* The bus registration will look for all the PHYs on the mdio bus.
  1269. * Unfortunately, it does not ensure the PHY is powered up before
  1270. * accessing the PHY ID registers. A chip reset is the
  1271. * quickest way to bring the device back to an operational state..
  1272. */
  1273. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1274. tg3_bmcr_reset(tp);
  1275. i = mdiobus_register(tp->mdio_bus);
  1276. if (i) {
  1277. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1278. mdiobus_free(tp->mdio_bus);
  1279. return i;
  1280. }
  1281. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1282. if (!phydev || !phydev->drv) {
  1283. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1284. mdiobus_unregister(tp->mdio_bus);
  1285. mdiobus_free(tp->mdio_bus);
  1286. return -ENODEV;
  1287. }
  1288. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1289. case PHY_ID_BCM57780:
  1290. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1291. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1292. break;
  1293. case PHY_ID_BCM50610:
  1294. case PHY_ID_BCM50610M:
  1295. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1296. PHY_BRCM_RX_REFCLK_UNUSED |
  1297. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1298. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1299. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1300. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1301. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1302. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1303. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1304. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1305. /* fallthru */
  1306. case PHY_ID_RTL8211C:
  1307. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1308. break;
  1309. case PHY_ID_RTL8201E:
  1310. case PHY_ID_BCMAC131:
  1311. phydev->interface = PHY_INTERFACE_MODE_MII;
  1312. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1313. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1314. break;
  1315. }
  1316. tg3_flag_set(tp, MDIOBUS_INITED);
  1317. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1318. tg3_mdio_config_5785(tp);
  1319. return 0;
  1320. }
  1321. static void tg3_mdio_fini(struct tg3 *tp)
  1322. {
  1323. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1324. tg3_flag_clear(tp, MDIOBUS_INITED);
  1325. mdiobus_unregister(tp->mdio_bus);
  1326. mdiobus_free(tp->mdio_bus);
  1327. }
  1328. }
  1329. /* tp->lock is held. */
  1330. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1331. {
  1332. u32 val;
  1333. val = tr32(GRC_RX_CPU_EVENT);
  1334. val |= GRC_RX_CPU_DRIVER_EVENT;
  1335. tw32_f(GRC_RX_CPU_EVENT, val);
  1336. tp->last_event_jiffies = jiffies;
  1337. }
  1338. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1339. /* tp->lock is held. */
  1340. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1341. {
  1342. int i;
  1343. unsigned int delay_cnt;
  1344. long time_remain;
  1345. /* If enough time has passed, no wait is necessary. */
  1346. time_remain = (long)(tp->last_event_jiffies + 1 +
  1347. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1348. (long)jiffies;
  1349. if (time_remain < 0)
  1350. return;
  1351. /* Check if we can shorten the wait time. */
  1352. delay_cnt = jiffies_to_usecs(time_remain);
  1353. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1354. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1355. delay_cnt = (delay_cnt >> 3) + 1;
  1356. for (i = 0; i < delay_cnt; i++) {
  1357. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1358. break;
  1359. udelay(8);
  1360. }
  1361. }
  1362. /* tp->lock is held. */
  1363. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1364. {
  1365. u32 reg, val;
  1366. val = 0;
  1367. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1368. val = reg << 16;
  1369. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1370. val |= (reg & 0xffff);
  1371. *data++ = val;
  1372. val = 0;
  1373. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1374. val = reg << 16;
  1375. if (!tg3_readphy(tp, MII_LPA, &reg))
  1376. val |= (reg & 0xffff);
  1377. *data++ = val;
  1378. val = 0;
  1379. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1380. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1381. val = reg << 16;
  1382. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1383. val |= (reg & 0xffff);
  1384. }
  1385. *data++ = val;
  1386. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1387. val = reg << 16;
  1388. else
  1389. val = 0;
  1390. *data++ = val;
  1391. }
  1392. /* tp->lock is held. */
  1393. static void tg3_ump_link_report(struct tg3 *tp)
  1394. {
  1395. u32 data[4];
  1396. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1397. return;
  1398. tg3_phy_gather_ump_data(tp, data);
  1399. tg3_wait_for_event_ack(tp);
  1400. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1406. tg3_generate_fw_event(tp);
  1407. }
  1408. /* tp->lock is held. */
  1409. static void tg3_stop_fw(struct tg3 *tp)
  1410. {
  1411. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1412. /* Wait for RX cpu to ACK the previous event. */
  1413. tg3_wait_for_event_ack(tp);
  1414. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1415. tg3_generate_fw_event(tp);
  1416. /* Wait for RX cpu to ACK this event. */
  1417. tg3_wait_for_event_ack(tp);
  1418. }
  1419. }
  1420. /* tp->lock is held. */
  1421. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1422. {
  1423. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1424. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1425. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1426. switch (kind) {
  1427. case RESET_KIND_INIT:
  1428. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1429. DRV_STATE_START);
  1430. break;
  1431. case RESET_KIND_SHUTDOWN:
  1432. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1433. DRV_STATE_UNLOAD);
  1434. break;
  1435. case RESET_KIND_SUSPEND:
  1436. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1437. DRV_STATE_SUSPEND);
  1438. break;
  1439. default:
  1440. break;
  1441. }
  1442. }
  1443. if (kind == RESET_KIND_INIT ||
  1444. kind == RESET_KIND_SUSPEND)
  1445. tg3_ape_driver_state_change(tp, kind);
  1446. }
  1447. /* tp->lock is held. */
  1448. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1449. {
  1450. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1451. switch (kind) {
  1452. case RESET_KIND_INIT:
  1453. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1454. DRV_STATE_START_DONE);
  1455. break;
  1456. case RESET_KIND_SHUTDOWN:
  1457. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1458. DRV_STATE_UNLOAD_DONE);
  1459. break;
  1460. default:
  1461. break;
  1462. }
  1463. }
  1464. if (kind == RESET_KIND_SHUTDOWN)
  1465. tg3_ape_driver_state_change(tp, kind);
  1466. }
  1467. /* tp->lock is held. */
  1468. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1469. {
  1470. if (tg3_flag(tp, ENABLE_ASF)) {
  1471. switch (kind) {
  1472. case RESET_KIND_INIT:
  1473. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1474. DRV_STATE_START);
  1475. break;
  1476. case RESET_KIND_SHUTDOWN:
  1477. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1478. DRV_STATE_UNLOAD);
  1479. break;
  1480. case RESET_KIND_SUSPEND:
  1481. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1482. DRV_STATE_SUSPEND);
  1483. break;
  1484. default:
  1485. break;
  1486. }
  1487. }
  1488. }
  1489. static int tg3_poll_fw(struct tg3 *tp)
  1490. {
  1491. int i;
  1492. u32 val;
  1493. if (tg3_flag(tp, IS_SSB_CORE)) {
  1494. /* We don't use firmware. */
  1495. return 0;
  1496. }
  1497. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1498. /* Wait up to 20ms for init done. */
  1499. for (i = 0; i < 200; i++) {
  1500. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1501. return 0;
  1502. udelay(100);
  1503. }
  1504. return -ENODEV;
  1505. }
  1506. /* Wait for firmware initialization to complete. */
  1507. for (i = 0; i < 100000; i++) {
  1508. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1509. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1510. break;
  1511. udelay(10);
  1512. }
  1513. /* Chip might not be fitted with firmware. Some Sun onboard
  1514. * parts are configured like that. So don't signal the timeout
  1515. * of the above loop as an error, but do report the lack of
  1516. * running firmware once.
  1517. */
  1518. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1519. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1520. netdev_info(tp->dev, "No firmware running\n");
  1521. }
  1522. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1523. /* The 57765 A0 needs a little more
  1524. * time to do some important work.
  1525. */
  1526. mdelay(10);
  1527. }
  1528. return 0;
  1529. }
  1530. static void tg3_link_report(struct tg3 *tp)
  1531. {
  1532. if (!netif_carrier_ok(tp->dev)) {
  1533. netif_info(tp, link, tp->dev, "Link is down\n");
  1534. tg3_ump_link_report(tp);
  1535. } else if (netif_msg_link(tp)) {
  1536. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1537. (tp->link_config.active_speed == SPEED_1000 ?
  1538. 1000 :
  1539. (tp->link_config.active_speed == SPEED_100 ?
  1540. 100 : 10)),
  1541. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1542. "full" : "half"));
  1543. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1544. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1545. "on" : "off",
  1546. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1547. "on" : "off");
  1548. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1549. netdev_info(tp->dev, "EEE is %s\n",
  1550. tp->setlpicnt ? "enabled" : "disabled");
  1551. tg3_ump_link_report(tp);
  1552. }
  1553. }
  1554. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1555. {
  1556. u16 miireg;
  1557. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1558. miireg = ADVERTISE_1000XPAUSE;
  1559. else if (flow_ctrl & FLOW_CTRL_TX)
  1560. miireg = ADVERTISE_1000XPSE_ASYM;
  1561. else if (flow_ctrl & FLOW_CTRL_RX)
  1562. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1563. else
  1564. miireg = 0;
  1565. return miireg;
  1566. }
  1567. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1568. {
  1569. u8 cap = 0;
  1570. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1571. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1572. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1573. if (lcladv & ADVERTISE_1000XPAUSE)
  1574. cap = FLOW_CTRL_RX;
  1575. if (rmtadv & ADVERTISE_1000XPAUSE)
  1576. cap = FLOW_CTRL_TX;
  1577. }
  1578. return cap;
  1579. }
  1580. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1581. {
  1582. u8 autoneg;
  1583. u8 flowctrl = 0;
  1584. u32 old_rx_mode = tp->rx_mode;
  1585. u32 old_tx_mode = tp->tx_mode;
  1586. if (tg3_flag(tp, USE_PHYLIB))
  1587. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1588. else
  1589. autoneg = tp->link_config.autoneg;
  1590. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1591. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1592. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1593. else
  1594. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1595. } else
  1596. flowctrl = tp->link_config.flowctrl;
  1597. tp->link_config.active_flowctrl = flowctrl;
  1598. if (flowctrl & FLOW_CTRL_RX)
  1599. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1600. else
  1601. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1602. if (old_rx_mode != tp->rx_mode)
  1603. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1604. if (flowctrl & FLOW_CTRL_TX)
  1605. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1606. else
  1607. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1608. if (old_tx_mode != tp->tx_mode)
  1609. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1610. }
  1611. static void tg3_adjust_link(struct net_device *dev)
  1612. {
  1613. u8 oldflowctrl, linkmesg = 0;
  1614. u32 mac_mode, lcl_adv, rmt_adv;
  1615. struct tg3 *tp = netdev_priv(dev);
  1616. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1617. spin_lock_bh(&tp->lock);
  1618. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1619. MAC_MODE_HALF_DUPLEX);
  1620. oldflowctrl = tp->link_config.active_flowctrl;
  1621. if (phydev->link) {
  1622. lcl_adv = 0;
  1623. rmt_adv = 0;
  1624. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1625. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1626. else if (phydev->speed == SPEED_1000 ||
  1627. tg3_asic_rev(tp) != ASIC_REV_5785)
  1628. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1629. else
  1630. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1631. if (phydev->duplex == DUPLEX_HALF)
  1632. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1633. else {
  1634. lcl_adv = mii_advertise_flowctrl(
  1635. tp->link_config.flowctrl);
  1636. if (phydev->pause)
  1637. rmt_adv = LPA_PAUSE_CAP;
  1638. if (phydev->asym_pause)
  1639. rmt_adv |= LPA_PAUSE_ASYM;
  1640. }
  1641. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1642. } else
  1643. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1644. if (mac_mode != tp->mac_mode) {
  1645. tp->mac_mode = mac_mode;
  1646. tw32_f(MAC_MODE, tp->mac_mode);
  1647. udelay(40);
  1648. }
  1649. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1650. if (phydev->speed == SPEED_10)
  1651. tw32(MAC_MI_STAT,
  1652. MAC_MI_STAT_10MBPS_MODE |
  1653. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1654. else
  1655. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1656. }
  1657. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1658. tw32(MAC_TX_LENGTHS,
  1659. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1660. (6 << TX_LENGTHS_IPG_SHIFT) |
  1661. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1662. else
  1663. tw32(MAC_TX_LENGTHS,
  1664. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1665. (6 << TX_LENGTHS_IPG_SHIFT) |
  1666. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1667. if (phydev->link != tp->old_link ||
  1668. phydev->speed != tp->link_config.active_speed ||
  1669. phydev->duplex != tp->link_config.active_duplex ||
  1670. oldflowctrl != tp->link_config.active_flowctrl)
  1671. linkmesg = 1;
  1672. tp->old_link = phydev->link;
  1673. tp->link_config.active_speed = phydev->speed;
  1674. tp->link_config.active_duplex = phydev->duplex;
  1675. spin_unlock_bh(&tp->lock);
  1676. if (linkmesg)
  1677. tg3_link_report(tp);
  1678. }
  1679. static int tg3_phy_init(struct tg3 *tp)
  1680. {
  1681. struct phy_device *phydev;
  1682. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1683. return 0;
  1684. /* Bring the PHY back to a known state. */
  1685. tg3_bmcr_reset(tp);
  1686. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1687. /* Attach the MAC to the PHY. */
  1688. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1689. tg3_adjust_link, phydev->interface);
  1690. if (IS_ERR(phydev)) {
  1691. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1692. return PTR_ERR(phydev);
  1693. }
  1694. /* Mask with MAC supported features. */
  1695. switch (phydev->interface) {
  1696. case PHY_INTERFACE_MODE_GMII:
  1697. case PHY_INTERFACE_MODE_RGMII:
  1698. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1699. phydev->supported &= (PHY_GBIT_FEATURES |
  1700. SUPPORTED_Pause |
  1701. SUPPORTED_Asym_Pause);
  1702. break;
  1703. }
  1704. /* fallthru */
  1705. case PHY_INTERFACE_MODE_MII:
  1706. phydev->supported &= (PHY_BASIC_FEATURES |
  1707. SUPPORTED_Pause |
  1708. SUPPORTED_Asym_Pause);
  1709. break;
  1710. default:
  1711. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1712. return -EINVAL;
  1713. }
  1714. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1715. phydev->advertising = phydev->supported;
  1716. return 0;
  1717. }
  1718. static void tg3_phy_start(struct tg3 *tp)
  1719. {
  1720. struct phy_device *phydev;
  1721. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1722. return;
  1723. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1724. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1725. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1726. phydev->speed = tp->link_config.speed;
  1727. phydev->duplex = tp->link_config.duplex;
  1728. phydev->autoneg = tp->link_config.autoneg;
  1729. phydev->advertising = tp->link_config.advertising;
  1730. }
  1731. phy_start(phydev);
  1732. phy_start_aneg(phydev);
  1733. }
  1734. static void tg3_phy_stop(struct tg3 *tp)
  1735. {
  1736. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1737. return;
  1738. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1739. }
  1740. static void tg3_phy_fini(struct tg3 *tp)
  1741. {
  1742. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1743. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1744. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1745. }
  1746. }
  1747. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1748. {
  1749. int err;
  1750. u32 val;
  1751. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1752. return 0;
  1753. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1754. /* Cannot do read-modify-write on 5401 */
  1755. err = tg3_phy_auxctl_write(tp,
  1756. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1757. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1758. 0x4c20);
  1759. goto done;
  1760. }
  1761. err = tg3_phy_auxctl_read(tp,
  1762. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1763. if (err)
  1764. return err;
  1765. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1766. err = tg3_phy_auxctl_write(tp,
  1767. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1768. done:
  1769. return err;
  1770. }
  1771. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1772. {
  1773. u32 phytest;
  1774. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1775. u32 phy;
  1776. tg3_writephy(tp, MII_TG3_FET_TEST,
  1777. phytest | MII_TG3_FET_SHADOW_EN);
  1778. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1779. if (enable)
  1780. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1781. else
  1782. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1783. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1784. }
  1785. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1786. }
  1787. }
  1788. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1789. {
  1790. u32 reg;
  1791. if (!tg3_flag(tp, 5705_PLUS) ||
  1792. (tg3_flag(tp, 5717_PLUS) &&
  1793. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1794. return;
  1795. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1796. tg3_phy_fet_toggle_apd(tp, enable);
  1797. return;
  1798. }
  1799. reg = MII_TG3_MISC_SHDW_WREN |
  1800. MII_TG3_MISC_SHDW_SCR5_SEL |
  1801. MII_TG3_MISC_SHDW_SCR5_LPED |
  1802. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1803. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1804. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1805. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1806. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1807. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1808. reg = MII_TG3_MISC_SHDW_WREN |
  1809. MII_TG3_MISC_SHDW_APD_SEL |
  1810. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1811. if (enable)
  1812. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1813. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1814. }
  1815. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1816. {
  1817. u32 phy;
  1818. if (!tg3_flag(tp, 5705_PLUS) ||
  1819. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1820. return;
  1821. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1822. u32 ephy;
  1823. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1824. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1825. tg3_writephy(tp, MII_TG3_FET_TEST,
  1826. ephy | MII_TG3_FET_SHADOW_EN);
  1827. if (!tg3_readphy(tp, reg, &phy)) {
  1828. if (enable)
  1829. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1830. else
  1831. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1832. tg3_writephy(tp, reg, phy);
  1833. }
  1834. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1835. }
  1836. } else {
  1837. int ret;
  1838. ret = tg3_phy_auxctl_read(tp,
  1839. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1840. if (!ret) {
  1841. if (enable)
  1842. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1843. else
  1844. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1845. tg3_phy_auxctl_write(tp,
  1846. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1847. }
  1848. }
  1849. }
  1850. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1851. {
  1852. int ret;
  1853. u32 val;
  1854. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1855. return;
  1856. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1857. if (!ret)
  1858. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1859. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1860. }
  1861. static void tg3_phy_apply_otp(struct tg3 *tp)
  1862. {
  1863. u32 otp, phy;
  1864. if (!tp->phy_otp)
  1865. return;
  1866. otp = tp->phy_otp;
  1867. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1868. return;
  1869. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1870. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1871. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1872. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1873. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1874. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1875. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1876. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1877. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1878. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1879. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1880. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1881. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1882. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1883. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1884. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1885. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1886. }
  1887. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1888. {
  1889. u32 val;
  1890. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1891. return;
  1892. tp->setlpicnt = 0;
  1893. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1894. current_link_up == 1 &&
  1895. tp->link_config.active_duplex == DUPLEX_FULL &&
  1896. (tp->link_config.active_speed == SPEED_100 ||
  1897. tp->link_config.active_speed == SPEED_1000)) {
  1898. u32 eeectl;
  1899. if (tp->link_config.active_speed == SPEED_1000)
  1900. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1901. else
  1902. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1903. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1904. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1905. TG3_CL45_D7_EEERES_STAT, &val);
  1906. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1907. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1908. tp->setlpicnt = 2;
  1909. }
  1910. if (!tp->setlpicnt) {
  1911. if (current_link_up == 1 &&
  1912. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1913. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1914. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1915. }
  1916. val = tr32(TG3_CPMU_EEE_MODE);
  1917. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1918. }
  1919. }
  1920. static void tg3_phy_eee_enable(struct tg3 *tp)
  1921. {
  1922. u32 val;
  1923. if (tp->link_config.active_speed == SPEED_1000 &&
  1924. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1925. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1926. tg3_flag(tp, 57765_CLASS)) &&
  1927. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1928. val = MII_TG3_DSP_TAP26_ALNOKO |
  1929. MII_TG3_DSP_TAP26_RMRXSTO;
  1930. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1931. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1932. }
  1933. val = tr32(TG3_CPMU_EEE_MODE);
  1934. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1935. }
  1936. static int tg3_wait_macro_done(struct tg3 *tp)
  1937. {
  1938. int limit = 100;
  1939. while (limit--) {
  1940. u32 tmp32;
  1941. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1942. if ((tmp32 & 0x1000) == 0)
  1943. break;
  1944. }
  1945. }
  1946. if (limit < 0)
  1947. return -EBUSY;
  1948. return 0;
  1949. }
  1950. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1951. {
  1952. static const u32 test_pat[4][6] = {
  1953. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1954. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1955. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1956. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1957. };
  1958. int chan;
  1959. for (chan = 0; chan < 4; chan++) {
  1960. int i;
  1961. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1962. (chan * 0x2000) | 0x0200);
  1963. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1964. for (i = 0; i < 6; i++)
  1965. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1966. test_pat[chan][i]);
  1967. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1968. if (tg3_wait_macro_done(tp)) {
  1969. *resetp = 1;
  1970. return -EBUSY;
  1971. }
  1972. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1973. (chan * 0x2000) | 0x0200);
  1974. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1975. if (tg3_wait_macro_done(tp)) {
  1976. *resetp = 1;
  1977. return -EBUSY;
  1978. }
  1979. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1980. if (tg3_wait_macro_done(tp)) {
  1981. *resetp = 1;
  1982. return -EBUSY;
  1983. }
  1984. for (i = 0; i < 6; i += 2) {
  1985. u32 low, high;
  1986. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1987. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1988. tg3_wait_macro_done(tp)) {
  1989. *resetp = 1;
  1990. return -EBUSY;
  1991. }
  1992. low &= 0x7fff;
  1993. high &= 0x000f;
  1994. if (low != test_pat[chan][i] ||
  1995. high != test_pat[chan][i+1]) {
  1996. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1997. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1998. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1999. return -EBUSY;
  2000. }
  2001. }
  2002. }
  2003. return 0;
  2004. }
  2005. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2006. {
  2007. int chan;
  2008. for (chan = 0; chan < 4; chan++) {
  2009. int i;
  2010. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2011. (chan * 0x2000) | 0x0200);
  2012. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2013. for (i = 0; i < 6; i++)
  2014. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2015. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2016. if (tg3_wait_macro_done(tp))
  2017. return -EBUSY;
  2018. }
  2019. return 0;
  2020. }
  2021. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2022. {
  2023. u32 reg32, phy9_orig;
  2024. int retries, do_phy_reset, err;
  2025. retries = 10;
  2026. do_phy_reset = 1;
  2027. do {
  2028. if (do_phy_reset) {
  2029. err = tg3_bmcr_reset(tp);
  2030. if (err)
  2031. return err;
  2032. do_phy_reset = 0;
  2033. }
  2034. /* Disable transmitter and interrupt. */
  2035. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2036. continue;
  2037. reg32 |= 0x3000;
  2038. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2039. /* Set full-duplex, 1000 mbps. */
  2040. tg3_writephy(tp, MII_BMCR,
  2041. BMCR_FULLDPLX | BMCR_SPEED1000);
  2042. /* Set to master mode. */
  2043. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2044. continue;
  2045. tg3_writephy(tp, MII_CTRL1000,
  2046. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2047. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2048. if (err)
  2049. return err;
  2050. /* Block the PHY control access. */
  2051. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2052. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2053. if (!err)
  2054. break;
  2055. } while (--retries);
  2056. err = tg3_phy_reset_chanpat(tp);
  2057. if (err)
  2058. return err;
  2059. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2060. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2061. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2062. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2063. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2064. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2065. reg32 &= ~0x3000;
  2066. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2067. } else if (!err)
  2068. err = -EBUSY;
  2069. return err;
  2070. }
  2071. static void tg3_carrier_on(struct tg3 *tp)
  2072. {
  2073. netif_carrier_on(tp->dev);
  2074. tp->link_up = true;
  2075. }
  2076. static void tg3_carrier_off(struct tg3 *tp)
  2077. {
  2078. netif_carrier_off(tp->dev);
  2079. tp->link_up = false;
  2080. }
  2081. /* This will reset the tigon3 PHY if there is no valid
  2082. * link unless the FORCE argument is non-zero.
  2083. */
  2084. static int tg3_phy_reset(struct tg3 *tp)
  2085. {
  2086. u32 val, cpmuctrl;
  2087. int err;
  2088. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2089. val = tr32(GRC_MISC_CFG);
  2090. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2091. udelay(40);
  2092. }
  2093. err = tg3_readphy(tp, MII_BMSR, &val);
  2094. err |= tg3_readphy(tp, MII_BMSR, &val);
  2095. if (err != 0)
  2096. return -EBUSY;
  2097. if (netif_running(tp->dev) && tp->link_up) {
  2098. tg3_carrier_off(tp);
  2099. tg3_link_report(tp);
  2100. }
  2101. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2102. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2103. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2104. err = tg3_phy_reset_5703_4_5(tp);
  2105. if (err)
  2106. return err;
  2107. goto out;
  2108. }
  2109. cpmuctrl = 0;
  2110. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2111. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2112. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2113. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2114. tw32(TG3_CPMU_CTRL,
  2115. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2116. }
  2117. err = tg3_bmcr_reset(tp);
  2118. if (err)
  2119. return err;
  2120. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2121. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2122. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2123. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2124. }
  2125. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2126. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2127. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2128. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2129. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2130. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2131. udelay(40);
  2132. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2133. }
  2134. }
  2135. if (tg3_flag(tp, 5717_PLUS) &&
  2136. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2137. return 0;
  2138. tg3_phy_apply_otp(tp);
  2139. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2140. tg3_phy_toggle_apd(tp, true);
  2141. else
  2142. tg3_phy_toggle_apd(tp, false);
  2143. out:
  2144. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2145. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2146. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2147. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2148. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2149. }
  2150. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2151. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2152. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2153. }
  2154. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2155. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2156. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2157. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2158. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2159. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2160. }
  2161. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2162. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2163. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2164. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2165. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2166. tg3_writephy(tp, MII_TG3_TEST1,
  2167. MII_TG3_TEST1_TRIM_EN | 0x4);
  2168. } else
  2169. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2170. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2171. }
  2172. }
  2173. /* Set Extended packet length bit (bit 14) on all chips that */
  2174. /* support jumbo frames */
  2175. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2176. /* Cannot do read-modify-write on 5401 */
  2177. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2178. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2179. /* Set bit 14 with read-modify-write to preserve other bits */
  2180. err = tg3_phy_auxctl_read(tp,
  2181. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2182. if (!err)
  2183. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2184. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2185. }
  2186. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2187. * jumbo frames transmission.
  2188. */
  2189. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2190. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2191. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2192. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2193. }
  2194. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2195. /* adjust output voltage */
  2196. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2197. }
  2198. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2199. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2200. tg3_phy_toggle_automdix(tp, 1);
  2201. tg3_phy_set_wirespeed(tp);
  2202. return 0;
  2203. }
  2204. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2205. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2206. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2207. TG3_GPIO_MSG_NEED_VAUX)
  2208. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2209. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2210. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2211. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2212. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2213. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2214. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2215. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2216. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2217. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2218. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2219. {
  2220. u32 status, shift;
  2221. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2222. tg3_asic_rev(tp) == ASIC_REV_5719)
  2223. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2224. else
  2225. status = tr32(TG3_CPMU_DRV_STATUS);
  2226. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2227. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2228. status |= (newstat << shift);
  2229. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2230. tg3_asic_rev(tp) == ASIC_REV_5719)
  2231. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2232. else
  2233. tw32(TG3_CPMU_DRV_STATUS, status);
  2234. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2235. }
  2236. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2237. {
  2238. if (!tg3_flag(tp, IS_NIC))
  2239. return 0;
  2240. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2241. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2242. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2243. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2244. return -EIO;
  2245. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2246. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2247. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2248. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2249. } else {
  2250. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2251. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2252. }
  2253. return 0;
  2254. }
  2255. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2256. {
  2257. u32 grc_local_ctrl;
  2258. if (!tg3_flag(tp, IS_NIC) ||
  2259. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2260. tg3_asic_rev(tp) == ASIC_REV_5701)
  2261. return;
  2262. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2263. tw32_wait_f(GRC_LOCAL_CTRL,
  2264. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2265. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2266. tw32_wait_f(GRC_LOCAL_CTRL,
  2267. grc_local_ctrl,
  2268. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2269. tw32_wait_f(GRC_LOCAL_CTRL,
  2270. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2271. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2272. }
  2273. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2274. {
  2275. if (!tg3_flag(tp, IS_NIC))
  2276. return;
  2277. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2278. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2279. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2280. (GRC_LCLCTRL_GPIO_OE0 |
  2281. GRC_LCLCTRL_GPIO_OE1 |
  2282. GRC_LCLCTRL_GPIO_OE2 |
  2283. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2284. GRC_LCLCTRL_GPIO_OUTPUT1),
  2285. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2286. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2287. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2288. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2289. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2290. GRC_LCLCTRL_GPIO_OE1 |
  2291. GRC_LCLCTRL_GPIO_OE2 |
  2292. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2293. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2294. tp->grc_local_ctrl;
  2295. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2296. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2297. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2298. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2299. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2300. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2301. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2302. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2303. } else {
  2304. u32 no_gpio2;
  2305. u32 grc_local_ctrl = 0;
  2306. /* Workaround to prevent overdrawing Amps. */
  2307. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2308. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2309. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2310. grc_local_ctrl,
  2311. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2312. }
  2313. /* On 5753 and variants, GPIO2 cannot be used. */
  2314. no_gpio2 = tp->nic_sram_data_cfg &
  2315. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2316. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2317. GRC_LCLCTRL_GPIO_OE1 |
  2318. GRC_LCLCTRL_GPIO_OE2 |
  2319. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2320. GRC_LCLCTRL_GPIO_OUTPUT2;
  2321. if (no_gpio2) {
  2322. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2323. GRC_LCLCTRL_GPIO_OUTPUT2);
  2324. }
  2325. tw32_wait_f(GRC_LOCAL_CTRL,
  2326. tp->grc_local_ctrl | grc_local_ctrl,
  2327. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2328. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2329. tw32_wait_f(GRC_LOCAL_CTRL,
  2330. tp->grc_local_ctrl | grc_local_ctrl,
  2331. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2332. if (!no_gpio2) {
  2333. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2334. tw32_wait_f(GRC_LOCAL_CTRL,
  2335. tp->grc_local_ctrl | grc_local_ctrl,
  2336. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2337. }
  2338. }
  2339. }
  2340. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2341. {
  2342. u32 msg = 0;
  2343. /* Serialize power state transitions */
  2344. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2345. return;
  2346. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2347. msg = TG3_GPIO_MSG_NEED_VAUX;
  2348. msg = tg3_set_function_status(tp, msg);
  2349. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2350. goto done;
  2351. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2352. tg3_pwrsrc_switch_to_vaux(tp);
  2353. else
  2354. tg3_pwrsrc_die_with_vmain(tp);
  2355. done:
  2356. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2357. }
  2358. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2359. {
  2360. bool need_vaux = false;
  2361. /* The GPIOs do something completely different on 57765. */
  2362. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2363. return;
  2364. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2365. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2366. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2367. tg3_frob_aux_power_5717(tp, include_wol ?
  2368. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2369. return;
  2370. }
  2371. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2372. struct net_device *dev_peer;
  2373. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2374. /* remove_one() may have been run on the peer. */
  2375. if (dev_peer) {
  2376. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2377. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2378. return;
  2379. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2380. tg3_flag(tp_peer, ENABLE_ASF))
  2381. need_vaux = true;
  2382. }
  2383. }
  2384. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2385. tg3_flag(tp, ENABLE_ASF))
  2386. need_vaux = true;
  2387. if (need_vaux)
  2388. tg3_pwrsrc_switch_to_vaux(tp);
  2389. else
  2390. tg3_pwrsrc_die_with_vmain(tp);
  2391. }
  2392. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2393. {
  2394. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2395. return 1;
  2396. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2397. if (speed != SPEED_10)
  2398. return 1;
  2399. } else if (speed == SPEED_10)
  2400. return 1;
  2401. return 0;
  2402. }
  2403. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2404. {
  2405. u32 val;
  2406. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2407. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2408. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2409. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2410. sg_dig_ctrl |=
  2411. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2412. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2413. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2414. }
  2415. return;
  2416. }
  2417. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2418. tg3_bmcr_reset(tp);
  2419. val = tr32(GRC_MISC_CFG);
  2420. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2421. udelay(40);
  2422. return;
  2423. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2424. u32 phytest;
  2425. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2426. u32 phy;
  2427. tg3_writephy(tp, MII_ADVERTISE, 0);
  2428. tg3_writephy(tp, MII_BMCR,
  2429. BMCR_ANENABLE | BMCR_ANRESTART);
  2430. tg3_writephy(tp, MII_TG3_FET_TEST,
  2431. phytest | MII_TG3_FET_SHADOW_EN);
  2432. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2433. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2434. tg3_writephy(tp,
  2435. MII_TG3_FET_SHDW_AUXMODE4,
  2436. phy);
  2437. }
  2438. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2439. }
  2440. return;
  2441. } else if (do_low_power) {
  2442. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2443. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2444. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2445. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2446. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2447. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2448. }
  2449. /* The PHY should not be powered down on some chips because
  2450. * of bugs.
  2451. */
  2452. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2453. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2454. (tg3_asic_rev(tp) == ASIC_REV_5780 &&
  2455. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2456. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  2457. !tp->pci_fn))
  2458. return;
  2459. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2460. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2461. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2462. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2463. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2464. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2465. }
  2466. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2467. }
  2468. /* tp->lock is held. */
  2469. static int tg3_nvram_lock(struct tg3 *tp)
  2470. {
  2471. if (tg3_flag(tp, NVRAM)) {
  2472. int i;
  2473. if (tp->nvram_lock_cnt == 0) {
  2474. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2475. for (i = 0; i < 8000; i++) {
  2476. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2477. break;
  2478. udelay(20);
  2479. }
  2480. if (i == 8000) {
  2481. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2482. return -ENODEV;
  2483. }
  2484. }
  2485. tp->nvram_lock_cnt++;
  2486. }
  2487. return 0;
  2488. }
  2489. /* tp->lock is held. */
  2490. static void tg3_nvram_unlock(struct tg3 *tp)
  2491. {
  2492. if (tg3_flag(tp, NVRAM)) {
  2493. if (tp->nvram_lock_cnt > 0)
  2494. tp->nvram_lock_cnt--;
  2495. if (tp->nvram_lock_cnt == 0)
  2496. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2497. }
  2498. }
  2499. /* tp->lock is held. */
  2500. static void tg3_enable_nvram_access(struct tg3 *tp)
  2501. {
  2502. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2503. u32 nvaccess = tr32(NVRAM_ACCESS);
  2504. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2505. }
  2506. }
  2507. /* tp->lock is held. */
  2508. static void tg3_disable_nvram_access(struct tg3 *tp)
  2509. {
  2510. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2511. u32 nvaccess = tr32(NVRAM_ACCESS);
  2512. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2513. }
  2514. }
  2515. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2516. u32 offset, u32 *val)
  2517. {
  2518. u32 tmp;
  2519. int i;
  2520. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2521. return -EINVAL;
  2522. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2523. EEPROM_ADDR_DEVID_MASK |
  2524. EEPROM_ADDR_READ);
  2525. tw32(GRC_EEPROM_ADDR,
  2526. tmp |
  2527. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2528. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2529. EEPROM_ADDR_ADDR_MASK) |
  2530. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2531. for (i = 0; i < 1000; i++) {
  2532. tmp = tr32(GRC_EEPROM_ADDR);
  2533. if (tmp & EEPROM_ADDR_COMPLETE)
  2534. break;
  2535. msleep(1);
  2536. }
  2537. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2538. return -EBUSY;
  2539. tmp = tr32(GRC_EEPROM_DATA);
  2540. /*
  2541. * The data will always be opposite the native endian
  2542. * format. Perform a blind byteswap to compensate.
  2543. */
  2544. *val = swab32(tmp);
  2545. return 0;
  2546. }
  2547. #define NVRAM_CMD_TIMEOUT 10000
  2548. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2549. {
  2550. int i;
  2551. tw32(NVRAM_CMD, nvram_cmd);
  2552. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2553. udelay(10);
  2554. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2555. udelay(10);
  2556. break;
  2557. }
  2558. }
  2559. if (i == NVRAM_CMD_TIMEOUT)
  2560. return -EBUSY;
  2561. return 0;
  2562. }
  2563. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2564. {
  2565. if (tg3_flag(tp, NVRAM) &&
  2566. tg3_flag(tp, NVRAM_BUFFERED) &&
  2567. tg3_flag(tp, FLASH) &&
  2568. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2569. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2570. addr = ((addr / tp->nvram_pagesize) <<
  2571. ATMEL_AT45DB0X1B_PAGE_POS) +
  2572. (addr % tp->nvram_pagesize);
  2573. return addr;
  2574. }
  2575. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2576. {
  2577. if (tg3_flag(tp, NVRAM) &&
  2578. tg3_flag(tp, NVRAM_BUFFERED) &&
  2579. tg3_flag(tp, FLASH) &&
  2580. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2581. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2582. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2583. tp->nvram_pagesize) +
  2584. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2585. return addr;
  2586. }
  2587. /* NOTE: Data read in from NVRAM is byteswapped according to
  2588. * the byteswapping settings for all other register accesses.
  2589. * tg3 devices are BE devices, so on a BE machine, the data
  2590. * returned will be exactly as it is seen in NVRAM. On a LE
  2591. * machine, the 32-bit value will be byteswapped.
  2592. */
  2593. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2594. {
  2595. int ret;
  2596. if (!tg3_flag(tp, NVRAM))
  2597. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2598. offset = tg3_nvram_phys_addr(tp, offset);
  2599. if (offset > NVRAM_ADDR_MSK)
  2600. return -EINVAL;
  2601. ret = tg3_nvram_lock(tp);
  2602. if (ret)
  2603. return ret;
  2604. tg3_enable_nvram_access(tp);
  2605. tw32(NVRAM_ADDR, offset);
  2606. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2607. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2608. if (ret == 0)
  2609. *val = tr32(NVRAM_RDDATA);
  2610. tg3_disable_nvram_access(tp);
  2611. tg3_nvram_unlock(tp);
  2612. return ret;
  2613. }
  2614. /* Ensures NVRAM data is in bytestream format. */
  2615. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2616. {
  2617. u32 v;
  2618. int res = tg3_nvram_read(tp, offset, &v);
  2619. if (!res)
  2620. *val = cpu_to_be32(v);
  2621. return res;
  2622. }
  2623. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2624. u32 offset, u32 len, u8 *buf)
  2625. {
  2626. int i, j, rc = 0;
  2627. u32 val;
  2628. for (i = 0; i < len; i += 4) {
  2629. u32 addr;
  2630. __be32 data;
  2631. addr = offset + i;
  2632. memcpy(&data, buf + i, 4);
  2633. /*
  2634. * The SEEPROM interface expects the data to always be opposite
  2635. * the native endian format. We accomplish this by reversing
  2636. * all the operations that would have been performed on the
  2637. * data from a call to tg3_nvram_read_be32().
  2638. */
  2639. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2640. val = tr32(GRC_EEPROM_ADDR);
  2641. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2642. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2643. EEPROM_ADDR_READ);
  2644. tw32(GRC_EEPROM_ADDR, val |
  2645. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2646. (addr & EEPROM_ADDR_ADDR_MASK) |
  2647. EEPROM_ADDR_START |
  2648. EEPROM_ADDR_WRITE);
  2649. for (j = 0; j < 1000; j++) {
  2650. val = tr32(GRC_EEPROM_ADDR);
  2651. if (val & EEPROM_ADDR_COMPLETE)
  2652. break;
  2653. msleep(1);
  2654. }
  2655. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2656. rc = -EBUSY;
  2657. break;
  2658. }
  2659. }
  2660. return rc;
  2661. }
  2662. /* offset and length are dword aligned */
  2663. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2664. u8 *buf)
  2665. {
  2666. int ret = 0;
  2667. u32 pagesize = tp->nvram_pagesize;
  2668. u32 pagemask = pagesize - 1;
  2669. u32 nvram_cmd;
  2670. u8 *tmp;
  2671. tmp = kmalloc(pagesize, GFP_KERNEL);
  2672. if (tmp == NULL)
  2673. return -ENOMEM;
  2674. while (len) {
  2675. int j;
  2676. u32 phy_addr, page_off, size;
  2677. phy_addr = offset & ~pagemask;
  2678. for (j = 0; j < pagesize; j += 4) {
  2679. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2680. (__be32 *) (tmp + j));
  2681. if (ret)
  2682. break;
  2683. }
  2684. if (ret)
  2685. break;
  2686. page_off = offset & pagemask;
  2687. size = pagesize;
  2688. if (len < size)
  2689. size = len;
  2690. len -= size;
  2691. memcpy(tmp + page_off, buf, size);
  2692. offset = offset + (pagesize - page_off);
  2693. tg3_enable_nvram_access(tp);
  2694. /*
  2695. * Before we can erase the flash page, we need
  2696. * to issue a special "write enable" command.
  2697. */
  2698. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2699. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2700. break;
  2701. /* Erase the target page */
  2702. tw32(NVRAM_ADDR, phy_addr);
  2703. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2704. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2705. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2706. break;
  2707. /* Issue another write enable to start the write. */
  2708. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2709. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2710. break;
  2711. for (j = 0; j < pagesize; j += 4) {
  2712. __be32 data;
  2713. data = *((__be32 *) (tmp + j));
  2714. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2715. tw32(NVRAM_ADDR, phy_addr + j);
  2716. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2717. NVRAM_CMD_WR;
  2718. if (j == 0)
  2719. nvram_cmd |= NVRAM_CMD_FIRST;
  2720. else if (j == (pagesize - 4))
  2721. nvram_cmd |= NVRAM_CMD_LAST;
  2722. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2723. if (ret)
  2724. break;
  2725. }
  2726. if (ret)
  2727. break;
  2728. }
  2729. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2730. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2731. kfree(tmp);
  2732. return ret;
  2733. }
  2734. /* offset and length are dword aligned */
  2735. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2736. u8 *buf)
  2737. {
  2738. int i, ret = 0;
  2739. for (i = 0; i < len; i += 4, offset += 4) {
  2740. u32 page_off, phy_addr, nvram_cmd;
  2741. __be32 data;
  2742. memcpy(&data, buf + i, 4);
  2743. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2744. page_off = offset % tp->nvram_pagesize;
  2745. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2746. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2747. if (page_off == 0 || i == 0)
  2748. nvram_cmd |= NVRAM_CMD_FIRST;
  2749. if (page_off == (tp->nvram_pagesize - 4))
  2750. nvram_cmd |= NVRAM_CMD_LAST;
  2751. if (i == (len - 4))
  2752. nvram_cmd |= NVRAM_CMD_LAST;
  2753. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2754. !tg3_flag(tp, FLASH) ||
  2755. !tg3_flag(tp, 57765_PLUS))
  2756. tw32(NVRAM_ADDR, phy_addr);
  2757. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2758. !tg3_flag(tp, 5755_PLUS) &&
  2759. (tp->nvram_jedecnum == JEDEC_ST) &&
  2760. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2761. u32 cmd;
  2762. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2763. ret = tg3_nvram_exec_cmd(tp, cmd);
  2764. if (ret)
  2765. break;
  2766. }
  2767. if (!tg3_flag(tp, FLASH)) {
  2768. /* We always do complete word writes to eeprom. */
  2769. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2770. }
  2771. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2772. if (ret)
  2773. break;
  2774. }
  2775. return ret;
  2776. }
  2777. /* offset and length are dword aligned */
  2778. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2779. {
  2780. int ret;
  2781. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2782. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2783. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2784. udelay(40);
  2785. }
  2786. if (!tg3_flag(tp, NVRAM)) {
  2787. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2788. } else {
  2789. u32 grc_mode;
  2790. ret = tg3_nvram_lock(tp);
  2791. if (ret)
  2792. return ret;
  2793. tg3_enable_nvram_access(tp);
  2794. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2795. tw32(NVRAM_WRITE1, 0x406);
  2796. grc_mode = tr32(GRC_MODE);
  2797. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2798. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2799. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2800. buf);
  2801. } else {
  2802. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2803. buf);
  2804. }
  2805. grc_mode = tr32(GRC_MODE);
  2806. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2807. tg3_disable_nvram_access(tp);
  2808. tg3_nvram_unlock(tp);
  2809. }
  2810. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2811. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2812. udelay(40);
  2813. }
  2814. return ret;
  2815. }
  2816. #define RX_CPU_SCRATCH_BASE 0x30000
  2817. #define RX_CPU_SCRATCH_SIZE 0x04000
  2818. #define TX_CPU_SCRATCH_BASE 0x34000
  2819. #define TX_CPU_SCRATCH_SIZE 0x04000
  2820. /* tp->lock is held. */
  2821. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2822. {
  2823. int i;
  2824. const int iters = 10000;
  2825. for (i = 0; i < iters; i++) {
  2826. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2827. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2828. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2829. break;
  2830. }
  2831. return (i == iters) ? -EBUSY : 0;
  2832. }
  2833. /* tp->lock is held. */
  2834. static int tg3_rxcpu_pause(struct tg3 *tp)
  2835. {
  2836. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2837. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2838. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2839. udelay(10);
  2840. return rc;
  2841. }
  2842. /* tp->lock is held. */
  2843. static int tg3_txcpu_pause(struct tg3 *tp)
  2844. {
  2845. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2846. }
  2847. /* tp->lock is held. */
  2848. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2849. {
  2850. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2851. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2852. }
  2853. /* tp->lock is held. */
  2854. static void tg3_rxcpu_resume(struct tg3 *tp)
  2855. {
  2856. tg3_resume_cpu(tp, RX_CPU_BASE);
  2857. }
  2858. /* tp->lock is held. */
  2859. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2860. {
  2861. int rc;
  2862. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2863. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2864. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2865. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2866. return 0;
  2867. }
  2868. if (cpu_base == RX_CPU_BASE) {
  2869. rc = tg3_rxcpu_pause(tp);
  2870. } else {
  2871. /*
  2872. * There is only an Rx CPU for the 5750 derivative in the
  2873. * BCM4785.
  2874. */
  2875. if (tg3_flag(tp, IS_SSB_CORE))
  2876. return 0;
  2877. rc = tg3_txcpu_pause(tp);
  2878. }
  2879. if (rc) {
  2880. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2881. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2882. return -ENODEV;
  2883. }
  2884. /* Clear firmware's nvram arbitration. */
  2885. if (tg3_flag(tp, NVRAM))
  2886. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2887. return 0;
  2888. }
  2889. struct fw_info {
  2890. unsigned int fw_base;
  2891. unsigned int fw_len;
  2892. const __be32 *fw_data;
  2893. };
  2894. /* tp->lock is held. */
  2895. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2896. u32 cpu_scratch_base, int cpu_scratch_size,
  2897. struct fw_info *info)
  2898. {
  2899. int err, lock_err, i;
  2900. void (*write_op)(struct tg3 *, u32, u32);
  2901. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2902. netdev_err(tp->dev,
  2903. "%s: Trying to load TX cpu firmware which is 5705\n",
  2904. __func__);
  2905. return -EINVAL;
  2906. }
  2907. if (tg3_flag(tp, 5705_PLUS))
  2908. write_op = tg3_write_mem;
  2909. else
  2910. write_op = tg3_write_indirect_reg32;
  2911. /* It is possible that bootcode is still loading at this point.
  2912. * Get the nvram lock first before halting the cpu.
  2913. */
  2914. lock_err = tg3_nvram_lock(tp);
  2915. err = tg3_halt_cpu(tp, cpu_base);
  2916. if (!lock_err)
  2917. tg3_nvram_unlock(tp);
  2918. if (err)
  2919. goto out;
  2920. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2921. write_op(tp, cpu_scratch_base + i, 0);
  2922. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2923. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2924. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2925. write_op(tp, (cpu_scratch_base +
  2926. (info->fw_base & 0xffff) +
  2927. (i * sizeof(u32))),
  2928. be32_to_cpu(info->fw_data[i]));
  2929. err = 0;
  2930. out:
  2931. return err;
  2932. }
  2933. /* tp->lock is held. */
  2934. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2935. {
  2936. struct fw_info info;
  2937. const __be32 *fw_data;
  2938. int err, i;
  2939. fw_data = (void *)tp->fw->data;
  2940. /* Firmware blob starts with version numbers, followed by
  2941. start address and length. We are setting complete length.
  2942. length = end_address_of_bss - start_address_of_text.
  2943. Remainder is the blob to be loaded contiguously
  2944. from start address. */
  2945. info.fw_base = be32_to_cpu(fw_data[1]);
  2946. info.fw_len = tp->fw->size - 12;
  2947. info.fw_data = &fw_data[3];
  2948. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2949. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2950. &info);
  2951. if (err)
  2952. return err;
  2953. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2954. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2955. &info);
  2956. if (err)
  2957. return err;
  2958. /* Now startup only the RX cpu. */
  2959. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2960. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2961. for (i = 0; i < 5; i++) {
  2962. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2963. break;
  2964. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2965. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2966. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2967. udelay(1000);
  2968. }
  2969. if (i >= 5) {
  2970. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2971. "should be %08x\n", __func__,
  2972. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2973. return -ENODEV;
  2974. }
  2975. tg3_rxcpu_resume(tp);
  2976. return 0;
  2977. }
  2978. /* tp->lock is held. */
  2979. static int tg3_load_tso_firmware(struct tg3 *tp)
  2980. {
  2981. struct fw_info info;
  2982. const __be32 *fw_data;
  2983. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2984. int err, i;
  2985. if (!tg3_flag(tp, FW_TSO))
  2986. return 0;
  2987. fw_data = (void *)tp->fw->data;
  2988. /* Firmware blob starts with version numbers, followed by
  2989. start address and length. We are setting complete length.
  2990. length = end_address_of_bss - start_address_of_text.
  2991. Remainder is the blob to be loaded contiguously
  2992. from start address. */
  2993. info.fw_base = be32_to_cpu(fw_data[1]);
  2994. cpu_scratch_size = tp->fw_len;
  2995. info.fw_len = tp->fw->size - 12;
  2996. info.fw_data = &fw_data[3];
  2997. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  2998. cpu_base = RX_CPU_BASE;
  2999. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3000. } else {
  3001. cpu_base = TX_CPU_BASE;
  3002. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3003. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3004. }
  3005. err = tg3_load_firmware_cpu(tp, cpu_base,
  3006. cpu_scratch_base, cpu_scratch_size,
  3007. &info);
  3008. if (err)
  3009. return err;
  3010. /* Now startup the cpu. */
  3011. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3012. tw32_f(cpu_base + CPU_PC, info.fw_base);
  3013. for (i = 0; i < 5; i++) {
  3014. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  3015. break;
  3016. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3017. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3018. tw32_f(cpu_base + CPU_PC, info.fw_base);
  3019. udelay(1000);
  3020. }
  3021. if (i >= 5) {
  3022. netdev_err(tp->dev,
  3023. "%s fails to set CPU PC, is %08x should be %08x\n",
  3024. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  3025. return -ENODEV;
  3026. }
  3027. tg3_resume_cpu(tp, cpu_base);
  3028. return 0;
  3029. }
  3030. /* tp->lock is held. */
  3031. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  3032. {
  3033. u32 addr_high, addr_low;
  3034. int i;
  3035. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3036. tp->dev->dev_addr[1]);
  3037. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3038. (tp->dev->dev_addr[3] << 16) |
  3039. (tp->dev->dev_addr[4] << 8) |
  3040. (tp->dev->dev_addr[5] << 0));
  3041. for (i = 0; i < 4; i++) {
  3042. if (i == 1 && skip_mac_1)
  3043. continue;
  3044. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3045. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3046. }
  3047. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3048. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3049. for (i = 0; i < 12; i++) {
  3050. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3051. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3052. }
  3053. }
  3054. addr_high = (tp->dev->dev_addr[0] +
  3055. tp->dev->dev_addr[1] +
  3056. tp->dev->dev_addr[2] +
  3057. tp->dev->dev_addr[3] +
  3058. tp->dev->dev_addr[4] +
  3059. tp->dev->dev_addr[5]) &
  3060. TX_BACKOFF_SEED_MASK;
  3061. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3062. }
  3063. static void tg3_enable_register_access(struct tg3 *tp)
  3064. {
  3065. /*
  3066. * Make sure register accesses (indirect or otherwise) will function
  3067. * correctly.
  3068. */
  3069. pci_write_config_dword(tp->pdev,
  3070. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3071. }
  3072. static int tg3_power_up(struct tg3 *tp)
  3073. {
  3074. int err;
  3075. tg3_enable_register_access(tp);
  3076. err = pci_set_power_state(tp->pdev, PCI_D0);
  3077. if (!err) {
  3078. /* Switch out of Vaux if it is a NIC */
  3079. tg3_pwrsrc_switch_to_vmain(tp);
  3080. } else {
  3081. netdev_err(tp->dev, "Transition to D0 failed\n");
  3082. }
  3083. return err;
  3084. }
  3085. static int tg3_setup_phy(struct tg3 *, int);
  3086. static int tg3_power_down_prepare(struct tg3 *tp)
  3087. {
  3088. u32 misc_host_ctrl;
  3089. bool device_should_wake, do_low_power;
  3090. tg3_enable_register_access(tp);
  3091. /* Restore the CLKREQ setting. */
  3092. if (tg3_flag(tp, CLKREQ_BUG))
  3093. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3094. PCI_EXP_LNKCTL_CLKREQ_EN);
  3095. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3096. tw32(TG3PCI_MISC_HOST_CTRL,
  3097. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3098. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3099. tg3_flag(tp, WOL_ENABLE);
  3100. if (tg3_flag(tp, USE_PHYLIB)) {
  3101. do_low_power = false;
  3102. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3103. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3104. struct phy_device *phydev;
  3105. u32 phyid, advertising;
  3106. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3107. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3108. tp->link_config.speed = phydev->speed;
  3109. tp->link_config.duplex = phydev->duplex;
  3110. tp->link_config.autoneg = phydev->autoneg;
  3111. tp->link_config.advertising = phydev->advertising;
  3112. advertising = ADVERTISED_TP |
  3113. ADVERTISED_Pause |
  3114. ADVERTISED_Autoneg |
  3115. ADVERTISED_10baseT_Half;
  3116. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3117. if (tg3_flag(tp, WOL_SPEED_100MB))
  3118. advertising |=
  3119. ADVERTISED_100baseT_Half |
  3120. ADVERTISED_100baseT_Full |
  3121. ADVERTISED_10baseT_Full;
  3122. else
  3123. advertising |= ADVERTISED_10baseT_Full;
  3124. }
  3125. phydev->advertising = advertising;
  3126. phy_start_aneg(phydev);
  3127. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3128. if (phyid != PHY_ID_BCMAC131) {
  3129. phyid &= PHY_BCM_OUI_MASK;
  3130. if (phyid == PHY_BCM_OUI_1 ||
  3131. phyid == PHY_BCM_OUI_2 ||
  3132. phyid == PHY_BCM_OUI_3)
  3133. do_low_power = true;
  3134. }
  3135. }
  3136. } else {
  3137. do_low_power = true;
  3138. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3139. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3140. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3141. tg3_setup_phy(tp, 0);
  3142. }
  3143. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3144. u32 val;
  3145. val = tr32(GRC_VCPU_EXT_CTRL);
  3146. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3147. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3148. int i;
  3149. u32 val;
  3150. for (i = 0; i < 200; i++) {
  3151. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3152. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3153. break;
  3154. msleep(1);
  3155. }
  3156. }
  3157. if (tg3_flag(tp, WOL_CAP))
  3158. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3159. WOL_DRV_STATE_SHUTDOWN |
  3160. WOL_DRV_WOL |
  3161. WOL_SET_MAGIC_PKT);
  3162. if (device_should_wake) {
  3163. u32 mac_mode;
  3164. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3165. if (do_low_power &&
  3166. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3167. tg3_phy_auxctl_write(tp,
  3168. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3169. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3170. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3171. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3172. udelay(40);
  3173. }
  3174. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3175. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3176. else
  3177. mac_mode = MAC_MODE_PORT_MODE_MII;
  3178. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3179. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3180. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3181. SPEED_100 : SPEED_10;
  3182. if (tg3_5700_link_polarity(tp, speed))
  3183. mac_mode |= MAC_MODE_LINK_POLARITY;
  3184. else
  3185. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3186. }
  3187. } else {
  3188. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3189. }
  3190. if (!tg3_flag(tp, 5750_PLUS))
  3191. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3192. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3193. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3194. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3195. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3196. if (tg3_flag(tp, ENABLE_APE))
  3197. mac_mode |= MAC_MODE_APE_TX_EN |
  3198. MAC_MODE_APE_RX_EN |
  3199. MAC_MODE_TDE_ENABLE;
  3200. tw32_f(MAC_MODE, mac_mode);
  3201. udelay(100);
  3202. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3203. udelay(10);
  3204. }
  3205. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3206. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3207. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3208. u32 base_val;
  3209. base_val = tp->pci_clock_ctrl;
  3210. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3211. CLOCK_CTRL_TXCLK_DISABLE);
  3212. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3213. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3214. } else if (tg3_flag(tp, 5780_CLASS) ||
  3215. tg3_flag(tp, CPMU_PRESENT) ||
  3216. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3217. /* do nothing */
  3218. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3219. u32 newbits1, newbits2;
  3220. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3221. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3222. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3223. CLOCK_CTRL_TXCLK_DISABLE |
  3224. CLOCK_CTRL_ALTCLK);
  3225. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3226. } else if (tg3_flag(tp, 5705_PLUS)) {
  3227. newbits1 = CLOCK_CTRL_625_CORE;
  3228. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3229. } else {
  3230. newbits1 = CLOCK_CTRL_ALTCLK;
  3231. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3232. }
  3233. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3234. 40);
  3235. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3236. 40);
  3237. if (!tg3_flag(tp, 5705_PLUS)) {
  3238. u32 newbits3;
  3239. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3240. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3241. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3242. CLOCK_CTRL_TXCLK_DISABLE |
  3243. CLOCK_CTRL_44MHZ_CORE);
  3244. } else {
  3245. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3246. }
  3247. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3248. tp->pci_clock_ctrl | newbits3, 40);
  3249. }
  3250. }
  3251. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3252. tg3_power_down_phy(tp, do_low_power);
  3253. tg3_frob_aux_power(tp, true);
  3254. /* Workaround for unstable PLL clock */
  3255. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3256. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3257. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3258. u32 val = tr32(0x7d00);
  3259. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3260. tw32(0x7d00, val);
  3261. if (!tg3_flag(tp, ENABLE_ASF)) {
  3262. int err;
  3263. err = tg3_nvram_lock(tp);
  3264. tg3_halt_cpu(tp, RX_CPU_BASE);
  3265. if (!err)
  3266. tg3_nvram_unlock(tp);
  3267. }
  3268. }
  3269. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3270. return 0;
  3271. }
  3272. static void tg3_power_down(struct tg3 *tp)
  3273. {
  3274. tg3_power_down_prepare(tp);
  3275. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3276. pci_set_power_state(tp->pdev, PCI_D3hot);
  3277. }
  3278. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3279. {
  3280. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3281. case MII_TG3_AUX_STAT_10HALF:
  3282. *speed = SPEED_10;
  3283. *duplex = DUPLEX_HALF;
  3284. break;
  3285. case MII_TG3_AUX_STAT_10FULL:
  3286. *speed = SPEED_10;
  3287. *duplex = DUPLEX_FULL;
  3288. break;
  3289. case MII_TG3_AUX_STAT_100HALF:
  3290. *speed = SPEED_100;
  3291. *duplex = DUPLEX_HALF;
  3292. break;
  3293. case MII_TG3_AUX_STAT_100FULL:
  3294. *speed = SPEED_100;
  3295. *duplex = DUPLEX_FULL;
  3296. break;
  3297. case MII_TG3_AUX_STAT_1000HALF:
  3298. *speed = SPEED_1000;
  3299. *duplex = DUPLEX_HALF;
  3300. break;
  3301. case MII_TG3_AUX_STAT_1000FULL:
  3302. *speed = SPEED_1000;
  3303. *duplex = DUPLEX_FULL;
  3304. break;
  3305. default:
  3306. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3307. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3308. SPEED_10;
  3309. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3310. DUPLEX_HALF;
  3311. break;
  3312. }
  3313. *speed = SPEED_UNKNOWN;
  3314. *duplex = DUPLEX_UNKNOWN;
  3315. break;
  3316. }
  3317. }
  3318. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3319. {
  3320. int err = 0;
  3321. u32 val, new_adv;
  3322. new_adv = ADVERTISE_CSMA;
  3323. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3324. new_adv |= mii_advertise_flowctrl(flowctrl);
  3325. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3326. if (err)
  3327. goto done;
  3328. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3329. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3330. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3331. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3332. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3333. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3334. if (err)
  3335. goto done;
  3336. }
  3337. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3338. goto done;
  3339. tw32(TG3_CPMU_EEE_MODE,
  3340. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3341. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3342. if (!err) {
  3343. u32 err2;
  3344. val = 0;
  3345. /* Advertise 100-BaseTX EEE ability */
  3346. if (advertise & ADVERTISED_100baseT_Full)
  3347. val |= MDIO_AN_EEE_ADV_100TX;
  3348. /* Advertise 1000-BaseT EEE ability */
  3349. if (advertise & ADVERTISED_1000baseT_Full)
  3350. val |= MDIO_AN_EEE_ADV_1000T;
  3351. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3352. if (err)
  3353. val = 0;
  3354. switch (tg3_asic_rev(tp)) {
  3355. case ASIC_REV_5717:
  3356. case ASIC_REV_57765:
  3357. case ASIC_REV_57766:
  3358. case ASIC_REV_5719:
  3359. /* If we advertised any eee advertisements above... */
  3360. if (val)
  3361. val = MII_TG3_DSP_TAP26_ALNOKO |
  3362. MII_TG3_DSP_TAP26_RMRXSTO |
  3363. MII_TG3_DSP_TAP26_OPCSINPT;
  3364. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3365. /* Fall through */
  3366. case ASIC_REV_5720:
  3367. case ASIC_REV_5762:
  3368. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3369. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3370. MII_TG3_DSP_CH34TP2_HIBW01);
  3371. }
  3372. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3373. if (!err)
  3374. err = err2;
  3375. }
  3376. done:
  3377. return err;
  3378. }
  3379. static void tg3_phy_copper_begin(struct tg3 *tp)
  3380. {
  3381. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3382. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3383. u32 adv, fc;
  3384. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3385. adv = ADVERTISED_10baseT_Half |
  3386. ADVERTISED_10baseT_Full;
  3387. if (tg3_flag(tp, WOL_SPEED_100MB))
  3388. adv |= ADVERTISED_100baseT_Half |
  3389. ADVERTISED_100baseT_Full;
  3390. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3391. } else {
  3392. adv = tp->link_config.advertising;
  3393. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3394. adv &= ~(ADVERTISED_1000baseT_Half |
  3395. ADVERTISED_1000baseT_Full);
  3396. fc = tp->link_config.flowctrl;
  3397. }
  3398. tg3_phy_autoneg_cfg(tp, adv, fc);
  3399. tg3_writephy(tp, MII_BMCR,
  3400. BMCR_ANENABLE | BMCR_ANRESTART);
  3401. } else {
  3402. int i;
  3403. u32 bmcr, orig_bmcr;
  3404. tp->link_config.active_speed = tp->link_config.speed;
  3405. tp->link_config.active_duplex = tp->link_config.duplex;
  3406. bmcr = 0;
  3407. switch (tp->link_config.speed) {
  3408. default:
  3409. case SPEED_10:
  3410. break;
  3411. case SPEED_100:
  3412. bmcr |= BMCR_SPEED100;
  3413. break;
  3414. case SPEED_1000:
  3415. bmcr |= BMCR_SPEED1000;
  3416. break;
  3417. }
  3418. if (tp->link_config.duplex == DUPLEX_FULL)
  3419. bmcr |= BMCR_FULLDPLX;
  3420. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3421. (bmcr != orig_bmcr)) {
  3422. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3423. for (i = 0; i < 1500; i++) {
  3424. u32 tmp;
  3425. udelay(10);
  3426. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3427. tg3_readphy(tp, MII_BMSR, &tmp))
  3428. continue;
  3429. if (!(tmp & BMSR_LSTATUS)) {
  3430. udelay(40);
  3431. break;
  3432. }
  3433. }
  3434. tg3_writephy(tp, MII_BMCR, bmcr);
  3435. udelay(40);
  3436. }
  3437. }
  3438. }
  3439. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3440. {
  3441. int err;
  3442. /* Turn off tap power management. */
  3443. /* Set Extended packet length bit */
  3444. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3445. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3446. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3447. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3448. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3449. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3450. udelay(40);
  3451. return err;
  3452. }
  3453. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3454. {
  3455. u32 advmsk, tgtadv, advertising;
  3456. advertising = tp->link_config.advertising;
  3457. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3458. advmsk = ADVERTISE_ALL;
  3459. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3460. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3461. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3462. }
  3463. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3464. return false;
  3465. if ((*lcladv & advmsk) != tgtadv)
  3466. return false;
  3467. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3468. u32 tg3_ctrl;
  3469. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3470. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3471. return false;
  3472. if (tgtadv &&
  3473. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3474. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3475. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3476. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3477. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3478. } else {
  3479. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3480. }
  3481. if (tg3_ctrl != tgtadv)
  3482. return false;
  3483. }
  3484. return true;
  3485. }
  3486. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3487. {
  3488. u32 lpeth = 0;
  3489. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3490. u32 val;
  3491. if (tg3_readphy(tp, MII_STAT1000, &val))
  3492. return false;
  3493. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3494. }
  3495. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3496. return false;
  3497. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3498. tp->link_config.rmt_adv = lpeth;
  3499. return true;
  3500. }
  3501. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3502. {
  3503. if (curr_link_up != tp->link_up) {
  3504. if (curr_link_up) {
  3505. tg3_carrier_on(tp);
  3506. } else {
  3507. tg3_carrier_off(tp);
  3508. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3509. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3510. }
  3511. tg3_link_report(tp);
  3512. return true;
  3513. }
  3514. return false;
  3515. }
  3516. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3517. {
  3518. int current_link_up;
  3519. u32 bmsr, val;
  3520. u32 lcl_adv, rmt_adv;
  3521. u16 current_speed;
  3522. u8 current_duplex;
  3523. int i, err;
  3524. tw32(MAC_EVENT, 0);
  3525. tw32_f(MAC_STATUS,
  3526. (MAC_STATUS_SYNC_CHANGED |
  3527. MAC_STATUS_CFG_CHANGED |
  3528. MAC_STATUS_MI_COMPLETION |
  3529. MAC_STATUS_LNKSTATE_CHANGED));
  3530. udelay(40);
  3531. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3532. tw32_f(MAC_MI_MODE,
  3533. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3534. udelay(80);
  3535. }
  3536. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3537. /* Some third-party PHYs need to be reset on link going
  3538. * down.
  3539. */
  3540. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3541. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3542. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3543. tp->link_up) {
  3544. tg3_readphy(tp, MII_BMSR, &bmsr);
  3545. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3546. !(bmsr & BMSR_LSTATUS))
  3547. force_reset = 1;
  3548. }
  3549. if (force_reset)
  3550. tg3_phy_reset(tp);
  3551. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3552. tg3_readphy(tp, MII_BMSR, &bmsr);
  3553. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3554. !tg3_flag(tp, INIT_COMPLETE))
  3555. bmsr = 0;
  3556. if (!(bmsr & BMSR_LSTATUS)) {
  3557. err = tg3_init_5401phy_dsp(tp);
  3558. if (err)
  3559. return err;
  3560. tg3_readphy(tp, MII_BMSR, &bmsr);
  3561. for (i = 0; i < 1000; i++) {
  3562. udelay(10);
  3563. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3564. (bmsr & BMSR_LSTATUS)) {
  3565. udelay(40);
  3566. break;
  3567. }
  3568. }
  3569. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3570. TG3_PHY_REV_BCM5401_B0 &&
  3571. !(bmsr & BMSR_LSTATUS) &&
  3572. tp->link_config.active_speed == SPEED_1000) {
  3573. err = tg3_phy_reset(tp);
  3574. if (!err)
  3575. err = tg3_init_5401phy_dsp(tp);
  3576. if (err)
  3577. return err;
  3578. }
  3579. }
  3580. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3581. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3582. /* 5701 {A0,B0} CRC bug workaround */
  3583. tg3_writephy(tp, 0x15, 0x0a75);
  3584. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3585. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3586. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3587. }
  3588. /* Clear pending interrupts... */
  3589. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3590. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3591. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3592. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3593. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3594. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3595. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3596. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3597. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3598. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3599. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3600. else
  3601. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3602. }
  3603. current_link_up = 0;
  3604. current_speed = SPEED_UNKNOWN;
  3605. current_duplex = DUPLEX_UNKNOWN;
  3606. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3607. tp->link_config.rmt_adv = 0;
  3608. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3609. err = tg3_phy_auxctl_read(tp,
  3610. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3611. &val);
  3612. if (!err && !(val & (1 << 10))) {
  3613. tg3_phy_auxctl_write(tp,
  3614. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3615. val | (1 << 10));
  3616. goto relink;
  3617. }
  3618. }
  3619. bmsr = 0;
  3620. for (i = 0; i < 100; i++) {
  3621. tg3_readphy(tp, MII_BMSR, &bmsr);
  3622. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3623. (bmsr & BMSR_LSTATUS))
  3624. break;
  3625. udelay(40);
  3626. }
  3627. if (bmsr & BMSR_LSTATUS) {
  3628. u32 aux_stat, bmcr;
  3629. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3630. for (i = 0; i < 2000; i++) {
  3631. udelay(10);
  3632. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3633. aux_stat)
  3634. break;
  3635. }
  3636. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3637. &current_speed,
  3638. &current_duplex);
  3639. bmcr = 0;
  3640. for (i = 0; i < 200; i++) {
  3641. tg3_readphy(tp, MII_BMCR, &bmcr);
  3642. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3643. continue;
  3644. if (bmcr && bmcr != 0x7fff)
  3645. break;
  3646. udelay(10);
  3647. }
  3648. lcl_adv = 0;
  3649. rmt_adv = 0;
  3650. tp->link_config.active_speed = current_speed;
  3651. tp->link_config.active_duplex = current_duplex;
  3652. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3653. if ((bmcr & BMCR_ANENABLE) &&
  3654. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3655. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3656. current_link_up = 1;
  3657. } else {
  3658. if (!(bmcr & BMCR_ANENABLE) &&
  3659. tp->link_config.speed == current_speed &&
  3660. tp->link_config.duplex == current_duplex &&
  3661. tp->link_config.flowctrl ==
  3662. tp->link_config.active_flowctrl) {
  3663. current_link_up = 1;
  3664. }
  3665. }
  3666. if (current_link_up == 1 &&
  3667. tp->link_config.active_duplex == DUPLEX_FULL) {
  3668. u32 reg, bit;
  3669. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3670. reg = MII_TG3_FET_GEN_STAT;
  3671. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3672. } else {
  3673. reg = MII_TG3_EXT_STAT;
  3674. bit = MII_TG3_EXT_STAT_MDIX;
  3675. }
  3676. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3677. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3678. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3679. }
  3680. }
  3681. relink:
  3682. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3683. tg3_phy_copper_begin(tp);
  3684. if (tg3_flag(tp, ROBOSWITCH)) {
  3685. current_link_up = 1;
  3686. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3687. current_speed = SPEED_1000;
  3688. current_duplex = DUPLEX_FULL;
  3689. tp->link_config.active_speed = current_speed;
  3690. tp->link_config.active_duplex = current_duplex;
  3691. }
  3692. tg3_readphy(tp, MII_BMSR, &bmsr);
  3693. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3694. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3695. current_link_up = 1;
  3696. }
  3697. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3698. if (current_link_up == 1) {
  3699. if (tp->link_config.active_speed == SPEED_100 ||
  3700. tp->link_config.active_speed == SPEED_10)
  3701. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3702. else
  3703. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3704. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3705. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3706. else
  3707. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3708. /* In order for the 5750 core in BCM4785 chip to work properly
  3709. * in RGMII mode, the Led Control Register must be set up.
  3710. */
  3711. if (tg3_flag(tp, RGMII_MODE)) {
  3712. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3713. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3714. if (tp->link_config.active_speed == SPEED_10)
  3715. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3716. else if (tp->link_config.active_speed == SPEED_100)
  3717. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3718. LED_CTRL_100MBPS_ON);
  3719. else if (tp->link_config.active_speed == SPEED_1000)
  3720. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3721. LED_CTRL_1000MBPS_ON);
  3722. tw32(MAC_LED_CTRL, led_ctrl);
  3723. udelay(40);
  3724. }
  3725. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3726. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3727. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3728. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3729. if (current_link_up == 1 &&
  3730. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3731. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3732. else
  3733. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3734. }
  3735. /* ??? Without this setting Netgear GA302T PHY does not
  3736. * ??? send/receive packets...
  3737. */
  3738. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3739. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  3740. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3741. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3742. udelay(80);
  3743. }
  3744. tw32_f(MAC_MODE, tp->mac_mode);
  3745. udelay(40);
  3746. tg3_phy_eee_adjust(tp, current_link_up);
  3747. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3748. /* Polled via timer. */
  3749. tw32_f(MAC_EVENT, 0);
  3750. } else {
  3751. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3752. }
  3753. udelay(40);
  3754. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  3755. current_link_up == 1 &&
  3756. tp->link_config.active_speed == SPEED_1000 &&
  3757. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3758. udelay(120);
  3759. tw32_f(MAC_STATUS,
  3760. (MAC_STATUS_SYNC_CHANGED |
  3761. MAC_STATUS_CFG_CHANGED));
  3762. udelay(40);
  3763. tg3_write_mem(tp,
  3764. NIC_SRAM_FIRMWARE_MBOX,
  3765. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3766. }
  3767. /* Prevent send BD corruption. */
  3768. if (tg3_flag(tp, CLKREQ_BUG)) {
  3769. if (tp->link_config.active_speed == SPEED_100 ||
  3770. tp->link_config.active_speed == SPEED_10)
  3771. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3772. PCI_EXP_LNKCTL_CLKREQ_EN);
  3773. else
  3774. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3775. PCI_EXP_LNKCTL_CLKREQ_EN);
  3776. }
  3777. tg3_test_and_report_link_chg(tp, current_link_up);
  3778. return 0;
  3779. }
  3780. struct tg3_fiber_aneginfo {
  3781. int state;
  3782. #define ANEG_STATE_UNKNOWN 0
  3783. #define ANEG_STATE_AN_ENABLE 1
  3784. #define ANEG_STATE_RESTART_INIT 2
  3785. #define ANEG_STATE_RESTART 3
  3786. #define ANEG_STATE_DISABLE_LINK_OK 4
  3787. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3788. #define ANEG_STATE_ABILITY_DETECT 6
  3789. #define ANEG_STATE_ACK_DETECT_INIT 7
  3790. #define ANEG_STATE_ACK_DETECT 8
  3791. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3792. #define ANEG_STATE_COMPLETE_ACK 10
  3793. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3794. #define ANEG_STATE_IDLE_DETECT 12
  3795. #define ANEG_STATE_LINK_OK 13
  3796. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3797. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3798. u32 flags;
  3799. #define MR_AN_ENABLE 0x00000001
  3800. #define MR_RESTART_AN 0x00000002
  3801. #define MR_AN_COMPLETE 0x00000004
  3802. #define MR_PAGE_RX 0x00000008
  3803. #define MR_NP_LOADED 0x00000010
  3804. #define MR_TOGGLE_TX 0x00000020
  3805. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3806. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3807. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3808. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3809. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3810. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3811. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3812. #define MR_TOGGLE_RX 0x00002000
  3813. #define MR_NP_RX 0x00004000
  3814. #define MR_LINK_OK 0x80000000
  3815. unsigned long link_time, cur_time;
  3816. u32 ability_match_cfg;
  3817. int ability_match_count;
  3818. char ability_match, idle_match, ack_match;
  3819. u32 txconfig, rxconfig;
  3820. #define ANEG_CFG_NP 0x00000080
  3821. #define ANEG_CFG_ACK 0x00000040
  3822. #define ANEG_CFG_RF2 0x00000020
  3823. #define ANEG_CFG_RF1 0x00000010
  3824. #define ANEG_CFG_PS2 0x00000001
  3825. #define ANEG_CFG_PS1 0x00008000
  3826. #define ANEG_CFG_HD 0x00004000
  3827. #define ANEG_CFG_FD 0x00002000
  3828. #define ANEG_CFG_INVAL 0x00001f06
  3829. };
  3830. #define ANEG_OK 0
  3831. #define ANEG_DONE 1
  3832. #define ANEG_TIMER_ENAB 2
  3833. #define ANEG_FAILED -1
  3834. #define ANEG_STATE_SETTLE_TIME 10000
  3835. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3836. struct tg3_fiber_aneginfo *ap)
  3837. {
  3838. u16 flowctrl;
  3839. unsigned long delta;
  3840. u32 rx_cfg_reg;
  3841. int ret;
  3842. if (ap->state == ANEG_STATE_UNKNOWN) {
  3843. ap->rxconfig = 0;
  3844. ap->link_time = 0;
  3845. ap->cur_time = 0;
  3846. ap->ability_match_cfg = 0;
  3847. ap->ability_match_count = 0;
  3848. ap->ability_match = 0;
  3849. ap->idle_match = 0;
  3850. ap->ack_match = 0;
  3851. }
  3852. ap->cur_time++;
  3853. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3854. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3855. if (rx_cfg_reg != ap->ability_match_cfg) {
  3856. ap->ability_match_cfg = rx_cfg_reg;
  3857. ap->ability_match = 0;
  3858. ap->ability_match_count = 0;
  3859. } else {
  3860. if (++ap->ability_match_count > 1) {
  3861. ap->ability_match = 1;
  3862. ap->ability_match_cfg = rx_cfg_reg;
  3863. }
  3864. }
  3865. if (rx_cfg_reg & ANEG_CFG_ACK)
  3866. ap->ack_match = 1;
  3867. else
  3868. ap->ack_match = 0;
  3869. ap->idle_match = 0;
  3870. } else {
  3871. ap->idle_match = 1;
  3872. ap->ability_match_cfg = 0;
  3873. ap->ability_match_count = 0;
  3874. ap->ability_match = 0;
  3875. ap->ack_match = 0;
  3876. rx_cfg_reg = 0;
  3877. }
  3878. ap->rxconfig = rx_cfg_reg;
  3879. ret = ANEG_OK;
  3880. switch (ap->state) {
  3881. case ANEG_STATE_UNKNOWN:
  3882. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3883. ap->state = ANEG_STATE_AN_ENABLE;
  3884. /* fallthru */
  3885. case ANEG_STATE_AN_ENABLE:
  3886. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3887. if (ap->flags & MR_AN_ENABLE) {
  3888. ap->link_time = 0;
  3889. ap->cur_time = 0;
  3890. ap->ability_match_cfg = 0;
  3891. ap->ability_match_count = 0;
  3892. ap->ability_match = 0;
  3893. ap->idle_match = 0;
  3894. ap->ack_match = 0;
  3895. ap->state = ANEG_STATE_RESTART_INIT;
  3896. } else {
  3897. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3898. }
  3899. break;
  3900. case ANEG_STATE_RESTART_INIT:
  3901. ap->link_time = ap->cur_time;
  3902. ap->flags &= ~(MR_NP_LOADED);
  3903. ap->txconfig = 0;
  3904. tw32(MAC_TX_AUTO_NEG, 0);
  3905. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3906. tw32_f(MAC_MODE, tp->mac_mode);
  3907. udelay(40);
  3908. ret = ANEG_TIMER_ENAB;
  3909. ap->state = ANEG_STATE_RESTART;
  3910. /* fallthru */
  3911. case ANEG_STATE_RESTART:
  3912. delta = ap->cur_time - ap->link_time;
  3913. if (delta > ANEG_STATE_SETTLE_TIME)
  3914. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3915. else
  3916. ret = ANEG_TIMER_ENAB;
  3917. break;
  3918. case ANEG_STATE_DISABLE_LINK_OK:
  3919. ret = ANEG_DONE;
  3920. break;
  3921. case ANEG_STATE_ABILITY_DETECT_INIT:
  3922. ap->flags &= ~(MR_TOGGLE_TX);
  3923. ap->txconfig = ANEG_CFG_FD;
  3924. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3925. if (flowctrl & ADVERTISE_1000XPAUSE)
  3926. ap->txconfig |= ANEG_CFG_PS1;
  3927. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3928. ap->txconfig |= ANEG_CFG_PS2;
  3929. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3930. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3931. tw32_f(MAC_MODE, tp->mac_mode);
  3932. udelay(40);
  3933. ap->state = ANEG_STATE_ABILITY_DETECT;
  3934. break;
  3935. case ANEG_STATE_ABILITY_DETECT:
  3936. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3937. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3938. break;
  3939. case ANEG_STATE_ACK_DETECT_INIT:
  3940. ap->txconfig |= ANEG_CFG_ACK;
  3941. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3942. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3943. tw32_f(MAC_MODE, tp->mac_mode);
  3944. udelay(40);
  3945. ap->state = ANEG_STATE_ACK_DETECT;
  3946. /* fallthru */
  3947. case ANEG_STATE_ACK_DETECT:
  3948. if (ap->ack_match != 0) {
  3949. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3950. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3951. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3952. } else {
  3953. ap->state = ANEG_STATE_AN_ENABLE;
  3954. }
  3955. } else if (ap->ability_match != 0 &&
  3956. ap->rxconfig == 0) {
  3957. ap->state = ANEG_STATE_AN_ENABLE;
  3958. }
  3959. break;
  3960. case ANEG_STATE_COMPLETE_ACK_INIT:
  3961. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3962. ret = ANEG_FAILED;
  3963. break;
  3964. }
  3965. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3966. MR_LP_ADV_HALF_DUPLEX |
  3967. MR_LP_ADV_SYM_PAUSE |
  3968. MR_LP_ADV_ASYM_PAUSE |
  3969. MR_LP_ADV_REMOTE_FAULT1 |
  3970. MR_LP_ADV_REMOTE_FAULT2 |
  3971. MR_LP_ADV_NEXT_PAGE |
  3972. MR_TOGGLE_RX |
  3973. MR_NP_RX);
  3974. if (ap->rxconfig & ANEG_CFG_FD)
  3975. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3976. if (ap->rxconfig & ANEG_CFG_HD)
  3977. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3978. if (ap->rxconfig & ANEG_CFG_PS1)
  3979. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3980. if (ap->rxconfig & ANEG_CFG_PS2)
  3981. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3982. if (ap->rxconfig & ANEG_CFG_RF1)
  3983. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3984. if (ap->rxconfig & ANEG_CFG_RF2)
  3985. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3986. if (ap->rxconfig & ANEG_CFG_NP)
  3987. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3988. ap->link_time = ap->cur_time;
  3989. ap->flags ^= (MR_TOGGLE_TX);
  3990. if (ap->rxconfig & 0x0008)
  3991. ap->flags |= MR_TOGGLE_RX;
  3992. if (ap->rxconfig & ANEG_CFG_NP)
  3993. ap->flags |= MR_NP_RX;
  3994. ap->flags |= MR_PAGE_RX;
  3995. ap->state = ANEG_STATE_COMPLETE_ACK;
  3996. ret = ANEG_TIMER_ENAB;
  3997. break;
  3998. case ANEG_STATE_COMPLETE_ACK:
  3999. if (ap->ability_match != 0 &&
  4000. ap->rxconfig == 0) {
  4001. ap->state = ANEG_STATE_AN_ENABLE;
  4002. break;
  4003. }
  4004. delta = ap->cur_time - ap->link_time;
  4005. if (delta > ANEG_STATE_SETTLE_TIME) {
  4006. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4007. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4008. } else {
  4009. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4010. !(ap->flags & MR_NP_RX)) {
  4011. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4012. } else {
  4013. ret = ANEG_FAILED;
  4014. }
  4015. }
  4016. }
  4017. break;
  4018. case ANEG_STATE_IDLE_DETECT_INIT:
  4019. ap->link_time = ap->cur_time;
  4020. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4021. tw32_f(MAC_MODE, tp->mac_mode);
  4022. udelay(40);
  4023. ap->state = ANEG_STATE_IDLE_DETECT;
  4024. ret = ANEG_TIMER_ENAB;
  4025. break;
  4026. case ANEG_STATE_IDLE_DETECT:
  4027. if (ap->ability_match != 0 &&
  4028. ap->rxconfig == 0) {
  4029. ap->state = ANEG_STATE_AN_ENABLE;
  4030. break;
  4031. }
  4032. delta = ap->cur_time - ap->link_time;
  4033. if (delta > ANEG_STATE_SETTLE_TIME) {
  4034. /* XXX another gem from the Broadcom driver :( */
  4035. ap->state = ANEG_STATE_LINK_OK;
  4036. }
  4037. break;
  4038. case ANEG_STATE_LINK_OK:
  4039. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4040. ret = ANEG_DONE;
  4041. break;
  4042. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4043. /* ??? unimplemented */
  4044. break;
  4045. case ANEG_STATE_NEXT_PAGE_WAIT:
  4046. /* ??? unimplemented */
  4047. break;
  4048. default:
  4049. ret = ANEG_FAILED;
  4050. break;
  4051. }
  4052. return ret;
  4053. }
  4054. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4055. {
  4056. int res = 0;
  4057. struct tg3_fiber_aneginfo aninfo;
  4058. int status = ANEG_FAILED;
  4059. unsigned int tick;
  4060. u32 tmp;
  4061. tw32_f(MAC_TX_AUTO_NEG, 0);
  4062. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4063. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4064. udelay(40);
  4065. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4066. udelay(40);
  4067. memset(&aninfo, 0, sizeof(aninfo));
  4068. aninfo.flags |= MR_AN_ENABLE;
  4069. aninfo.state = ANEG_STATE_UNKNOWN;
  4070. aninfo.cur_time = 0;
  4071. tick = 0;
  4072. while (++tick < 195000) {
  4073. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4074. if (status == ANEG_DONE || status == ANEG_FAILED)
  4075. break;
  4076. udelay(1);
  4077. }
  4078. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4079. tw32_f(MAC_MODE, tp->mac_mode);
  4080. udelay(40);
  4081. *txflags = aninfo.txconfig;
  4082. *rxflags = aninfo.flags;
  4083. if (status == ANEG_DONE &&
  4084. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4085. MR_LP_ADV_FULL_DUPLEX)))
  4086. res = 1;
  4087. return res;
  4088. }
  4089. static void tg3_init_bcm8002(struct tg3 *tp)
  4090. {
  4091. u32 mac_status = tr32(MAC_STATUS);
  4092. int i;
  4093. /* Reset when initting first time or we have a link. */
  4094. if (tg3_flag(tp, INIT_COMPLETE) &&
  4095. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4096. return;
  4097. /* Set PLL lock range. */
  4098. tg3_writephy(tp, 0x16, 0x8007);
  4099. /* SW reset */
  4100. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4101. /* Wait for reset to complete. */
  4102. /* XXX schedule_timeout() ... */
  4103. for (i = 0; i < 500; i++)
  4104. udelay(10);
  4105. /* Config mode; select PMA/Ch 1 regs. */
  4106. tg3_writephy(tp, 0x10, 0x8411);
  4107. /* Enable auto-lock and comdet, select txclk for tx. */
  4108. tg3_writephy(tp, 0x11, 0x0a10);
  4109. tg3_writephy(tp, 0x18, 0x00a0);
  4110. tg3_writephy(tp, 0x16, 0x41ff);
  4111. /* Assert and deassert POR. */
  4112. tg3_writephy(tp, 0x13, 0x0400);
  4113. udelay(40);
  4114. tg3_writephy(tp, 0x13, 0x0000);
  4115. tg3_writephy(tp, 0x11, 0x0a50);
  4116. udelay(40);
  4117. tg3_writephy(tp, 0x11, 0x0a10);
  4118. /* Wait for signal to stabilize */
  4119. /* XXX schedule_timeout() ... */
  4120. for (i = 0; i < 15000; i++)
  4121. udelay(10);
  4122. /* Deselect the channel register so we can read the PHYID
  4123. * later.
  4124. */
  4125. tg3_writephy(tp, 0x10, 0x8011);
  4126. }
  4127. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4128. {
  4129. u16 flowctrl;
  4130. u32 sg_dig_ctrl, sg_dig_status;
  4131. u32 serdes_cfg, expected_sg_dig_ctrl;
  4132. int workaround, port_a;
  4133. int current_link_up;
  4134. serdes_cfg = 0;
  4135. expected_sg_dig_ctrl = 0;
  4136. workaround = 0;
  4137. port_a = 1;
  4138. current_link_up = 0;
  4139. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4140. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4141. workaround = 1;
  4142. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4143. port_a = 0;
  4144. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4145. /* preserve bits 20-23 for voltage regulator */
  4146. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4147. }
  4148. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4149. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4150. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4151. if (workaround) {
  4152. u32 val = serdes_cfg;
  4153. if (port_a)
  4154. val |= 0xc010000;
  4155. else
  4156. val |= 0x4010000;
  4157. tw32_f(MAC_SERDES_CFG, val);
  4158. }
  4159. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4160. }
  4161. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4162. tg3_setup_flow_control(tp, 0, 0);
  4163. current_link_up = 1;
  4164. }
  4165. goto out;
  4166. }
  4167. /* Want auto-negotiation. */
  4168. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4169. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4170. if (flowctrl & ADVERTISE_1000XPAUSE)
  4171. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4172. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4173. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4174. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4175. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4176. tp->serdes_counter &&
  4177. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4178. MAC_STATUS_RCVD_CFG)) ==
  4179. MAC_STATUS_PCS_SYNCED)) {
  4180. tp->serdes_counter--;
  4181. current_link_up = 1;
  4182. goto out;
  4183. }
  4184. restart_autoneg:
  4185. if (workaround)
  4186. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4187. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4188. udelay(5);
  4189. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4190. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4191. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4192. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4193. MAC_STATUS_SIGNAL_DET)) {
  4194. sg_dig_status = tr32(SG_DIG_STATUS);
  4195. mac_status = tr32(MAC_STATUS);
  4196. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4197. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4198. u32 local_adv = 0, remote_adv = 0;
  4199. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4200. local_adv |= ADVERTISE_1000XPAUSE;
  4201. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4202. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4203. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4204. remote_adv |= LPA_1000XPAUSE;
  4205. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4206. remote_adv |= LPA_1000XPAUSE_ASYM;
  4207. tp->link_config.rmt_adv =
  4208. mii_adv_to_ethtool_adv_x(remote_adv);
  4209. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4210. current_link_up = 1;
  4211. tp->serdes_counter = 0;
  4212. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4213. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4214. if (tp->serdes_counter)
  4215. tp->serdes_counter--;
  4216. else {
  4217. if (workaround) {
  4218. u32 val = serdes_cfg;
  4219. if (port_a)
  4220. val |= 0xc010000;
  4221. else
  4222. val |= 0x4010000;
  4223. tw32_f(MAC_SERDES_CFG, val);
  4224. }
  4225. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4226. udelay(40);
  4227. /* Link parallel detection - link is up */
  4228. /* only if we have PCS_SYNC and not */
  4229. /* receiving config code words */
  4230. mac_status = tr32(MAC_STATUS);
  4231. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4232. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4233. tg3_setup_flow_control(tp, 0, 0);
  4234. current_link_up = 1;
  4235. tp->phy_flags |=
  4236. TG3_PHYFLG_PARALLEL_DETECT;
  4237. tp->serdes_counter =
  4238. SERDES_PARALLEL_DET_TIMEOUT;
  4239. } else
  4240. goto restart_autoneg;
  4241. }
  4242. }
  4243. } else {
  4244. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4245. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4246. }
  4247. out:
  4248. return current_link_up;
  4249. }
  4250. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4251. {
  4252. int current_link_up = 0;
  4253. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4254. goto out;
  4255. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4256. u32 txflags, rxflags;
  4257. int i;
  4258. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4259. u32 local_adv = 0, remote_adv = 0;
  4260. if (txflags & ANEG_CFG_PS1)
  4261. local_adv |= ADVERTISE_1000XPAUSE;
  4262. if (txflags & ANEG_CFG_PS2)
  4263. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4264. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4265. remote_adv |= LPA_1000XPAUSE;
  4266. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4267. remote_adv |= LPA_1000XPAUSE_ASYM;
  4268. tp->link_config.rmt_adv =
  4269. mii_adv_to_ethtool_adv_x(remote_adv);
  4270. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4271. current_link_up = 1;
  4272. }
  4273. for (i = 0; i < 30; i++) {
  4274. udelay(20);
  4275. tw32_f(MAC_STATUS,
  4276. (MAC_STATUS_SYNC_CHANGED |
  4277. MAC_STATUS_CFG_CHANGED));
  4278. udelay(40);
  4279. if ((tr32(MAC_STATUS) &
  4280. (MAC_STATUS_SYNC_CHANGED |
  4281. MAC_STATUS_CFG_CHANGED)) == 0)
  4282. break;
  4283. }
  4284. mac_status = tr32(MAC_STATUS);
  4285. if (current_link_up == 0 &&
  4286. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4287. !(mac_status & MAC_STATUS_RCVD_CFG))
  4288. current_link_up = 1;
  4289. } else {
  4290. tg3_setup_flow_control(tp, 0, 0);
  4291. /* Forcing 1000FD link up. */
  4292. current_link_up = 1;
  4293. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4294. udelay(40);
  4295. tw32_f(MAC_MODE, tp->mac_mode);
  4296. udelay(40);
  4297. }
  4298. out:
  4299. return current_link_up;
  4300. }
  4301. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4302. {
  4303. u32 orig_pause_cfg;
  4304. u16 orig_active_speed;
  4305. u8 orig_active_duplex;
  4306. u32 mac_status;
  4307. int current_link_up;
  4308. int i;
  4309. orig_pause_cfg = tp->link_config.active_flowctrl;
  4310. orig_active_speed = tp->link_config.active_speed;
  4311. orig_active_duplex = tp->link_config.active_duplex;
  4312. if (!tg3_flag(tp, HW_AUTONEG) &&
  4313. tp->link_up &&
  4314. tg3_flag(tp, INIT_COMPLETE)) {
  4315. mac_status = tr32(MAC_STATUS);
  4316. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4317. MAC_STATUS_SIGNAL_DET |
  4318. MAC_STATUS_CFG_CHANGED |
  4319. MAC_STATUS_RCVD_CFG);
  4320. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4321. MAC_STATUS_SIGNAL_DET)) {
  4322. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4323. MAC_STATUS_CFG_CHANGED));
  4324. return 0;
  4325. }
  4326. }
  4327. tw32_f(MAC_TX_AUTO_NEG, 0);
  4328. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4329. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4330. tw32_f(MAC_MODE, tp->mac_mode);
  4331. udelay(40);
  4332. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4333. tg3_init_bcm8002(tp);
  4334. /* Enable link change event even when serdes polling. */
  4335. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4336. udelay(40);
  4337. current_link_up = 0;
  4338. tp->link_config.rmt_adv = 0;
  4339. mac_status = tr32(MAC_STATUS);
  4340. if (tg3_flag(tp, HW_AUTONEG))
  4341. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4342. else
  4343. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4344. tp->napi[0].hw_status->status =
  4345. (SD_STATUS_UPDATED |
  4346. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4347. for (i = 0; i < 100; i++) {
  4348. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4349. MAC_STATUS_CFG_CHANGED));
  4350. udelay(5);
  4351. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4352. MAC_STATUS_CFG_CHANGED |
  4353. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4354. break;
  4355. }
  4356. mac_status = tr32(MAC_STATUS);
  4357. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4358. current_link_up = 0;
  4359. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4360. tp->serdes_counter == 0) {
  4361. tw32_f(MAC_MODE, (tp->mac_mode |
  4362. MAC_MODE_SEND_CONFIGS));
  4363. udelay(1);
  4364. tw32_f(MAC_MODE, tp->mac_mode);
  4365. }
  4366. }
  4367. if (current_link_up == 1) {
  4368. tp->link_config.active_speed = SPEED_1000;
  4369. tp->link_config.active_duplex = DUPLEX_FULL;
  4370. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4371. LED_CTRL_LNKLED_OVERRIDE |
  4372. LED_CTRL_1000MBPS_ON));
  4373. } else {
  4374. tp->link_config.active_speed = SPEED_UNKNOWN;
  4375. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4376. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4377. LED_CTRL_LNKLED_OVERRIDE |
  4378. LED_CTRL_TRAFFIC_OVERRIDE));
  4379. }
  4380. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4381. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4382. if (orig_pause_cfg != now_pause_cfg ||
  4383. orig_active_speed != tp->link_config.active_speed ||
  4384. orig_active_duplex != tp->link_config.active_duplex)
  4385. tg3_link_report(tp);
  4386. }
  4387. return 0;
  4388. }
  4389. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4390. {
  4391. int current_link_up, err = 0;
  4392. u32 bmsr, bmcr;
  4393. u16 current_speed;
  4394. u8 current_duplex;
  4395. u32 local_adv, remote_adv;
  4396. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4397. tw32_f(MAC_MODE, tp->mac_mode);
  4398. udelay(40);
  4399. tw32(MAC_EVENT, 0);
  4400. tw32_f(MAC_STATUS,
  4401. (MAC_STATUS_SYNC_CHANGED |
  4402. MAC_STATUS_CFG_CHANGED |
  4403. MAC_STATUS_MI_COMPLETION |
  4404. MAC_STATUS_LNKSTATE_CHANGED));
  4405. udelay(40);
  4406. if (force_reset)
  4407. tg3_phy_reset(tp);
  4408. current_link_up = 0;
  4409. current_speed = SPEED_UNKNOWN;
  4410. current_duplex = DUPLEX_UNKNOWN;
  4411. tp->link_config.rmt_adv = 0;
  4412. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4413. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4414. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4415. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4416. bmsr |= BMSR_LSTATUS;
  4417. else
  4418. bmsr &= ~BMSR_LSTATUS;
  4419. }
  4420. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4421. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4422. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4423. /* do nothing, just check for link up at the end */
  4424. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4425. u32 adv, newadv;
  4426. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4427. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4428. ADVERTISE_1000XPAUSE |
  4429. ADVERTISE_1000XPSE_ASYM |
  4430. ADVERTISE_SLCT);
  4431. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4432. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4433. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4434. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4435. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4436. tg3_writephy(tp, MII_BMCR, bmcr);
  4437. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4438. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4439. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4440. return err;
  4441. }
  4442. } else {
  4443. u32 new_bmcr;
  4444. bmcr &= ~BMCR_SPEED1000;
  4445. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4446. if (tp->link_config.duplex == DUPLEX_FULL)
  4447. new_bmcr |= BMCR_FULLDPLX;
  4448. if (new_bmcr != bmcr) {
  4449. /* BMCR_SPEED1000 is a reserved bit that needs
  4450. * to be set on write.
  4451. */
  4452. new_bmcr |= BMCR_SPEED1000;
  4453. /* Force a linkdown */
  4454. if (tp->link_up) {
  4455. u32 adv;
  4456. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4457. adv &= ~(ADVERTISE_1000XFULL |
  4458. ADVERTISE_1000XHALF |
  4459. ADVERTISE_SLCT);
  4460. tg3_writephy(tp, MII_ADVERTISE, adv);
  4461. tg3_writephy(tp, MII_BMCR, bmcr |
  4462. BMCR_ANRESTART |
  4463. BMCR_ANENABLE);
  4464. udelay(10);
  4465. tg3_carrier_off(tp);
  4466. }
  4467. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4468. bmcr = new_bmcr;
  4469. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4470. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4471. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4472. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4473. bmsr |= BMSR_LSTATUS;
  4474. else
  4475. bmsr &= ~BMSR_LSTATUS;
  4476. }
  4477. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4478. }
  4479. }
  4480. if (bmsr & BMSR_LSTATUS) {
  4481. current_speed = SPEED_1000;
  4482. current_link_up = 1;
  4483. if (bmcr & BMCR_FULLDPLX)
  4484. current_duplex = DUPLEX_FULL;
  4485. else
  4486. current_duplex = DUPLEX_HALF;
  4487. local_adv = 0;
  4488. remote_adv = 0;
  4489. if (bmcr & BMCR_ANENABLE) {
  4490. u32 common;
  4491. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4492. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4493. common = local_adv & remote_adv;
  4494. if (common & (ADVERTISE_1000XHALF |
  4495. ADVERTISE_1000XFULL)) {
  4496. if (common & ADVERTISE_1000XFULL)
  4497. current_duplex = DUPLEX_FULL;
  4498. else
  4499. current_duplex = DUPLEX_HALF;
  4500. tp->link_config.rmt_adv =
  4501. mii_adv_to_ethtool_adv_x(remote_adv);
  4502. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4503. /* Link is up via parallel detect */
  4504. } else {
  4505. current_link_up = 0;
  4506. }
  4507. }
  4508. }
  4509. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4510. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4511. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4512. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4513. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4514. tw32_f(MAC_MODE, tp->mac_mode);
  4515. udelay(40);
  4516. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4517. tp->link_config.active_speed = current_speed;
  4518. tp->link_config.active_duplex = current_duplex;
  4519. tg3_test_and_report_link_chg(tp, current_link_up);
  4520. return err;
  4521. }
  4522. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4523. {
  4524. if (tp->serdes_counter) {
  4525. /* Give autoneg time to complete. */
  4526. tp->serdes_counter--;
  4527. return;
  4528. }
  4529. if (!tp->link_up &&
  4530. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4531. u32 bmcr;
  4532. tg3_readphy(tp, MII_BMCR, &bmcr);
  4533. if (bmcr & BMCR_ANENABLE) {
  4534. u32 phy1, phy2;
  4535. /* Select shadow register 0x1f */
  4536. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4537. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4538. /* Select expansion interrupt status register */
  4539. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4540. MII_TG3_DSP_EXP1_INT_STAT);
  4541. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4542. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4543. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4544. /* We have signal detect and not receiving
  4545. * config code words, link is up by parallel
  4546. * detection.
  4547. */
  4548. bmcr &= ~BMCR_ANENABLE;
  4549. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4550. tg3_writephy(tp, MII_BMCR, bmcr);
  4551. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4552. }
  4553. }
  4554. } else if (tp->link_up &&
  4555. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4556. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4557. u32 phy2;
  4558. /* Select expansion interrupt status register */
  4559. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4560. MII_TG3_DSP_EXP1_INT_STAT);
  4561. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4562. if (phy2 & 0x20) {
  4563. u32 bmcr;
  4564. /* Config code words received, turn on autoneg. */
  4565. tg3_readphy(tp, MII_BMCR, &bmcr);
  4566. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4567. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4568. }
  4569. }
  4570. }
  4571. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4572. {
  4573. u32 val;
  4574. int err;
  4575. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4576. err = tg3_setup_fiber_phy(tp, force_reset);
  4577. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4578. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4579. else
  4580. err = tg3_setup_copper_phy(tp, force_reset);
  4581. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4582. u32 scale;
  4583. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4584. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4585. scale = 65;
  4586. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4587. scale = 6;
  4588. else
  4589. scale = 12;
  4590. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4591. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4592. tw32(GRC_MISC_CFG, val);
  4593. }
  4594. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4595. (6 << TX_LENGTHS_IPG_SHIFT);
  4596. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4597. tg3_asic_rev(tp) == ASIC_REV_5762)
  4598. val |= tr32(MAC_TX_LENGTHS) &
  4599. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4600. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4601. if (tp->link_config.active_speed == SPEED_1000 &&
  4602. tp->link_config.active_duplex == DUPLEX_HALF)
  4603. tw32(MAC_TX_LENGTHS, val |
  4604. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4605. else
  4606. tw32(MAC_TX_LENGTHS, val |
  4607. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4608. if (!tg3_flag(tp, 5705_PLUS)) {
  4609. if (tp->link_up) {
  4610. tw32(HOSTCC_STAT_COAL_TICKS,
  4611. tp->coal.stats_block_coalesce_usecs);
  4612. } else {
  4613. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4614. }
  4615. }
  4616. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4617. val = tr32(PCIE_PWR_MGMT_THRESH);
  4618. if (!tp->link_up)
  4619. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4620. tp->pwrmgmt_thresh;
  4621. else
  4622. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4623. tw32(PCIE_PWR_MGMT_THRESH, val);
  4624. }
  4625. return err;
  4626. }
  4627. /* tp->lock must be held */
  4628. static u64 tg3_refclk_read(struct tg3 *tp)
  4629. {
  4630. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4631. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4632. }
  4633. /* tp->lock must be held */
  4634. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4635. {
  4636. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4637. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4638. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4639. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4640. }
  4641. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4642. static inline void tg3_full_unlock(struct tg3 *tp);
  4643. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4644. {
  4645. struct tg3 *tp = netdev_priv(dev);
  4646. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4647. SOF_TIMESTAMPING_RX_SOFTWARE |
  4648. SOF_TIMESTAMPING_SOFTWARE |
  4649. SOF_TIMESTAMPING_TX_HARDWARE |
  4650. SOF_TIMESTAMPING_RX_HARDWARE |
  4651. SOF_TIMESTAMPING_RAW_HARDWARE;
  4652. if (tp->ptp_clock)
  4653. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4654. else
  4655. info->phc_index = -1;
  4656. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4657. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4658. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4659. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4660. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4661. return 0;
  4662. }
  4663. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4664. {
  4665. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4666. bool neg_adj = false;
  4667. u32 correction = 0;
  4668. if (ppb < 0) {
  4669. neg_adj = true;
  4670. ppb = -ppb;
  4671. }
  4672. /* Frequency adjustment is performed using hardware with a 24 bit
  4673. * accumulator and a programmable correction value. On each clk, the
  4674. * correction value gets added to the accumulator and when it
  4675. * overflows, the time counter is incremented/decremented.
  4676. *
  4677. * So conversion from ppb to correction value is
  4678. * ppb * (1 << 24) / 1000000000
  4679. */
  4680. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4681. TG3_EAV_REF_CLK_CORRECT_MASK;
  4682. tg3_full_lock(tp, 0);
  4683. if (correction)
  4684. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4685. TG3_EAV_REF_CLK_CORRECT_EN |
  4686. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4687. else
  4688. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4689. tg3_full_unlock(tp);
  4690. return 0;
  4691. }
  4692. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4693. {
  4694. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4695. tg3_full_lock(tp, 0);
  4696. tp->ptp_adjust += delta;
  4697. tg3_full_unlock(tp);
  4698. return 0;
  4699. }
  4700. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4701. {
  4702. u64 ns;
  4703. u32 remainder;
  4704. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4705. tg3_full_lock(tp, 0);
  4706. ns = tg3_refclk_read(tp);
  4707. ns += tp->ptp_adjust;
  4708. tg3_full_unlock(tp);
  4709. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4710. ts->tv_nsec = remainder;
  4711. return 0;
  4712. }
  4713. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4714. const struct timespec *ts)
  4715. {
  4716. u64 ns;
  4717. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4718. ns = timespec_to_ns(ts);
  4719. tg3_full_lock(tp, 0);
  4720. tg3_refclk_write(tp, ns);
  4721. tp->ptp_adjust = 0;
  4722. tg3_full_unlock(tp);
  4723. return 0;
  4724. }
  4725. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4726. struct ptp_clock_request *rq, int on)
  4727. {
  4728. return -EOPNOTSUPP;
  4729. }
  4730. static const struct ptp_clock_info tg3_ptp_caps = {
  4731. .owner = THIS_MODULE,
  4732. .name = "tg3 clock",
  4733. .max_adj = 250000000,
  4734. .n_alarm = 0,
  4735. .n_ext_ts = 0,
  4736. .n_per_out = 0,
  4737. .pps = 0,
  4738. .adjfreq = tg3_ptp_adjfreq,
  4739. .adjtime = tg3_ptp_adjtime,
  4740. .gettime = tg3_ptp_gettime,
  4741. .settime = tg3_ptp_settime,
  4742. .enable = tg3_ptp_enable,
  4743. };
  4744. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4745. struct skb_shared_hwtstamps *timestamp)
  4746. {
  4747. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4748. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4749. tp->ptp_adjust);
  4750. }
  4751. /* tp->lock must be held */
  4752. static void tg3_ptp_init(struct tg3 *tp)
  4753. {
  4754. if (!tg3_flag(tp, PTP_CAPABLE))
  4755. return;
  4756. /* Initialize the hardware clock to the system time. */
  4757. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4758. tp->ptp_adjust = 0;
  4759. tp->ptp_info = tg3_ptp_caps;
  4760. }
  4761. /* tp->lock must be held */
  4762. static void tg3_ptp_resume(struct tg3 *tp)
  4763. {
  4764. if (!tg3_flag(tp, PTP_CAPABLE))
  4765. return;
  4766. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4767. tp->ptp_adjust = 0;
  4768. }
  4769. static void tg3_ptp_fini(struct tg3 *tp)
  4770. {
  4771. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4772. return;
  4773. ptp_clock_unregister(tp->ptp_clock);
  4774. tp->ptp_clock = NULL;
  4775. tp->ptp_adjust = 0;
  4776. }
  4777. static inline int tg3_irq_sync(struct tg3 *tp)
  4778. {
  4779. return tp->irq_sync;
  4780. }
  4781. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4782. {
  4783. int i;
  4784. dst = (u32 *)((u8 *)dst + off);
  4785. for (i = 0; i < len; i += sizeof(u32))
  4786. *dst++ = tr32(off + i);
  4787. }
  4788. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4789. {
  4790. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4791. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4792. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4793. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4794. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4795. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4796. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4797. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4798. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4799. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4800. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4801. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4802. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4803. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4804. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4805. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4806. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4807. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4808. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4809. if (tg3_flag(tp, SUPPORT_MSIX))
  4810. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4811. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4812. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4813. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4814. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4815. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4816. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4817. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4818. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4819. if (!tg3_flag(tp, 5705_PLUS)) {
  4820. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4821. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4822. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4823. }
  4824. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4825. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4826. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4827. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4828. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4829. if (tg3_flag(tp, NVRAM))
  4830. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4831. }
  4832. static void tg3_dump_state(struct tg3 *tp)
  4833. {
  4834. int i;
  4835. u32 *regs;
  4836. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4837. if (!regs)
  4838. return;
  4839. if (tg3_flag(tp, PCI_EXPRESS)) {
  4840. /* Read up to but not including private PCI registers */
  4841. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4842. regs[i / sizeof(u32)] = tr32(i);
  4843. } else
  4844. tg3_dump_legacy_regs(tp, regs);
  4845. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4846. if (!regs[i + 0] && !regs[i + 1] &&
  4847. !regs[i + 2] && !regs[i + 3])
  4848. continue;
  4849. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4850. i * 4,
  4851. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4852. }
  4853. kfree(regs);
  4854. for (i = 0; i < tp->irq_cnt; i++) {
  4855. struct tg3_napi *tnapi = &tp->napi[i];
  4856. /* SW status block */
  4857. netdev_err(tp->dev,
  4858. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4859. i,
  4860. tnapi->hw_status->status,
  4861. tnapi->hw_status->status_tag,
  4862. tnapi->hw_status->rx_jumbo_consumer,
  4863. tnapi->hw_status->rx_consumer,
  4864. tnapi->hw_status->rx_mini_consumer,
  4865. tnapi->hw_status->idx[0].rx_producer,
  4866. tnapi->hw_status->idx[0].tx_consumer);
  4867. netdev_err(tp->dev,
  4868. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4869. i,
  4870. tnapi->last_tag, tnapi->last_irq_tag,
  4871. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4872. tnapi->rx_rcb_ptr,
  4873. tnapi->prodring.rx_std_prod_idx,
  4874. tnapi->prodring.rx_std_cons_idx,
  4875. tnapi->prodring.rx_jmb_prod_idx,
  4876. tnapi->prodring.rx_jmb_cons_idx);
  4877. }
  4878. }
  4879. /* This is called whenever we suspect that the system chipset is re-
  4880. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4881. * is bogus tx completions. We try to recover by setting the
  4882. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4883. * in the workqueue.
  4884. */
  4885. static void tg3_tx_recover(struct tg3 *tp)
  4886. {
  4887. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4888. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4889. netdev_warn(tp->dev,
  4890. "The system may be re-ordering memory-mapped I/O "
  4891. "cycles to the network device, attempting to recover. "
  4892. "Please report the problem to the driver maintainer "
  4893. "and include system chipset information.\n");
  4894. spin_lock(&tp->lock);
  4895. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4896. spin_unlock(&tp->lock);
  4897. }
  4898. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4899. {
  4900. /* Tell compiler to fetch tx indices from memory. */
  4901. barrier();
  4902. return tnapi->tx_pending -
  4903. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4904. }
  4905. /* Tigon3 never reports partial packet sends. So we do not
  4906. * need special logic to handle SKBs that have not had all
  4907. * of their frags sent yet, like SunGEM does.
  4908. */
  4909. static void tg3_tx(struct tg3_napi *tnapi)
  4910. {
  4911. struct tg3 *tp = tnapi->tp;
  4912. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4913. u32 sw_idx = tnapi->tx_cons;
  4914. struct netdev_queue *txq;
  4915. int index = tnapi - tp->napi;
  4916. unsigned int pkts_compl = 0, bytes_compl = 0;
  4917. if (tg3_flag(tp, ENABLE_TSS))
  4918. index--;
  4919. txq = netdev_get_tx_queue(tp->dev, index);
  4920. while (sw_idx != hw_idx) {
  4921. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4922. struct sk_buff *skb = ri->skb;
  4923. int i, tx_bug = 0;
  4924. if (unlikely(skb == NULL)) {
  4925. tg3_tx_recover(tp);
  4926. return;
  4927. }
  4928. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4929. struct skb_shared_hwtstamps timestamp;
  4930. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4931. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4932. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4933. skb_tstamp_tx(skb, &timestamp);
  4934. }
  4935. pci_unmap_single(tp->pdev,
  4936. dma_unmap_addr(ri, mapping),
  4937. skb_headlen(skb),
  4938. PCI_DMA_TODEVICE);
  4939. ri->skb = NULL;
  4940. while (ri->fragmented) {
  4941. ri->fragmented = false;
  4942. sw_idx = NEXT_TX(sw_idx);
  4943. ri = &tnapi->tx_buffers[sw_idx];
  4944. }
  4945. sw_idx = NEXT_TX(sw_idx);
  4946. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4947. ri = &tnapi->tx_buffers[sw_idx];
  4948. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4949. tx_bug = 1;
  4950. pci_unmap_page(tp->pdev,
  4951. dma_unmap_addr(ri, mapping),
  4952. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4953. PCI_DMA_TODEVICE);
  4954. while (ri->fragmented) {
  4955. ri->fragmented = false;
  4956. sw_idx = NEXT_TX(sw_idx);
  4957. ri = &tnapi->tx_buffers[sw_idx];
  4958. }
  4959. sw_idx = NEXT_TX(sw_idx);
  4960. }
  4961. pkts_compl++;
  4962. bytes_compl += skb->len;
  4963. dev_kfree_skb(skb);
  4964. if (unlikely(tx_bug)) {
  4965. tg3_tx_recover(tp);
  4966. return;
  4967. }
  4968. }
  4969. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4970. tnapi->tx_cons = sw_idx;
  4971. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4972. * before checking for netif_queue_stopped(). Without the
  4973. * memory barrier, there is a small possibility that tg3_start_xmit()
  4974. * will miss it and cause the queue to be stopped forever.
  4975. */
  4976. smp_mb();
  4977. if (unlikely(netif_tx_queue_stopped(txq) &&
  4978. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4979. __netif_tx_lock(txq, smp_processor_id());
  4980. if (netif_tx_queue_stopped(txq) &&
  4981. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4982. netif_tx_wake_queue(txq);
  4983. __netif_tx_unlock(txq);
  4984. }
  4985. }
  4986. static void tg3_frag_free(bool is_frag, void *data)
  4987. {
  4988. if (is_frag)
  4989. put_page(virt_to_head_page(data));
  4990. else
  4991. kfree(data);
  4992. }
  4993. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4994. {
  4995. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4996. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4997. if (!ri->data)
  4998. return;
  4999. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5000. map_sz, PCI_DMA_FROMDEVICE);
  5001. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5002. ri->data = NULL;
  5003. }
  5004. /* Returns size of skb allocated or < 0 on error.
  5005. *
  5006. * We only need to fill in the address because the other members
  5007. * of the RX descriptor are invariant, see tg3_init_rings.
  5008. *
  5009. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5010. * posting buffers we only dirty the first cache line of the RX
  5011. * descriptor (containing the address). Whereas for the RX status
  5012. * buffers the cpu only reads the last cacheline of the RX descriptor
  5013. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5014. */
  5015. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5016. u32 opaque_key, u32 dest_idx_unmasked,
  5017. unsigned int *frag_size)
  5018. {
  5019. struct tg3_rx_buffer_desc *desc;
  5020. struct ring_info *map;
  5021. u8 *data;
  5022. dma_addr_t mapping;
  5023. int skb_size, data_size, dest_idx;
  5024. switch (opaque_key) {
  5025. case RXD_OPAQUE_RING_STD:
  5026. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5027. desc = &tpr->rx_std[dest_idx];
  5028. map = &tpr->rx_std_buffers[dest_idx];
  5029. data_size = tp->rx_pkt_map_sz;
  5030. break;
  5031. case RXD_OPAQUE_RING_JUMBO:
  5032. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5033. desc = &tpr->rx_jmb[dest_idx].std;
  5034. map = &tpr->rx_jmb_buffers[dest_idx];
  5035. data_size = TG3_RX_JMB_MAP_SZ;
  5036. break;
  5037. default:
  5038. return -EINVAL;
  5039. }
  5040. /* Do not overwrite any of the map or rp information
  5041. * until we are sure we can commit to a new buffer.
  5042. *
  5043. * Callers depend upon this behavior and assume that
  5044. * we leave everything unchanged if we fail.
  5045. */
  5046. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5047. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5048. if (skb_size <= PAGE_SIZE) {
  5049. data = netdev_alloc_frag(skb_size);
  5050. *frag_size = skb_size;
  5051. } else {
  5052. data = kmalloc(skb_size, GFP_ATOMIC);
  5053. *frag_size = 0;
  5054. }
  5055. if (!data)
  5056. return -ENOMEM;
  5057. mapping = pci_map_single(tp->pdev,
  5058. data + TG3_RX_OFFSET(tp),
  5059. data_size,
  5060. PCI_DMA_FROMDEVICE);
  5061. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5062. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5063. return -EIO;
  5064. }
  5065. map->data = data;
  5066. dma_unmap_addr_set(map, mapping, mapping);
  5067. desc->addr_hi = ((u64)mapping >> 32);
  5068. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5069. return data_size;
  5070. }
  5071. /* We only need to move over in the address because the other
  5072. * members of the RX descriptor are invariant. See notes above
  5073. * tg3_alloc_rx_data for full details.
  5074. */
  5075. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5076. struct tg3_rx_prodring_set *dpr,
  5077. u32 opaque_key, int src_idx,
  5078. u32 dest_idx_unmasked)
  5079. {
  5080. struct tg3 *tp = tnapi->tp;
  5081. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5082. struct ring_info *src_map, *dest_map;
  5083. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5084. int dest_idx;
  5085. switch (opaque_key) {
  5086. case RXD_OPAQUE_RING_STD:
  5087. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5088. dest_desc = &dpr->rx_std[dest_idx];
  5089. dest_map = &dpr->rx_std_buffers[dest_idx];
  5090. src_desc = &spr->rx_std[src_idx];
  5091. src_map = &spr->rx_std_buffers[src_idx];
  5092. break;
  5093. case RXD_OPAQUE_RING_JUMBO:
  5094. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5095. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5096. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5097. src_desc = &spr->rx_jmb[src_idx].std;
  5098. src_map = &spr->rx_jmb_buffers[src_idx];
  5099. break;
  5100. default:
  5101. return;
  5102. }
  5103. dest_map->data = src_map->data;
  5104. dma_unmap_addr_set(dest_map, mapping,
  5105. dma_unmap_addr(src_map, mapping));
  5106. dest_desc->addr_hi = src_desc->addr_hi;
  5107. dest_desc->addr_lo = src_desc->addr_lo;
  5108. /* Ensure that the update to the skb happens after the physical
  5109. * addresses have been transferred to the new BD location.
  5110. */
  5111. smp_wmb();
  5112. src_map->data = NULL;
  5113. }
  5114. /* The RX ring scheme is composed of multiple rings which post fresh
  5115. * buffers to the chip, and one special ring the chip uses to report
  5116. * status back to the host.
  5117. *
  5118. * The special ring reports the status of received packets to the
  5119. * host. The chip does not write into the original descriptor the
  5120. * RX buffer was obtained from. The chip simply takes the original
  5121. * descriptor as provided by the host, updates the status and length
  5122. * field, then writes this into the next status ring entry.
  5123. *
  5124. * Each ring the host uses to post buffers to the chip is described
  5125. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5126. * it is first placed into the on-chip ram. When the packet's length
  5127. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5128. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5129. * which is within the range of the new packet's length is chosen.
  5130. *
  5131. * The "separate ring for rx status" scheme may sound queer, but it makes
  5132. * sense from a cache coherency perspective. If only the host writes
  5133. * to the buffer post rings, and only the chip writes to the rx status
  5134. * rings, then cache lines never move beyond shared-modified state.
  5135. * If both the host and chip were to write into the same ring, cache line
  5136. * eviction could occur since both entities want it in an exclusive state.
  5137. */
  5138. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5139. {
  5140. struct tg3 *tp = tnapi->tp;
  5141. u32 work_mask, rx_std_posted = 0;
  5142. u32 std_prod_idx, jmb_prod_idx;
  5143. u32 sw_idx = tnapi->rx_rcb_ptr;
  5144. u16 hw_idx;
  5145. int received;
  5146. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5147. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5148. /*
  5149. * We need to order the read of hw_idx and the read of
  5150. * the opaque cookie.
  5151. */
  5152. rmb();
  5153. work_mask = 0;
  5154. received = 0;
  5155. std_prod_idx = tpr->rx_std_prod_idx;
  5156. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5157. while (sw_idx != hw_idx && budget > 0) {
  5158. struct ring_info *ri;
  5159. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5160. unsigned int len;
  5161. struct sk_buff *skb;
  5162. dma_addr_t dma_addr;
  5163. u32 opaque_key, desc_idx, *post_ptr;
  5164. u8 *data;
  5165. u64 tstamp = 0;
  5166. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5167. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5168. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5169. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5170. dma_addr = dma_unmap_addr(ri, mapping);
  5171. data = ri->data;
  5172. post_ptr = &std_prod_idx;
  5173. rx_std_posted++;
  5174. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5175. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5176. dma_addr = dma_unmap_addr(ri, mapping);
  5177. data = ri->data;
  5178. post_ptr = &jmb_prod_idx;
  5179. } else
  5180. goto next_pkt_nopost;
  5181. work_mask |= opaque_key;
  5182. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5183. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5184. drop_it:
  5185. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5186. desc_idx, *post_ptr);
  5187. drop_it_no_recycle:
  5188. /* Other statistics kept track of by card. */
  5189. tp->rx_dropped++;
  5190. goto next_pkt;
  5191. }
  5192. prefetch(data + TG3_RX_OFFSET(tp));
  5193. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5194. ETH_FCS_LEN;
  5195. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5196. RXD_FLAG_PTPSTAT_PTPV1 ||
  5197. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5198. RXD_FLAG_PTPSTAT_PTPV2) {
  5199. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5200. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5201. }
  5202. if (len > TG3_RX_COPY_THRESH(tp)) {
  5203. int skb_size;
  5204. unsigned int frag_size;
  5205. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5206. *post_ptr, &frag_size);
  5207. if (skb_size < 0)
  5208. goto drop_it;
  5209. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5210. PCI_DMA_FROMDEVICE);
  5211. skb = build_skb(data, frag_size);
  5212. if (!skb) {
  5213. tg3_frag_free(frag_size != 0, data);
  5214. goto drop_it_no_recycle;
  5215. }
  5216. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5217. /* Ensure that the update to the data happens
  5218. * after the usage of the old DMA mapping.
  5219. */
  5220. smp_wmb();
  5221. ri->data = NULL;
  5222. } else {
  5223. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5224. desc_idx, *post_ptr);
  5225. skb = netdev_alloc_skb(tp->dev,
  5226. len + TG3_RAW_IP_ALIGN);
  5227. if (skb == NULL)
  5228. goto drop_it_no_recycle;
  5229. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5230. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5231. memcpy(skb->data,
  5232. data + TG3_RX_OFFSET(tp),
  5233. len);
  5234. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5235. }
  5236. skb_put(skb, len);
  5237. if (tstamp)
  5238. tg3_hwclock_to_timestamp(tp, tstamp,
  5239. skb_hwtstamps(skb));
  5240. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5241. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5242. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5243. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5244. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5245. else
  5246. skb_checksum_none_assert(skb);
  5247. skb->protocol = eth_type_trans(skb, tp->dev);
  5248. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5249. skb->protocol != htons(ETH_P_8021Q)) {
  5250. dev_kfree_skb(skb);
  5251. goto drop_it_no_recycle;
  5252. }
  5253. if (desc->type_flags & RXD_FLAG_VLAN &&
  5254. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5255. __vlan_hwaccel_put_tag(skb,
  5256. desc->err_vlan & RXD_VLAN_MASK);
  5257. napi_gro_receive(&tnapi->napi, skb);
  5258. received++;
  5259. budget--;
  5260. next_pkt:
  5261. (*post_ptr)++;
  5262. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5263. tpr->rx_std_prod_idx = std_prod_idx &
  5264. tp->rx_std_ring_mask;
  5265. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5266. tpr->rx_std_prod_idx);
  5267. work_mask &= ~RXD_OPAQUE_RING_STD;
  5268. rx_std_posted = 0;
  5269. }
  5270. next_pkt_nopost:
  5271. sw_idx++;
  5272. sw_idx &= tp->rx_ret_ring_mask;
  5273. /* Refresh hw_idx to see if there is new work */
  5274. if (sw_idx == hw_idx) {
  5275. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5276. rmb();
  5277. }
  5278. }
  5279. /* ACK the status ring. */
  5280. tnapi->rx_rcb_ptr = sw_idx;
  5281. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5282. /* Refill RX ring(s). */
  5283. if (!tg3_flag(tp, ENABLE_RSS)) {
  5284. /* Sync BD data before updating mailbox */
  5285. wmb();
  5286. if (work_mask & RXD_OPAQUE_RING_STD) {
  5287. tpr->rx_std_prod_idx = std_prod_idx &
  5288. tp->rx_std_ring_mask;
  5289. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5290. tpr->rx_std_prod_idx);
  5291. }
  5292. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5293. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5294. tp->rx_jmb_ring_mask;
  5295. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5296. tpr->rx_jmb_prod_idx);
  5297. }
  5298. mmiowb();
  5299. } else if (work_mask) {
  5300. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5301. * updated before the producer indices can be updated.
  5302. */
  5303. smp_wmb();
  5304. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5305. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5306. if (tnapi != &tp->napi[1]) {
  5307. tp->rx_refill = true;
  5308. napi_schedule(&tp->napi[1].napi);
  5309. }
  5310. }
  5311. return received;
  5312. }
  5313. static void tg3_poll_link(struct tg3 *tp)
  5314. {
  5315. /* handle link change and other phy events */
  5316. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5317. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5318. if (sblk->status & SD_STATUS_LINK_CHG) {
  5319. sblk->status = SD_STATUS_UPDATED |
  5320. (sblk->status & ~SD_STATUS_LINK_CHG);
  5321. spin_lock(&tp->lock);
  5322. if (tg3_flag(tp, USE_PHYLIB)) {
  5323. tw32_f(MAC_STATUS,
  5324. (MAC_STATUS_SYNC_CHANGED |
  5325. MAC_STATUS_CFG_CHANGED |
  5326. MAC_STATUS_MI_COMPLETION |
  5327. MAC_STATUS_LNKSTATE_CHANGED));
  5328. udelay(40);
  5329. } else
  5330. tg3_setup_phy(tp, 0);
  5331. spin_unlock(&tp->lock);
  5332. }
  5333. }
  5334. }
  5335. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5336. struct tg3_rx_prodring_set *dpr,
  5337. struct tg3_rx_prodring_set *spr)
  5338. {
  5339. u32 si, di, cpycnt, src_prod_idx;
  5340. int i, err = 0;
  5341. while (1) {
  5342. src_prod_idx = spr->rx_std_prod_idx;
  5343. /* Make sure updates to the rx_std_buffers[] entries and the
  5344. * standard producer index are seen in the correct order.
  5345. */
  5346. smp_rmb();
  5347. if (spr->rx_std_cons_idx == src_prod_idx)
  5348. break;
  5349. if (spr->rx_std_cons_idx < src_prod_idx)
  5350. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5351. else
  5352. cpycnt = tp->rx_std_ring_mask + 1 -
  5353. spr->rx_std_cons_idx;
  5354. cpycnt = min(cpycnt,
  5355. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5356. si = spr->rx_std_cons_idx;
  5357. di = dpr->rx_std_prod_idx;
  5358. for (i = di; i < di + cpycnt; i++) {
  5359. if (dpr->rx_std_buffers[i].data) {
  5360. cpycnt = i - di;
  5361. err = -ENOSPC;
  5362. break;
  5363. }
  5364. }
  5365. if (!cpycnt)
  5366. break;
  5367. /* Ensure that updates to the rx_std_buffers ring and the
  5368. * shadowed hardware producer ring from tg3_recycle_skb() are
  5369. * ordered correctly WRT the skb check above.
  5370. */
  5371. smp_rmb();
  5372. memcpy(&dpr->rx_std_buffers[di],
  5373. &spr->rx_std_buffers[si],
  5374. cpycnt * sizeof(struct ring_info));
  5375. for (i = 0; i < cpycnt; i++, di++, si++) {
  5376. struct tg3_rx_buffer_desc *sbd, *dbd;
  5377. sbd = &spr->rx_std[si];
  5378. dbd = &dpr->rx_std[di];
  5379. dbd->addr_hi = sbd->addr_hi;
  5380. dbd->addr_lo = sbd->addr_lo;
  5381. }
  5382. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5383. tp->rx_std_ring_mask;
  5384. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5385. tp->rx_std_ring_mask;
  5386. }
  5387. while (1) {
  5388. src_prod_idx = spr->rx_jmb_prod_idx;
  5389. /* Make sure updates to the rx_jmb_buffers[] entries and
  5390. * the jumbo producer index are seen in the correct order.
  5391. */
  5392. smp_rmb();
  5393. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5394. break;
  5395. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5396. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5397. else
  5398. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5399. spr->rx_jmb_cons_idx;
  5400. cpycnt = min(cpycnt,
  5401. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5402. si = spr->rx_jmb_cons_idx;
  5403. di = dpr->rx_jmb_prod_idx;
  5404. for (i = di; i < di + cpycnt; i++) {
  5405. if (dpr->rx_jmb_buffers[i].data) {
  5406. cpycnt = i - di;
  5407. err = -ENOSPC;
  5408. break;
  5409. }
  5410. }
  5411. if (!cpycnt)
  5412. break;
  5413. /* Ensure that updates to the rx_jmb_buffers ring and the
  5414. * shadowed hardware producer ring from tg3_recycle_skb() are
  5415. * ordered correctly WRT the skb check above.
  5416. */
  5417. smp_rmb();
  5418. memcpy(&dpr->rx_jmb_buffers[di],
  5419. &spr->rx_jmb_buffers[si],
  5420. cpycnt * sizeof(struct ring_info));
  5421. for (i = 0; i < cpycnt; i++, di++, si++) {
  5422. struct tg3_rx_buffer_desc *sbd, *dbd;
  5423. sbd = &spr->rx_jmb[si].std;
  5424. dbd = &dpr->rx_jmb[di].std;
  5425. dbd->addr_hi = sbd->addr_hi;
  5426. dbd->addr_lo = sbd->addr_lo;
  5427. }
  5428. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5429. tp->rx_jmb_ring_mask;
  5430. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5431. tp->rx_jmb_ring_mask;
  5432. }
  5433. return err;
  5434. }
  5435. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5436. {
  5437. struct tg3 *tp = tnapi->tp;
  5438. /* run TX completion thread */
  5439. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5440. tg3_tx(tnapi);
  5441. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5442. return work_done;
  5443. }
  5444. if (!tnapi->rx_rcb_prod_idx)
  5445. return work_done;
  5446. /* run RX thread, within the bounds set by NAPI.
  5447. * All RX "locking" is done by ensuring outside
  5448. * code synchronizes with tg3->napi.poll()
  5449. */
  5450. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5451. work_done += tg3_rx(tnapi, budget - work_done);
  5452. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5453. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5454. int i, err = 0;
  5455. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5456. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5457. tp->rx_refill = false;
  5458. for (i = 1; i <= tp->rxq_cnt; i++)
  5459. err |= tg3_rx_prodring_xfer(tp, dpr,
  5460. &tp->napi[i].prodring);
  5461. wmb();
  5462. if (std_prod_idx != dpr->rx_std_prod_idx)
  5463. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5464. dpr->rx_std_prod_idx);
  5465. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5466. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5467. dpr->rx_jmb_prod_idx);
  5468. mmiowb();
  5469. if (err)
  5470. tw32_f(HOSTCC_MODE, tp->coal_now);
  5471. }
  5472. return work_done;
  5473. }
  5474. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5475. {
  5476. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5477. schedule_work(&tp->reset_task);
  5478. }
  5479. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5480. {
  5481. cancel_work_sync(&tp->reset_task);
  5482. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5483. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5484. }
  5485. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5486. {
  5487. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5488. struct tg3 *tp = tnapi->tp;
  5489. int work_done = 0;
  5490. struct tg3_hw_status *sblk = tnapi->hw_status;
  5491. while (1) {
  5492. work_done = tg3_poll_work(tnapi, work_done, budget);
  5493. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5494. goto tx_recovery;
  5495. if (unlikely(work_done >= budget))
  5496. break;
  5497. /* tp->last_tag is used in tg3_int_reenable() below
  5498. * to tell the hw how much work has been processed,
  5499. * so we must read it before checking for more work.
  5500. */
  5501. tnapi->last_tag = sblk->status_tag;
  5502. tnapi->last_irq_tag = tnapi->last_tag;
  5503. rmb();
  5504. /* check for RX/TX work to do */
  5505. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5506. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5507. /* This test here is not race free, but will reduce
  5508. * the number of interrupts by looping again.
  5509. */
  5510. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5511. continue;
  5512. napi_complete(napi);
  5513. /* Reenable interrupts. */
  5514. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5515. /* This test here is synchronized by napi_schedule()
  5516. * and napi_complete() to close the race condition.
  5517. */
  5518. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5519. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5520. HOSTCC_MODE_ENABLE |
  5521. tnapi->coal_now);
  5522. }
  5523. mmiowb();
  5524. break;
  5525. }
  5526. }
  5527. return work_done;
  5528. tx_recovery:
  5529. /* work_done is guaranteed to be less than budget. */
  5530. napi_complete(napi);
  5531. tg3_reset_task_schedule(tp);
  5532. return work_done;
  5533. }
  5534. static void tg3_process_error(struct tg3 *tp)
  5535. {
  5536. u32 val;
  5537. bool real_error = false;
  5538. if (tg3_flag(tp, ERROR_PROCESSED))
  5539. return;
  5540. /* Check Flow Attention register */
  5541. val = tr32(HOSTCC_FLOW_ATTN);
  5542. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5543. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5544. real_error = true;
  5545. }
  5546. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5547. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5548. real_error = true;
  5549. }
  5550. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5551. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5552. real_error = true;
  5553. }
  5554. if (!real_error)
  5555. return;
  5556. tg3_dump_state(tp);
  5557. tg3_flag_set(tp, ERROR_PROCESSED);
  5558. tg3_reset_task_schedule(tp);
  5559. }
  5560. static int tg3_poll(struct napi_struct *napi, int budget)
  5561. {
  5562. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5563. struct tg3 *tp = tnapi->tp;
  5564. int work_done = 0;
  5565. struct tg3_hw_status *sblk = tnapi->hw_status;
  5566. while (1) {
  5567. if (sblk->status & SD_STATUS_ERROR)
  5568. tg3_process_error(tp);
  5569. tg3_poll_link(tp);
  5570. work_done = tg3_poll_work(tnapi, work_done, budget);
  5571. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5572. goto tx_recovery;
  5573. if (unlikely(work_done >= budget))
  5574. break;
  5575. if (tg3_flag(tp, TAGGED_STATUS)) {
  5576. /* tp->last_tag is used in tg3_int_reenable() below
  5577. * to tell the hw how much work has been processed,
  5578. * so we must read it before checking for more work.
  5579. */
  5580. tnapi->last_tag = sblk->status_tag;
  5581. tnapi->last_irq_tag = tnapi->last_tag;
  5582. rmb();
  5583. } else
  5584. sblk->status &= ~SD_STATUS_UPDATED;
  5585. if (likely(!tg3_has_work(tnapi))) {
  5586. napi_complete(napi);
  5587. tg3_int_reenable(tnapi);
  5588. break;
  5589. }
  5590. }
  5591. return work_done;
  5592. tx_recovery:
  5593. /* work_done is guaranteed to be less than budget. */
  5594. napi_complete(napi);
  5595. tg3_reset_task_schedule(tp);
  5596. return work_done;
  5597. }
  5598. static void tg3_napi_disable(struct tg3 *tp)
  5599. {
  5600. int i;
  5601. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5602. napi_disable(&tp->napi[i].napi);
  5603. }
  5604. static void tg3_napi_enable(struct tg3 *tp)
  5605. {
  5606. int i;
  5607. for (i = 0; i < tp->irq_cnt; i++)
  5608. napi_enable(&tp->napi[i].napi);
  5609. }
  5610. static void tg3_napi_init(struct tg3 *tp)
  5611. {
  5612. int i;
  5613. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5614. for (i = 1; i < tp->irq_cnt; i++)
  5615. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5616. }
  5617. static void tg3_napi_fini(struct tg3 *tp)
  5618. {
  5619. int i;
  5620. for (i = 0; i < tp->irq_cnt; i++)
  5621. netif_napi_del(&tp->napi[i].napi);
  5622. }
  5623. static inline void tg3_netif_stop(struct tg3 *tp)
  5624. {
  5625. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5626. tg3_napi_disable(tp);
  5627. netif_carrier_off(tp->dev);
  5628. netif_tx_disable(tp->dev);
  5629. }
  5630. /* tp->lock must be held */
  5631. static inline void tg3_netif_start(struct tg3 *tp)
  5632. {
  5633. tg3_ptp_resume(tp);
  5634. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5635. * appropriate so long as all callers are assured to
  5636. * have free tx slots (such as after tg3_init_hw)
  5637. */
  5638. netif_tx_wake_all_queues(tp->dev);
  5639. if (tp->link_up)
  5640. netif_carrier_on(tp->dev);
  5641. tg3_napi_enable(tp);
  5642. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5643. tg3_enable_ints(tp);
  5644. }
  5645. static void tg3_irq_quiesce(struct tg3 *tp)
  5646. {
  5647. int i;
  5648. BUG_ON(tp->irq_sync);
  5649. tp->irq_sync = 1;
  5650. smp_mb();
  5651. for (i = 0; i < tp->irq_cnt; i++)
  5652. synchronize_irq(tp->napi[i].irq_vec);
  5653. }
  5654. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5655. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5656. * with as well. Most of the time, this is not necessary except when
  5657. * shutting down the device.
  5658. */
  5659. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5660. {
  5661. spin_lock_bh(&tp->lock);
  5662. if (irq_sync)
  5663. tg3_irq_quiesce(tp);
  5664. }
  5665. static inline void tg3_full_unlock(struct tg3 *tp)
  5666. {
  5667. spin_unlock_bh(&tp->lock);
  5668. }
  5669. /* One-shot MSI handler - Chip automatically disables interrupt
  5670. * after sending MSI so driver doesn't have to do it.
  5671. */
  5672. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5673. {
  5674. struct tg3_napi *tnapi = dev_id;
  5675. struct tg3 *tp = tnapi->tp;
  5676. prefetch(tnapi->hw_status);
  5677. if (tnapi->rx_rcb)
  5678. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5679. if (likely(!tg3_irq_sync(tp)))
  5680. napi_schedule(&tnapi->napi);
  5681. return IRQ_HANDLED;
  5682. }
  5683. /* MSI ISR - No need to check for interrupt sharing and no need to
  5684. * flush status block and interrupt mailbox. PCI ordering rules
  5685. * guarantee that MSI will arrive after the status block.
  5686. */
  5687. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5688. {
  5689. struct tg3_napi *tnapi = dev_id;
  5690. struct tg3 *tp = tnapi->tp;
  5691. prefetch(tnapi->hw_status);
  5692. if (tnapi->rx_rcb)
  5693. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5694. /*
  5695. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5696. * chip-internal interrupt pending events.
  5697. * Writing non-zero to intr-mbox-0 additional tells the
  5698. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5699. * event coalescing.
  5700. */
  5701. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5702. if (likely(!tg3_irq_sync(tp)))
  5703. napi_schedule(&tnapi->napi);
  5704. return IRQ_RETVAL(1);
  5705. }
  5706. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5707. {
  5708. struct tg3_napi *tnapi = dev_id;
  5709. struct tg3 *tp = tnapi->tp;
  5710. struct tg3_hw_status *sblk = tnapi->hw_status;
  5711. unsigned int handled = 1;
  5712. /* In INTx mode, it is possible for the interrupt to arrive at
  5713. * the CPU before the status block posted prior to the interrupt.
  5714. * Reading the PCI State register will confirm whether the
  5715. * interrupt is ours and will flush the status block.
  5716. */
  5717. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5718. if (tg3_flag(tp, CHIP_RESETTING) ||
  5719. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5720. handled = 0;
  5721. goto out;
  5722. }
  5723. }
  5724. /*
  5725. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5726. * chip-internal interrupt pending events.
  5727. * Writing non-zero to intr-mbox-0 additional tells the
  5728. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5729. * event coalescing.
  5730. *
  5731. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5732. * spurious interrupts. The flush impacts performance but
  5733. * excessive spurious interrupts can be worse in some cases.
  5734. */
  5735. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5736. if (tg3_irq_sync(tp))
  5737. goto out;
  5738. sblk->status &= ~SD_STATUS_UPDATED;
  5739. if (likely(tg3_has_work(tnapi))) {
  5740. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5741. napi_schedule(&tnapi->napi);
  5742. } else {
  5743. /* No work, shared interrupt perhaps? re-enable
  5744. * interrupts, and flush that PCI write
  5745. */
  5746. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5747. 0x00000000);
  5748. }
  5749. out:
  5750. return IRQ_RETVAL(handled);
  5751. }
  5752. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5753. {
  5754. struct tg3_napi *tnapi = dev_id;
  5755. struct tg3 *tp = tnapi->tp;
  5756. struct tg3_hw_status *sblk = tnapi->hw_status;
  5757. unsigned int handled = 1;
  5758. /* In INTx mode, it is possible for the interrupt to arrive at
  5759. * the CPU before the status block posted prior to the interrupt.
  5760. * Reading the PCI State register will confirm whether the
  5761. * interrupt is ours and will flush the status block.
  5762. */
  5763. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5764. if (tg3_flag(tp, CHIP_RESETTING) ||
  5765. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5766. handled = 0;
  5767. goto out;
  5768. }
  5769. }
  5770. /*
  5771. * writing any value to intr-mbox-0 clears PCI INTA# and
  5772. * chip-internal interrupt pending events.
  5773. * writing non-zero to intr-mbox-0 additional tells the
  5774. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5775. * event coalescing.
  5776. *
  5777. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5778. * spurious interrupts. The flush impacts performance but
  5779. * excessive spurious interrupts can be worse in some cases.
  5780. */
  5781. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5782. /*
  5783. * In a shared interrupt configuration, sometimes other devices'
  5784. * interrupts will scream. We record the current status tag here
  5785. * so that the above check can report that the screaming interrupts
  5786. * are unhandled. Eventually they will be silenced.
  5787. */
  5788. tnapi->last_irq_tag = sblk->status_tag;
  5789. if (tg3_irq_sync(tp))
  5790. goto out;
  5791. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5792. napi_schedule(&tnapi->napi);
  5793. out:
  5794. return IRQ_RETVAL(handled);
  5795. }
  5796. /* ISR for interrupt test */
  5797. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5798. {
  5799. struct tg3_napi *tnapi = dev_id;
  5800. struct tg3 *tp = tnapi->tp;
  5801. struct tg3_hw_status *sblk = tnapi->hw_status;
  5802. if ((sblk->status & SD_STATUS_UPDATED) ||
  5803. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5804. tg3_disable_ints(tp);
  5805. return IRQ_RETVAL(1);
  5806. }
  5807. return IRQ_RETVAL(0);
  5808. }
  5809. #ifdef CONFIG_NET_POLL_CONTROLLER
  5810. static void tg3_poll_controller(struct net_device *dev)
  5811. {
  5812. int i;
  5813. struct tg3 *tp = netdev_priv(dev);
  5814. if (tg3_irq_sync(tp))
  5815. return;
  5816. for (i = 0; i < tp->irq_cnt; i++)
  5817. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5818. }
  5819. #endif
  5820. static void tg3_tx_timeout(struct net_device *dev)
  5821. {
  5822. struct tg3 *tp = netdev_priv(dev);
  5823. if (netif_msg_tx_err(tp)) {
  5824. netdev_err(dev, "transmit timed out, resetting\n");
  5825. tg3_dump_state(tp);
  5826. }
  5827. tg3_reset_task_schedule(tp);
  5828. }
  5829. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5830. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5831. {
  5832. u32 base = (u32) mapping & 0xffffffff;
  5833. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5834. }
  5835. /* Test for DMA addresses > 40-bit */
  5836. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5837. int len)
  5838. {
  5839. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5840. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5841. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5842. return 0;
  5843. #else
  5844. return 0;
  5845. #endif
  5846. }
  5847. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5848. dma_addr_t mapping, u32 len, u32 flags,
  5849. u32 mss, u32 vlan)
  5850. {
  5851. txbd->addr_hi = ((u64) mapping >> 32);
  5852. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5853. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5854. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5855. }
  5856. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5857. dma_addr_t map, u32 len, u32 flags,
  5858. u32 mss, u32 vlan)
  5859. {
  5860. struct tg3 *tp = tnapi->tp;
  5861. bool hwbug = false;
  5862. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5863. hwbug = true;
  5864. if (tg3_4g_overflow_test(map, len))
  5865. hwbug = true;
  5866. if (tg3_40bit_overflow_test(tp, map, len))
  5867. hwbug = true;
  5868. if (tp->dma_limit) {
  5869. u32 prvidx = *entry;
  5870. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5871. while (len > tp->dma_limit && *budget) {
  5872. u32 frag_len = tp->dma_limit;
  5873. len -= tp->dma_limit;
  5874. /* Avoid the 8byte DMA problem */
  5875. if (len <= 8) {
  5876. len += tp->dma_limit / 2;
  5877. frag_len = tp->dma_limit / 2;
  5878. }
  5879. tnapi->tx_buffers[*entry].fragmented = true;
  5880. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5881. frag_len, tmp_flag, mss, vlan);
  5882. *budget -= 1;
  5883. prvidx = *entry;
  5884. *entry = NEXT_TX(*entry);
  5885. map += frag_len;
  5886. }
  5887. if (len) {
  5888. if (*budget) {
  5889. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5890. len, flags, mss, vlan);
  5891. *budget -= 1;
  5892. *entry = NEXT_TX(*entry);
  5893. } else {
  5894. hwbug = true;
  5895. tnapi->tx_buffers[prvidx].fragmented = false;
  5896. }
  5897. }
  5898. } else {
  5899. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5900. len, flags, mss, vlan);
  5901. *entry = NEXT_TX(*entry);
  5902. }
  5903. return hwbug;
  5904. }
  5905. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5906. {
  5907. int i;
  5908. struct sk_buff *skb;
  5909. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5910. skb = txb->skb;
  5911. txb->skb = NULL;
  5912. pci_unmap_single(tnapi->tp->pdev,
  5913. dma_unmap_addr(txb, mapping),
  5914. skb_headlen(skb),
  5915. PCI_DMA_TODEVICE);
  5916. while (txb->fragmented) {
  5917. txb->fragmented = false;
  5918. entry = NEXT_TX(entry);
  5919. txb = &tnapi->tx_buffers[entry];
  5920. }
  5921. for (i = 0; i <= last; i++) {
  5922. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5923. entry = NEXT_TX(entry);
  5924. txb = &tnapi->tx_buffers[entry];
  5925. pci_unmap_page(tnapi->tp->pdev,
  5926. dma_unmap_addr(txb, mapping),
  5927. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5928. while (txb->fragmented) {
  5929. txb->fragmented = false;
  5930. entry = NEXT_TX(entry);
  5931. txb = &tnapi->tx_buffers[entry];
  5932. }
  5933. }
  5934. }
  5935. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5936. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5937. struct sk_buff **pskb,
  5938. u32 *entry, u32 *budget,
  5939. u32 base_flags, u32 mss, u32 vlan)
  5940. {
  5941. struct tg3 *tp = tnapi->tp;
  5942. struct sk_buff *new_skb, *skb = *pskb;
  5943. dma_addr_t new_addr = 0;
  5944. int ret = 0;
  5945. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  5946. new_skb = skb_copy(skb, GFP_ATOMIC);
  5947. else {
  5948. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5949. new_skb = skb_copy_expand(skb,
  5950. skb_headroom(skb) + more_headroom,
  5951. skb_tailroom(skb), GFP_ATOMIC);
  5952. }
  5953. if (!new_skb) {
  5954. ret = -1;
  5955. } else {
  5956. /* New SKB is guaranteed to be linear. */
  5957. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5958. PCI_DMA_TODEVICE);
  5959. /* Make sure the mapping succeeded */
  5960. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5961. dev_kfree_skb(new_skb);
  5962. ret = -1;
  5963. } else {
  5964. u32 save_entry = *entry;
  5965. base_flags |= TXD_FLAG_END;
  5966. tnapi->tx_buffers[*entry].skb = new_skb;
  5967. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5968. mapping, new_addr);
  5969. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5970. new_skb->len, base_flags,
  5971. mss, vlan)) {
  5972. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5973. dev_kfree_skb(new_skb);
  5974. ret = -1;
  5975. }
  5976. }
  5977. }
  5978. dev_kfree_skb(skb);
  5979. *pskb = new_skb;
  5980. return ret;
  5981. }
  5982. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5983. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5984. * TSO header is greater than 80 bytes.
  5985. */
  5986. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5987. {
  5988. struct sk_buff *segs, *nskb;
  5989. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5990. /* Estimate the number of fragments in the worst case */
  5991. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5992. netif_stop_queue(tp->dev);
  5993. /* netif_tx_stop_queue() must be done before checking
  5994. * checking tx index in tg3_tx_avail() below, because in
  5995. * tg3_tx(), we update tx index before checking for
  5996. * netif_tx_queue_stopped().
  5997. */
  5998. smp_mb();
  5999. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6000. return NETDEV_TX_BUSY;
  6001. netif_wake_queue(tp->dev);
  6002. }
  6003. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6004. if (IS_ERR(segs))
  6005. goto tg3_tso_bug_end;
  6006. do {
  6007. nskb = segs;
  6008. segs = segs->next;
  6009. nskb->next = NULL;
  6010. tg3_start_xmit(nskb, tp->dev);
  6011. } while (segs);
  6012. tg3_tso_bug_end:
  6013. dev_kfree_skb(skb);
  6014. return NETDEV_TX_OK;
  6015. }
  6016. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6017. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6018. */
  6019. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6020. {
  6021. struct tg3 *tp = netdev_priv(dev);
  6022. u32 len, entry, base_flags, mss, vlan = 0;
  6023. u32 budget;
  6024. int i = -1, would_hit_hwbug;
  6025. dma_addr_t mapping;
  6026. struct tg3_napi *tnapi;
  6027. struct netdev_queue *txq;
  6028. unsigned int last;
  6029. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6030. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6031. if (tg3_flag(tp, ENABLE_TSS))
  6032. tnapi++;
  6033. budget = tg3_tx_avail(tnapi);
  6034. /* We are running in BH disabled context with netif_tx_lock
  6035. * and TX reclaim runs via tp->napi.poll inside of a software
  6036. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6037. * no IRQ context deadlocks to worry about either. Rejoice!
  6038. */
  6039. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6040. if (!netif_tx_queue_stopped(txq)) {
  6041. netif_tx_stop_queue(txq);
  6042. /* This is a hard error, log it. */
  6043. netdev_err(dev,
  6044. "BUG! Tx Ring full when queue awake!\n");
  6045. }
  6046. return NETDEV_TX_BUSY;
  6047. }
  6048. entry = tnapi->tx_prod;
  6049. base_flags = 0;
  6050. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6051. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6052. mss = skb_shinfo(skb)->gso_size;
  6053. if (mss) {
  6054. struct iphdr *iph;
  6055. u32 tcp_opt_len, hdr_len;
  6056. if (skb_header_cloned(skb) &&
  6057. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6058. goto drop;
  6059. iph = ip_hdr(skb);
  6060. tcp_opt_len = tcp_optlen(skb);
  6061. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6062. if (!skb_is_gso_v6(skb)) {
  6063. iph->check = 0;
  6064. iph->tot_len = htons(mss + hdr_len);
  6065. }
  6066. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6067. tg3_flag(tp, TSO_BUG))
  6068. return tg3_tso_bug(tp, skb);
  6069. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6070. TXD_FLAG_CPU_POST_DMA);
  6071. if (tg3_flag(tp, HW_TSO_1) ||
  6072. tg3_flag(tp, HW_TSO_2) ||
  6073. tg3_flag(tp, HW_TSO_3)) {
  6074. tcp_hdr(skb)->check = 0;
  6075. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6076. } else
  6077. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6078. iph->daddr, 0,
  6079. IPPROTO_TCP,
  6080. 0);
  6081. if (tg3_flag(tp, HW_TSO_3)) {
  6082. mss |= (hdr_len & 0xc) << 12;
  6083. if (hdr_len & 0x10)
  6084. base_flags |= 0x00000010;
  6085. base_flags |= (hdr_len & 0x3e0) << 5;
  6086. } else if (tg3_flag(tp, HW_TSO_2))
  6087. mss |= hdr_len << 9;
  6088. else if (tg3_flag(tp, HW_TSO_1) ||
  6089. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6090. if (tcp_opt_len || iph->ihl > 5) {
  6091. int tsflags;
  6092. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6093. mss |= (tsflags << 11);
  6094. }
  6095. } else {
  6096. if (tcp_opt_len || iph->ihl > 5) {
  6097. int tsflags;
  6098. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6099. base_flags |= tsflags << 12;
  6100. }
  6101. }
  6102. }
  6103. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6104. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6105. base_flags |= TXD_FLAG_JMB_PKT;
  6106. if (vlan_tx_tag_present(skb)) {
  6107. base_flags |= TXD_FLAG_VLAN;
  6108. vlan = vlan_tx_tag_get(skb);
  6109. }
  6110. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6111. tg3_flag(tp, TX_TSTAMP_EN)) {
  6112. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6113. base_flags |= TXD_FLAG_HWTSTAMP;
  6114. }
  6115. len = skb_headlen(skb);
  6116. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6117. if (pci_dma_mapping_error(tp->pdev, mapping))
  6118. goto drop;
  6119. tnapi->tx_buffers[entry].skb = skb;
  6120. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6121. would_hit_hwbug = 0;
  6122. if (tg3_flag(tp, 5701_DMA_BUG))
  6123. would_hit_hwbug = 1;
  6124. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6125. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6126. mss, vlan)) {
  6127. would_hit_hwbug = 1;
  6128. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6129. u32 tmp_mss = mss;
  6130. if (!tg3_flag(tp, HW_TSO_1) &&
  6131. !tg3_flag(tp, HW_TSO_2) &&
  6132. !tg3_flag(tp, HW_TSO_3))
  6133. tmp_mss = 0;
  6134. /* Now loop through additional data
  6135. * fragments, and queue them.
  6136. */
  6137. last = skb_shinfo(skb)->nr_frags - 1;
  6138. for (i = 0; i <= last; i++) {
  6139. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6140. len = skb_frag_size(frag);
  6141. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6142. len, DMA_TO_DEVICE);
  6143. tnapi->tx_buffers[entry].skb = NULL;
  6144. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6145. mapping);
  6146. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6147. goto dma_error;
  6148. if (!budget ||
  6149. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6150. len, base_flags |
  6151. ((i == last) ? TXD_FLAG_END : 0),
  6152. tmp_mss, vlan)) {
  6153. would_hit_hwbug = 1;
  6154. break;
  6155. }
  6156. }
  6157. }
  6158. if (would_hit_hwbug) {
  6159. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6160. /* If the workaround fails due to memory/mapping
  6161. * failure, silently drop this packet.
  6162. */
  6163. entry = tnapi->tx_prod;
  6164. budget = tg3_tx_avail(tnapi);
  6165. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6166. base_flags, mss, vlan))
  6167. goto drop_nofree;
  6168. }
  6169. skb_tx_timestamp(skb);
  6170. netdev_tx_sent_queue(txq, skb->len);
  6171. /* Sync BD data before updating mailbox */
  6172. wmb();
  6173. /* Packets are ready, update Tx producer idx local and on card. */
  6174. tw32_tx_mbox(tnapi->prodmbox, entry);
  6175. tnapi->tx_prod = entry;
  6176. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6177. netif_tx_stop_queue(txq);
  6178. /* netif_tx_stop_queue() must be done before checking
  6179. * checking tx index in tg3_tx_avail() below, because in
  6180. * tg3_tx(), we update tx index before checking for
  6181. * netif_tx_queue_stopped().
  6182. */
  6183. smp_mb();
  6184. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6185. netif_tx_wake_queue(txq);
  6186. }
  6187. mmiowb();
  6188. return NETDEV_TX_OK;
  6189. dma_error:
  6190. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6191. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6192. drop:
  6193. dev_kfree_skb(skb);
  6194. drop_nofree:
  6195. tp->tx_dropped++;
  6196. return NETDEV_TX_OK;
  6197. }
  6198. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6199. {
  6200. if (enable) {
  6201. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6202. MAC_MODE_PORT_MODE_MASK);
  6203. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6204. if (!tg3_flag(tp, 5705_PLUS))
  6205. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6206. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6207. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6208. else
  6209. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6210. } else {
  6211. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6212. if (tg3_flag(tp, 5705_PLUS) ||
  6213. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6214. tg3_asic_rev(tp) == ASIC_REV_5700)
  6215. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6216. }
  6217. tw32(MAC_MODE, tp->mac_mode);
  6218. udelay(40);
  6219. }
  6220. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6221. {
  6222. u32 val, bmcr, mac_mode, ptest = 0;
  6223. tg3_phy_toggle_apd(tp, false);
  6224. tg3_phy_toggle_automdix(tp, 0);
  6225. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6226. return -EIO;
  6227. bmcr = BMCR_FULLDPLX;
  6228. switch (speed) {
  6229. case SPEED_10:
  6230. break;
  6231. case SPEED_100:
  6232. bmcr |= BMCR_SPEED100;
  6233. break;
  6234. case SPEED_1000:
  6235. default:
  6236. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6237. speed = SPEED_100;
  6238. bmcr |= BMCR_SPEED100;
  6239. } else {
  6240. speed = SPEED_1000;
  6241. bmcr |= BMCR_SPEED1000;
  6242. }
  6243. }
  6244. if (extlpbk) {
  6245. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6246. tg3_readphy(tp, MII_CTRL1000, &val);
  6247. val |= CTL1000_AS_MASTER |
  6248. CTL1000_ENABLE_MASTER;
  6249. tg3_writephy(tp, MII_CTRL1000, val);
  6250. } else {
  6251. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6252. MII_TG3_FET_PTEST_TRIM_2;
  6253. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6254. }
  6255. } else
  6256. bmcr |= BMCR_LOOPBACK;
  6257. tg3_writephy(tp, MII_BMCR, bmcr);
  6258. /* The write needs to be flushed for the FETs */
  6259. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6260. tg3_readphy(tp, MII_BMCR, &bmcr);
  6261. udelay(40);
  6262. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6263. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6264. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6265. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6266. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6267. /* The write needs to be flushed for the AC131 */
  6268. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6269. }
  6270. /* Reset to prevent losing 1st rx packet intermittently */
  6271. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6272. tg3_flag(tp, 5780_CLASS)) {
  6273. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6274. udelay(10);
  6275. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6276. }
  6277. mac_mode = tp->mac_mode &
  6278. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6279. if (speed == SPEED_1000)
  6280. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6281. else
  6282. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6283. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6284. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6285. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6286. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6287. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6288. mac_mode |= MAC_MODE_LINK_POLARITY;
  6289. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6290. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6291. }
  6292. tw32(MAC_MODE, mac_mode);
  6293. udelay(40);
  6294. return 0;
  6295. }
  6296. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6297. {
  6298. struct tg3 *tp = netdev_priv(dev);
  6299. if (features & NETIF_F_LOOPBACK) {
  6300. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6301. return;
  6302. spin_lock_bh(&tp->lock);
  6303. tg3_mac_loopback(tp, true);
  6304. netif_carrier_on(tp->dev);
  6305. spin_unlock_bh(&tp->lock);
  6306. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6307. } else {
  6308. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6309. return;
  6310. spin_lock_bh(&tp->lock);
  6311. tg3_mac_loopback(tp, false);
  6312. /* Force link status check */
  6313. tg3_setup_phy(tp, 1);
  6314. spin_unlock_bh(&tp->lock);
  6315. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6316. }
  6317. }
  6318. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6319. netdev_features_t features)
  6320. {
  6321. struct tg3 *tp = netdev_priv(dev);
  6322. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6323. features &= ~NETIF_F_ALL_TSO;
  6324. return features;
  6325. }
  6326. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6327. {
  6328. netdev_features_t changed = dev->features ^ features;
  6329. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6330. tg3_set_loopback(dev, features);
  6331. return 0;
  6332. }
  6333. static void tg3_rx_prodring_free(struct tg3 *tp,
  6334. struct tg3_rx_prodring_set *tpr)
  6335. {
  6336. int i;
  6337. if (tpr != &tp->napi[0].prodring) {
  6338. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6339. i = (i + 1) & tp->rx_std_ring_mask)
  6340. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6341. tp->rx_pkt_map_sz);
  6342. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6343. for (i = tpr->rx_jmb_cons_idx;
  6344. i != tpr->rx_jmb_prod_idx;
  6345. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6346. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6347. TG3_RX_JMB_MAP_SZ);
  6348. }
  6349. }
  6350. return;
  6351. }
  6352. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6353. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6354. tp->rx_pkt_map_sz);
  6355. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6356. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6357. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6358. TG3_RX_JMB_MAP_SZ);
  6359. }
  6360. }
  6361. /* Initialize rx rings for packet processing.
  6362. *
  6363. * The chip has been shut down and the driver detached from
  6364. * the networking, so no interrupts or new tx packets will
  6365. * end up in the driver. tp->{tx,}lock are held and thus
  6366. * we may not sleep.
  6367. */
  6368. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6369. struct tg3_rx_prodring_set *tpr)
  6370. {
  6371. u32 i, rx_pkt_dma_sz;
  6372. tpr->rx_std_cons_idx = 0;
  6373. tpr->rx_std_prod_idx = 0;
  6374. tpr->rx_jmb_cons_idx = 0;
  6375. tpr->rx_jmb_prod_idx = 0;
  6376. if (tpr != &tp->napi[0].prodring) {
  6377. memset(&tpr->rx_std_buffers[0], 0,
  6378. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6379. if (tpr->rx_jmb_buffers)
  6380. memset(&tpr->rx_jmb_buffers[0], 0,
  6381. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6382. goto done;
  6383. }
  6384. /* Zero out all descriptors. */
  6385. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6386. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6387. if (tg3_flag(tp, 5780_CLASS) &&
  6388. tp->dev->mtu > ETH_DATA_LEN)
  6389. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6390. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6391. /* Initialize invariants of the rings, we only set this
  6392. * stuff once. This works because the card does not
  6393. * write into the rx buffer posting rings.
  6394. */
  6395. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6396. struct tg3_rx_buffer_desc *rxd;
  6397. rxd = &tpr->rx_std[i];
  6398. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6399. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6400. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6401. (i << RXD_OPAQUE_INDEX_SHIFT));
  6402. }
  6403. /* Now allocate fresh SKBs for each rx ring. */
  6404. for (i = 0; i < tp->rx_pending; i++) {
  6405. unsigned int frag_size;
  6406. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6407. &frag_size) < 0) {
  6408. netdev_warn(tp->dev,
  6409. "Using a smaller RX standard ring. Only "
  6410. "%d out of %d buffers were allocated "
  6411. "successfully\n", i, tp->rx_pending);
  6412. if (i == 0)
  6413. goto initfail;
  6414. tp->rx_pending = i;
  6415. break;
  6416. }
  6417. }
  6418. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6419. goto done;
  6420. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6421. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6422. goto done;
  6423. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6424. struct tg3_rx_buffer_desc *rxd;
  6425. rxd = &tpr->rx_jmb[i].std;
  6426. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6427. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6428. RXD_FLAG_JUMBO;
  6429. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6430. (i << RXD_OPAQUE_INDEX_SHIFT));
  6431. }
  6432. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6433. unsigned int frag_size;
  6434. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6435. &frag_size) < 0) {
  6436. netdev_warn(tp->dev,
  6437. "Using a smaller RX jumbo ring. Only %d "
  6438. "out of %d buffers were allocated "
  6439. "successfully\n", i, tp->rx_jumbo_pending);
  6440. if (i == 0)
  6441. goto initfail;
  6442. tp->rx_jumbo_pending = i;
  6443. break;
  6444. }
  6445. }
  6446. done:
  6447. return 0;
  6448. initfail:
  6449. tg3_rx_prodring_free(tp, tpr);
  6450. return -ENOMEM;
  6451. }
  6452. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6453. struct tg3_rx_prodring_set *tpr)
  6454. {
  6455. kfree(tpr->rx_std_buffers);
  6456. tpr->rx_std_buffers = NULL;
  6457. kfree(tpr->rx_jmb_buffers);
  6458. tpr->rx_jmb_buffers = NULL;
  6459. if (tpr->rx_std) {
  6460. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6461. tpr->rx_std, tpr->rx_std_mapping);
  6462. tpr->rx_std = NULL;
  6463. }
  6464. if (tpr->rx_jmb) {
  6465. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6466. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6467. tpr->rx_jmb = NULL;
  6468. }
  6469. }
  6470. static int tg3_rx_prodring_init(struct tg3 *tp,
  6471. struct tg3_rx_prodring_set *tpr)
  6472. {
  6473. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6474. GFP_KERNEL);
  6475. if (!tpr->rx_std_buffers)
  6476. return -ENOMEM;
  6477. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6478. TG3_RX_STD_RING_BYTES(tp),
  6479. &tpr->rx_std_mapping,
  6480. GFP_KERNEL);
  6481. if (!tpr->rx_std)
  6482. goto err_out;
  6483. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6484. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6485. GFP_KERNEL);
  6486. if (!tpr->rx_jmb_buffers)
  6487. goto err_out;
  6488. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6489. TG3_RX_JMB_RING_BYTES(tp),
  6490. &tpr->rx_jmb_mapping,
  6491. GFP_KERNEL);
  6492. if (!tpr->rx_jmb)
  6493. goto err_out;
  6494. }
  6495. return 0;
  6496. err_out:
  6497. tg3_rx_prodring_fini(tp, tpr);
  6498. return -ENOMEM;
  6499. }
  6500. /* Free up pending packets in all rx/tx rings.
  6501. *
  6502. * The chip has been shut down and the driver detached from
  6503. * the networking, so no interrupts or new tx packets will
  6504. * end up in the driver. tp->{tx,}lock is not held and we are not
  6505. * in an interrupt context and thus may sleep.
  6506. */
  6507. static void tg3_free_rings(struct tg3 *tp)
  6508. {
  6509. int i, j;
  6510. for (j = 0; j < tp->irq_cnt; j++) {
  6511. struct tg3_napi *tnapi = &tp->napi[j];
  6512. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6513. if (!tnapi->tx_buffers)
  6514. continue;
  6515. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6516. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6517. if (!skb)
  6518. continue;
  6519. tg3_tx_skb_unmap(tnapi, i,
  6520. skb_shinfo(skb)->nr_frags - 1);
  6521. dev_kfree_skb_any(skb);
  6522. }
  6523. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6524. }
  6525. }
  6526. /* Initialize tx/rx rings for packet processing.
  6527. *
  6528. * The chip has been shut down and the driver detached from
  6529. * the networking, so no interrupts or new tx packets will
  6530. * end up in the driver. tp->{tx,}lock are held and thus
  6531. * we may not sleep.
  6532. */
  6533. static int tg3_init_rings(struct tg3 *tp)
  6534. {
  6535. int i;
  6536. /* Free up all the SKBs. */
  6537. tg3_free_rings(tp);
  6538. for (i = 0; i < tp->irq_cnt; i++) {
  6539. struct tg3_napi *tnapi = &tp->napi[i];
  6540. tnapi->last_tag = 0;
  6541. tnapi->last_irq_tag = 0;
  6542. tnapi->hw_status->status = 0;
  6543. tnapi->hw_status->status_tag = 0;
  6544. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6545. tnapi->tx_prod = 0;
  6546. tnapi->tx_cons = 0;
  6547. if (tnapi->tx_ring)
  6548. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6549. tnapi->rx_rcb_ptr = 0;
  6550. if (tnapi->rx_rcb)
  6551. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6552. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6553. tg3_free_rings(tp);
  6554. return -ENOMEM;
  6555. }
  6556. }
  6557. return 0;
  6558. }
  6559. static void tg3_mem_tx_release(struct tg3 *tp)
  6560. {
  6561. int i;
  6562. for (i = 0; i < tp->irq_max; i++) {
  6563. struct tg3_napi *tnapi = &tp->napi[i];
  6564. if (tnapi->tx_ring) {
  6565. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6566. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6567. tnapi->tx_ring = NULL;
  6568. }
  6569. kfree(tnapi->tx_buffers);
  6570. tnapi->tx_buffers = NULL;
  6571. }
  6572. }
  6573. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6574. {
  6575. int i;
  6576. struct tg3_napi *tnapi = &tp->napi[0];
  6577. /* If multivector TSS is enabled, vector 0 does not handle
  6578. * tx interrupts. Don't allocate any resources for it.
  6579. */
  6580. if (tg3_flag(tp, ENABLE_TSS))
  6581. tnapi++;
  6582. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6583. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6584. TG3_TX_RING_SIZE, GFP_KERNEL);
  6585. if (!tnapi->tx_buffers)
  6586. goto err_out;
  6587. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6588. TG3_TX_RING_BYTES,
  6589. &tnapi->tx_desc_mapping,
  6590. GFP_KERNEL);
  6591. if (!tnapi->tx_ring)
  6592. goto err_out;
  6593. }
  6594. return 0;
  6595. err_out:
  6596. tg3_mem_tx_release(tp);
  6597. return -ENOMEM;
  6598. }
  6599. static void tg3_mem_rx_release(struct tg3 *tp)
  6600. {
  6601. int i;
  6602. for (i = 0; i < tp->irq_max; i++) {
  6603. struct tg3_napi *tnapi = &tp->napi[i];
  6604. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6605. if (!tnapi->rx_rcb)
  6606. continue;
  6607. dma_free_coherent(&tp->pdev->dev,
  6608. TG3_RX_RCB_RING_BYTES(tp),
  6609. tnapi->rx_rcb,
  6610. tnapi->rx_rcb_mapping);
  6611. tnapi->rx_rcb = NULL;
  6612. }
  6613. }
  6614. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6615. {
  6616. unsigned int i, limit;
  6617. limit = tp->rxq_cnt;
  6618. /* If RSS is enabled, we need a (dummy) producer ring
  6619. * set on vector zero. This is the true hw prodring.
  6620. */
  6621. if (tg3_flag(tp, ENABLE_RSS))
  6622. limit++;
  6623. for (i = 0; i < limit; i++) {
  6624. struct tg3_napi *tnapi = &tp->napi[i];
  6625. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6626. goto err_out;
  6627. /* If multivector RSS is enabled, vector 0
  6628. * does not handle rx or tx interrupts.
  6629. * Don't allocate any resources for it.
  6630. */
  6631. if (!i && tg3_flag(tp, ENABLE_RSS))
  6632. continue;
  6633. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6634. TG3_RX_RCB_RING_BYTES(tp),
  6635. &tnapi->rx_rcb_mapping,
  6636. GFP_KERNEL);
  6637. if (!tnapi->rx_rcb)
  6638. goto err_out;
  6639. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6640. }
  6641. return 0;
  6642. err_out:
  6643. tg3_mem_rx_release(tp);
  6644. return -ENOMEM;
  6645. }
  6646. /*
  6647. * Must not be invoked with interrupt sources disabled and
  6648. * the hardware shutdown down.
  6649. */
  6650. static void tg3_free_consistent(struct tg3 *tp)
  6651. {
  6652. int i;
  6653. for (i = 0; i < tp->irq_cnt; i++) {
  6654. struct tg3_napi *tnapi = &tp->napi[i];
  6655. if (tnapi->hw_status) {
  6656. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6657. tnapi->hw_status,
  6658. tnapi->status_mapping);
  6659. tnapi->hw_status = NULL;
  6660. }
  6661. }
  6662. tg3_mem_rx_release(tp);
  6663. tg3_mem_tx_release(tp);
  6664. if (tp->hw_stats) {
  6665. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6666. tp->hw_stats, tp->stats_mapping);
  6667. tp->hw_stats = NULL;
  6668. }
  6669. }
  6670. /*
  6671. * Must not be invoked with interrupt sources disabled and
  6672. * the hardware shutdown down. Can sleep.
  6673. */
  6674. static int tg3_alloc_consistent(struct tg3 *tp)
  6675. {
  6676. int i;
  6677. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6678. sizeof(struct tg3_hw_stats),
  6679. &tp->stats_mapping,
  6680. GFP_KERNEL);
  6681. if (!tp->hw_stats)
  6682. goto err_out;
  6683. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6684. for (i = 0; i < tp->irq_cnt; i++) {
  6685. struct tg3_napi *tnapi = &tp->napi[i];
  6686. struct tg3_hw_status *sblk;
  6687. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6688. TG3_HW_STATUS_SIZE,
  6689. &tnapi->status_mapping,
  6690. GFP_KERNEL);
  6691. if (!tnapi->hw_status)
  6692. goto err_out;
  6693. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6694. sblk = tnapi->hw_status;
  6695. if (tg3_flag(tp, ENABLE_RSS)) {
  6696. u16 *prodptr = NULL;
  6697. /*
  6698. * When RSS is enabled, the status block format changes
  6699. * slightly. The "rx_jumbo_consumer", "reserved",
  6700. * and "rx_mini_consumer" members get mapped to the
  6701. * other three rx return ring producer indexes.
  6702. */
  6703. switch (i) {
  6704. case 1:
  6705. prodptr = &sblk->idx[0].rx_producer;
  6706. break;
  6707. case 2:
  6708. prodptr = &sblk->rx_jumbo_consumer;
  6709. break;
  6710. case 3:
  6711. prodptr = &sblk->reserved;
  6712. break;
  6713. case 4:
  6714. prodptr = &sblk->rx_mini_consumer;
  6715. break;
  6716. }
  6717. tnapi->rx_rcb_prod_idx = prodptr;
  6718. } else {
  6719. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6720. }
  6721. }
  6722. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6723. goto err_out;
  6724. return 0;
  6725. err_out:
  6726. tg3_free_consistent(tp);
  6727. return -ENOMEM;
  6728. }
  6729. #define MAX_WAIT_CNT 1000
  6730. /* To stop a block, clear the enable bit and poll till it
  6731. * clears. tp->lock is held.
  6732. */
  6733. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6734. {
  6735. unsigned int i;
  6736. u32 val;
  6737. if (tg3_flag(tp, 5705_PLUS)) {
  6738. switch (ofs) {
  6739. case RCVLSC_MODE:
  6740. case DMAC_MODE:
  6741. case MBFREE_MODE:
  6742. case BUFMGR_MODE:
  6743. case MEMARB_MODE:
  6744. /* We can't enable/disable these bits of the
  6745. * 5705/5750, just say success.
  6746. */
  6747. return 0;
  6748. default:
  6749. break;
  6750. }
  6751. }
  6752. val = tr32(ofs);
  6753. val &= ~enable_bit;
  6754. tw32_f(ofs, val);
  6755. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6756. udelay(100);
  6757. val = tr32(ofs);
  6758. if ((val & enable_bit) == 0)
  6759. break;
  6760. }
  6761. if (i == MAX_WAIT_CNT && !silent) {
  6762. dev_err(&tp->pdev->dev,
  6763. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6764. ofs, enable_bit);
  6765. return -ENODEV;
  6766. }
  6767. return 0;
  6768. }
  6769. /* tp->lock is held. */
  6770. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6771. {
  6772. int i, err;
  6773. tg3_disable_ints(tp);
  6774. tp->rx_mode &= ~RX_MODE_ENABLE;
  6775. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6776. udelay(10);
  6777. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6778. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6779. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6780. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6781. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6782. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6783. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6784. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6785. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6786. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6787. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6788. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6789. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6790. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6791. tw32_f(MAC_MODE, tp->mac_mode);
  6792. udelay(40);
  6793. tp->tx_mode &= ~TX_MODE_ENABLE;
  6794. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6795. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6796. udelay(100);
  6797. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6798. break;
  6799. }
  6800. if (i >= MAX_WAIT_CNT) {
  6801. dev_err(&tp->pdev->dev,
  6802. "%s timed out, TX_MODE_ENABLE will not clear "
  6803. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6804. err |= -ENODEV;
  6805. }
  6806. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6807. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6808. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6809. tw32(FTQ_RESET, 0xffffffff);
  6810. tw32(FTQ_RESET, 0x00000000);
  6811. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6812. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6813. for (i = 0; i < tp->irq_cnt; i++) {
  6814. struct tg3_napi *tnapi = &tp->napi[i];
  6815. if (tnapi->hw_status)
  6816. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6817. }
  6818. return err;
  6819. }
  6820. /* Save PCI command register before chip reset */
  6821. static void tg3_save_pci_state(struct tg3 *tp)
  6822. {
  6823. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6824. }
  6825. /* Restore PCI state after chip reset */
  6826. static void tg3_restore_pci_state(struct tg3 *tp)
  6827. {
  6828. u32 val;
  6829. /* Re-enable indirect register accesses. */
  6830. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6831. tp->misc_host_ctrl);
  6832. /* Set MAX PCI retry to zero. */
  6833. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6834. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  6835. tg3_flag(tp, PCIX_MODE))
  6836. val |= PCISTATE_RETRY_SAME_DMA;
  6837. /* Allow reads and writes to the APE register and memory space. */
  6838. if (tg3_flag(tp, ENABLE_APE))
  6839. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6840. PCISTATE_ALLOW_APE_SHMEM_WR |
  6841. PCISTATE_ALLOW_APE_PSPACE_WR;
  6842. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6843. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6844. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6845. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6846. tp->pci_cacheline_sz);
  6847. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6848. tp->pci_lat_timer);
  6849. }
  6850. /* Make sure PCI-X relaxed ordering bit is clear. */
  6851. if (tg3_flag(tp, PCIX_MODE)) {
  6852. u16 pcix_cmd;
  6853. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6854. &pcix_cmd);
  6855. pcix_cmd &= ~PCI_X_CMD_ERO;
  6856. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6857. pcix_cmd);
  6858. }
  6859. if (tg3_flag(tp, 5780_CLASS)) {
  6860. /* Chip reset on 5780 will reset MSI enable bit,
  6861. * so need to restore it.
  6862. */
  6863. if (tg3_flag(tp, USING_MSI)) {
  6864. u16 ctrl;
  6865. pci_read_config_word(tp->pdev,
  6866. tp->msi_cap + PCI_MSI_FLAGS,
  6867. &ctrl);
  6868. pci_write_config_word(tp->pdev,
  6869. tp->msi_cap + PCI_MSI_FLAGS,
  6870. ctrl | PCI_MSI_FLAGS_ENABLE);
  6871. val = tr32(MSGINT_MODE);
  6872. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6873. }
  6874. }
  6875. }
  6876. /* tp->lock is held. */
  6877. static int tg3_chip_reset(struct tg3 *tp)
  6878. {
  6879. u32 val;
  6880. void (*write_op)(struct tg3 *, u32, u32);
  6881. int i, err;
  6882. tg3_nvram_lock(tp);
  6883. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6884. /* No matching tg3_nvram_unlock() after this because
  6885. * chip reset below will undo the nvram lock.
  6886. */
  6887. tp->nvram_lock_cnt = 0;
  6888. /* GRC_MISC_CFG core clock reset will clear the memory
  6889. * enable bit in PCI register 4 and the MSI enable bit
  6890. * on some chips, so we save relevant registers here.
  6891. */
  6892. tg3_save_pci_state(tp);
  6893. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  6894. tg3_flag(tp, 5755_PLUS))
  6895. tw32(GRC_FASTBOOT_PC, 0);
  6896. /*
  6897. * We must avoid the readl() that normally takes place.
  6898. * It locks machines, causes machine checks, and other
  6899. * fun things. So, temporarily disable the 5701
  6900. * hardware workaround, while we do the reset.
  6901. */
  6902. write_op = tp->write32;
  6903. if (write_op == tg3_write_flush_reg32)
  6904. tp->write32 = tg3_write32;
  6905. /* Prevent the irq handler from reading or writing PCI registers
  6906. * during chip reset when the memory enable bit in the PCI command
  6907. * register may be cleared. The chip does not generate interrupt
  6908. * at this time, but the irq handler may still be called due to irq
  6909. * sharing or irqpoll.
  6910. */
  6911. tg3_flag_set(tp, CHIP_RESETTING);
  6912. for (i = 0; i < tp->irq_cnt; i++) {
  6913. struct tg3_napi *tnapi = &tp->napi[i];
  6914. if (tnapi->hw_status) {
  6915. tnapi->hw_status->status = 0;
  6916. tnapi->hw_status->status_tag = 0;
  6917. }
  6918. tnapi->last_tag = 0;
  6919. tnapi->last_irq_tag = 0;
  6920. }
  6921. smp_mb();
  6922. for (i = 0; i < tp->irq_cnt; i++)
  6923. synchronize_irq(tp->napi[i].irq_vec);
  6924. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  6925. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6926. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6927. }
  6928. /* do the reset */
  6929. val = GRC_MISC_CFG_CORECLK_RESET;
  6930. if (tg3_flag(tp, PCI_EXPRESS)) {
  6931. /* Force PCIe 1.0a mode */
  6932. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  6933. !tg3_flag(tp, 57765_PLUS) &&
  6934. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6935. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6936. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6937. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  6938. tw32(GRC_MISC_CFG, (1 << 29));
  6939. val |= (1 << 29);
  6940. }
  6941. }
  6942. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  6943. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6944. tw32(GRC_VCPU_EXT_CTRL,
  6945. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6946. }
  6947. /* Manage gphy power for all CPMU absent PCIe devices. */
  6948. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6949. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6950. tw32(GRC_MISC_CFG, val);
  6951. /* restore 5701 hardware bug workaround write method */
  6952. tp->write32 = write_op;
  6953. /* Unfortunately, we have to delay before the PCI read back.
  6954. * Some 575X chips even will not respond to a PCI cfg access
  6955. * when the reset command is given to the chip.
  6956. *
  6957. * How do these hardware designers expect things to work
  6958. * properly if the PCI write is posted for a long period
  6959. * of time? It is always necessary to have some method by
  6960. * which a register read back can occur to push the write
  6961. * out which does the reset.
  6962. *
  6963. * For most tg3 variants the trick below was working.
  6964. * Ho hum...
  6965. */
  6966. udelay(120);
  6967. /* Flush PCI posted writes. The normal MMIO registers
  6968. * are inaccessible at this time so this is the only
  6969. * way to make this reliably (actually, this is no longer
  6970. * the case, see above). I tried to use indirect
  6971. * register read/write but this upset some 5701 variants.
  6972. */
  6973. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6974. udelay(120);
  6975. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6976. u16 val16;
  6977. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  6978. int j;
  6979. u32 cfg_val;
  6980. /* Wait for link training to complete. */
  6981. for (j = 0; j < 5000; j++)
  6982. udelay(100);
  6983. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6984. pci_write_config_dword(tp->pdev, 0xc4,
  6985. cfg_val | (1 << 15));
  6986. }
  6987. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6988. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6989. /*
  6990. * Older PCIe devices only support the 128 byte
  6991. * MPS setting. Enforce the restriction.
  6992. */
  6993. if (!tg3_flag(tp, CPMU_PRESENT))
  6994. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6995. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6996. /* Clear error status */
  6997. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6998. PCI_EXP_DEVSTA_CED |
  6999. PCI_EXP_DEVSTA_NFED |
  7000. PCI_EXP_DEVSTA_FED |
  7001. PCI_EXP_DEVSTA_URD);
  7002. }
  7003. tg3_restore_pci_state(tp);
  7004. tg3_flag_clear(tp, CHIP_RESETTING);
  7005. tg3_flag_clear(tp, ERROR_PROCESSED);
  7006. val = 0;
  7007. if (tg3_flag(tp, 5780_CLASS))
  7008. val = tr32(MEMARB_MODE);
  7009. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7010. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7011. tg3_stop_fw(tp);
  7012. tw32(0x5000, 0x400);
  7013. }
  7014. if (tg3_flag(tp, IS_SSB_CORE)) {
  7015. /*
  7016. * BCM4785: In order to avoid repercussions from using
  7017. * potentially defective internal ROM, stop the Rx RISC CPU,
  7018. * which is not required.
  7019. */
  7020. tg3_stop_fw(tp);
  7021. tg3_halt_cpu(tp, RX_CPU_BASE);
  7022. }
  7023. tw32(GRC_MODE, tp->grc_mode);
  7024. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7025. val = tr32(0xc4);
  7026. tw32(0xc4, val | (1 << 15));
  7027. }
  7028. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7029. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7030. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7031. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7032. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7033. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7034. }
  7035. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7036. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7037. val = tp->mac_mode;
  7038. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7039. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7040. val = tp->mac_mode;
  7041. } else
  7042. val = 0;
  7043. tw32_f(MAC_MODE, val);
  7044. udelay(40);
  7045. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7046. err = tg3_poll_fw(tp);
  7047. if (err)
  7048. return err;
  7049. tg3_mdio_start(tp);
  7050. if (tg3_flag(tp, PCI_EXPRESS) &&
  7051. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7052. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7053. !tg3_flag(tp, 57765_PLUS)) {
  7054. val = tr32(0x7c00);
  7055. tw32(0x7c00, val | (1 << 25));
  7056. }
  7057. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7058. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7059. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7060. }
  7061. /* Reprobe ASF enable state. */
  7062. tg3_flag_clear(tp, ENABLE_ASF);
  7063. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7064. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7065. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7066. u32 nic_cfg;
  7067. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7068. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7069. tg3_flag_set(tp, ENABLE_ASF);
  7070. tp->last_event_jiffies = jiffies;
  7071. if (tg3_flag(tp, 5750_PLUS))
  7072. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7073. }
  7074. }
  7075. return 0;
  7076. }
  7077. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7078. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7079. /* tp->lock is held. */
  7080. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  7081. {
  7082. int err;
  7083. tg3_stop_fw(tp);
  7084. tg3_write_sig_pre_reset(tp, kind);
  7085. tg3_abort_hw(tp, silent);
  7086. err = tg3_chip_reset(tp);
  7087. __tg3_set_mac_addr(tp, 0);
  7088. tg3_write_sig_legacy(tp, kind);
  7089. tg3_write_sig_post_reset(tp, kind);
  7090. if (tp->hw_stats) {
  7091. /* Save the stats across chip resets... */
  7092. tg3_get_nstats(tp, &tp->net_stats_prev);
  7093. tg3_get_estats(tp, &tp->estats_prev);
  7094. /* And make sure the next sample is new data */
  7095. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7096. }
  7097. if (err)
  7098. return err;
  7099. return 0;
  7100. }
  7101. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7102. {
  7103. struct tg3 *tp = netdev_priv(dev);
  7104. struct sockaddr *addr = p;
  7105. int err = 0, skip_mac_1 = 0;
  7106. if (!is_valid_ether_addr(addr->sa_data))
  7107. return -EADDRNOTAVAIL;
  7108. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7109. if (!netif_running(dev))
  7110. return 0;
  7111. if (tg3_flag(tp, ENABLE_ASF)) {
  7112. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7113. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7114. addr0_low = tr32(MAC_ADDR_0_LOW);
  7115. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7116. addr1_low = tr32(MAC_ADDR_1_LOW);
  7117. /* Skip MAC addr 1 if ASF is using it. */
  7118. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7119. !(addr1_high == 0 && addr1_low == 0))
  7120. skip_mac_1 = 1;
  7121. }
  7122. spin_lock_bh(&tp->lock);
  7123. __tg3_set_mac_addr(tp, skip_mac_1);
  7124. spin_unlock_bh(&tp->lock);
  7125. return err;
  7126. }
  7127. /* tp->lock is held. */
  7128. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7129. dma_addr_t mapping, u32 maxlen_flags,
  7130. u32 nic_addr)
  7131. {
  7132. tg3_write_mem(tp,
  7133. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7134. ((u64) mapping >> 32));
  7135. tg3_write_mem(tp,
  7136. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7137. ((u64) mapping & 0xffffffff));
  7138. tg3_write_mem(tp,
  7139. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7140. maxlen_flags);
  7141. if (!tg3_flag(tp, 5705_PLUS))
  7142. tg3_write_mem(tp,
  7143. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7144. nic_addr);
  7145. }
  7146. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7147. {
  7148. int i = 0;
  7149. if (!tg3_flag(tp, ENABLE_TSS)) {
  7150. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7151. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7152. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7153. } else {
  7154. tw32(HOSTCC_TXCOL_TICKS, 0);
  7155. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7156. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7157. for (; i < tp->txq_cnt; i++) {
  7158. u32 reg;
  7159. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7160. tw32(reg, ec->tx_coalesce_usecs);
  7161. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7162. tw32(reg, ec->tx_max_coalesced_frames);
  7163. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7164. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7165. }
  7166. }
  7167. for (; i < tp->irq_max - 1; i++) {
  7168. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7169. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7170. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7171. }
  7172. }
  7173. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7174. {
  7175. int i = 0;
  7176. u32 limit = tp->rxq_cnt;
  7177. if (!tg3_flag(tp, ENABLE_RSS)) {
  7178. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7179. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7180. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7181. limit--;
  7182. } else {
  7183. tw32(HOSTCC_RXCOL_TICKS, 0);
  7184. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7185. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7186. }
  7187. for (; i < limit; i++) {
  7188. u32 reg;
  7189. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7190. tw32(reg, ec->rx_coalesce_usecs);
  7191. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7192. tw32(reg, ec->rx_max_coalesced_frames);
  7193. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7194. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7195. }
  7196. for (; i < tp->irq_max - 1; i++) {
  7197. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7198. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7199. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7200. }
  7201. }
  7202. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7203. {
  7204. tg3_coal_tx_init(tp, ec);
  7205. tg3_coal_rx_init(tp, ec);
  7206. if (!tg3_flag(tp, 5705_PLUS)) {
  7207. u32 val = ec->stats_block_coalesce_usecs;
  7208. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7209. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7210. if (!tp->link_up)
  7211. val = 0;
  7212. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7213. }
  7214. }
  7215. /* tp->lock is held. */
  7216. static void tg3_rings_reset(struct tg3 *tp)
  7217. {
  7218. int i;
  7219. u32 stblk, txrcb, rxrcb, limit;
  7220. struct tg3_napi *tnapi = &tp->napi[0];
  7221. /* Disable all transmit rings but the first. */
  7222. if (!tg3_flag(tp, 5705_PLUS))
  7223. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7224. else if (tg3_flag(tp, 5717_PLUS))
  7225. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7226. else if (tg3_flag(tp, 57765_CLASS) ||
  7227. tg3_asic_rev(tp) == ASIC_REV_5762)
  7228. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7229. else
  7230. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7231. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7232. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7233. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7234. BDINFO_FLAGS_DISABLED);
  7235. /* Disable all receive return rings but the first. */
  7236. if (tg3_flag(tp, 5717_PLUS))
  7237. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7238. else if (!tg3_flag(tp, 5705_PLUS))
  7239. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7240. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7241. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7242. tg3_flag(tp, 57765_CLASS))
  7243. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7244. else
  7245. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7246. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7247. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7248. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7249. BDINFO_FLAGS_DISABLED);
  7250. /* Disable interrupts */
  7251. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7252. tp->napi[0].chk_msi_cnt = 0;
  7253. tp->napi[0].last_rx_cons = 0;
  7254. tp->napi[0].last_tx_cons = 0;
  7255. /* Zero mailbox registers. */
  7256. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7257. for (i = 1; i < tp->irq_max; i++) {
  7258. tp->napi[i].tx_prod = 0;
  7259. tp->napi[i].tx_cons = 0;
  7260. if (tg3_flag(tp, ENABLE_TSS))
  7261. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7262. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7263. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7264. tp->napi[i].chk_msi_cnt = 0;
  7265. tp->napi[i].last_rx_cons = 0;
  7266. tp->napi[i].last_tx_cons = 0;
  7267. }
  7268. if (!tg3_flag(tp, ENABLE_TSS))
  7269. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7270. } else {
  7271. tp->napi[0].tx_prod = 0;
  7272. tp->napi[0].tx_cons = 0;
  7273. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7274. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7275. }
  7276. /* Make sure the NIC-based send BD rings are disabled. */
  7277. if (!tg3_flag(tp, 5705_PLUS)) {
  7278. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7279. for (i = 0; i < 16; i++)
  7280. tw32_tx_mbox(mbox + i * 8, 0);
  7281. }
  7282. txrcb = NIC_SRAM_SEND_RCB;
  7283. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7284. /* Clear status block in ram. */
  7285. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7286. /* Set status block DMA address */
  7287. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7288. ((u64) tnapi->status_mapping >> 32));
  7289. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7290. ((u64) tnapi->status_mapping & 0xffffffff));
  7291. if (tnapi->tx_ring) {
  7292. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7293. (TG3_TX_RING_SIZE <<
  7294. BDINFO_FLAGS_MAXLEN_SHIFT),
  7295. NIC_SRAM_TX_BUFFER_DESC);
  7296. txrcb += TG3_BDINFO_SIZE;
  7297. }
  7298. if (tnapi->rx_rcb) {
  7299. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7300. (tp->rx_ret_ring_mask + 1) <<
  7301. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7302. rxrcb += TG3_BDINFO_SIZE;
  7303. }
  7304. stblk = HOSTCC_STATBLCK_RING1;
  7305. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7306. u64 mapping = (u64)tnapi->status_mapping;
  7307. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7308. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7309. /* Clear status block in ram. */
  7310. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7311. if (tnapi->tx_ring) {
  7312. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7313. (TG3_TX_RING_SIZE <<
  7314. BDINFO_FLAGS_MAXLEN_SHIFT),
  7315. NIC_SRAM_TX_BUFFER_DESC);
  7316. txrcb += TG3_BDINFO_SIZE;
  7317. }
  7318. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7319. ((tp->rx_ret_ring_mask + 1) <<
  7320. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7321. stblk += 8;
  7322. rxrcb += TG3_BDINFO_SIZE;
  7323. }
  7324. }
  7325. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7326. {
  7327. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7328. if (!tg3_flag(tp, 5750_PLUS) ||
  7329. tg3_flag(tp, 5780_CLASS) ||
  7330. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7331. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7332. tg3_flag(tp, 57765_PLUS))
  7333. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7334. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7335. tg3_asic_rev(tp) == ASIC_REV_5787)
  7336. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7337. else
  7338. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7339. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7340. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7341. val = min(nic_rep_thresh, host_rep_thresh);
  7342. tw32(RCVBDI_STD_THRESH, val);
  7343. if (tg3_flag(tp, 57765_PLUS))
  7344. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7345. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7346. return;
  7347. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7348. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7349. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7350. tw32(RCVBDI_JUMBO_THRESH, val);
  7351. if (tg3_flag(tp, 57765_PLUS))
  7352. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7353. }
  7354. static inline u32 calc_crc(unsigned char *buf, int len)
  7355. {
  7356. u32 reg;
  7357. u32 tmp;
  7358. int j, k;
  7359. reg = 0xffffffff;
  7360. for (j = 0; j < len; j++) {
  7361. reg ^= buf[j];
  7362. for (k = 0; k < 8; k++) {
  7363. tmp = reg & 0x01;
  7364. reg >>= 1;
  7365. if (tmp)
  7366. reg ^= 0xedb88320;
  7367. }
  7368. }
  7369. return ~reg;
  7370. }
  7371. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7372. {
  7373. /* accept or reject all multicast frames */
  7374. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7375. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7376. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7377. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7378. }
  7379. static void __tg3_set_rx_mode(struct net_device *dev)
  7380. {
  7381. struct tg3 *tp = netdev_priv(dev);
  7382. u32 rx_mode;
  7383. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7384. RX_MODE_KEEP_VLAN_TAG);
  7385. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7386. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7387. * flag clear.
  7388. */
  7389. if (!tg3_flag(tp, ENABLE_ASF))
  7390. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7391. #endif
  7392. if (dev->flags & IFF_PROMISC) {
  7393. /* Promiscuous mode. */
  7394. rx_mode |= RX_MODE_PROMISC;
  7395. } else if (dev->flags & IFF_ALLMULTI) {
  7396. /* Accept all multicast. */
  7397. tg3_set_multi(tp, 1);
  7398. } else if (netdev_mc_empty(dev)) {
  7399. /* Reject all multicast. */
  7400. tg3_set_multi(tp, 0);
  7401. } else {
  7402. /* Accept one or more multicast(s). */
  7403. struct netdev_hw_addr *ha;
  7404. u32 mc_filter[4] = { 0, };
  7405. u32 regidx;
  7406. u32 bit;
  7407. u32 crc;
  7408. netdev_for_each_mc_addr(ha, dev) {
  7409. crc = calc_crc(ha->addr, ETH_ALEN);
  7410. bit = ~crc & 0x7f;
  7411. regidx = (bit & 0x60) >> 5;
  7412. bit &= 0x1f;
  7413. mc_filter[regidx] |= (1 << bit);
  7414. }
  7415. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7416. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7417. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7418. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7419. }
  7420. if (rx_mode != tp->rx_mode) {
  7421. tp->rx_mode = rx_mode;
  7422. tw32_f(MAC_RX_MODE, rx_mode);
  7423. udelay(10);
  7424. }
  7425. }
  7426. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7427. {
  7428. int i;
  7429. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7430. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7431. }
  7432. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7433. {
  7434. int i;
  7435. if (!tg3_flag(tp, SUPPORT_MSIX))
  7436. return;
  7437. if (tp->rxq_cnt == 1) {
  7438. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7439. return;
  7440. }
  7441. /* Validate table against current IRQ count */
  7442. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7443. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7444. break;
  7445. }
  7446. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7447. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7448. }
  7449. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7450. {
  7451. int i = 0;
  7452. u32 reg = MAC_RSS_INDIR_TBL_0;
  7453. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7454. u32 val = tp->rss_ind_tbl[i];
  7455. i++;
  7456. for (; i % 8; i++) {
  7457. val <<= 4;
  7458. val |= tp->rss_ind_tbl[i];
  7459. }
  7460. tw32(reg, val);
  7461. reg += 4;
  7462. }
  7463. }
  7464. /* tp->lock is held. */
  7465. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7466. {
  7467. u32 val, rdmac_mode;
  7468. int i, err, limit;
  7469. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7470. tg3_disable_ints(tp);
  7471. tg3_stop_fw(tp);
  7472. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7473. if (tg3_flag(tp, INIT_COMPLETE))
  7474. tg3_abort_hw(tp, 1);
  7475. /* Enable MAC control of LPI */
  7476. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7477. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7478. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7479. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7480. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7481. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7482. tw32_f(TG3_CPMU_EEE_CTRL,
  7483. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7484. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7485. TG3_CPMU_EEEMD_LPI_IN_TX |
  7486. TG3_CPMU_EEEMD_LPI_IN_RX |
  7487. TG3_CPMU_EEEMD_EEE_ENABLE;
  7488. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  7489. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7490. if (tg3_flag(tp, ENABLE_APE))
  7491. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7492. tw32_f(TG3_CPMU_EEE_MODE, val);
  7493. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7494. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7495. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7496. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7497. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7498. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7499. }
  7500. if (reset_phy)
  7501. tg3_phy_reset(tp);
  7502. err = tg3_chip_reset(tp);
  7503. if (err)
  7504. return err;
  7505. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7506. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7507. val = tr32(TG3_CPMU_CTRL);
  7508. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7509. tw32(TG3_CPMU_CTRL, val);
  7510. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7511. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7512. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7513. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7514. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7515. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7516. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7517. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7518. val = tr32(TG3_CPMU_HST_ACC);
  7519. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7520. val |= CPMU_HST_ACC_MACCLK_6_25;
  7521. tw32(TG3_CPMU_HST_ACC, val);
  7522. }
  7523. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7524. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7525. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7526. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7527. tw32(PCIE_PWR_MGMT_THRESH, val);
  7528. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7529. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7530. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7531. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7532. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7533. }
  7534. if (tg3_flag(tp, L1PLLPD_EN)) {
  7535. u32 grc_mode = tr32(GRC_MODE);
  7536. /* Access the lower 1K of PL PCIE block registers. */
  7537. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7538. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7539. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7540. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7541. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7542. tw32(GRC_MODE, grc_mode);
  7543. }
  7544. if (tg3_flag(tp, 57765_CLASS)) {
  7545. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7546. u32 grc_mode = tr32(GRC_MODE);
  7547. /* Access the lower 1K of PL PCIE block registers. */
  7548. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7549. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7550. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7551. TG3_PCIE_PL_LO_PHYCTL5);
  7552. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7553. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7554. tw32(GRC_MODE, grc_mode);
  7555. }
  7556. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  7557. u32 grc_mode;
  7558. /* Fix transmit hangs */
  7559. val = tr32(TG3_CPMU_PADRNG_CTL);
  7560. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7561. tw32(TG3_CPMU_PADRNG_CTL, val);
  7562. grc_mode = tr32(GRC_MODE);
  7563. /* Access the lower 1K of DL PCIE block registers. */
  7564. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7565. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7566. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7567. TG3_PCIE_DL_LO_FTSMAX);
  7568. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7569. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7570. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7571. tw32(GRC_MODE, grc_mode);
  7572. }
  7573. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7574. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7575. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7576. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7577. }
  7578. /* This works around an issue with Athlon chipsets on
  7579. * B3 tigon3 silicon. This bit has no effect on any
  7580. * other revision. But do not set this on PCI Express
  7581. * chips and don't even touch the clocks if the CPMU is present.
  7582. */
  7583. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7584. if (!tg3_flag(tp, PCI_EXPRESS))
  7585. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7586. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7587. }
  7588. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7589. tg3_flag(tp, PCIX_MODE)) {
  7590. val = tr32(TG3PCI_PCISTATE);
  7591. val |= PCISTATE_RETRY_SAME_DMA;
  7592. tw32(TG3PCI_PCISTATE, val);
  7593. }
  7594. if (tg3_flag(tp, ENABLE_APE)) {
  7595. /* Allow reads and writes to the
  7596. * APE register and memory space.
  7597. */
  7598. val = tr32(TG3PCI_PCISTATE);
  7599. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7600. PCISTATE_ALLOW_APE_SHMEM_WR |
  7601. PCISTATE_ALLOW_APE_PSPACE_WR;
  7602. tw32(TG3PCI_PCISTATE, val);
  7603. }
  7604. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  7605. /* Enable some hw fixes. */
  7606. val = tr32(TG3PCI_MSI_DATA);
  7607. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7608. tw32(TG3PCI_MSI_DATA, val);
  7609. }
  7610. /* Descriptor ring init may make accesses to the
  7611. * NIC SRAM area to setup the TX descriptors, so we
  7612. * can only do this after the hardware has been
  7613. * successfully reset.
  7614. */
  7615. err = tg3_init_rings(tp);
  7616. if (err)
  7617. return err;
  7618. if (tg3_flag(tp, 57765_PLUS)) {
  7619. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7620. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7621. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7622. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7623. if (!tg3_flag(tp, 57765_CLASS) &&
  7624. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  7625. tg3_asic_rev(tp) != ASIC_REV_5762)
  7626. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7627. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7628. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  7629. tg3_asic_rev(tp) != ASIC_REV_5761) {
  7630. /* This value is determined during the probe time DMA
  7631. * engine test, tg3_test_dma.
  7632. */
  7633. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7634. }
  7635. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7636. GRC_MODE_4X_NIC_SEND_RINGS |
  7637. GRC_MODE_NO_TX_PHDR_CSUM |
  7638. GRC_MODE_NO_RX_PHDR_CSUM);
  7639. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7640. /* Pseudo-header checksum is done by hardware logic and not
  7641. * the offload processers, so make the chip do the pseudo-
  7642. * header checksums on receive. For transmit it is more
  7643. * convenient to do the pseudo-header checksum in software
  7644. * as Linux does that on transmit for us in all cases.
  7645. */
  7646. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7647. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7648. if (tp->rxptpctl)
  7649. tw32(TG3_RX_PTP_CTL,
  7650. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7651. if (tg3_flag(tp, PTP_CAPABLE))
  7652. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7653. tw32(GRC_MODE, tp->grc_mode | val);
  7654. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7655. val = tr32(GRC_MISC_CFG);
  7656. val &= ~0xff;
  7657. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7658. tw32(GRC_MISC_CFG, val);
  7659. /* Initialize MBUF/DESC pool. */
  7660. if (tg3_flag(tp, 5750_PLUS)) {
  7661. /* Do nothing. */
  7662. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  7663. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7664. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  7665. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7666. else
  7667. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7668. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7669. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7670. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7671. int fw_len;
  7672. fw_len = tp->fw_len;
  7673. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7674. tw32(BUFMGR_MB_POOL_ADDR,
  7675. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7676. tw32(BUFMGR_MB_POOL_SIZE,
  7677. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7678. }
  7679. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7680. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7681. tp->bufmgr_config.mbuf_read_dma_low_water);
  7682. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7683. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7684. tw32(BUFMGR_MB_HIGH_WATER,
  7685. tp->bufmgr_config.mbuf_high_water);
  7686. } else {
  7687. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7688. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7689. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7690. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7691. tw32(BUFMGR_MB_HIGH_WATER,
  7692. tp->bufmgr_config.mbuf_high_water_jumbo);
  7693. }
  7694. tw32(BUFMGR_DMA_LOW_WATER,
  7695. tp->bufmgr_config.dma_low_water);
  7696. tw32(BUFMGR_DMA_HIGH_WATER,
  7697. tp->bufmgr_config.dma_high_water);
  7698. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7699. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7700. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7701. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  7702. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7703. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  7704. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7705. tw32(BUFMGR_MODE, val);
  7706. for (i = 0; i < 2000; i++) {
  7707. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7708. break;
  7709. udelay(10);
  7710. }
  7711. if (i >= 2000) {
  7712. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7713. return -ENODEV;
  7714. }
  7715. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  7716. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7717. tg3_setup_rxbd_thresholds(tp);
  7718. /* Initialize TG3_BDINFO's at:
  7719. * RCVDBDI_STD_BD: standard eth size rx ring
  7720. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7721. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7722. *
  7723. * like so:
  7724. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7725. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7726. * ring attribute flags
  7727. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7728. *
  7729. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7730. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7731. *
  7732. * The size of each ring is fixed in the firmware, but the location is
  7733. * configurable.
  7734. */
  7735. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7736. ((u64) tpr->rx_std_mapping >> 32));
  7737. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7738. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7739. if (!tg3_flag(tp, 5717_PLUS))
  7740. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7741. NIC_SRAM_RX_BUFFER_DESC);
  7742. /* Disable the mini ring */
  7743. if (!tg3_flag(tp, 5705_PLUS))
  7744. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7745. BDINFO_FLAGS_DISABLED);
  7746. /* Program the jumbo buffer descriptor ring control
  7747. * blocks on those devices that have them.
  7748. */
  7749. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7750. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7751. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7752. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7753. ((u64) tpr->rx_jmb_mapping >> 32));
  7754. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7755. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7756. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7757. BDINFO_FLAGS_MAXLEN_SHIFT;
  7758. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7759. val | BDINFO_FLAGS_USE_EXT_RECV);
  7760. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7761. tg3_flag(tp, 57765_CLASS) ||
  7762. tg3_asic_rev(tp) == ASIC_REV_5762)
  7763. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7764. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7765. } else {
  7766. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7767. BDINFO_FLAGS_DISABLED);
  7768. }
  7769. if (tg3_flag(tp, 57765_PLUS)) {
  7770. val = TG3_RX_STD_RING_SIZE(tp);
  7771. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7772. val |= (TG3_RX_STD_DMA_SZ << 2);
  7773. } else
  7774. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7775. } else
  7776. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7777. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7778. tpr->rx_std_prod_idx = tp->rx_pending;
  7779. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7780. tpr->rx_jmb_prod_idx =
  7781. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7782. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7783. tg3_rings_reset(tp);
  7784. /* Initialize MAC address and backoff seed. */
  7785. __tg3_set_mac_addr(tp, 0);
  7786. /* MTU + ethernet header + FCS + optional VLAN tag */
  7787. tw32(MAC_RX_MTU_SIZE,
  7788. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7789. /* The slot time is changed by tg3_setup_phy if we
  7790. * run at gigabit with half duplex.
  7791. */
  7792. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7793. (6 << TX_LENGTHS_IPG_SHIFT) |
  7794. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7795. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7796. tg3_asic_rev(tp) == ASIC_REV_5762)
  7797. val |= tr32(MAC_TX_LENGTHS) &
  7798. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7799. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7800. tw32(MAC_TX_LENGTHS, val);
  7801. /* Receive rules. */
  7802. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7803. tw32(RCVLPC_CONFIG, 0x0181);
  7804. /* Calculate RDMAC_MODE setting early, we need it to determine
  7805. * the RCVLPC_STATE_ENABLE mask.
  7806. */
  7807. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7808. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7809. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7810. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7811. RDMAC_MODE_LNGREAD_ENAB);
  7812. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  7813. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7814. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7815. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7816. tg3_asic_rev(tp) == ASIC_REV_57780)
  7817. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7818. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7819. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7820. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  7821. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  7822. if (tg3_flag(tp, TSO_CAPABLE) &&
  7823. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7824. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7825. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7826. !tg3_flag(tp, IS_5788)) {
  7827. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7828. }
  7829. }
  7830. if (tg3_flag(tp, PCI_EXPRESS))
  7831. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7832. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  7833. tp->dma_limit = 0;
  7834. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7835. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  7836. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  7837. }
  7838. }
  7839. if (tg3_flag(tp, HW_TSO_1) ||
  7840. tg3_flag(tp, HW_TSO_2) ||
  7841. tg3_flag(tp, HW_TSO_3))
  7842. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7843. if (tg3_flag(tp, 57765_PLUS) ||
  7844. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7845. tg3_asic_rev(tp) == ASIC_REV_57780)
  7846. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7847. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7848. tg3_asic_rev(tp) == ASIC_REV_5762)
  7849. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7850. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  7851. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7852. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7853. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  7854. tg3_flag(tp, 57765_PLUS)) {
  7855. u32 tgtreg;
  7856. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7857. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  7858. else
  7859. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  7860. val = tr32(tgtreg);
  7861. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7862. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7863. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7864. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7865. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7866. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7867. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7868. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7869. }
  7870. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7871. }
  7872. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  7873. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7874. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7875. u32 tgtreg;
  7876. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7877. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  7878. else
  7879. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  7880. val = tr32(tgtreg);
  7881. tw32(tgtreg, val |
  7882. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7883. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7884. }
  7885. /* Receive/send statistics. */
  7886. if (tg3_flag(tp, 5750_PLUS)) {
  7887. val = tr32(RCVLPC_STATS_ENABLE);
  7888. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7889. tw32(RCVLPC_STATS_ENABLE, val);
  7890. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7891. tg3_flag(tp, TSO_CAPABLE)) {
  7892. val = tr32(RCVLPC_STATS_ENABLE);
  7893. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7894. tw32(RCVLPC_STATS_ENABLE, val);
  7895. } else {
  7896. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7897. }
  7898. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7899. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7900. tw32(SNDDATAI_STATSCTRL,
  7901. (SNDDATAI_SCTRL_ENABLE |
  7902. SNDDATAI_SCTRL_FASTUPD));
  7903. /* Setup host coalescing engine. */
  7904. tw32(HOSTCC_MODE, 0);
  7905. for (i = 0; i < 2000; i++) {
  7906. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7907. break;
  7908. udelay(10);
  7909. }
  7910. __tg3_set_coalesce(tp, &tp->coal);
  7911. if (!tg3_flag(tp, 5705_PLUS)) {
  7912. /* Status/statistics block address. See tg3_timer,
  7913. * the tg3_periodic_fetch_stats call there, and
  7914. * tg3_get_stats to see how this works for 5705/5750 chips.
  7915. */
  7916. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7917. ((u64) tp->stats_mapping >> 32));
  7918. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7919. ((u64) tp->stats_mapping & 0xffffffff));
  7920. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7921. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7922. /* Clear statistics and status block memory areas */
  7923. for (i = NIC_SRAM_STATS_BLK;
  7924. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7925. i += sizeof(u32)) {
  7926. tg3_write_mem(tp, i, 0);
  7927. udelay(40);
  7928. }
  7929. }
  7930. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7931. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7932. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7933. if (!tg3_flag(tp, 5705_PLUS))
  7934. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7935. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7936. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7937. /* reset to prevent losing 1st rx packet intermittently */
  7938. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7939. udelay(10);
  7940. }
  7941. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7942. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7943. MAC_MODE_FHDE_ENABLE;
  7944. if (tg3_flag(tp, ENABLE_APE))
  7945. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7946. if (!tg3_flag(tp, 5705_PLUS) &&
  7947. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7948. tg3_asic_rev(tp) != ASIC_REV_5700)
  7949. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7950. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7951. udelay(40);
  7952. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7953. * If TG3_FLAG_IS_NIC is zero, we should read the
  7954. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7955. * whether used as inputs or outputs, are set by boot code after
  7956. * reset.
  7957. */
  7958. if (!tg3_flag(tp, IS_NIC)) {
  7959. u32 gpio_mask;
  7960. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7961. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7962. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7963. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  7964. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7965. GRC_LCLCTRL_GPIO_OUTPUT3;
  7966. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  7967. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7968. tp->grc_local_ctrl &= ~gpio_mask;
  7969. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7970. /* GPIO1 must be driven high for eeprom write protect */
  7971. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7972. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7973. GRC_LCLCTRL_GPIO_OUTPUT1);
  7974. }
  7975. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7976. udelay(100);
  7977. if (tg3_flag(tp, USING_MSIX)) {
  7978. val = tr32(MSGINT_MODE);
  7979. val |= MSGINT_MODE_ENABLE;
  7980. if (tp->irq_cnt > 1)
  7981. val |= MSGINT_MODE_MULTIVEC_EN;
  7982. if (!tg3_flag(tp, 1SHOT_MSI))
  7983. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7984. tw32(MSGINT_MODE, val);
  7985. }
  7986. if (!tg3_flag(tp, 5705_PLUS)) {
  7987. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7988. udelay(40);
  7989. }
  7990. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7991. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7992. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7993. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7994. WDMAC_MODE_LNGREAD_ENAB);
  7995. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  7996. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  7997. if (tg3_flag(tp, TSO_CAPABLE) &&
  7998. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  7999. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8000. /* nothing */
  8001. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8002. !tg3_flag(tp, IS_5788)) {
  8003. val |= WDMAC_MODE_RX_ACCEL;
  8004. }
  8005. }
  8006. /* Enable host coalescing bug fix */
  8007. if (tg3_flag(tp, 5755_PLUS))
  8008. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8009. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8010. val |= WDMAC_MODE_BURST_ALL_DATA;
  8011. tw32_f(WDMAC_MODE, val);
  8012. udelay(40);
  8013. if (tg3_flag(tp, PCIX_MODE)) {
  8014. u16 pcix_cmd;
  8015. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8016. &pcix_cmd);
  8017. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8018. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8019. pcix_cmd |= PCI_X_CMD_READ_2K;
  8020. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8021. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8022. pcix_cmd |= PCI_X_CMD_READ_2K;
  8023. }
  8024. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8025. pcix_cmd);
  8026. }
  8027. tw32_f(RDMAC_MODE, rdmac_mode);
  8028. udelay(40);
  8029. if (tg3_asic_rev(tp) == ASIC_REV_5719) {
  8030. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8031. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8032. break;
  8033. }
  8034. if (i < TG3_NUM_RDMA_CHANNELS) {
  8035. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8036. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8037. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8038. tg3_flag_set(tp, 5719_RDMA_BUG);
  8039. }
  8040. }
  8041. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8042. if (!tg3_flag(tp, 5705_PLUS))
  8043. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8044. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8045. tw32(SNDDATAC_MODE,
  8046. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8047. else
  8048. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8049. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8050. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8051. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8052. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8053. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8054. tw32(RCVDBDI_MODE, val);
  8055. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8056. if (tg3_flag(tp, HW_TSO_1) ||
  8057. tg3_flag(tp, HW_TSO_2) ||
  8058. tg3_flag(tp, HW_TSO_3))
  8059. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8060. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8061. if (tg3_flag(tp, ENABLE_TSS))
  8062. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8063. tw32(SNDBDI_MODE, val);
  8064. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8065. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8066. err = tg3_load_5701_a0_firmware_fix(tp);
  8067. if (err)
  8068. return err;
  8069. }
  8070. if (tg3_flag(tp, TSO_CAPABLE)) {
  8071. err = tg3_load_tso_firmware(tp);
  8072. if (err)
  8073. return err;
  8074. }
  8075. tp->tx_mode = TX_MODE_ENABLE;
  8076. if (tg3_flag(tp, 5755_PLUS) ||
  8077. tg3_asic_rev(tp) == ASIC_REV_5906)
  8078. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8079. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8080. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8081. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8082. tp->tx_mode &= ~val;
  8083. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8084. }
  8085. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8086. udelay(100);
  8087. if (tg3_flag(tp, ENABLE_RSS)) {
  8088. tg3_rss_write_indir_tbl(tp);
  8089. /* Setup the "secret" hash key. */
  8090. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8091. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8092. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8093. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8094. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8095. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8096. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8097. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8098. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8099. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8100. }
  8101. tp->rx_mode = RX_MODE_ENABLE;
  8102. if (tg3_flag(tp, 5755_PLUS))
  8103. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8104. if (tg3_flag(tp, ENABLE_RSS))
  8105. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8106. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8107. RX_MODE_RSS_IPV6_HASH_EN |
  8108. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8109. RX_MODE_RSS_IPV4_HASH_EN |
  8110. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8111. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8112. udelay(10);
  8113. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8114. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8115. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8116. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8117. udelay(10);
  8118. }
  8119. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8120. udelay(10);
  8121. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8122. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8123. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8124. /* Set drive transmission level to 1.2V */
  8125. /* only if the signal pre-emphasis bit is not set */
  8126. val = tr32(MAC_SERDES_CFG);
  8127. val &= 0xfffff000;
  8128. val |= 0x880;
  8129. tw32(MAC_SERDES_CFG, val);
  8130. }
  8131. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8132. tw32(MAC_SERDES_CFG, 0x616000);
  8133. }
  8134. /* Prevent chip from dropping frames when flow control
  8135. * is enabled.
  8136. */
  8137. if (tg3_flag(tp, 57765_CLASS))
  8138. val = 1;
  8139. else
  8140. val = 2;
  8141. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8142. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8143. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8144. /* Use hardware link auto-negotiation */
  8145. tg3_flag_set(tp, HW_AUTONEG);
  8146. }
  8147. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8148. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8149. u32 tmp;
  8150. tmp = tr32(SERDES_RX_CTRL);
  8151. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8152. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8153. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8154. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8155. }
  8156. if (!tg3_flag(tp, USE_PHYLIB)) {
  8157. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8158. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8159. err = tg3_setup_phy(tp, 0);
  8160. if (err)
  8161. return err;
  8162. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8163. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8164. u32 tmp;
  8165. /* Clear CRC stats. */
  8166. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8167. tg3_writephy(tp, MII_TG3_TEST1,
  8168. tmp | MII_TG3_TEST1_CRC_EN);
  8169. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8170. }
  8171. }
  8172. }
  8173. __tg3_set_rx_mode(tp->dev);
  8174. /* Initialize receive rules. */
  8175. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8176. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8177. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8178. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8179. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8180. limit = 8;
  8181. else
  8182. limit = 16;
  8183. if (tg3_flag(tp, ENABLE_ASF))
  8184. limit -= 4;
  8185. switch (limit) {
  8186. case 16:
  8187. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8188. case 15:
  8189. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8190. case 14:
  8191. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8192. case 13:
  8193. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8194. case 12:
  8195. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8196. case 11:
  8197. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8198. case 10:
  8199. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8200. case 9:
  8201. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8202. case 8:
  8203. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8204. case 7:
  8205. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8206. case 6:
  8207. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8208. case 5:
  8209. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8210. case 4:
  8211. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8212. case 3:
  8213. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8214. case 2:
  8215. case 1:
  8216. default:
  8217. break;
  8218. }
  8219. if (tg3_flag(tp, ENABLE_APE))
  8220. /* Write our heartbeat update interval to APE. */
  8221. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8222. APE_HOST_HEARTBEAT_INT_DISABLE);
  8223. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8224. return 0;
  8225. }
  8226. /* Called at device open time to get the chip ready for
  8227. * packet processing. Invoked with tp->lock held.
  8228. */
  8229. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8230. {
  8231. tg3_switch_clocks(tp);
  8232. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8233. return tg3_reset_hw(tp, reset_phy);
  8234. }
  8235. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8236. {
  8237. int i;
  8238. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8239. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8240. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8241. off += len;
  8242. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8243. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8244. memset(ocir, 0, TG3_OCIR_LEN);
  8245. }
  8246. }
  8247. /* sysfs attributes for hwmon */
  8248. static ssize_t tg3_show_temp(struct device *dev,
  8249. struct device_attribute *devattr, char *buf)
  8250. {
  8251. struct pci_dev *pdev = to_pci_dev(dev);
  8252. struct net_device *netdev = pci_get_drvdata(pdev);
  8253. struct tg3 *tp = netdev_priv(netdev);
  8254. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8255. u32 temperature;
  8256. spin_lock_bh(&tp->lock);
  8257. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8258. sizeof(temperature));
  8259. spin_unlock_bh(&tp->lock);
  8260. return sprintf(buf, "%u\n", temperature);
  8261. }
  8262. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8263. TG3_TEMP_SENSOR_OFFSET);
  8264. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8265. TG3_TEMP_CAUTION_OFFSET);
  8266. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8267. TG3_TEMP_MAX_OFFSET);
  8268. static struct attribute *tg3_attributes[] = {
  8269. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8270. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8271. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8272. NULL
  8273. };
  8274. static const struct attribute_group tg3_group = {
  8275. .attrs = tg3_attributes,
  8276. };
  8277. static void tg3_hwmon_close(struct tg3 *tp)
  8278. {
  8279. if (tp->hwmon_dev) {
  8280. hwmon_device_unregister(tp->hwmon_dev);
  8281. tp->hwmon_dev = NULL;
  8282. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8283. }
  8284. }
  8285. static void tg3_hwmon_open(struct tg3 *tp)
  8286. {
  8287. int i, err;
  8288. u32 size = 0;
  8289. struct pci_dev *pdev = tp->pdev;
  8290. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8291. tg3_sd_scan_scratchpad(tp, ocirs);
  8292. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8293. if (!ocirs[i].src_data_length)
  8294. continue;
  8295. size += ocirs[i].src_hdr_length;
  8296. size += ocirs[i].src_data_length;
  8297. }
  8298. if (!size)
  8299. return;
  8300. /* Register hwmon sysfs hooks */
  8301. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8302. if (err) {
  8303. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8304. return;
  8305. }
  8306. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8307. if (IS_ERR(tp->hwmon_dev)) {
  8308. tp->hwmon_dev = NULL;
  8309. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8310. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8311. }
  8312. }
  8313. #define TG3_STAT_ADD32(PSTAT, REG) \
  8314. do { u32 __val = tr32(REG); \
  8315. (PSTAT)->low += __val; \
  8316. if ((PSTAT)->low < __val) \
  8317. (PSTAT)->high += 1; \
  8318. } while (0)
  8319. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8320. {
  8321. struct tg3_hw_stats *sp = tp->hw_stats;
  8322. if (!tp->link_up)
  8323. return;
  8324. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8325. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8326. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8327. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8328. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8329. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8330. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8331. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8332. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8333. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8334. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8335. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8336. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8337. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8338. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8339. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8340. u32 val;
  8341. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8342. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8343. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8344. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8345. }
  8346. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8347. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8348. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8349. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8350. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8351. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8352. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8353. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8354. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8355. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8356. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8357. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8358. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8359. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8360. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8361. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8362. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8363. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8364. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8365. } else {
  8366. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8367. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8368. if (val) {
  8369. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8370. sp->rx_discards.low += val;
  8371. if (sp->rx_discards.low < val)
  8372. sp->rx_discards.high += 1;
  8373. }
  8374. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8375. }
  8376. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8377. }
  8378. static void tg3_chk_missed_msi(struct tg3 *tp)
  8379. {
  8380. u32 i;
  8381. for (i = 0; i < tp->irq_cnt; i++) {
  8382. struct tg3_napi *tnapi = &tp->napi[i];
  8383. if (tg3_has_work(tnapi)) {
  8384. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8385. tnapi->last_tx_cons == tnapi->tx_cons) {
  8386. if (tnapi->chk_msi_cnt < 1) {
  8387. tnapi->chk_msi_cnt++;
  8388. return;
  8389. }
  8390. tg3_msi(0, tnapi);
  8391. }
  8392. }
  8393. tnapi->chk_msi_cnt = 0;
  8394. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8395. tnapi->last_tx_cons = tnapi->tx_cons;
  8396. }
  8397. }
  8398. static void tg3_timer(unsigned long __opaque)
  8399. {
  8400. struct tg3 *tp = (struct tg3 *) __opaque;
  8401. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8402. goto restart_timer;
  8403. spin_lock(&tp->lock);
  8404. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8405. tg3_flag(tp, 57765_CLASS))
  8406. tg3_chk_missed_msi(tp);
  8407. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8408. /* BCM4785: Flush posted writes from GbE to host memory. */
  8409. tr32(HOSTCC_MODE);
  8410. }
  8411. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8412. /* All of this garbage is because when using non-tagged
  8413. * IRQ status the mailbox/status_block protocol the chip
  8414. * uses with the cpu is race prone.
  8415. */
  8416. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8417. tw32(GRC_LOCAL_CTRL,
  8418. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8419. } else {
  8420. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8421. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8422. }
  8423. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8424. spin_unlock(&tp->lock);
  8425. tg3_reset_task_schedule(tp);
  8426. goto restart_timer;
  8427. }
  8428. }
  8429. /* This part only runs once per second. */
  8430. if (!--tp->timer_counter) {
  8431. if (tg3_flag(tp, 5705_PLUS))
  8432. tg3_periodic_fetch_stats(tp);
  8433. if (tp->setlpicnt && !--tp->setlpicnt)
  8434. tg3_phy_eee_enable(tp);
  8435. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8436. u32 mac_stat;
  8437. int phy_event;
  8438. mac_stat = tr32(MAC_STATUS);
  8439. phy_event = 0;
  8440. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8441. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8442. phy_event = 1;
  8443. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8444. phy_event = 1;
  8445. if (phy_event)
  8446. tg3_setup_phy(tp, 0);
  8447. } else if (tg3_flag(tp, POLL_SERDES)) {
  8448. u32 mac_stat = tr32(MAC_STATUS);
  8449. int need_setup = 0;
  8450. if (tp->link_up &&
  8451. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8452. need_setup = 1;
  8453. }
  8454. if (!tp->link_up &&
  8455. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8456. MAC_STATUS_SIGNAL_DET))) {
  8457. need_setup = 1;
  8458. }
  8459. if (need_setup) {
  8460. if (!tp->serdes_counter) {
  8461. tw32_f(MAC_MODE,
  8462. (tp->mac_mode &
  8463. ~MAC_MODE_PORT_MODE_MASK));
  8464. udelay(40);
  8465. tw32_f(MAC_MODE, tp->mac_mode);
  8466. udelay(40);
  8467. }
  8468. tg3_setup_phy(tp, 0);
  8469. }
  8470. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8471. tg3_flag(tp, 5780_CLASS)) {
  8472. tg3_serdes_parallel_detect(tp);
  8473. }
  8474. tp->timer_counter = tp->timer_multiplier;
  8475. }
  8476. /* Heartbeat is only sent once every 2 seconds.
  8477. *
  8478. * The heartbeat is to tell the ASF firmware that the host
  8479. * driver is still alive. In the event that the OS crashes,
  8480. * ASF needs to reset the hardware to free up the FIFO space
  8481. * that may be filled with rx packets destined for the host.
  8482. * If the FIFO is full, ASF will no longer function properly.
  8483. *
  8484. * Unintended resets have been reported on real time kernels
  8485. * where the timer doesn't run on time. Netpoll will also have
  8486. * same problem.
  8487. *
  8488. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8489. * to check the ring condition when the heartbeat is expiring
  8490. * before doing the reset. This will prevent most unintended
  8491. * resets.
  8492. */
  8493. if (!--tp->asf_counter) {
  8494. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8495. tg3_wait_for_event_ack(tp);
  8496. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8497. FWCMD_NICDRV_ALIVE3);
  8498. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8499. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8500. TG3_FW_UPDATE_TIMEOUT_SEC);
  8501. tg3_generate_fw_event(tp);
  8502. }
  8503. tp->asf_counter = tp->asf_multiplier;
  8504. }
  8505. spin_unlock(&tp->lock);
  8506. restart_timer:
  8507. tp->timer.expires = jiffies + tp->timer_offset;
  8508. add_timer(&tp->timer);
  8509. }
  8510. static void tg3_timer_init(struct tg3 *tp)
  8511. {
  8512. if (tg3_flag(tp, TAGGED_STATUS) &&
  8513. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8514. !tg3_flag(tp, 57765_CLASS))
  8515. tp->timer_offset = HZ;
  8516. else
  8517. tp->timer_offset = HZ / 10;
  8518. BUG_ON(tp->timer_offset > HZ);
  8519. tp->timer_multiplier = (HZ / tp->timer_offset);
  8520. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8521. TG3_FW_UPDATE_FREQ_SEC;
  8522. init_timer(&tp->timer);
  8523. tp->timer.data = (unsigned long) tp;
  8524. tp->timer.function = tg3_timer;
  8525. }
  8526. static void tg3_timer_start(struct tg3 *tp)
  8527. {
  8528. tp->asf_counter = tp->asf_multiplier;
  8529. tp->timer_counter = tp->timer_multiplier;
  8530. tp->timer.expires = jiffies + tp->timer_offset;
  8531. add_timer(&tp->timer);
  8532. }
  8533. static void tg3_timer_stop(struct tg3 *tp)
  8534. {
  8535. del_timer_sync(&tp->timer);
  8536. }
  8537. /* Restart hardware after configuration changes, self-test, etc.
  8538. * Invoked with tp->lock held.
  8539. */
  8540. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8541. __releases(tp->lock)
  8542. __acquires(tp->lock)
  8543. {
  8544. int err;
  8545. err = tg3_init_hw(tp, reset_phy);
  8546. if (err) {
  8547. netdev_err(tp->dev,
  8548. "Failed to re-initialize device, aborting\n");
  8549. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8550. tg3_full_unlock(tp);
  8551. tg3_timer_stop(tp);
  8552. tp->irq_sync = 0;
  8553. tg3_napi_enable(tp);
  8554. dev_close(tp->dev);
  8555. tg3_full_lock(tp, 0);
  8556. }
  8557. return err;
  8558. }
  8559. static void tg3_reset_task(struct work_struct *work)
  8560. {
  8561. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8562. int err;
  8563. tg3_full_lock(tp, 0);
  8564. if (!netif_running(tp->dev)) {
  8565. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8566. tg3_full_unlock(tp);
  8567. return;
  8568. }
  8569. tg3_full_unlock(tp);
  8570. tg3_phy_stop(tp);
  8571. tg3_netif_stop(tp);
  8572. tg3_full_lock(tp, 1);
  8573. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8574. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8575. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8576. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8577. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8578. }
  8579. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8580. err = tg3_init_hw(tp, 1);
  8581. if (err)
  8582. goto out;
  8583. tg3_netif_start(tp);
  8584. out:
  8585. tg3_full_unlock(tp);
  8586. if (!err)
  8587. tg3_phy_start(tp);
  8588. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8589. }
  8590. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8591. {
  8592. irq_handler_t fn;
  8593. unsigned long flags;
  8594. char *name;
  8595. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8596. if (tp->irq_cnt == 1)
  8597. name = tp->dev->name;
  8598. else {
  8599. name = &tnapi->irq_lbl[0];
  8600. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8601. name[IFNAMSIZ-1] = 0;
  8602. }
  8603. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8604. fn = tg3_msi;
  8605. if (tg3_flag(tp, 1SHOT_MSI))
  8606. fn = tg3_msi_1shot;
  8607. flags = 0;
  8608. } else {
  8609. fn = tg3_interrupt;
  8610. if (tg3_flag(tp, TAGGED_STATUS))
  8611. fn = tg3_interrupt_tagged;
  8612. flags = IRQF_SHARED;
  8613. }
  8614. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8615. }
  8616. static int tg3_test_interrupt(struct tg3 *tp)
  8617. {
  8618. struct tg3_napi *tnapi = &tp->napi[0];
  8619. struct net_device *dev = tp->dev;
  8620. int err, i, intr_ok = 0;
  8621. u32 val;
  8622. if (!netif_running(dev))
  8623. return -ENODEV;
  8624. tg3_disable_ints(tp);
  8625. free_irq(tnapi->irq_vec, tnapi);
  8626. /*
  8627. * Turn off MSI one shot mode. Otherwise this test has no
  8628. * observable way to know whether the interrupt was delivered.
  8629. */
  8630. if (tg3_flag(tp, 57765_PLUS)) {
  8631. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8632. tw32(MSGINT_MODE, val);
  8633. }
  8634. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8635. IRQF_SHARED, dev->name, tnapi);
  8636. if (err)
  8637. return err;
  8638. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8639. tg3_enable_ints(tp);
  8640. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8641. tnapi->coal_now);
  8642. for (i = 0; i < 5; i++) {
  8643. u32 int_mbox, misc_host_ctrl;
  8644. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8645. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8646. if ((int_mbox != 0) ||
  8647. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8648. intr_ok = 1;
  8649. break;
  8650. }
  8651. if (tg3_flag(tp, 57765_PLUS) &&
  8652. tnapi->hw_status->status_tag != tnapi->last_tag)
  8653. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8654. msleep(10);
  8655. }
  8656. tg3_disable_ints(tp);
  8657. free_irq(tnapi->irq_vec, tnapi);
  8658. err = tg3_request_irq(tp, 0);
  8659. if (err)
  8660. return err;
  8661. if (intr_ok) {
  8662. /* Reenable MSI one shot mode. */
  8663. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8664. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8665. tw32(MSGINT_MODE, val);
  8666. }
  8667. return 0;
  8668. }
  8669. return -EIO;
  8670. }
  8671. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8672. * successfully restored
  8673. */
  8674. static int tg3_test_msi(struct tg3 *tp)
  8675. {
  8676. int err;
  8677. u16 pci_cmd;
  8678. if (!tg3_flag(tp, USING_MSI))
  8679. return 0;
  8680. /* Turn off SERR reporting in case MSI terminates with Master
  8681. * Abort.
  8682. */
  8683. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8684. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8685. pci_cmd & ~PCI_COMMAND_SERR);
  8686. err = tg3_test_interrupt(tp);
  8687. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8688. if (!err)
  8689. return 0;
  8690. /* other failures */
  8691. if (err != -EIO)
  8692. return err;
  8693. /* MSI test failed, go back to INTx mode */
  8694. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8695. "to INTx mode. Please report this failure to the PCI "
  8696. "maintainer and include system chipset information\n");
  8697. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8698. pci_disable_msi(tp->pdev);
  8699. tg3_flag_clear(tp, USING_MSI);
  8700. tp->napi[0].irq_vec = tp->pdev->irq;
  8701. err = tg3_request_irq(tp, 0);
  8702. if (err)
  8703. return err;
  8704. /* Need to reset the chip because the MSI cycle may have terminated
  8705. * with Master Abort.
  8706. */
  8707. tg3_full_lock(tp, 1);
  8708. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8709. err = tg3_init_hw(tp, 1);
  8710. tg3_full_unlock(tp);
  8711. if (err)
  8712. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8713. return err;
  8714. }
  8715. static int tg3_request_firmware(struct tg3 *tp)
  8716. {
  8717. const __be32 *fw_data;
  8718. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8719. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8720. tp->fw_needed);
  8721. return -ENOENT;
  8722. }
  8723. fw_data = (void *)tp->fw->data;
  8724. /* Firmware blob starts with version numbers, followed by
  8725. * start address and _full_ length including BSS sections
  8726. * (which must be longer than the actual data, of course
  8727. */
  8728. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8729. if (tp->fw_len < (tp->fw->size - 12)) {
  8730. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8731. tp->fw_len, tp->fw_needed);
  8732. release_firmware(tp->fw);
  8733. tp->fw = NULL;
  8734. return -EINVAL;
  8735. }
  8736. /* We no longer need firmware; we have it. */
  8737. tp->fw_needed = NULL;
  8738. return 0;
  8739. }
  8740. static u32 tg3_irq_count(struct tg3 *tp)
  8741. {
  8742. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8743. if (irq_cnt > 1) {
  8744. /* We want as many rx rings enabled as there are cpus.
  8745. * In multiqueue MSI-X mode, the first MSI-X vector
  8746. * only deals with link interrupts, etc, so we add
  8747. * one to the number of vectors we are requesting.
  8748. */
  8749. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8750. }
  8751. return irq_cnt;
  8752. }
  8753. static bool tg3_enable_msix(struct tg3 *tp)
  8754. {
  8755. int i, rc;
  8756. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8757. tp->txq_cnt = tp->txq_req;
  8758. tp->rxq_cnt = tp->rxq_req;
  8759. if (!tp->rxq_cnt)
  8760. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8761. if (tp->rxq_cnt > tp->rxq_max)
  8762. tp->rxq_cnt = tp->rxq_max;
  8763. /* Disable multiple TX rings by default. Simple round-robin hardware
  8764. * scheduling of the TX rings can cause starvation of rings with
  8765. * small packets when other rings have TSO or jumbo packets.
  8766. */
  8767. if (!tp->txq_req)
  8768. tp->txq_cnt = 1;
  8769. tp->irq_cnt = tg3_irq_count(tp);
  8770. for (i = 0; i < tp->irq_max; i++) {
  8771. msix_ent[i].entry = i;
  8772. msix_ent[i].vector = 0;
  8773. }
  8774. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8775. if (rc < 0) {
  8776. return false;
  8777. } else if (rc != 0) {
  8778. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8779. return false;
  8780. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8781. tp->irq_cnt, rc);
  8782. tp->irq_cnt = rc;
  8783. tp->rxq_cnt = max(rc - 1, 1);
  8784. if (tp->txq_cnt)
  8785. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8786. }
  8787. for (i = 0; i < tp->irq_max; i++)
  8788. tp->napi[i].irq_vec = msix_ent[i].vector;
  8789. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8790. pci_disable_msix(tp->pdev);
  8791. return false;
  8792. }
  8793. if (tp->irq_cnt == 1)
  8794. return true;
  8795. tg3_flag_set(tp, ENABLE_RSS);
  8796. if (tp->txq_cnt > 1)
  8797. tg3_flag_set(tp, ENABLE_TSS);
  8798. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8799. return true;
  8800. }
  8801. static void tg3_ints_init(struct tg3 *tp)
  8802. {
  8803. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8804. !tg3_flag(tp, TAGGED_STATUS)) {
  8805. /* All MSI supporting chips should support tagged
  8806. * status. Assert that this is the case.
  8807. */
  8808. netdev_warn(tp->dev,
  8809. "MSI without TAGGED_STATUS? Not using MSI\n");
  8810. goto defcfg;
  8811. }
  8812. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8813. tg3_flag_set(tp, USING_MSIX);
  8814. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8815. tg3_flag_set(tp, USING_MSI);
  8816. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8817. u32 msi_mode = tr32(MSGINT_MODE);
  8818. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8819. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8820. if (!tg3_flag(tp, 1SHOT_MSI))
  8821. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8822. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8823. }
  8824. defcfg:
  8825. if (!tg3_flag(tp, USING_MSIX)) {
  8826. tp->irq_cnt = 1;
  8827. tp->napi[0].irq_vec = tp->pdev->irq;
  8828. }
  8829. if (tp->irq_cnt == 1) {
  8830. tp->txq_cnt = 1;
  8831. tp->rxq_cnt = 1;
  8832. netif_set_real_num_tx_queues(tp->dev, 1);
  8833. netif_set_real_num_rx_queues(tp->dev, 1);
  8834. }
  8835. }
  8836. static void tg3_ints_fini(struct tg3 *tp)
  8837. {
  8838. if (tg3_flag(tp, USING_MSIX))
  8839. pci_disable_msix(tp->pdev);
  8840. else if (tg3_flag(tp, USING_MSI))
  8841. pci_disable_msi(tp->pdev);
  8842. tg3_flag_clear(tp, USING_MSI);
  8843. tg3_flag_clear(tp, USING_MSIX);
  8844. tg3_flag_clear(tp, ENABLE_RSS);
  8845. tg3_flag_clear(tp, ENABLE_TSS);
  8846. }
  8847. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8848. bool init)
  8849. {
  8850. struct net_device *dev = tp->dev;
  8851. int i, err;
  8852. /*
  8853. * Setup interrupts first so we know how
  8854. * many NAPI resources to allocate
  8855. */
  8856. tg3_ints_init(tp);
  8857. tg3_rss_check_indir_tbl(tp);
  8858. /* The placement of this call is tied
  8859. * to the setup and use of Host TX descriptors.
  8860. */
  8861. err = tg3_alloc_consistent(tp);
  8862. if (err)
  8863. goto err_out1;
  8864. tg3_napi_init(tp);
  8865. tg3_napi_enable(tp);
  8866. for (i = 0; i < tp->irq_cnt; i++) {
  8867. struct tg3_napi *tnapi = &tp->napi[i];
  8868. err = tg3_request_irq(tp, i);
  8869. if (err) {
  8870. for (i--; i >= 0; i--) {
  8871. tnapi = &tp->napi[i];
  8872. free_irq(tnapi->irq_vec, tnapi);
  8873. }
  8874. goto err_out2;
  8875. }
  8876. }
  8877. tg3_full_lock(tp, 0);
  8878. err = tg3_init_hw(tp, reset_phy);
  8879. if (err) {
  8880. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8881. tg3_free_rings(tp);
  8882. }
  8883. tg3_full_unlock(tp);
  8884. if (err)
  8885. goto err_out3;
  8886. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8887. err = tg3_test_msi(tp);
  8888. if (err) {
  8889. tg3_full_lock(tp, 0);
  8890. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8891. tg3_free_rings(tp);
  8892. tg3_full_unlock(tp);
  8893. goto err_out2;
  8894. }
  8895. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8896. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8897. tw32(PCIE_TRANSACTION_CFG,
  8898. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8899. }
  8900. }
  8901. tg3_phy_start(tp);
  8902. tg3_hwmon_open(tp);
  8903. tg3_full_lock(tp, 0);
  8904. tg3_timer_start(tp);
  8905. tg3_flag_set(tp, INIT_COMPLETE);
  8906. tg3_enable_ints(tp);
  8907. if (init)
  8908. tg3_ptp_init(tp);
  8909. else
  8910. tg3_ptp_resume(tp);
  8911. tg3_full_unlock(tp);
  8912. netif_tx_start_all_queues(dev);
  8913. /*
  8914. * Reset loopback feature if it was turned on while the device was down
  8915. * make sure that it's installed properly now.
  8916. */
  8917. if (dev->features & NETIF_F_LOOPBACK)
  8918. tg3_set_loopback(dev, dev->features);
  8919. return 0;
  8920. err_out3:
  8921. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8922. struct tg3_napi *tnapi = &tp->napi[i];
  8923. free_irq(tnapi->irq_vec, tnapi);
  8924. }
  8925. err_out2:
  8926. tg3_napi_disable(tp);
  8927. tg3_napi_fini(tp);
  8928. tg3_free_consistent(tp);
  8929. err_out1:
  8930. tg3_ints_fini(tp);
  8931. return err;
  8932. }
  8933. static void tg3_stop(struct tg3 *tp)
  8934. {
  8935. int i;
  8936. tg3_reset_task_cancel(tp);
  8937. tg3_netif_stop(tp);
  8938. tg3_timer_stop(tp);
  8939. tg3_hwmon_close(tp);
  8940. tg3_phy_stop(tp);
  8941. tg3_full_lock(tp, 1);
  8942. tg3_disable_ints(tp);
  8943. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8944. tg3_free_rings(tp);
  8945. tg3_flag_clear(tp, INIT_COMPLETE);
  8946. tg3_full_unlock(tp);
  8947. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8948. struct tg3_napi *tnapi = &tp->napi[i];
  8949. free_irq(tnapi->irq_vec, tnapi);
  8950. }
  8951. tg3_ints_fini(tp);
  8952. tg3_napi_fini(tp);
  8953. tg3_free_consistent(tp);
  8954. }
  8955. static int tg3_open(struct net_device *dev)
  8956. {
  8957. struct tg3 *tp = netdev_priv(dev);
  8958. int err;
  8959. if (tp->fw_needed) {
  8960. err = tg3_request_firmware(tp);
  8961. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8962. if (err)
  8963. return err;
  8964. } else if (err) {
  8965. netdev_warn(tp->dev, "TSO capability disabled\n");
  8966. tg3_flag_clear(tp, TSO_CAPABLE);
  8967. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8968. netdev_notice(tp->dev, "TSO capability restored\n");
  8969. tg3_flag_set(tp, TSO_CAPABLE);
  8970. }
  8971. }
  8972. tg3_carrier_off(tp);
  8973. err = tg3_power_up(tp);
  8974. if (err)
  8975. return err;
  8976. tg3_full_lock(tp, 0);
  8977. tg3_disable_ints(tp);
  8978. tg3_flag_clear(tp, INIT_COMPLETE);
  8979. tg3_full_unlock(tp);
  8980. err = tg3_start(tp, true, true, true);
  8981. if (err) {
  8982. tg3_frob_aux_power(tp, false);
  8983. pci_set_power_state(tp->pdev, PCI_D3hot);
  8984. }
  8985. if (tg3_flag(tp, PTP_CAPABLE)) {
  8986. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8987. &tp->pdev->dev);
  8988. if (IS_ERR(tp->ptp_clock))
  8989. tp->ptp_clock = NULL;
  8990. }
  8991. return err;
  8992. }
  8993. static int tg3_close(struct net_device *dev)
  8994. {
  8995. struct tg3 *tp = netdev_priv(dev);
  8996. tg3_ptp_fini(tp);
  8997. tg3_stop(tp);
  8998. /* Clear stats across close / open calls */
  8999. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9000. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9001. tg3_power_down(tp);
  9002. tg3_carrier_off(tp);
  9003. return 0;
  9004. }
  9005. static inline u64 get_stat64(tg3_stat64_t *val)
  9006. {
  9007. return ((u64)val->high << 32) | ((u64)val->low);
  9008. }
  9009. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9010. {
  9011. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9012. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9013. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9014. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9015. u32 val;
  9016. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9017. tg3_writephy(tp, MII_TG3_TEST1,
  9018. val | MII_TG3_TEST1_CRC_EN);
  9019. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9020. } else
  9021. val = 0;
  9022. tp->phy_crc_errors += val;
  9023. return tp->phy_crc_errors;
  9024. }
  9025. return get_stat64(&hw_stats->rx_fcs_errors);
  9026. }
  9027. #define ESTAT_ADD(member) \
  9028. estats->member = old_estats->member + \
  9029. get_stat64(&hw_stats->member)
  9030. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9031. {
  9032. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9033. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9034. ESTAT_ADD(rx_octets);
  9035. ESTAT_ADD(rx_fragments);
  9036. ESTAT_ADD(rx_ucast_packets);
  9037. ESTAT_ADD(rx_mcast_packets);
  9038. ESTAT_ADD(rx_bcast_packets);
  9039. ESTAT_ADD(rx_fcs_errors);
  9040. ESTAT_ADD(rx_align_errors);
  9041. ESTAT_ADD(rx_xon_pause_rcvd);
  9042. ESTAT_ADD(rx_xoff_pause_rcvd);
  9043. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9044. ESTAT_ADD(rx_xoff_entered);
  9045. ESTAT_ADD(rx_frame_too_long_errors);
  9046. ESTAT_ADD(rx_jabbers);
  9047. ESTAT_ADD(rx_undersize_packets);
  9048. ESTAT_ADD(rx_in_length_errors);
  9049. ESTAT_ADD(rx_out_length_errors);
  9050. ESTAT_ADD(rx_64_or_less_octet_packets);
  9051. ESTAT_ADD(rx_65_to_127_octet_packets);
  9052. ESTAT_ADD(rx_128_to_255_octet_packets);
  9053. ESTAT_ADD(rx_256_to_511_octet_packets);
  9054. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9055. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9056. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9057. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9058. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9059. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9060. ESTAT_ADD(tx_octets);
  9061. ESTAT_ADD(tx_collisions);
  9062. ESTAT_ADD(tx_xon_sent);
  9063. ESTAT_ADD(tx_xoff_sent);
  9064. ESTAT_ADD(tx_flow_control);
  9065. ESTAT_ADD(tx_mac_errors);
  9066. ESTAT_ADD(tx_single_collisions);
  9067. ESTAT_ADD(tx_mult_collisions);
  9068. ESTAT_ADD(tx_deferred);
  9069. ESTAT_ADD(tx_excessive_collisions);
  9070. ESTAT_ADD(tx_late_collisions);
  9071. ESTAT_ADD(tx_collide_2times);
  9072. ESTAT_ADD(tx_collide_3times);
  9073. ESTAT_ADD(tx_collide_4times);
  9074. ESTAT_ADD(tx_collide_5times);
  9075. ESTAT_ADD(tx_collide_6times);
  9076. ESTAT_ADD(tx_collide_7times);
  9077. ESTAT_ADD(tx_collide_8times);
  9078. ESTAT_ADD(tx_collide_9times);
  9079. ESTAT_ADD(tx_collide_10times);
  9080. ESTAT_ADD(tx_collide_11times);
  9081. ESTAT_ADD(tx_collide_12times);
  9082. ESTAT_ADD(tx_collide_13times);
  9083. ESTAT_ADD(tx_collide_14times);
  9084. ESTAT_ADD(tx_collide_15times);
  9085. ESTAT_ADD(tx_ucast_packets);
  9086. ESTAT_ADD(tx_mcast_packets);
  9087. ESTAT_ADD(tx_bcast_packets);
  9088. ESTAT_ADD(tx_carrier_sense_errors);
  9089. ESTAT_ADD(tx_discards);
  9090. ESTAT_ADD(tx_errors);
  9091. ESTAT_ADD(dma_writeq_full);
  9092. ESTAT_ADD(dma_write_prioq_full);
  9093. ESTAT_ADD(rxbds_empty);
  9094. ESTAT_ADD(rx_discards);
  9095. ESTAT_ADD(rx_errors);
  9096. ESTAT_ADD(rx_threshold_hit);
  9097. ESTAT_ADD(dma_readq_full);
  9098. ESTAT_ADD(dma_read_prioq_full);
  9099. ESTAT_ADD(tx_comp_queue_full);
  9100. ESTAT_ADD(ring_set_send_prod_index);
  9101. ESTAT_ADD(ring_status_update);
  9102. ESTAT_ADD(nic_irqs);
  9103. ESTAT_ADD(nic_avoided_irqs);
  9104. ESTAT_ADD(nic_tx_threshold_hit);
  9105. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9106. }
  9107. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9108. {
  9109. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9110. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9111. stats->rx_packets = old_stats->rx_packets +
  9112. get_stat64(&hw_stats->rx_ucast_packets) +
  9113. get_stat64(&hw_stats->rx_mcast_packets) +
  9114. get_stat64(&hw_stats->rx_bcast_packets);
  9115. stats->tx_packets = old_stats->tx_packets +
  9116. get_stat64(&hw_stats->tx_ucast_packets) +
  9117. get_stat64(&hw_stats->tx_mcast_packets) +
  9118. get_stat64(&hw_stats->tx_bcast_packets);
  9119. stats->rx_bytes = old_stats->rx_bytes +
  9120. get_stat64(&hw_stats->rx_octets);
  9121. stats->tx_bytes = old_stats->tx_bytes +
  9122. get_stat64(&hw_stats->tx_octets);
  9123. stats->rx_errors = old_stats->rx_errors +
  9124. get_stat64(&hw_stats->rx_errors);
  9125. stats->tx_errors = old_stats->tx_errors +
  9126. get_stat64(&hw_stats->tx_errors) +
  9127. get_stat64(&hw_stats->tx_mac_errors) +
  9128. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9129. get_stat64(&hw_stats->tx_discards);
  9130. stats->multicast = old_stats->multicast +
  9131. get_stat64(&hw_stats->rx_mcast_packets);
  9132. stats->collisions = old_stats->collisions +
  9133. get_stat64(&hw_stats->tx_collisions);
  9134. stats->rx_length_errors = old_stats->rx_length_errors +
  9135. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9136. get_stat64(&hw_stats->rx_undersize_packets);
  9137. stats->rx_over_errors = old_stats->rx_over_errors +
  9138. get_stat64(&hw_stats->rxbds_empty);
  9139. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9140. get_stat64(&hw_stats->rx_align_errors);
  9141. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9142. get_stat64(&hw_stats->tx_discards);
  9143. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9144. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9145. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9146. tg3_calc_crc_errors(tp);
  9147. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9148. get_stat64(&hw_stats->rx_discards);
  9149. stats->rx_dropped = tp->rx_dropped;
  9150. stats->tx_dropped = tp->tx_dropped;
  9151. }
  9152. static int tg3_get_regs_len(struct net_device *dev)
  9153. {
  9154. return TG3_REG_BLK_SIZE;
  9155. }
  9156. static void tg3_get_regs(struct net_device *dev,
  9157. struct ethtool_regs *regs, void *_p)
  9158. {
  9159. struct tg3 *tp = netdev_priv(dev);
  9160. regs->version = 0;
  9161. memset(_p, 0, TG3_REG_BLK_SIZE);
  9162. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9163. return;
  9164. tg3_full_lock(tp, 0);
  9165. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9166. tg3_full_unlock(tp);
  9167. }
  9168. static int tg3_get_eeprom_len(struct net_device *dev)
  9169. {
  9170. struct tg3 *tp = netdev_priv(dev);
  9171. return tp->nvram_size;
  9172. }
  9173. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9174. {
  9175. struct tg3 *tp = netdev_priv(dev);
  9176. int ret;
  9177. u8 *pd;
  9178. u32 i, offset, len, b_offset, b_count;
  9179. __be32 val;
  9180. if (tg3_flag(tp, NO_NVRAM))
  9181. return -EINVAL;
  9182. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9183. return -EAGAIN;
  9184. offset = eeprom->offset;
  9185. len = eeprom->len;
  9186. eeprom->len = 0;
  9187. eeprom->magic = TG3_EEPROM_MAGIC;
  9188. if (offset & 3) {
  9189. /* adjustments to start on required 4 byte boundary */
  9190. b_offset = offset & 3;
  9191. b_count = 4 - b_offset;
  9192. if (b_count > len) {
  9193. /* i.e. offset=1 len=2 */
  9194. b_count = len;
  9195. }
  9196. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9197. if (ret)
  9198. return ret;
  9199. memcpy(data, ((char *)&val) + b_offset, b_count);
  9200. len -= b_count;
  9201. offset += b_count;
  9202. eeprom->len += b_count;
  9203. }
  9204. /* read bytes up to the last 4 byte boundary */
  9205. pd = &data[eeprom->len];
  9206. for (i = 0; i < (len - (len & 3)); i += 4) {
  9207. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9208. if (ret) {
  9209. eeprom->len += i;
  9210. return ret;
  9211. }
  9212. memcpy(pd + i, &val, 4);
  9213. }
  9214. eeprom->len += i;
  9215. if (len & 3) {
  9216. /* read last bytes not ending on 4 byte boundary */
  9217. pd = &data[eeprom->len];
  9218. b_count = len & 3;
  9219. b_offset = offset + len - b_count;
  9220. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9221. if (ret)
  9222. return ret;
  9223. memcpy(pd, &val, b_count);
  9224. eeprom->len += b_count;
  9225. }
  9226. return 0;
  9227. }
  9228. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9229. {
  9230. struct tg3 *tp = netdev_priv(dev);
  9231. int ret;
  9232. u32 offset, len, b_offset, odd_len;
  9233. u8 *buf;
  9234. __be32 start, end;
  9235. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9236. return -EAGAIN;
  9237. if (tg3_flag(tp, NO_NVRAM) ||
  9238. eeprom->magic != TG3_EEPROM_MAGIC)
  9239. return -EINVAL;
  9240. offset = eeprom->offset;
  9241. len = eeprom->len;
  9242. if ((b_offset = (offset & 3))) {
  9243. /* adjustments to start on required 4 byte boundary */
  9244. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9245. if (ret)
  9246. return ret;
  9247. len += b_offset;
  9248. offset &= ~3;
  9249. if (len < 4)
  9250. len = 4;
  9251. }
  9252. odd_len = 0;
  9253. if (len & 3) {
  9254. /* adjustments to end on required 4 byte boundary */
  9255. odd_len = 1;
  9256. len = (len + 3) & ~3;
  9257. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9258. if (ret)
  9259. return ret;
  9260. }
  9261. buf = data;
  9262. if (b_offset || odd_len) {
  9263. buf = kmalloc(len, GFP_KERNEL);
  9264. if (!buf)
  9265. return -ENOMEM;
  9266. if (b_offset)
  9267. memcpy(buf, &start, 4);
  9268. if (odd_len)
  9269. memcpy(buf+len-4, &end, 4);
  9270. memcpy(buf + b_offset, data, eeprom->len);
  9271. }
  9272. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9273. if (buf != data)
  9274. kfree(buf);
  9275. return ret;
  9276. }
  9277. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9278. {
  9279. struct tg3 *tp = netdev_priv(dev);
  9280. if (tg3_flag(tp, USE_PHYLIB)) {
  9281. struct phy_device *phydev;
  9282. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9283. return -EAGAIN;
  9284. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9285. return phy_ethtool_gset(phydev, cmd);
  9286. }
  9287. cmd->supported = (SUPPORTED_Autoneg);
  9288. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9289. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9290. SUPPORTED_1000baseT_Full);
  9291. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9292. cmd->supported |= (SUPPORTED_100baseT_Half |
  9293. SUPPORTED_100baseT_Full |
  9294. SUPPORTED_10baseT_Half |
  9295. SUPPORTED_10baseT_Full |
  9296. SUPPORTED_TP);
  9297. cmd->port = PORT_TP;
  9298. } else {
  9299. cmd->supported |= SUPPORTED_FIBRE;
  9300. cmd->port = PORT_FIBRE;
  9301. }
  9302. cmd->advertising = tp->link_config.advertising;
  9303. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9304. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9305. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9306. cmd->advertising |= ADVERTISED_Pause;
  9307. } else {
  9308. cmd->advertising |= ADVERTISED_Pause |
  9309. ADVERTISED_Asym_Pause;
  9310. }
  9311. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9312. cmd->advertising |= ADVERTISED_Asym_Pause;
  9313. }
  9314. }
  9315. if (netif_running(dev) && tp->link_up) {
  9316. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9317. cmd->duplex = tp->link_config.active_duplex;
  9318. cmd->lp_advertising = tp->link_config.rmt_adv;
  9319. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9320. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9321. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9322. else
  9323. cmd->eth_tp_mdix = ETH_TP_MDI;
  9324. }
  9325. } else {
  9326. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9327. cmd->duplex = DUPLEX_UNKNOWN;
  9328. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9329. }
  9330. cmd->phy_address = tp->phy_addr;
  9331. cmd->transceiver = XCVR_INTERNAL;
  9332. cmd->autoneg = tp->link_config.autoneg;
  9333. cmd->maxtxpkt = 0;
  9334. cmd->maxrxpkt = 0;
  9335. return 0;
  9336. }
  9337. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9338. {
  9339. struct tg3 *tp = netdev_priv(dev);
  9340. u32 speed = ethtool_cmd_speed(cmd);
  9341. if (tg3_flag(tp, USE_PHYLIB)) {
  9342. struct phy_device *phydev;
  9343. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9344. return -EAGAIN;
  9345. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9346. return phy_ethtool_sset(phydev, cmd);
  9347. }
  9348. if (cmd->autoneg != AUTONEG_ENABLE &&
  9349. cmd->autoneg != AUTONEG_DISABLE)
  9350. return -EINVAL;
  9351. if (cmd->autoneg == AUTONEG_DISABLE &&
  9352. cmd->duplex != DUPLEX_FULL &&
  9353. cmd->duplex != DUPLEX_HALF)
  9354. return -EINVAL;
  9355. if (cmd->autoneg == AUTONEG_ENABLE) {
  9356. u32 mask = ADVERTISED_Autoneg |
  9357. ADVERTISED_Pause |
  9358. ADVERTISED_Asym_Pause;
  9359. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9360. mask |= ADVERTISED_1000baseT_Half |
  9361. ADVERTISED_1000baseT_Full;
  9362. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9363. mask |= ADVERTISED_100baseT_Half |
  9364. ADVERTISED_100baseT_Full |
  9365. ADVERTISED_10baseT_Half |
  9366. ADVERTISED_10baseT_Full |
  9367. ADVERTISED_TP;
  9368. else
  9369. mask |= ADVERTISED_FIBRE;
  9370. if (cmd->advertising & ~mask)
  9371. return -EINVAL;
  9372. mask &= (ADVERTISED_1000baseT_Half |
  9373. ADVERTISED_1000baseT_Full |
  9374. ADVERTISED_100baseT_Half |
  9375. ADVERTISED_100baseT_Full |
  9376. ADVERTISED_10baseT_Half |
  9377. ADVERTISED_10baseT_Full);
  9378. cmd->advertising &= mask;
  9379. } else {
  9380. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9381. if (speed != SPEED_1000)
  9382. return -EINVAL;
  9383. if (cmd->duplex != DUPLEX_FULL)
  9384. return -EINVAL;
  9385. } else {
  9386. if (speed != SPEED_100 &&
  9387. speed != SPEED_10)
  9388. return -EINVAL;
  9389. }
  9390. }
  9391. tg3_full_lock(tp, 0);
  9392. tp->link_config.autoneg = cmd->autoneg;
  9393. if (cmd->autoneg == AUTONEG_ENABLE) {
  9394. tp->link_config.advertising = (cmd->advertising |
  9395. ADVERTISED_Autoneg);
  9396. tp->link_config.speed = SPEED_UNKNOWN;
  9397. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9398. } else {
  9399. tp->link_config.advertising = 0;
  9400. tp->link_config.speed = speed;
  9401. tp->link_config.duplex = cmd->duplex;
  9402. }
  9403. if (netif_running(dev))
  9404. tg3_setup_phy(tp, 1);
  9405. tg3_full_unlock(tp);
  9406. return 0;
  9407. }
  9408. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9409. {
  9410. struct tg3 *tp = netdev_priv(dev);
  9411. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9412. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9413. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9414. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9415. }
  9416. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9417. {
  9418. struct tg3 *tp = netdev_priv(dev);
  9419. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9420. wol->supported = WAKE_MAGIC;
  9421. else
  9422. wol->supported = 0;
  9423. wol->wolopts = 0;
  9424. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9425. wol->wolopts = WAKE_MAGIC;
  9426. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9427. }
  9428. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9429. {
  9430. struct tg3 *tp = netdev_priv(dev);
  9431. struct device *dp = &tp->pdev->dev;
  9432. if (wol->wolopts & ~WAKE_MAGIC)
  9433. return -EINVAL;
  9434. if ((wol->wolopts & WAKE_MAGIC) &&
  9435. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9436. return -EINVAL;
  9437. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9438. spin_lock_bh(&tp->lock);
  9439. if (device_may_wakeup(dp))
  9440. tg3_flag_set(tp, WOL_ENABLE);
  9441. else
  9442. tg3_flag_clear(tp, WOL_ENABLE);
  9443. spin_unlock_bh(&tp->lock);
  9444. return 0;
  9445. }
  9446. static u32 tg3_get_msglevel(struct net_device *dev)
  9447. {
  9448. struct tg3 *tp = netdev_priv(dev);
  9449. return tp->msg_enable;
  9450. }
  9451. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9452. {
  9453. struct tg3 *tp = netdev_priv(dev);
  9454. tp->msg_enable = value;
  9455. }
  9456. static int tg3_nway_reset(struct net_device *dev)
  9457. {
  9458. struct tg3 *tp = netdev_priv(dev);
  9459. int r;
  9460. if (!netif_running(dev))
  9461. return -EAGAIN;
  9462. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9463. return -EINVAL;
  9464. if (tg3_flag(tp, USE_PHYLIB)) {
  9465. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9466. return -EAGAIN;
  9467. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9468. } else {
  9469. u32 bmcr;
  9470. spin_lock_bh(&tp->lock);
  9471. r = -EINVAL;
  9472. tg3_readphy(tp, MII_BMCR, &bmcr);
  9473. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9474. ((bmcr & BMCR_ANENABLE) ||
  9475. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9476. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9477. BMCR_ANENABLE);
  9478. r = 0;
  9479. }
  9480. spin_unlock_bh(&tp->lock);
  9481. }
  9482. return r;
  9483. }
  9484. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9485. {
  9486. struct tg3 *tp = netdev_priv(dev);
  9487. ering->rx_max_pending = tp->rx_std_ring_mask;
  9488. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9489. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9490. else
  9491. ering->rx_jumbo_max_pending = 0;
  9492. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9493. ering->rx_pending = tp->rx_pending;
  9494. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9495. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9496. else
  9497. ering->rx_jumbo_pending = 0;
  9498. ering->tx_pending = tp->napi[0].tx_pending;
  9499. }
  9500. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9501. {
  9502. struct tg3 *tp = netdev_priv(dev);
  9503. int i, irq_sync = 0, err = 0;
  9504. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9505. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9506. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9507. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9508. (tg3_flag(tp, TSO_BUG) &&
  9509. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9510. return -EINVAL;
  9511. if (netif_running(dev)) {
  9512. tg3_phy_stop(tp);
  9513. tg3_netif_stop(tp);
  9514. irq_sync = 1;
  9515. }
  9516. tg3_full_lock(tp, irq_sync);
  9517. tp->rx_pending = ering->rx_pending;
  9518. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9519. tp->rx_pending > 63)
  9520. tp->rx_pending = 63;
  9521. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9522. for (i = 0; i < tp->irq_max; i++)
  9523. tp->napi[i].tx_pending = ering->tx_pending;
  9524. if (netif_running(dev)) {
  9525. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9526. err = tg3_restart_hw(tp, 1);
  9527. if (!err)
  9528. tg3_netif_start(tp);
  9529. }
  9530. tg3_full_unlock(tp);
  9531. if (irq_sync && !err)
  9532. tg3_phy_start(tp);
  9533. return err;
  9534. }
  9535. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9536. {
  9537. struct tg3 *tp = netdev_priv(dev);
  9538. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9539. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9540. epause->rx_pause = 1;
  9541. else
  9542. epause->rx_pause = 0;
  9543. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9544. epause->tx_pause = 1;
  9545. else
  9546. epause->tx_pause = 0;
  9547. }
  9548. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9549. {
  9550. struct tg3 *tp = netdev_priv(dev);
  9551. int err = 0;
  9552. if (tg3_flag(tp, USE_PHYLIB)) {
  9553. u32 newadv;
  9554. struct phy_device *phydev;
  9555. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9556. if (!(phydev->supported & SUPPORTED_Pause) ||
  9557. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9558. (epause->rx_pause != epause->tx_pause)))
  9559. return -EINVAL;
  9560. tp->link_config.flowctrl = 0;
  9561. if (epause->rx_pause) {
  9562. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9563. if (epause->tx_pause) {
  9564. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9565. newadv = ADVERTISED_Pause;
  9566. } else
  9567. newadv = ADVERTISED_Pause |
  9568. ADVERTISED_Asym_Pause;
  9569. } else if (epause->tx_pause) {
  9570. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9571. newadv = ADVERTISED_Asym_Pause;
  9572. } else
  9573. newadv = 0;
  9574. if (epause->autoneg)
  9575. tg3_flag_set(tp, PAUSE_AUTONEG);
  9576. else
  9577. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9578. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9579. u32 oldadv = phydev->advertising &
  9580. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9581. if (oldadv != newadv) {
  9582. phydev->advertising &=
  9583. ~(ADVERTISED_Pause |
  9584. ADVERTISED_Asym_Pause);
  9585. phydev->advertising |= newadv;
  9586. if (phydev->autoneg) {
  9587. /*
  9588. * Always renegotiate the link to
  9589. * inform our link partner of our
  9590. * flow control settings, even if the
  9591. * flow control is forced. Let
  9592. * tg3_adjust_link() do the final
  9593. * flow control setup.
  9594. */
  9595. return phy_start_aneg(phydev);
  9596. }
  9597. }
  9598. if (!epause->autoneg)
  9599. tg3_setup_flow_control(tp, 0, 0);
  9600. } else {
  9601. tp->link_config.advertising &=
  9602. ~(ADVERTISED_Pause |
  9603. ADVERTISED_Asym_Pause);
  9604. tp->link_config.advertising |= newadv;
  9605. }
  9606. } else {
  9607. int irq_sync = 0;
  9608. if (netif_running(dev)) {
  9609. tg3_netif_stop(tp);
  9610. irq_sync = 1;
  9611. }
  9612. tg3_full_lock(tp, irq_sync);
  9613. if (epause->autoneg)
  9614. tg3_flag_set(tp, PAUSE_AUTONEG);
  9615. else
  9616. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9617. if (epause->rx_pause)
  9618. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9619. else
  9620. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9621. if (epause->tx_pause)
  9622. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9623. else
  9624. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9625. if (netif_running(dev)) {
  9626. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9627. err = tg3_restart_hw(tp, 1);
  9628. if (!err)
  9629. tg3_netif_start(tp);
  9630. }
  9631. tg3_full_unlock(tp);
  9632. }
  9633. return err;
  9634. }
  9635. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9636. {
  9637. switch (sset) {
  9638. case ETH_SS_TEST:
  9639. return TG3_NUM_TEST;
  9640. case ETH_SS_STATS:
  9641. return TG3_NUM_STATS;
  9642. default:
  9643. return -EOPNOTSUPP;
  9644. }
  9645. }
  9646. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9647. u32 *rules __always_unused)
  9648. {
  9649. struct tg3 *tp = netdev_priv(dev);
  9650. if (!tg3_flag(tp, SUPPORT_MSIX))
  9651. return -EOPNOTSUPP;
  9652. switch (info->cmd) {
  9653. case ETHTOOL_GRXRINGS:
  9654. if (netif_running(tp->dev))
  9655. info->data = tp->rxq_cnt;
  9656. else {
  9657. info->data = num_online_cpus();
  9658. if (info->data > TG3_RSS_MAX_NUM_QS)
  9659. info->data = TG3_RSS_MAX_NUM_QS;
  9660. }
  9661. /* The first interrupt vector only
  9662. * handles link interrupts.
  9663. */
  9664. info->data -= 1;
  9665. return 0;
  9666. default:
  9667. return -EOPNOTSUPP;
  9668. }
  9669. }
  9670. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9671. {
  9672. u32 size = 0;
  9673. struct tg3 *tp = netdev_priv(dev);
  9674. if (tg3_flag(tp, SUPPORT_MSIX))
  9675. size = TG3_RSS_INDIR_TBL_SIZE;
  9676. return size;
  9677. }
  9678. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9679. {
  9680. struct tg3 *tp = netdev_priv(dev);
  9681. int i;
  9682. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9683. indir[i] = tp->rss_ind_tbl[i];
  9684. return 0;
  9685. }
  9686. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9687. {
  9688. struct tg3 *tp = netdev_priv(dev);
  9689. size_t i;
  9690. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9691. tp->rss_ind_tbl[i] = indir[i];
  9692. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9693. return 0;
  9694. /* It is legal to write the indirection
  9695. * table while the device is running.
  9696. */
  9697. tg3_full_lock(tp, 0);
  9698. tg3_rss_write_indir_tbl(tp);
  9699. tg3_full_unlock(tp);
  9700. return 0;
  9701. }
  9702. static void tg3_get_channels(struct net_device *dev,
  9703. struct ethtool_channels *channel)
  9704. {
  9705. struct tg3 *tp = netdev_priv(dev);
  9706. u32 deflt_qs = netif_get_num_default_rss_queues();
  9707. channel->max_rx = tp->rxq_max;
  9708. channel->max_tx = tp->txq_max;
  9709. if (netif_running(dev)) {
  9710. channel->rx_count = tp->rxq_cnt;
  9711. channel->tx_count = tp->txq_cnt;
  9712. } else {
  9713. if (tp->rxq_req)
  9714. channel->rx_count = tp->rxq_req;
  9715. else
  9716. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9717. if (tp->txq_req)
  9718. channel->tx_count = tp->txq_req;
  9719. else
  9720. channel->tx_count = min(deflt_qs, tp->txq_max);
  9721. }
  9722. }
  9723. static int tg3_set_channels(struct net_device *dev,
  9724. struct ethtool_channels *channel)
  9725. {
  9726. struct tg3 *tp = netdev_priv(dev);
  9727. if (!tg3_flag(tp, SUPPORT_MSIX))
  9728. return -EOPNOTSUPP;
  9729. if (channel->rx_count > tp->rxq_max ||
  9730. channel->tx_count > tp->txq_max)
  9731. return -EINVAL;
  9732. tp->rxq_req = channel->rx_count;
  9733. tp->txq_req = channel->tx_count;
  9734. if (!netif_running(dev))
  9735. return 0;
  9736. tg3_stop(tp);
  9737. tg3_carrier_off(tp);
  9738. tg3_start(tp, true, false, false);
  9739. return 0;
  9740. }
  9741. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9742. {
  9743. switch (stringset) {
  9744. case ETH_SS_STATS:
  9745. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9746. break;
  9747. case ETH_SS_TEST:
  9748. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9749. break;
  9750. default:
  9751. WARN_ON(1); /* we need a WARN() */
  9752. break;
  9753. }
  9754. }
  9755. static int tg3_set_phys_id(struct net_device *dev,
  9756. enum ethtool_phys_id_state state)
  9757. {
  9758. struct tg3 *tp = netdev_priv(dev);
  9759. if (!netif_running(tp->dev))
  9760. return -EAGAIN;
  9761. switch (state) {
  9762. case ETHTOOL_ID_ACTIVE:
  9763. return 1; /* cycle on/off once per second */
  9764. case ETHTOOL_ID_ON:
  9765. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9766. LED_CTRL_1000MBPS_ON |
  9767. LED_CTRL_100MBPS_ON |
  9768. LED_CTRL_10MBPS_ON |
  9769. LED_CTRL_TRAFFIC_OVERRIDE |
  9770. LED_CTRL_TRAFFIC_BLINK |
  9771. LED_CTRL_TRAFFIC_LED);
  9772. break;
  9773. case ETHTOOL_ID_OFF:
  9774. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9775. LED_CTRL_TRAFFIC_OVERRIDE);
  9776. break;
  9777. case ETHTOOL_ID_INACTIVE:
  9778. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9779. break;
  9780. }
  9781. return 0;
  9782. }
  9783. static void tg3_get_ethtool_stats(struct net_device *dev,
  9784. struct ethtool_stats *estats, u64 *tmp_stats)
  9785. {
  9786. struct tg3 *tp = netdev_priv(dev);
  9787. if (tp->hw_stats)
  9788. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9789. else
  9790. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9791. }
  9792. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9793. {
  9794. int i;
  9795. __be32 *buf;
  9796. u32 offset = 0, len = 0;
  9797. u32 magic, val;
  9798. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9799. return NULL;
  9800. if (magic == TG3_EEPROM_MAGIC) {
  9801. for (offset = TG3_NVM_DIR_START;
  9802. offset < TG3_NVM_DIR_END;
  9803. offset += TG3_NVM_DIRENT_SIZE) {
  9804. if (tg3_nvram_read(tp, offset, &val))
  9805. return NULL;
  9806. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9807. TG3_NVM_DIRTYPE_EXTVPD)
  9808. break;
  9809. }
  9810. if (offset != TG3_NVM_DIR_END) {
  9811. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9812. if (tg3_nvram_read(tp, offset + 4, &offset))
  9813. return NULL;
  9814. offset = tg3_nvram_logical_addr(tp, offset);
  9815. }
  9816. }
  9817. if (!offset || !len) {
  9818. offset = TG3_NVM_VPD_OFF;
  9819. len = TG3_NVM_VPD_LEN;
  9820. }
  9821. buf = kmalloc(len, GFP_KERNEL);
  9822. if (buf == NULL)
  9823. return NULL;
  9824. if (magic == TG3_EEPROM_MAGIC) {
  9825. for (i = 0; i < len; i += 4) {
  9826. /* The data is in little-endian format in NVRAM.
  9827. * Use the big-endian read routines to preserve
  9828. * the byte order as it exists in NVRAM.
  9829. */
  9830. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9831. goto error;
  9832. }
  9833. } else {
  9834. u8 *ptr;
  9835. ssize_t cnt;
  9836. unsigned int pos = 0;
  9837. ptr = (u8 *)&buf[0];
  9838. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9839. cnt = pci_read_vpd(tp->pdev, pos,
  9840. len - pos, ptr);
  9841. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9842. cnt = 0;
  9843. else if (cnt < 0)
  9844. goto error;
  9845. }
  9846. if (pos != len)
  9847. goto error;
  9848. }
  9849. *vpdlen = len;
  9850. return buf;
  9851. error:
  9852. kfree(buf);
  9853. return NULL;
  9854. }
  9855. #define NVRAM_TEST_SIZE 0x100
  9856. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9857. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9858. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9859. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9860. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9861. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9862. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9863. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9864. static int tg3_test_nvram(struct tg3 *tp)
  9865. {
  9866. u32 csum, magic, len;
  9867. __be32 *buf;
  9868. int i, j, k, err = 0, size;
  9869. if (tg3_flag(tp, NO_NVRAM))
  9870. return 0;
  9871. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9872. return -EIO;
  9873. if (magic == TG3_EEPROM_MAGIC)
  9874. size = NVRAM_TEST_SIZE;
  9875. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9876. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9877. TG3_EEPROM_SB_FORMAT_1) {
  9878. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9879. case TG3_EEPROM_SB_REVISION_0:
  9880. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9881. break;
  9882. case TG3_EEPROM_SB_REVISION_2:
  9883. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9884. break;
  9885. case TG3_EEPROM_SB_REVISION_3:
  9886. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9887. break;
  9888. case TG3_EEPROM_SB_REVISION_4:
  9889. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9890. break;
  9891. case TG3_EEPROM_SB_REVISION_5:
  9892. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9893. break;
  9894. case TG3_EEPROM_SB_REVISION_6:
  9895. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9896. break;
  9897. default:
  9898. return -EIO;
  9899. }
  9900. } else
  9901. return 0;
  9902. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9903. size = NVRAM_SELFBOOT_HW_SIZE;
  9904. else
  9905. return -EIO;
  9906. buf = kmalloc(size, GFP_KERNEL);
  9907. if (buf == NULL)
  9908. return -ENOMEM;
  9909. err = -EIO;
  9910. for (i = 0, j = 0; i < size; i += 4, j++) {
  9911. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9912. if (err)
  9913. break;
  9914. }
  9915. if (i < size)
  9916. goto out;
  9917. /* Selfboot format */
  9918. magic = be32_to_cpu(buf[0]);
  9919. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9920. TG3_EEPROM_MAGIC_FW) {
  9921. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9922. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9923. TG3_EEPROM_SB_REVISION_2) {
  9924. /* For rev 2, the csum doesn't include the MBA. */
  9925. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9926. csum8 += buf8[i];
  9927. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9928. csum8 += buf8[i];
  9929. } else {
  9930. for (i = 0; i < size; i++)
  9931. csum8 += buf8[i];
  9932. }
  9933. if (csum8 == 0) {
  9934. err = 0;
  9935. goto out;
  9936. }
  9937. err = -EIO;
  9938. goto out;
  9939. }
  9940. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9941. TG3_EEPROM_MAGIC_HW) {
  9942. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9943. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9944. u8 *buf8 = (u8 *) buf;
  9945. /* Separate the parity bits and the data bytes. */
  9946. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9947. if ((i == 0) || (i == 8)) {
  9948. int l;
  9949. u8 msk;
  9950. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9951. parity[k++] = buf8[i] & msk;
  9952. i++;
  9953. } else if (i == 16) {
  9954. int l;
  9955. u8 msk;
  9956. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9957. parity[k++] = buf8[i] & msk;
  9958. i++;
  9959. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9960. parity[k++] = buf8[i] & msk;
  9961. i++;
  9962. }
  9963. data[j++] = buf8[i];
  9964. }
  9965. err = -EIO;
  9966. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9967. u8 hw8 = hweight8(data[i]);
  9968. if ((hw8 & 0x1) && parity[i])
  9969. goto out;
  9970. else if (!(hw8 & 0x1) && !parity[i])
  9971. goto out;
  9972. }
  9973. err = 0;
  9974. goto out;
  9975. }
  9976. err = -EIO;
  9977. /* Bootstrap checksum at offset 0x10 */
  9978. csum = calc_crc((unsigned char *) buf, 0x10);
  9979. if (csum != le32_to_cpu(buf[0x10/4]))
  9980. goto out;
  9981. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9982. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9983. if (csum != le32_to_cpu(buf[0xfc/4]))
  9984. goto out;
  9985. kfree(buf);
  9986. buf = tg3_vpd_readblock(tp, &len);
  9987. if (!buf)
  9988. return -ENOMEM;
  9989. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9990. if (i > 0) {
  9991. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9992. if (j < 0)
  9993. goto out;
  9994. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9995. goto out;
  9996. i += PCI_VPD_LRDT_TAG_SIZE;
  9997. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9998. PCI_VPD_RO_KEYWORD_CHKSUM);
  9999. if (j > 0) {
  10000. u8 csum8 = 0;
  10001. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10002. for (i = 0; i <= j; i++)
  10003. csum8 += ((u8 *)buf)[i];
  10004. if (csum8)
  10005. goto out;
  10006. }
  10007. }
  10008. err = 0;
  10009. out:
  10010. kfree(buf);
  10011. return err;
  10012. }
  10013. #define TG3_SERDES_TIMEOUT_SEC 2
  10014. #define TG3_COPPER_TIMEOUT_SEC 6
  10015. static int tg3_test_link(struct tg3 *tp)
  10016. {
  10017. int i, max;
  10018. if (!netif_running(tp->dev))
  10019. return -ENODEV;
  10020. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10021. max = TG3_SERDES_TIMEOUT_SEC;
  10022. else
  10023. max = TG3_COPPER_TIMEOUT_SEC;
  10024. for (i = 0; i < max; i++) {
  10025. if (tp->link_up)
  10026. return 0;
  10027. if (msleep_interruptible(1000))
  10028. break;
  10029. }
  10030. return -EIO;
  10031. }
  10032. /* Only test the commonly used registers */
  10033. static int tg3_test_registers(struct tg3 *tp)
  10034. {
  10035. int i, is_5705, is_5750;
  10036. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10037. static struct {
  10038. u16 offset;
  10039. u16 flags;
  10040. #define TG3_FL_5705 0x1
  10041. #define TG3_FL_NOT_5705 0x2
  10042. #define TG3_FL_NOT_5788 0x4
  10043. #define TG3_FL_NOT_5750 0x8
  10044. u32 read_mask;
  10045. u32 write_mask;
  10046. } reg_tbl[] = {
  10047. /* MAC Control Registers */
  10048. { MAC_MODE, TG3_FL_NOT_5705,
  10049. 0x00000000, 0x00ef6f8c },
  10050. { MAC_MODE, TG3_FL_5705,
  10051. 0x00000000, 0x01ef6b8c },
  10052. { MAC_STATUS, TG3_FL_NOT_5705,
  10053. 0x03800107, 0x00000000 },
  10054. { MAC_STATUS, TG3_FL_5705,
  10055. 0x03800100, 0x00000000 },
  10056. { MAC_ADDR_0_HIGH, 0x0000,
  10057. 0x00000000, 0x0000ffff },
  10058. { MAC_ADDR_0_LOW, 0x0000,
  10059. 0x00000000, 0xffffffff },
  10060. { MAC_RX_MTU_SIZE, 0x0000,
  10061. 0x00000000, 0x0000ffff },
  10062. { MAC_TX_MODE, 0x0000,
  10063. 0x00000000, 0x00000070 },
  10064. { MAC_TX_LENGTHS, 0x0000,
  10065. 0x00000000, 0x00003fff },
  10066. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10067. 0x00000000, 0x000007fc },
  10068. { MAC_RX_MODE, TG3_FL_5705,
  10069. 0x00000000, 0x000007dc },
  10070. { MAC_HASH_REG_0, 0x0000,
  10071. 0x00000000, 0xffffffff },
  10072. { MAC_HASH_REG_1, 0x0000,
  10073. 0x00000000, 0xffffffff },
  10074. { MAC_HASH_REG_2, 0x0000,
  10075. 0x00000000, 0xffffffff },
  10076. { MAC_HASH_REG_3, 0x0000,
  10077. 0x00000000, 0xffffffff },
  10078. /* Receive Data and Receive BD Initiator Control Registers. */
  10079. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10080. 0x00000000, 0xffffffff },
  10081. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10082. 0x00000000, 0xffffffff },
  10083. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10084. 0x00000000, 0x00000003 },
  10085. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10086. 0x00000000, 0xffffffff },
  10087. { RCVDBDI_STD_BD+0, 0x0000,
  10088. 0x00000000, 0xffffffff },
  10089. { RCVDBDI_STD_BD+4, 0x0000,
  10090. 0x00000000, 0xffffffff },
  10091. { RCVDBDI_STD_BD+8, 0x0000,
  10092. 0x00000000, 0xffff0002 },
  10093. { RCVDBDI_STD_BD+0xc, 0x0000,
  10094. 0x00000000, 0xffffffff },
  10095. /* Receive BD Initiator Control Registers. */
  10096. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10097. 0x00000000, 0xffffffff },
  10098. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10099. 0x00000000, 0x000003ff },
  10100. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10101. 0x00000000, 0xffffffff },
  10102. /* Host Coalescing Control Registers. */
  10103. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10104. 0x00000000, 0x00000004 },
  10105. { HOSTCC_MODE, TG3_FL_5705,
  10106. 0x00000000, 0x000000f6 },
  10107. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10108. 0x00000000, 0xffffffff },
  10109. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10110. 0x00000000, 0x000003ff },
  10111. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10112. 0x00000000, 0xffffffff },
  10113. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10114. 0x00000000, 0x000003ff },
  10115. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10116. 0x00000000, 0xffffffff },
  10117. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10118. 0x00000000, 0x000000ff },
  10119. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10120. 0x00000000, 0xffffffff },
  10121. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10122. 0x00000000, 0x000000ff },
  10123. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10124. 0x00000000, 0xffffffff },
  10125. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10126. 0x00000000, 0xffffffff },
  10127. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10128. 0x00000000, 0xffffffff },
  10129. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10130. 0x00000000, 0x000000ff },
  10131. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10132. 0x00000000, 0xffffffff },
  10133. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10134. 0x00000000, 0x000000ff },
  10135. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10136. 0x00000000, 0xffffffff },
  10137. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10138. 0x00000000, 0xffffffff },
  10139. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10140. 0x00000000, 0xffffffff },
  10141. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10142. 0x00000000, 0xffffffff },
  10143. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10144. 0x00000000, 0xffffffff },
  10145. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10146. 0xffffffff, 0x00000000 },
  10147. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10148. 0xffffffff, 0x00000000 },
  10149. /* Buffer Manager Control Registers. */
  10150. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10151. 0x00000000, 0x007fff80 },
  10152. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10153. 0x00000000, 0x007fffff },
  10154. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10155. 0x00000000, 0x0000003f },
  10156. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10157. 0x00000000, 0x000001ff },
  10158. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10159. 0x00000000, 0x000001ff },
  10160. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10161. 0xffffffff, 0x00000000 },
  10162. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10163. 0xffffffff, 0x00000000 },
  10164. /* Mailbox Registers */
  10165. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10166. 0x00000000, 0x000001ff },
  10167. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10168. 0x00000000, 0x000001ff },
  10169. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10170. 0x00000000, 0x000007ff },
  10171. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10172. 0x00000000, 0x000001ff },
  10173. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10174. };
  10175. is_5705 = is_5750 = 0;
  10176. if (tg3_flag(tp, 5705_PLUS)) {
  10177. is_5705 = 1;
  10178. if (tg3_flag(tp, 5750_PLUS))
  10179. is_5750 = 1;
  10180. }
  10181. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10182. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10183. continue;
  10184. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10185. continue;
  10186. if (tg3_flag(tp, IS_5788) &&
  10187. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10188. continue;
  10189. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10190. continue;
  10191. offset = (u32) reg_tbl[i].offset;
  10192. read_mask = reg_tbl[i].read_mask;
  10193. write_mask = reg_tbl[i].write_mask;
  10194. /* Save the original register content */
  10195. save_val = tr32(offset);
  10196. /* Determine the read-only value. */
  10197. read_val = save_val & read_mask;
  10198. /* Write zero to the register, then make sure the read-only bits
  10199. * are not changed and the read/write bits are all zeros.
  10200. */
  10201. tw32(offset, 0);
  10202. val = tr32(offset);
  10203. /* Test the read-only and read/write bits. */
  10204. if (((val & read_mask) != read_val) || (val & write_mask))
  10205. goto out;
  10206. /* Write ones to all the bits defined by RdMask and WrMask, then
  10207. * make sure the read-only bits are not changed and the
  10208. * read/write bits are all ones.
  10209. */
  10210. tw32(offset, read_mask | write_mask);
  10211. val = tr32(offset);
  10212. /* Test the read-only bits. */
  10213. if ((val & read_mask) != read_val)
  10214. goto out;
  10215. /* Test the read/write bits. */
  10216. if ((val & write_mask) != write_mask)
  10217. goto out;
  10218. tw32(offset, save_val);
  10219. }
  10220. return 0;
  10221. out:
  10222. if (netif_msg_hw(tp))
  10223. netdev_err(tp->dev,
  10224. "Register test failed at offset %x\n", offset);
  10225. tw32(offset, save_val);
  10226. return -EIO;
  10227. }
  10228. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10229. {
  10230. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10231. int i;
  10232. u32 j;
  10233. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10234. for (j = 0; j < len; j += 4) {
  10235. u32 val;
  10236. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10237. tg3_read_mem(tp, offset + j, &val);
  10238. if (val != test_pattern[i])
  10239. return -EIO;
  10240. }
  10241. }
  10242. return 0;
  10243. }
  10244. static int tg3_test_memory(struct tg3 *tp)
  10245. {
  10246. static struct mem_entry {
  10247. u32 offset;
  10248. u32 len;
  10249. } mem_tbl_570x[] = {
  10250. { 0x00000000, 0x00b50},
  10251. { 0x00002000, 0x1c000},
  10252. { 0xffffffff, 0x00000}
  10253. }, mem_tbl_5705[] = {
  10254. { 0x00000100, 0x0000c},
  10255. { 0x00000200, 0x00008},
  10256. { 0x00004000, 0x00800},
  10257. { 0x00006000, 0x01000},
  10258. { 0x00008000, 0x02000},
  10259. { 0x00010000, 0x0e000},
  10260. { 0xffffffff, 0x00000}
  10261. }, mem_tbl_5755[] = {
  10262. { 0x00000200, 0x00008},
  10263. { 0x00004000, 0x00800},
  10264. { 0x00006000, 0x00800},
  10265. { 0x00008000, 0x02000},
  10266. { 0x00010000, 0x0c000},
  10267. { 0xffffffff, 0x00000}
  10268. }, mem_tbl_5906[] = {
  10269. { 0x00000200, 0x00008},
  10270. { 0x00004000, 0x00400},
  10271. { 0x00006000, 0x00400},
  10272. { 0x00008000, 0x01000},
  10273. { 0x00010000, 0x01000},
  10274. { 0xffffffff, 0x00000}
  10275. }, mem_tbl_5717[] = {
  10276. { 0x00000200, 0x00008},
  10277. { 0x00010000, 0x0a000},
  10278. { 0x00020000, 0x13c00},
  10279. { 0xffffffff, 0x00000}
  10280. }, mem_tbl_57765[] = {
  10281. { 0x00000200, 0x00008},
  10282. { 0x00004000, 0x00800},
  10283. { 0x00006000, 0x09800},
  10284. { 0x00010000, 0x0a000},
  10285. { 0xffffffff, 0x00000}
  10286. };
  10287. struct mem_entry *mem_tbl;
  10288. int err = 0;
  10289. int i;
  10290. if (tg3_flag(tp, 5717_PLUS))
  10291. mem_tbl = mem_tbl_5717;
  10292. else if (tg3_flag(tp, 57765_CLASS) ||
  10293. tg3_asic_rev(tp) == ASIC_REV_5762)
  10294. mem_tbl = mem_tbl_57765;
  10295. else if (tg3_flag(tp, 5755_PLUS))
  10296. mem_tbl = mem_tbl_5755;
  10297. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10298. mem_tbl = mem_tbl_5906;
  10299. else if (tg3_flag(tp, 5705_PLUS))
  10300. mem_tbl = mem_tbl_5705;
  10301. else
  10302. mem_tbl = mem_tbl_570x;
  10303. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10304. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10305. if (err)
  10306. break;
  10307. }
  10308. return err;
  10309. }
  10310. #define TG3_TSO_MSS 500
  10311. #define TG3_TSO_IP_HDR_LEN 20
  10312. #define TG3_TSO_TCP_HDR_LEN 20
  10313. #define TG3_TSO_TCP_OPT_LEN 12
  10314. static const u8 tg3_tso_header[] = {
  10315. 0x08, 0x00,
  10316. 0x45, 0x00, 0x00, 0x00,
  10317. 0x00, 0x00, 0x40, 0x00,
  10318. 0x40, 0x06, 0x00, 0x00,
  10319. 0x0a, 0x00, 0x00, 0x01,
  10320. 0x0a, 0x00, 0x00, 0x02,
  10321. 0x0d, 0x00, 0xe0, 0x00,
  10322. 0x00, 0x00, 0x01, 0x00,
  10323. 0x00, 0x00, 0x02, 0x00,
  10324. 0x80, 0x10, 0x10, 0x00,
  10325. 0x14, 0x09, 0x00, 0x00,
  10326. 0x01, 0x01, 0x08, 0x0a,
  10327. 0x11, 0x11, 0x11, 0x11,
  10328. 0x11, 0x11, 0x11, 0x11,
  10329. };
  10330. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10331. {
  10332. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10333. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10334. u32 budget;
  10335. struct sk_buff *skb;
  10336. u8 *tx_data, *rx_data;
  10337. dma_addr_t map;
  10338. int num_pkts, tx_len, rx_len, i, err;
  10339. struct tg3_rx_buffer_desc *desc;
  10340. struct tg3_napi *tnapi, *rnapi;
  10341. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10342. tnapi = &tp->napi[0];
  10343. rnapi = &tp->napi[0];
  10344. if (tp->irq_cnt > 1) {
  10345. if (tg3_flag(tp, ENABLE_RSS))
  10346. rnapi = &tp->napi[1];
  10347. if (tg3_flag(tp, ENABLE_TSS))
  10348. tnapi = &tp->napi[1];
  10349. }
  10350. coal_now = tnapi->coal_now | rnapi->coal_now;
  10351. err = -EIO;
  10352. tx_len = pktsz;
  10353. skb = netdev_alloc_skb(tp->dev, tx_len);
  10354. if (!skb)
  10355. return -ENOMEM;
  10356. tx_data = skb_put(skb, tx_len);
  10357. memcpy(tx_data, tp->dev->dev_addr, 6);
  10358. memset(tx_data + 6, 0x0, 8);
  10359. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10360. if (tso_loopback) {
  10361. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10362. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10363. TG3_TSO_TCP_OPT_LEN;
  10364. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10365. sizeof(tg3_tso_header));
  10366. mss = TG3_TSO_MSS;
  10367. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10368. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10369. /* Set the total length field in the IP header */
  10370. iph->tot_len = htons((u16)(mss + hdr_len));
  10371. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10372. TXD_FLAG_CPU_POST_DMA);
  10373. if (tg3_flag(tp, HW_TSO_1) ||
  10374. tg3_flag(tp, HW_TSO_2) ||
  10375. tg3_flag(tp, HW_TSO_3)) {
  10376. struct tcphdr *th;
  10377. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10378. th = (struct tcphdr *)&tx_data[val];
  10379. th->check = 0;
  10380. } else
  10381. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10382. if (tg3_flag(tp, HW_TSO_3)) {
  10383. mss |= (hdr_len & 0xc) << 12;
  10384. if (hdr_len & 0x10)
  10385. base_flags |= 0x00000010;
  10386. base_flags |= (hdr_len & 0x3e0) << 5;
  10387. } else if (tg3_flag(tp, HW_TSO_2))
  10388. mss |= hdr_len << 9;
  10389. else if (tg3_flag(tp, HW_TSO_1) ||
  10390. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10391. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10392. } else {
  10393. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10394. }
  10395. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10396. } else {
  10397. num_pkts = 1;
  10398. data_off = ETH_HLEN;
  10399. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10400. tx_len > VLAN_ETH_FRAME_LEN)
  10401. base_flags |= TXD_FLAG_JMB_PKT;
  10402. }
  10403. for (i = data_off; i < tx_len; i++)
  10404. tx_data[i] = (u8) (i & 0xff);
  10405. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10406. if (pci_dma_mapping_error(tp->pdev, map)) {
  10407. dev_kfree_skb(skb);
  10408. return -EIO;
  10409. }
  10410. val = tnapi->tx_prod;
  10411. tnapi->tx_buffers[val].skb = skb;
  10412. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10413. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10414. rnapi->coal_now);
  10415. udelay(10);
  10416. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10417. budget = tg3_tx_avail(tnapi);
  10418. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10419. base_flags | TXD_FLAG_END, mss, 0)) {
  10420. tnapi->tx_buffers[val].skb = NULL;
  10421. dev_kfree_skb(skb);
  10422. return -EIO;
  10423. }
  10424. tnapi->tx_prod++;
  10425. /* Sync BD data before updating mailbox */
  10426. wmb();
  10427. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10428. tr32_mailbox(tnapi->prodmbox);
  10429. udelay(10);
  10430. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10431. for (i = 0; i < 35; i++) {
  10432. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10433. coal_now);
  10434. udelay(10);
  10435. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10436. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10437. if ((tx_idx == tnapi->tx_prod) &&
  10438. (rx_idx == (rx_start_idx + num_pkts)))
  10439. break;
  10440. }
  10441. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10442. dev_kfree_skb(skb);
  10443. if (tx_idx != tnapi->tx_prod)
  10444. goto out;
  10445. if (rx_idx != rx_start_idx + num_pkts)
  10446. goto out;
  10447. val = data_off;
  10448. while (rx_idx != rx_start_idx) {
  10449. desc = &rnapi->rx_rcb[rx_start_idx++];
  10450. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10451. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10452. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10453. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10454. goto out;
  10455. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10456. - ETH_FCS_LEN;
  10457. if (!tso_loopback) {
  10458. if (rx_len != tx_len)
  10459. goto out;
  10460. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10461. if (opaque_key != RXD_OPAQUE_RING_STD)
  10462. goto out;
  10463. } else {
  10464. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10465. goto out;
  10466. }
  10467. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10468. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10469. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10470. goto out;
  10471. }
  10472. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10473. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10474. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10475. mapping);
  10476. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10477. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10478. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10479. mapping);
  10480. } else
  10481. goto out;
  10482. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10483. PCI_DMA_FROMDEVICE);
  10484. rx_data += TG3_RX_OFFSET(tp);
  10485. for (i = data_off; i < rx_len; i++, val++) {
  10486. if (*(rx_data + i) != (u8) (val & 0xff))
  10487. goto out;
  10488. }
  10489. }
  10490. err = 0;
  10491. /* tg3_free_rings will unmap and free the rx_data */
  10492. out:
  10493. return err;
  10494. }
  10495. #define TG3_STD_LOOPBACK_FAILED 1
  10496. #define TG3_JMB_LOOPBACK_FAILED 2
  10497. #define TG3_TSO_LOOPBACK_FAILED 4
  10498. #define TG3_LOOPBACK_FAILED \
  10499. (TG3_STD_LOOPBACK_FAILED | \
  10500. TG3_JMB_LOOPBACK_FAILED | \
  10501. TG3_TSO_LOOPBACK_FAILED)
  10502. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10503. {
  10504. int err = -EIO;
  10505. u32 eee_cap;
  10506. u32 jmb_pkt_sz = 9000;
  10507. if (tp->dma_limit)
  10508. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10509. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10510. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10511. if (!netif_running(tp->dev)) {
  10512. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10513. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10514. if (do_extlpbk)
  10515. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10516. goto done;
  10517. }
  10518. err = tg3_reset_hw(tp, 1);
  10519. if (err) {
  10520. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10521. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10522. if (do_extlpbk)
  10523. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10524. goto done;
  10525. }
  10526. if (tg3_flag(tp, ENABLE_RSS)) {
  10527. int i;
  10528. /* Reroute all rx packets to the 1st queue */
  10529. for (i = MAC_RSS_INDIR_TBL_0;
  10530. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10531. tw32(i, 0x0);
  10532. }
  10533. /* HW errata - mac loopback fails in some cases on 5780.
  10534. * Normal traffic and PHY loopback are not affected by
  10535. * errata. Also, the MAC loopback test is deprecated for
  10536. * all newer ASIC revisions.
  10537. */
  10538. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  10539. !tg3_flag(tp, CPMU_PRESENT)) {
  10540. tg3_mac_loopback(tp, true);
  10541. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10542. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10543. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10544. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10545. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10546. tg3_mac_loopback(tp, false);
  10547. }
  10548. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10549. !tg3_flag(tp, USE_PHYLIB)) {
  10550. int i;
  10551. tg3_phy_lpbk_set(tp, 0, false);
  10552. /* Wait for link */
  10553. for (i = 0; i < 100; i++) {
  10554. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10555. break;
  10556. mdelay(1);
  10557. }
  10558. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10559. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10560. if (tg3_flag(tp, TSO_CAPABLE) &&
  10561. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10562. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10563. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10564. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10565. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10566. if (do_extlpbk) {
  10567. tg3_phy_lpbk_set(tp, 0, true);
  10568. /* All link indications report up, but the hardware
  10569. * isn't really ready for about 20 msec. Double it
  10570. * to be sure.
  10571. */
  10572. mdelay(40);
  10573. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10574. data[TG3_EXT_LOOPB_TEST] |=
  10575. TG3_STD_LOOPBACK_FAILED;
  10576. if (tg3_flag(tp, TSO_CAPABLE) &&
  10577. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10578. data[TG3_EXT_LOOPB_TEST] |=
  10579. TG3_TSO_LOOPBACK_FAILED;
  10580. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10581. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10582. data[TG3_EXT_LOOPB_TEST] |=
  10583. TG3_JMB_LOOPBACK_FAILED;
  10584. }
  10585. /* Re-enable gphy autopowerdown. */
  10586. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10587. tg3_phy_toggle_apd(tp, true);
  10588. }
  10589. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10590. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10591. done:
  10592. tp->phy_flags |= eee_cap;
  10593. return err;
  10594. }
  10595. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10596. u64 *data)
  10597. {
  10598. struct tg3 *tp = netdev_priv(dev);
  10599. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10600. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10601. tg3_power_up(tp)) {
  10602. etest->flags |= ETH_TEST_FL_FAILED;
  10603. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10604. return;
  10605. }
  10606. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10607. if (tg3_test_nvram(tp) != 0) {
  10608. etest->flags |= ETH_TEST_FL_FAILED;
  10609. data[TG3_NVRAM_TEST] = 1;
  10610. }
  10611. if (!doextlpbk && tg3_test_link(tp)) {
  10612. etest->flags |= ETH_TEST_FL_FAILED;
  10613. data[TG3_LINK_TEST] = 1;
  10614. }
  10615. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10616. int err, err2 = 0, irq_sync = 0;
  10617. if (netif_running(dev)) {
  10618. tg3_phy_stop(tp);
  10619. tg3_netif_stop(tp);
  10620. irq_sync = 1;
  10621. }
  10622. tg3_full_lock(tp, irq_sync);
  10623. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10624. err = tg3_nvram_lock(tp);
  10625. tg3_halt_cpu(tp, RX_CPU_BASE);
  10626. if (!tg3_flag(tp, 5705_PLUS))
  10627. tg3_halt_cpu(tp, TX_CPU_BASE);
  10628. if (!err)
  10629. tg3_nvram_unlock(tp);
  10630. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10631. tg3_phy_reset(tp);
  10632. if (tg3_test_registers(tp) != 0) {
  10633. etest->flags |= ETH_TEST_FL_FAILED;
  10634. data[TG3_REGISTER_TEST] = 1;
  10635. }
  10636. if (tg3_test_memory(tp) != 0) {
  10637. etest->flags |= ETH_TEST_FL_FAILED;
  10638. data[TG3_MEMORY_TEST] = 1;
  10639. }
  10640. if (doextlpbk)
  10641. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10642. if (tg3_test_loopback(tp, data, doextlpbk))
  10643. etest->flags |= ETH_TEST_FL_FAILED;
  10644. tg3_full_unlock(tp);
  10645. if (tg3_test_interrupt(tp) != 0) {
  10646. etest->flags |= ETH_TEST_FL_FAILED;
  10647. data[TG3_INTERRUPT_TEST] = 1;
  10648. }
  10649. tg3_full_lock(tp, 0);
  10650. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10651. if (netif_running(dev)) {
  10652. tg3_flag_set(tp, INIT_COMPLETE);
  10653. err2 = tg3_restart_hw(tp, 1);
  10654. if (!err2)
  10655. tg3_netif_start(tp);
  10656. }
  10657. tg3_full_unlock(tp);
  10658. if (irq_sync && !err2)
  10659. tg3_phy_start(tp);
  10660. }
  10661. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10662. tg3_power_down(tp);
  10663. }
  10664. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10665. struct ifreq *ifr, int cmd)
  10666. {
  10667. struct tg3 *tp = netdev_priv(dev);
  10668. struct hwtstamp_config stmpconf;
  10669. if (!tg3_flag(tp, PTP_CAPABLE))
  10670. return -EINVAL;
  10671. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10672. return -EFAULT;
  10673. if (stmpconf.flags)
  10674. return -EINVAL;
  10675. switch (stmpconf.tx_type) {
  10676. case HWTSTAMP_TX_ON:
  10677. tg3_flag_set(tp, TX_TSTAMP_EN);
  10678. break;
  10679. case HWTSTAMP_TX_OFF:
  10680. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10681. break;
  10682. default:
  10683. return -ERANGE;
  10684. }
  10685. switch (stmpconf.rx_filter) {
  10686. case HWTSTAMP_FILTER_NONE:
  10687. tp->rxptpctl = 0;
  10688. break;
  10689. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10690. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10691. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10692. break;
  10693. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10694. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10695. TG3_RX_PTP_CTL_SYNC_EVNT;
  10696. break;
  10697. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10698. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10699. TG3_RX_PTP_CTL_DELAY_REQ;
  10700. break;
  10701. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10702. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10703. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10704. break;
  10705. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10706. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10707. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10708. break;
  10709. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10710. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10711. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10712. break;
  10713. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10714. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10715. TG3_RX_PTP_CTL_SYNC_EVNT;
  10716. break;
  10717. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10718. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10719. TG3_RX_PTP_CTL_SYNC_EVNT;
  10720. break;
  10721. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10722. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10723. TG3_RX_PTP_CTL_SYNC_EVNT;
  10724. break;
  10725. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10726. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10727. TG3_RX_PTP_CTL_DELAY_REQ;
  10728. break;
  10729. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10730. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10731. TG3_RX_PTP_CTL_DELAY_REQ;
  10732. break;
  10733. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10734. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10735. TG3_RX_PTP_CTL_DELAY_REQ;
  10736. break;
  10737. default:
  10738. return -ERANGE;
  10739. }
  10740. if (netif_running(dev) && tp->rxptpctl)
  10741. tw32(TG3_RX_PTP_CTL,
  10742. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10743. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10744. -EFAULT : 0;
  10745. }
  10746. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10747. {
  10748. struct mii_ioctl_data *data = if_mii(ifr);
  10749. struct tg3 *tp = netdev_priv(dev);
  10750. int err;
  10751. if (tg3_flag(tp, USE_PHYLIB)) {
  10752. struct phy_device *phydev;
  10753. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10754. return -EAGAIN;
  10755. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10756. return phy_mii_ioctl(phydev, ifr, cmd);
  10757. }
  10758. switch (cmd) {
  10759. case SIOCGMIIPHY:
  10760. data->phy_id = tp->phy_addr;
  10761. /* fallthru */
  10762. case SIOCGMIIREG: {
  10763. u32 mii_regval;
  10764. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10765. break; /* We have no PHY */
  10766. if (!netif_running(dev))
  10767. return -EAGAIN;
  10768. spin_lock_bh(&tp->lock);
  10769. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  10770. data->reg_num & 0x1f, &mii_regval);
  10771. spin_unlock_bh(&tp->lock);
  10772. data->val_out = mii_regval;
  10773. return err;
  10774. }
  10775. case SIOCSMIIREG:
  10776. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10777. break; /* We have no PHY */
  10778. if (!netif_running(dev))
  10779. return -EAGAIN;
  10780. spin_lock_bh(&tp->lock);
  10781. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  10782. data->reg_num & 0x1f, data->val_in);
  10783. spin_unlock_bh(&tp->lock);
  10784. return err;
  10785. case SIOCSHWTSTAMP:
  10786. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10787. default:
  10788. /* do nothing */
  10789. break;
  10790. }
  10791. return -EOPNOTSUPP;
  10792. }
  10793. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10794. {
  10795. struct tg3 *tp = netdev_priv(dev);
  10796. memcpy(ec, &tp->coal, sizeof(*ec));
  10797. return 0;
  10798. }
  10799. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10800. {
  10801. struct tg3 *tp = netdev_priv(dev);
  10802. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10803. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10804. if (!tg3_flag(tp, 5705_PLUS)) {
  10805. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10806. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10807. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10808. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10809. }
  10810. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10811. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10812. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10813. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10814. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10815. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10816. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10817. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10818. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10819. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10820. return -EINVAL;
  10821. /* No rx interrupts will be generated if both are zero */
  10822. if ((ec->rx_coalesce_usecs == 0) &&
  10823. (ec->rx_max_coalesced_frames == 0))
  10824. return -EINVAL;
  10825. /* No tx interrupts will be generated if both are zero */
  10826. if ((ec->tx_coalesce_usecs == 0) &&
  10827. (ec->tx_max_coalesced_frames == 0))
  10828. return -EINVAL;
  10829. /* Only copy relevant parameters, ignore all others. */
  10830. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10831. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10832. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10833. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10834. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10835. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10836. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10837. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10838. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10839. if (netif_running(dev)) {
  10840. tg3_full_lock(tp, 0);
  10841. __tg3_set_coalesce(tp, &tp->coal);
  10842. tg3_full_unlock(tp);
  10843. }
  10844. return 0;
  10845. }
  10846. static const struct ethtool_ops tg3_ethtool_ops = {
  10847. .get_settings = tg3_get_settings,
  10848. .set_settings = tg3_set_settings,
  10849. .get_drvinfo = tg3_get_drvinfo,
  10850. .get_regs_len = tg3_get_regs_len,
  10851. .get_regs = tg3_get_regs,
  10852. .get_wol = tg3_get_wol,
  10853. .set_wol = tg3_set_wol,
  10854. .get_msglevel = tg3_get_msglevel,
  10855. .set_msglevel = tg3_set_msglevel,
  10856. .nway_reset = tg3_nway_reset,
  10857. .get_link = ethtool_op_get_link,
  10858. .get_eeprom_len = tg3_get_eeprom_len,
  10859. .get_eeprom = tg3_get_eeprom,
  10860. .set_eeprom = tg3_set_eeprom,
  10861. .get_ringparam = tg3_get_ringparam,
  10862. .set_ringparam = tg3_set_ringparam,
  10863. .get_pauseparam = tg3_get_pauseparam,
  10864. .set_pauseparam = tg3_set_pauseparam,
  10865. .self_test = tg3_self_test,
  10866. .get_strings = tg3_get_strings,
  10867. .set_phys_id = tg3_set_phys_id,
  10868. .get_ethtool_stats = tg3_get_ethtool_stats,
  10869. .get_coalesce = tg3_get_coalesce,
  10870. .set_coalesce = tg3_set_coalesce,
  10871. .get_sset_count = tg3_get_sset_count,
  10872. .get_rxnfc = tg3_get_rxnfc,
  10873. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10874. .get_rxfh_indir = tg3_get_rxfh_indir,
  10875. .set_rxfh_indir = tg3_set_rxfh_indir,
  10876. .get_channels = tg3_get_channels,
  10877. .set_channels = tg3_set_channels,
  10878. .get_ts_info = tg3_get_ts_info,
  10879. };
  10880. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10881. struct rtnl_link_stats64 *stats)
  10882. {
  10883. struct tg3 *tp = netdev_priv(dev);
  10884. spin_lock_bh(&tp->lock);
  10885. if (!tp->hw_stats) {
  10886. spin_unlock_bh(&tp->lock);
  10887. return &tp->net_stats_prev;
  10888. }
  10889. tg3_get_nstats(tp, stats);
  10890. spin_unlock_bh(&tp->lock);
  10891. return stats;
  10892. }
  10893. static void tg3_set_rx_mode(struct net_device *dev)
  10894. {
  10895. struct tg3 *tp = netdev_priv(dev);
  10896. if (!netif_running(dev))
  10897. return;
  10898. tg3_full_lock(tp, 0);
  10899. __tg3_set_rx_mode(dev);
  10900. tg3_full_unlock(tp);
  10901. }
  10902. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10903. int new_mtu)
  10904. {
  10905. dev->mtu = new_mtu;
  10906. if (new_mtu > ETH_DATA_LEN) {
  10907. if (tg3_flag(tp, 5780_CLASS)) {
  10908. netdev_update_features(dev);
  10909. tg3_flag_clear(tp, TSO_CAPABLE);
  10910. } else {
  10911. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10912. }
  10913. } else {
  10914. if (tg3_flag(tp, 5780_CLASS)) {
  10915. tg3_flag_set(tp, TSO_CAPABLE);
  10916. netdev_update_features(dev);
  10917. }
  10918. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10919. }
  10920. }
  10921. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10922. {
  10923. struct tg3 *tp = netdev_priv(dev);
  10924. int err, reset_phy = 0;
  10925. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10926. return -EINVAL;
  10927. if (!netif_running(dev)) {
  10928. /* We'll just catch it later when the
  10929. * device is up'd.
  10930. */
  10931. tg3_set_mtu(dev, tp, new_mtu);
  10932. return 0;
  10933. }
  10934. tg3_phy_stop(tp);
  10935. tg3_netif_stop(tp);
  10936. tg3_full_lock(tp, 1);
  10937. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10938. tg3_set_mtu(dev, tp, new_mtu);
  10939. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10940. * breaks all requests to 256 bytes.
  10941. */
  10942. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  10943. reset_phy = 1;
  10944. err = tg3_restart_hw(tp, reset_phy);
  10945. if (!err)
  10946. tg3_netif_start(tp);
  10947. tg3_full_unlock(tp);
  10948. if (!err)
  10949. tg3_phy_start(tp);
  10950. return err;
  10951. }
  10952. static const struct net_device_ops tg3_netdev_ops = {
  10953. .ndo_open = tg3_open,
  10954. .ndo_stop = tg3_close,
  10955. .ndo_start_xmit = tg3_start_xmit,
  10956. .ndo_get_stats64 = tg3_get_stats64,
  10957. .ndo_validate_addr = eth_validate_addr,
  10958. .ndo_set_rx_mode = tg3_set_rx_mode,
  10959. .ndo_set_mac_address = tg3_set_mac_addr,
  10960. .ndo_do_ioctl = tg3_ioctl,
  10961. .ndo_tx_timeout = tg3_tx_timeout,
  10962. .ndo_change_mtu = tg3_change_mtu,
  10963. .ndo_fix_features = tg3_fix_features,
  10964. .ndo_set_features = tg3_set_features,
  10965. #ifdef CONFIG_NET_POLL_CONTROLLER
  10966. .ndo_poll_controller = tg3_poll_controller,
  10967. #endif
  10968. };
  10969. static void tg3_get_eeprom_size(struct tg3 *tp)
  10970. {
  10971. u32 cursize, val, magic;
  10972. tp->nvram_size = EEPROM_CHIP_SIZE;
  10973. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10974. return;
  10975. if ((magic != TG3_EEPROM_MAGIC) &&
  10976. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10977. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10978. return;
  10979. /*
  10980. * Size the chip by reading offsets at increasing powers of two.
  10981. * When we encounter our validation signature, we know the addressing
  10982. * has wrapped around, and thus have our chip size.
  10983. */
  10984. cursize = 0x10;
  10985. while (cursize < tp->nvram_size) {
  10986. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10987. return;
  10988. if (val == magic)
  10989. break;
  10990. cursize <<= 1;
  10991. }
  10992. tp->nvram_size = cursize;
  10993. }
  10994. static void tg3_get_nvram_size(struct tg3 *tp)
  10995. {
  10996. u32 val;
  10997. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10998. return;
  10999. /* Selfboot format */
  11000. if (val != TG3_EEPROM_MAGIC) {
  11001. tg3_get_eeprom_size(tp);
  11002. return;
  11003. }
  11004. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11005. if (val != 0) {
  11006. /* This is confusing. We want to operate on the
  11007. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11008. * call will read from NVRAM and byteswap the data
  11009. * according to the byteswapping settings for all
  11010. * other register accesses. This ensures the data we
  11011. * want will always reside in the lower 16-bits.
  11012. * However, the data in NVRAM is in LE format, which
  11013. * means the data from the NVRAM read will always be
  11014. * opposite the endianness of the CPU. The 16-bit
  11015. * byteswap then brings the data to CPU endianness.
  11016. */
  11017. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11018. return;
  11019. }
  11020. }
  11021. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11022. }
  11023. static void tg3_get_nvram_info(struct tg3 *tp)
  11024. {
  11025. u32 nvcfg1;
  11026. nvcfg1 = tr32(NVRAM_CFG1);
  11027. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11028. tg3_flag_set(tp, FLASH);
  11029. } else {
  11030. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11031. tw32(NVRAM_CFG1, nvcfg1);
  11032. }
  11033. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11034. tg3_flag(tp, 5780_CLASS)) {
  11035. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11036. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11037. tp->nvram_jedecnum = JEDEC_ATMEL;
  11038. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11039. tg3_flag_set(tp, NVRAM_BUFFERED);
  11040. break;
  11041. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11042. tp->nvram_jedecnum = JEDEC_ATMEL;
  11043. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11044. break;
  11045. case FLASH_VENDOR_ATMEL_EEPROM:
  11046. tp->nvram_jedecnum = JEDEC_ATMEL;
  11047. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11048. tg3_flag_set(tp, NVRAM_BUFFERED);
  11049. break;
  11050. case FLASH_VENDOR_ST:
  11051. tp->nvram_jedecnum = JEDEC_ST;
  11052. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11053. tg3_flag_set(tp, NVRAM_BUFFERED);
  11054. break;
  11055. case FLASH_VENDOR_SAIFUN:
  11056. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11057. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11058. break;
  11059. case FLASH_VENDOR_SST_SMALL:
  11060. case FLASH_VENDOR_SST_LARGE:
  11061. tp->nvram_jedecnum = JEDEC_SST;
  11062. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11063. break;
  11064. }
  11065. } else {
  11066. tp->nvram_jedecnum = JEDEC_ATMEL;
  11067. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11068. tg3_flag_set(tp, NVRAM_BUFFERED);
  11069. }
  11070. }
  11071. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11072. {
  11073. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11074. case FLASH_5752PAGE_SIZE_256:
  11075. tp->nvram_pagesize = 256;
  11076. break;
  11077. case FLASH_5752PAGE_SIZE_512:
  11078. tp->nvram_pagesize = 512;
  11079. break;
  11080. case FLASH_5752PAGE_SIZE_1K:
  11081. tp->nvram_pagesize = 1024;
  11082. break;
  11083. case FLASH_5752PAGE_SIZE_2K:
  11084. tp->nvram_pagesize = 2048;
  11085. break;
  11086. case FLASH_5752PAGE_SIZE_4K:
  11087. tp->nvram_pagesize = 4096;
  11088. break;
  11089. case FLASH_5752PAGE_SIZE_264:
  11090. tp->nvram_pagesize = 264;
  11091. break;
  11092. case FLASH_5752PAGE_SIZE_528:
  11093. tp->nvram_pagesize = 528;
  11094. break;
  11095. }
  11096. }
  11097. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11098. {
  11099. u32 nvcfg1;
  11100. nvcfg1 = tr32(NVRAM_CFG1);
  11101. /* NVRAM protection for TPM */
  11102. if (nvcfg1 & (1 << 27))
  11103. tg3_flag_set(tp, PROTECTED_NVRAM);
  11104. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11105. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11106. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11107. tp->nvram_jedecnum = JEDEC_ATMEL;
  11108. tg3_flag_set(tp, NVRAM_BUFFERED);
  11109. break;
  11110. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11111. tp->nvram_jedecnum = JEDEC_ATMEL;
  11112. tg3_flag_set(tp, NVRAM_BUFFERED);
  11113. tg3_flag_set(tp, FLASH);
  11114. break;
  11115. case FLASH_5752VENDOR_ST_M45PE10:
  11116. case FLASH_5752VENDOR_ST_M45PE20:
  11117. case FLASH_5752VENDOR_ST_M45PE40:
  11118. tp->nvram_jedecnum = JEDEC_ST;
  11119. tg3_flag_set(tp, NVRAM_BUFFERED);
  11120. tg3_flag_set(tp, FLASH);
  11121. break;
  11122. }
  11123. if (tg3_flag(tp, FLASH)) {
  11124. tg3_nvram_get_pagesize(tp, nvcfg1);
  11125. } else {
  11126. /* For eeprom, set pagesize to maximum eeprom size */
  11127. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11128. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11129. tw32(NVRAM_CFG1, nvcfg1);
  11130. }
  11131. }
  11132. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11133. {
  11134. u32 nvcfg1, protect = 0;
  11135. nvcfg1 = tr32(NVRAM_CFG1);
  11136. /* NVRAM protection for TPM */
  11137. if (nvcfg1 & (1 << 27)) {
  11138. tg3_flag_set(tp, PROTECTED_NVRAM);
  11139. protect = 1;
  11140. }
  11141. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11142. switch (nvcfg1) {
  11143. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11144. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11145. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11146. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11147. tp->nvram_jedecnum = JEDEC_ATMEL;
  11148. tg3_flag_set(tp, NVRAM_BUFFERED);
  11149. tg3_flag_set(tp, FLASH);
  11150. tp->nvram_pagesize = 264;
  11151. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11152. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11153. tp->nvram_size = (protect ? 0x3e200 :
  11154. TG3_NVRAM_SIZE_512KB);
  11155. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11156. tp->nvram_size = (protect ? 0x1f200 :
  11157. TG3_NVRAM_SIZE_256KB);
  11158. else
  11159. tp->nvram_size = (protect ? 0x1f200 :
  11160. TG3_NVRAM_SIZE_128KB);
  11161. break;
  11162. case FLASH_5752VENDOR_ST_M45PE10:
  11163. case FLASH_5752VENDOR_ST_M45PE20:
  11164. case FLASH_5752VENDOR_ST_M45PE40:
  11165. tp->nvram_jedecnum = JEDEC_ST;
  11166. tg3_flag_set(tp, NVRAM_BUFFERED);
  11167. tg3_flag_set(tp, FLASH);
  11168. tp->nvram_pagesize = 256;
  11169. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11170. tp->nvram_size = (protect ?
  11171. TG3_NVRAM_SIZE_64KB :
  11172. TG3_NVRAM_SIZE_128KB);
  11173. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11174. tp->nvram_size = (protect ?
  11175. TG3_NVRAM_SIZE_64KB :
  11176. TG3_NVRAM_SIZE_256KB);
  11177. else
  11178. tp->nvram_size = (protect ?
  11179. TG3_NVRAM_SIZE_128KB :
  11180. TG3_NVRAM_SIZE_512KB);
  11181. break;
  11182. }
  11183. }
  11184. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11185. {
  11186. u32 nvcfg1;
  11187. nvcfg1 = tr32(NVRAM_CFG1);
  11188. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11189. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11190. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11191. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11192. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11193. tp->nvram_jedecnum = JEDEC_ATMEL;
  11194. tg3_flag_set(tp, NVRAM_BUFFERED);
  11195. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11196. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11197. tw32(NVRAM_CFG1, nvcfg1);
  11198. break;
  11199. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11200. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11201. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11202. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11203. tp->nvram_jedecnum = JEDEC_ATMEL;
  11204. tg3_flag_set(tp, NVRAM_BUFFERED);
  11205. tg3_flag_set(tp, FLASH);
  11206. tp->nvram_pagesize = 264;
  11207. break;
  11208. case FLASH_5752VENDOR_ST_M45PE10:
  11209. case FLASH_5752VENDOR_ST_M45PE20:
  11210. case FLASH_5752VENDOR_ST_M45PE40:
  11211. tp->nvram_jedecnum = JEDEC_ST;
  11212. tg3_flag_set(tp, NVRAM_BUFFERED);
  11213. tg3_flag_set(tp, FLASH);
  11214. tp->nvram_pagesize = 256;
  11215. break;
  11216. }
  11217. }
  11218. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11219. {
  11220. u32 nvcfg1, protect = 0;
  11221. nvcfg1 = tr32(NVRAM_CFG1);
  11222. /* NVRAM protection for TPM */
  11223. if (nvcfg1 & (1 << 27)) {
  11224. tg3_flag_set(tp, PROTECTED_NVRAM);
  11225. protect = 1;
  11226. }
  11227. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11228. switch (nvcfg1) {
  11229. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11230. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11231. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11232. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11233. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11234. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11235. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11236. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11237. tp->nvram_jedecnum = JEDEC_ATMEL;
  11238. tg3_flag_set(tp, NVRAM_BUFFERED);
  11239. tg3_flag_set(tp, FLASH);
  11240. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11241. tp->nvram_pagesize = 256;
  11242. break;
  11243. case FLASH_5761VENDOR_ST_A_M45PE20:
  11244. case FLASH_5761VENDOR_ST_A_M45PE40:
  11245. case FLASH_5761VENDOR_ST_A_M45PE80:
  11246. case FLASH_5761VENDOR_ST_A_M45PE16:
  11247. case FLASH_5761VENDOR_ST_M_M45PE20:
  11248. case FLASH_5761VENDOR_ST_M_M45PE40:
  11249. case FLASH_5761VENDOR_ST_M_M45PE80:
  11250. case FLASH_5761VENDOR_ST_M_M45PE16:
  11251. tp->nvram_jedecnum = JEDEC_ST;
  11252. tg3_flag_set(tp, NVRAM_BUFFERED);
  11253. tg3_flag_set(tp, FLASH);
  11254. tp->nvram_pagesize = 256;
  11255. break;
  11256. }
  11257. if (protect) {
  11258. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11259. } else {
  11260. switch (nvcfg1) {
  11261. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11262. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11263. case FLASH_5761VENDOR_ST_A_M45PE16:
  11264. case FLASH_5761VENDOR_ST_M_M45PE16:
  11265. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11266. break;
  11267. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11268. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11269. case FLASH_5761VENDOR_ST_A_M45PE80:
  11270. case FLASH_5761VENDOR_ST_M_M45PE80:
  11271. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11272. break;
  11273. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11274. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11275. case FLASH_5761VENDOR_ST_A_M45PE40:
  11276. case FLASH_5761VENDOR_ST_M_M45PE40:
  11277. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11278. break;
  11279. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11280. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11281. case FLASH_5761VENDOR_ST_A_M45PE20:
  11282. case FLASH_5761VENDOR_ST_M_M45PE20:
  11283. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11284. break;
  11285. }
  11286. }
  11287. }
  11288. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11289. {
  11290. tp->nvram_jedecnum = JEDEC_ATMEL;
  11291. tg3_flag_set(tp, NVRAM_BUFFERED);
  11292. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11293. }
  11294. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11295. {
  11296. u32 nvcfg1;
  11297. nvcfg1 = tr32(NVRAM_CFG1);
  11298. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11299. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11300. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11301. tp->nvram_jedecnum = JEDEC_ATMEL;
  11302. tg3_flag_set(tp, NVRAM_BUFFERED);
  11303. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11304. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11305. tw32(NVRAM_CFG1, nvcfg1);
  11306. return;
  11307. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11308. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11309. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11310. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11311. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11312. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11313. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11314. tp->nvram_jedecnum = JEDEC_ATMEL;
  11315. tg3_flag_set(tp, NVRAM_BUFFERED);
  11316. tg3_flag_set(tp, FLASH);
  11317. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11318. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11319. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11320. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11321. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11322. break;
  11323. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11324. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11325. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11326. break;
  11327. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11328. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11329. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11330. break;
  11331. }
  11332. break;
  11333. case FLASH_5752VENDOR_ST_M45PE10:
  11334. case FLASH_5752VENDOR_ST_M45PE20:
  11335. case FLASH_5752VENDOR_ST_M45PE40:
  11336. tp->nvram_jedecnum = JEDEC_ST;
  11337. tg3_flag_set(tp, NVRAM_BUFFERED);
  11338. tg3_flag_set(tp, FLASH);
  11339. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11340. case FLASH_5752VENDOR_ST_M45PE10:
  11341. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11342. break;
  11343. case FLASH_5752VENDOR_ST_M45PE20:
  11344. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11345. break;
  11346. case FLASH_5752VENDOR_ST_M45PE40:
  11347. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11348. break;
  11349. }
  11350. break;
  11351. default:
  11352. tg3_flag_set(tp, NO_NVRAM);
  11353. return;
  11354. }
  11355. tg3_nvram_get_pagesize(tp, nvcfg1);
  11356. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11357. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11358. }
  11359. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11360. {
  11361. u32 nvcfg1;
  11362. nvcfg1 = tr32(NVRAM_CFG1);
  11363. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11364. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11365. case FLASH_5717VENDOR_MICRO_EEPROM:
  11366. tp->nvram_jedecnum = JEDEC_ATMEL;
  11367. tg3_flag_set(tp, NVRAM_BUFFERED);
  11368. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11369. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11370. tw32(NVRAM_CFG1, nvcfg1);
  11371. return;
  11372. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11373. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11374. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11375. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11376. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11377. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11378. case FLASH_5717VENDOR_ATMEL_45USPT:
  11379. tp->nvram_jedecnum = JEDEC_ATMEL;
  11380. tg3_flag_set(tp, NVRAM_BUFFERED);
  11381. tg3_flag_set(tp, FLASH);
  11382. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11383. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11384. /* Detect size with tg3_nvram_get_size() */
  11385. break;
  11386. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11387. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11388. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11389. break;
  11390. default:
  11391. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11392. break;
  11393. }
  11394. break;
  11395. case FLASH_5717VENDOR_ST_M_M25PE10:
  11396. case FLASH_5717VENDOR_ST_A_M25PE10:
  11397. case FLASH_5717VENDOR_ST_M_M45PE10:
  11398. case FLASH_5717VENDOR_ST_A_M45PE10:
  11399. case FLASH_5717VENDOR_ST_M_M25PE20:
  11400. case FLASH_5717VENDOR_ST_A_M25PE20:
  11401. case FLASH_5717VENDOR_ST_M_M45PE20:
  11402. case FLASH_5717VENDOR_ST_A_M45PE20:
  11403. case FLASH_5717VENDOR_ST_25USPT:
  11404. case FLASH_5717VENDOR_ST_45USPT:
  11405. tp->nvram_jedecnum = JEDEC_ST;
  11406. tg3_flag_set(tp, NVRAM_BUFFERED);
  11407. tg3_flag_set(tp, FLASH);
  11408. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11409. case FLASH_5717VENDOR_ST_M_M25PE20:
  11410. case FLASH_5717VENDOR_ST_M_M45PE20:
  11411. /* Detect size with tg3_nvram_get_size() */
  11412. break;
  11413. case FLASH_5717VENDOR_ST_A_M25PE20:
  11414. case FLASH_5717VENDOR_ST_A_M45PE20:
  11415. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11416. break;
  11417. default:
  11418. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11419. break;
  11420. }
  11421. break;
  11422. default:
  11423. tg3_flag_set(tp, NO_NVRAM);
  11424. return;
  11425. }
  11426. tg3_nvram_get_pagesize(tp, nvcfg1);
  11427. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11428. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11429. }
  11430. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11431. {
  11432. u32 nvcfg1, nvmpinstrp;
  11433. nvcfg1 = tr32(NVRAM_CFG1);
  11434. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11435. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11436. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11437. tg3_flag_set(tp, NO_NVRAM);
  11438. return;
  11439. }
  11440. switch (nvmpinstrp) {
  11441. case FLASH_5762_EEPROM_HD:
  11442. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11443. break;
  11444. case FLASH_5762_EEPROM_LD:
  11445. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11446. break;
  11447. }
  11448. }
  11449. switch (nvmpinstrp) {
  11450. case FLASH_5720_EEPROM_HD:
  11451. case FLASH_5720_EEPROM_LD:
  11452. tp->nvram_jedecnum = JEDEC_ATMEL;
  11453. tg3_flag_set(tp, NVRAM_BUFFERED);
  11454. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11455. tw32(NVRAM_CFG1, nvcfg1);
  11456. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11457. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11458. else
  11459. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11460. return;
  11461. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11462. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11463. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11464. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11465. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11466. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11467. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11468. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11469. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11470. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11471. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11472. case FLASH_5720VENDOR_ATMEL_45USPT:
  11473. tp->nvram_jedecnum = JEDEC_ATMEL;
  11474. tg3_flag_set(tp, NVRAM_BUFFERED);
  11475. tg3_flag_set(tp, FLASH);
  11476. switch (nvmpinstrp) {
  11477. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11478. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11479. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11480. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11481. break;
  11482. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11483. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11484. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11485. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11486. break;
  11487. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11488. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11489. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11490. break;
  11491. default:
  11492. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11493. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11494. break;
  11495. }
  11496. break;
  11497. case FLASH_5720VENDOR_M_ST_M25PE10:
  11498. case FLASH_5720VENDOR_M_ST_M45PE10:
  11499. case FLASH_5720VENDOR_A_ST_M25PE10:
  11500. case FLASH_5720VENDOR_A_ST_M45PE10:
  11501. case FLASH_5720VENDOR_M_ST_M25PE20:
  11502. case FLASH_5720VENDOR_M_ST_M45PE20:
  11503. case FLASH_5720VENDOR_A_ST_M25PE20:
  11504. case FLASH_5720VENDOR_A_ST_M45PE20:
  11505. case FLASH_5720VENDOR_M_ST_M25PE40:
  11506. case FLASH_5720VENDOR_M_ST_M45PE40:
  11507. case FLASH_5720VENDOR_A_ST_M25PE40:
  11508. case FLASH_5720VENDOR_A_ST_M45PE40:
  11509. case FLASH_5720VENDOR_M_ST_M25PE80:
  11510. case FLASH_5720VENDOR_M_ST_M45PE80:
  11511. case FLASH_5720VENDOR_A_ST_M25PE80:
  11512. case FLASH_5720VENDOR_A_ST_M45PE80:
  11513. case FLASH_5720VENDOR_ST_25USPT:
  11514. case FLASH_5720VENDOR_ST_45USPT:
  11515. tp->nvram_jedecnum = JEDEC_ST;
  11516. tg3_flag_set(tp, NVRAM_BUFFERED);
  11517. tg3_flag_set(tp, FLASH);
  11518. switch (nvmpinstrp) {
  11519. case FLASH_5720VENDOR_M_ST_M25PE20:
  11520. case FLASH_5720VENDOR_M_ST_M45PE20:
  11521. case FLASH_5720VENDOR_A_ST_M25PE20:
  11522. case FLASH_5720VENDOR_A_ST_M45PE20:
  11523. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11524. break;
  11525. case FLASH_5720VENDOR_M_ST_M25PE40:
  11526. case FLASH_5720VENDOR_M_ST_M45PE40:
  11527. case FLASH_5720VENDOR_A_ST_M25PE40:
  11528. case FLASH_5720VENDOR_A_ST_M45PE40:
  11529. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11530. break;
  11531. case FLASH_5720VENDOR_M_ST_M25PE80:
  11532. case FLASH_5720VENDOR_M_ST_M45PE80:
  11533. case FLASH_5720VENDOR_A_ST_M25PE80:
  11534. case FLASH_5720VENDOR_A_ST_M45PE80:
  11535. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11536. break;
  11537. default:
  11538. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11539. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11540. break;
  11541. }
  11542. break;
  11543. default:
  11544. tg3_flag_set(tp, NO_NVRAM);
  11545. return;
  11546. }
  11547. tg3_nvram_get_pagesize(tp, nvcfg1);
  11548. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11549. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11550. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11551. u32 val;
  11552. if (tg3_nvram_read(tp, 0, &val))
  11553. return;
  11554. if (val != TG3_EEPROM_MAGIC &&
  11555. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11556. tg3_flag_set(tp, NO_NVRAM);
  11557. }
  11558. }
  11559. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11560. static void tg3_nvram_init(struct tg3 *tp)
  11561. {
  11562. if (tg3_flag(tp, IS_SSB_CORE)) {
  11563. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11564. tg3_flag_clear(tp, NVRAM);
  11565. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11566. tg3_flag_set(tp, NO_NVRAM);
  11567. return;
  11568. }
  11569. tw32_f(GRC_EEPROM_ADDR,
  11570. (EEPROM_ADDR_FSM_RESET |
  11571. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11572. EEPROM_ADDR_CLKPERD_SHIFT)));
  11573. msleep(1);
  11574. /* Enable seeprom accesses. */
  11575. tw32_f(GRC_LOCAL_CTRL,
  11576. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11577. udelay(100);
  11578. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11579. tg3_asic_rev(tp) != ASIC_REV_5701) {
  11580. tg3_flag_set(tp, NVRAM);
  11581. if (tg3_nvram_lock(tp)) {
  11582. netdev_warn(tp->dev,
  11583. "Cannot get nvram lock, %s failed\n",
  11584. __func__);
  11585. return;
  11586. }
  11587. tg3_enable_nvram_access(tp);
  11588. tp->nvram_size = 0;
  11589. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  11590. tg3_get_5752_nvram_info(tp);
  11591. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  11592. tg3_get_5755_nvram_info(tp);
  11593. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  11594. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  11595. tg3_asic_rev(tp) == ASIC_REV_5785)
  11596. tg3_get_5787_nvram_info(tp);
  11597. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  11598. tg3_get_5761_nvram_info(tp);
  11599. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11600. tg3_get_5906_nvram_info(tp);
  11601. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  11602. tg3_flag(tp, 57765_CLASS))
  11603. tg3_get_57780_nvram_info(tp);
  11604. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11605. tg3_asic_rev(tp) == ASIC_REV_5719)
  11606. tg3_get_5717_nvram_info(tp);
  11607. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  11608. tg3_asic_rev(tp) == ASIC_REV_5762)
  11609. tg3_get_5720_nvram_info(tp);
  11610. else
  11611. tg3_get_nvram_info(tp);
  11612. if (tp->nvram_size == 0)
  11613. tg3_get_nvram_size(tp);
  11614. tg3_disable_nvram_access(tp);
  11615. tg3_nvram_unlock(tp);
  11616. } else {
  11617. tg3_flag_clear(tp, NVRAM);
  11618. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11619. tg3_get_eeprom_size(tp);
  11620. }
  11621. }
  11622. struct subsys_tbl_ent {
  11623. u16 subsys_vendor, subsys_devid;
  11624. u32 phy_id;
  11625. };
  11626. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11627. /* Broadcom boards. */
  11628. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11629. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11630. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11631. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11632. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11633. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11634. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11635. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11636. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11637. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11638. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11639. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11640. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11641. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11642. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11643. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11644. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11645. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11646. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11647. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11648. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11649. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11650. /* 3com boards. */
  11651. { TG3PCI_SUBVENDOR_ID_3COM,
  11652. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11653. { TG3PCI_SUBVENDOR_ID_3COM,
  11654. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11655. { TG3PCI_SUBVENDOR_ID_3COM,
  11656. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11657. { TG3PCI_SUBVENDOR_ID_3COM,
  11658. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11659. { TG3PCI_SUBVENDOR_ID_3COM,
  11660. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11661. /* DELL boards. */
  11662. { TG3PCI_SUBVENDOR_ID_DELL,
  11663. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11664. { TG3PCI_SUBVENDOR_ID_DELL,
  11665. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11666. { TG3PCI_SUBVENDOR_ID_DELL,
  11667. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11668. { TG3PCI_SUBVENDOR_ID_DELL,
  11669. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11670. /* Compaq boards. */
  11671. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11672. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11673. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11674. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11675. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11676. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11677. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11678. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11679. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11680. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11681. /* IBM boards. */
  11682. { TG3PCI_SUBVENDOR_ID_IBM,
  11683. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11684. };
  11685. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11686. {
  11687. int i;
  11688. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11689. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11690. tp->pdev->subsystem_vendor) &&
  11691. (subsys_id_to_phy_id[i].subsys_devid ==
  11692. tp->pdev->subsystem_device))
  11693. return &subsys_id_to_phy_id[i];
  11694. }
  11695. return NULL;
  11696. }
  11697. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11698. {
  11699. u32 val;
  11700. tp->phy_id = TG3_PHY_ID_INVALID;
  11701. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11702. /* Assume an onboard device and WOL capable by default. */
  11703. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11704. tg3_flag_set(tp, WOL_CAP);
  11705. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  11706. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11707. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11708. tg3_flag_set(tp, IS_NIC);
  11709. }
  11710. val = tr32(VCPU_CFGSHDW);
  11711. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11712. tg3_flag_set(tp, ASPM_WORKAROUND);
  11713. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11714. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11715. tg3_flag_set(tp, WOL_ENABLE);
  11716. device_set_wakeup_enable(&tp->pdev->dev, true);
  11717. }
  11718. goto done;
  11719. }
  11720. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11721. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11722. u32 nic_cfg, led_cfg;
  11723. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11724. int eeprom_phy_serdes = 0;
  11725. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11726. tp->nic_sram_data_cfg = nic_cfg;
  11727. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11728. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11729. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11730. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  11731. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  11732. (ver > 0) && (ver < 0x100))
  11733. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11734. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  11735. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11736. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11737. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11738. eeprom_phy_serdes = 1;
  11739. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11740. if (nic_phy_id != 0) {
  11741. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11742. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11743. eeprom_phy_id = (id1 >> 16) << 10;
  11744. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11745. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11746. } else
  11747. eeprom_phy_id = 0;
  11748. tp->phy_id = eeprom_phy_id;
  11749. if (eeprom_phy_serdes) {
  11750. if (!tg3_flag(tp, 5705_PLUS))
  11751. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11752. else
  11753. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11754. }
  11755. if (tg3_flag(tp, 5750_PLUS))
  11756. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11757. SHASTA_EXT_LED_MODE_MASK);
  11758. else
  11759. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11760. switch (led_cfg) {
  11761. default:
  11762. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11763. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11764. break;
  11765. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11766. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11767. break;
  11768. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11769. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11770. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11771. * read on some older 5700/5701 bootcode.
  11772. */
  11773. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11774. tg3_asic_rev(tp) == ASIC_REV_5701)
  11775. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11776. break;
  11777. case SHASTA_EXT_LED_SHARED:
  11778. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11779. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  11780. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  11781. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11782. LED_CTRL_MODE_PHY_2);
  11783. break;
  11784. case SHASTA_EXT_LED_MAC:
  11785. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11786. break;
  11787. case SHASTA_EXT_LED_COMBO:
  11788. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11789. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  11790. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11791. LED_CTRL_MODE_PHY_2);
  11792. break;
  11793. }
  11794. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11795. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  11796. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11797. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11798. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  11799. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11800. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11801. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11802. if ((tp->pdev->subsystem_vendor ==
  11803. PCI_VENDOR_ID_ARIMA) &&
  11804. (tp->pdev->subsystem_device == 0x205a ||
  11805. tp->pdev->subsystem_device == 0x2063))
  11806. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11807. } else {
  11808. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11809. tg3_flag_set(tp, IS_NIC);
  11810. }
  11811. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11812. tg3_flag_set(tp, ENABLE_ASF);
  11813. if (tg3_flag(tp, 5750_PLUS))
  11814. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11815. }
  11816. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11817. tg3_flag(tp, 5750_PLUS))
  11818. tg3_flag_set(tp, ENABLE_APE);
  11819. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11820. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11821. tg3_flag_clear(tp, WOL_CAP);
  11822. if (tg3_flag(tp, WOL_CAP) &&
  11823. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11824. tg3_flag_set(tp, WOL_ENABLE);
  11825. device_set_wakeup_enable(&tp->pdev->dev, true);
  11826. }
  11827. if (cfg2 & (1 << 17))
  11828. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11829. /* serdes signal pre-emphasis in register 0x590 set by */
  11830. /* bootcode if bit 18 is set */
  11831. if (cfg2 & (1 << 18))
  11832. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11833. if ((tg3_flag(tp, 57765_PLUS) ||
  11834. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  11835. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  11836. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11837. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11838. if (tg3_flag(tp, PCI_EXPRESS) &&
  11839. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  11840. !tg3_flag(tp, 57765_PLUS)) {
  11841. u32 cfg3;
  11842. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11843. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11844. tg3_flag_set(tp, ASPM_WORKAROUND);
  11845. }
  11846. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11847. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11848. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11849. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11850. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11851. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11852. }
  11853. done:
  11854. if (tg3_flag(tp, WOL_CAP))
  11855. device_set_wakeup_enable(&tp->pdev->dev,
  11856. tg3_flag(tp, WOL_ENABLE));
  11857. else
  11858. device_set_wakeup_capable(&tp->pdev->dev, false);
  11859. }
  11860. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  11861. {
  11862. int i, err;
  11863. u32 val2, off = offset * 8;
  11864. err = tg3_nvram_lock(tp);
  11865. if (err)
  11866. return err;
  11867. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  11868. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  11869. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  11870. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  11871. udelay(10);
  11872. for (i = 0; i < 100; i++) {
  11873. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  11874. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  11875. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  11876. break;
  11877. }
  11878. udelay(10);
  11879. }
  11880. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  11881. tg3_nvram_unlock(tp);
  11882. if (val2 & APE_OTP_STATUS_CMD_DONE)
  11883. return 0;
  11884. return -EBUSY;
  11885. }
  11886. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11887. {
  11888. int i;
  11889. u32 val;
  11890. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11891. tw32(OTP_CTRL, cmd);
  11892. /* Wait for up to 1 ms for command to execute. */
  11893. for (i = 0; i < 100; i++) {
  11894. val = tr32(OTP_STATUS);
  11895. if (val & OTP_STATUS_CMD_DONE)
  11896. break;
  11897. udelay(10);
  11898. }
  11899. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11900. }
  11901. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11902. * configuration is a 32-bit value that straddles the alignment boundary.
  11903. * We do two 32-bit reads and then shift and merge the results.
  11904. */
  11905. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11906. {
  11907. u32 bhalf_otp, thalf_otp;
  11908. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11909. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11910. return 0;
  11911. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11912. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11913. return 0;
  11914. thalf_otp = tr32(OTP_READ_DATA);
  11915. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11916. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11917. return 0;
  11918. bhalf_otp = tr32(OTP_READ_DATA);
  11919. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11920. }
  11921. static void tg3_phy_init_link_config(struct tg3 *tp)
  11922. {
  11923. u32 adv = ADVERTISED_Autoneg;
  11924. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11925. adv |= ADVERTISED_1000baseT_Half |
  11926. ADVERTISED_1000baseT_Full;
  11927. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11928. adv |= ADVERTISED_100baseT_Half |
  11929. ADVERTISED_100baseT_Full |
  11930. ADVERTISED_10baseT_Half |
  11931. ADVERTISED_10baseT_Full |
  11932. ADVERTISED_TP;
  11933. else
  11934. adv |= ADVERTISED_FIBRE;
  11935. tp->link_config.advertising = adv;
  11936. tp->link_config.speed = SPEED_UNKNOWN;
  11937. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11938. tp->link_config.autoneg = AUTONEG_ENABLE;
  11939. tp->link_config.active_speed = SPEED_UNKNOWN;
  11940. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11941. tp->old_link = -1;
  11942. }
  11943. static int tg3_phy_probe(struct tg3 *tp)
  11944. {
  11945. u32 hw_phy_id_1, hw_phy_id_2;
  11946. u32 hw_phy_id, hw_phy_id_masked;
  11947. int err;
  11948. /* flow control autonegotiation is default behavior */
  11949. tg3_flag_set(tp, PAUSE_AUTONEG);
  11950. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11951. if (tg3_flag(tp, ENABLE_APE)) {
  11952. switch (tp->pci_fn) {
  11953. case 0:
  11954. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11955. break;
  11956. case 1:
  11957. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11958. break;
  11959. case 2:
  11960. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11961. break;
  11962. case 3:
  11963. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11964. break;
  11965. }
  11966. }
  11967. if (tg3_flag(tp, USE_PHYLIB))
  11968. return tg3_phy_init(tp);
  11969. /* Reading the PHY ID register can conflict with ASF
  11970. * firmware access to the PHY hardware.
  11971. */
  11972. err = 0;
  11973. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11974. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11975. } else {
  11976. /* Now read the physical PHY_ID from the chip and verify
  11977. * that it is sane. If it doesn't look good, we fall back
  11978. * to either the hard-coded table based PHY_ID and failing
  11979. * that the value found in the eeprom area.
  11980. */
  11981. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11982. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11983. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11984. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11985. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11986. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11987. }
  11988. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11989. tp->phy_id = hw_phy_id;
  11990. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11991. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11992. else
  11993. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11994. } else {
  11995. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11996. /* Do nothing, phy ID already set up in
  11997. * tg3_get_eeprom_hw_cfg().
  11998. */
  11999. } else {
  12000. struct subsys_tbl_ent *p;
  12001. /* No eeprom signature? Try the hardcoded
  12002. * subsys device table.
  12003. */
  12004. p = tg3_lookup_by_subsys(tp);
  12005. if (p) {
  12006. tp->phy_id = p->phy_id;
  12007. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12008. /* For now we saw the IDs 0xbc050cd0,
  12009. * 0xbc050f80 and 0xbc050c30 on devices
  12010. * connected to an BCM4785 and there are
  12011. * probably more. Just assume that the phy is
  12012. * supported when it is connected to a SSB core
  12013. * for now.
  12014. */
  12015. return -ENODEV;
  12016. }
  12017. if (!tp->phy_id ||
  12018. tp->phy_id == TG3_PHY_ID_BCM8002)
  12019. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12020. }
  12021. }
  12022. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12023. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12024. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12025. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12026. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12027. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12028. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12029. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
  12030. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12031. tg3_phy_init_link_config(tp);
  12032. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12033. !tg3_flag(tp, ENABLE_APE) &&
  12034. !tg3_flag(tp, ENABLE_ASF)) {
  12035. u32 bmsr, dummy;
  12036. tg3_readphy(tp, MII_BMSR, &bmsr);
  12037. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12038. (bmsr & BMSR_LSTATUS))
  12039. goto skip_phy_reset;
  12040. err = tg3_phy_reset(tp);
  12041. if (err)
  12042. return err;
  12043. tg3_phy_set_wirespeed(tp);
  12044. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12045. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12046. tp->link_config.flowctrl);
  12047. tg3_writephy(tp, MII_BMCR,
  12048. BMCR_ANENABLE | BMCR_ANRESTART);
  12049. }
  12050. }
  12051. skip_phy_reset:
  12052. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12053. err = tg3_init_5401phy_dsp(tp);
  12054. if (err)
  12055. return err;
  12056. err = tg3_init_5401phy_dsp(tp);
  12057. }
  12058. return err;
  12059. }
  12060. static void tg3_read_vpd(struct tg3 *tp)
  12061. {
  12062. u8 *vpd_data;
  12063. unsigned int block_end, rosize, len;
  12064. u32 vpdlen;
  12065. int j, i = 0;
  12066. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12067. if (!vpd_data)
  12068. goto out_no_vpd;
  12069. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12070. if (i < 0)
  12071. goto out_not_found;
  12072. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12073. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12074. i += PCI_VPD_LRDT_TAG_SIZE;
  12075. if (block_end > vpdlen)
  12076. goto out_not_found;
  12077. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12078. PCI_VPD_RO_KEYWORD_MFR_ID);
  12079. if (j > 0) {
  12080. len = pci_vpd_info_field_size(&vpd_data[j]);
  12081. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12082. if (j + len > block_end || len != 4 ||
  12083. memcmp(&vpd_data[j], "1028", 4))
  12084. goto partno;
  12085. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12086. PCI_VPD_RO_KEYWORD_VENDOR0);
  12087. if (j < 0)
  12088. goto partno;
  12089. len = pci_vpd_info_field_size(&vpd_data[j]);
  12090. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12091. if (j + len > block_end)
  12092. goto partno;
  12093. memcpy(tp->fw_ver, &vpd_data[j], len);
  12094. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  12095. }
  12096. partno:
  12097. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12098. PCI_VPD_RO_KEYWORD_PARTNO);
  12099. if (i < 0)
  12100. goto out_not_found;
  12101. len = pci_vpd_info_field_size(&vpd_data[i]);
  12102. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12103. if (len > TG3_BPN_SIZE ||
  12104. (len + i) > vpdlen)
  12105. goto out_not_found;
  12106. memcpy(tp->board_part_number, &vpd_data[i], len);
  12107. out_not_found:
  12108. kfree(vpd_data);
  12109. if (tp->board_part_number[0])
  12110. return;
  12111. out_no_vpd:
  12112. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12113. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12114. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12115. strcpy(tp->board_part_number, "BCM5717");
  12116. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12117. strcpy(tp->board_part_number, "BCM5718");
  12118. else
  12119. goto nomatch;
  12120. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12121. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12122. strcpy(tp->board_part_number, "BCM57780");
  12123. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12124. strcpy(tp->board_part_number, "BCM57760");
  12125. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12126. strcpy(tp->board_part_number, "BCM57790");
  12127. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12128. strcpy(tp->board_part_number, "BCM57788");
  12129. else
  12130. goto nomatch;
  12131. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12132. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12133. strcpy(tp->board_part_number, "BCM57761");
  12134. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12135. strcpy(tp->board_part_number, "BCM57765");
  12136. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12137. strcpy(tp->board_part_number, "BCM57781");
  12138. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12139. strcpy(tp->board_part_number, "BCM57785");
  12140. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12141. strcpy(tp->board_part_number, "BCM57791");
  12142. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12143. strcpy(tp->board_part_number, "BCM57795");
  12144. else
  12145. goto nomatch;
  12146. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12147. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12148. strcpy(tp->board_part_number, "BCM57762");
  12149. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12150. strcpy(tp->board_part_number, "BCM57766");
  12151. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12152. strcpy(tp->board_part_number, "BCM57782");
  12153. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12154. strcpy(tp->board_part_number, "BCM57786");
  12155. else
  12156. goto nomatch;
  12157. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12158. strcpy(tp->board_part_number, "BCM95906");
  12159. } else {
  12160. nomatch:
  12161. strcpy(tp->board_part_number, "none");
  12162. }
  12163. }
  12164. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12165. {
  12166. u32 val;
  12167. if (tg3_nvram_read(tp, offset, &val) ||
  12168. (val & 0xfc000000) != 0x0c000000 ||
  12169. tg3_nvram_read(tp, offset + 4, &val) ||
  12170. val != 0)
  12171. return 0;
  12172. return 1;
  12173. }
  12174. static void tg3_read_bc_ver(struct tg3 *tp)
  12175. {
  12176. u32 val, offset, start, ver_offset;
  12177. int i, dst_off;
  12178. bool newver = false;
  12179. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12180. tg3_nvram_read(tp, 0x4, &start))
  12181. return;
  12182. offset = tg3_nvram_logical_addr(tp, offset);
  12183. if (tg3_nvram_read(tp, offset, &val))
  12184. return;
  12185. if ((val & 0xfc000000) == 0x0c000000) {
  12186. if (tg3_nvram_read(tp, offset + 4, &val))
  12187. return;
  12188. if (val == 0)
  12189. newver = true;
  12190. }
  12191. dst_off = strlen(tp->fw_ver);
  12192. if (newver) {
  12193. if (TG3_VER_SIZE - dst_off < 16 ||
  12194. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12195. return;
  12196. offset = offset + ver_offset - start;
  12197. for (i = 0; i < 16; i += 4) {
  12198. __be32 v;
  12199. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12200. return;
  12201. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12202. }
  12203. } else {
  12204. u32 major, minor;
  12205. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12206. return;
  12207. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12208. TG3_NVM_BCVER_MAJSFT;
  12209. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12210. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12211. "v%d.%02d", major, minor);
  12212. }
  12213. }
  12214. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12215. {
  12216. u32 val, major, minor;
  12217. /* Use native endian representation */
  12218. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12219. return;
  12220. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12221. TG3_NVM_HWSB_CFG1_MAJSFT;
  12222. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12223. TG3_NVM_HWSB_CFG1_MINSFT;
  12224. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12225. }
  12226. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12227. {
  12228. u32 offset, major, minor, build;
  12229. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12230. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12231. return;
  12232. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12233. case TG3_EEPROM_SB_REVISION_0:
  12234. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12235. break;
  12236. case TG3_EEPROM_SB_REVISION_2:
  12237. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12238. break;
  12239. case TG3_EEPROM_SB_REVISION_3:
  12240. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12241. break;
  12242. case TG3_EEPROM_SB_REVISION_4:
  12243. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12244. break;
  12245. case TG3_EEPROM_SB_REVISION_5:
  12246. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12247. break;
  12248. case TG3_EEPROM_SB_REVISION_6:
  12249. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12250. break;
  12251. default:
  12252. return;
  12253. }
  12254. if (tg3_nvram_read(tp, offset, &val))
  12255. return;
  12256. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12257. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12258. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12259. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12260. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12261. if (minor > 99 || build > 26)
  12262. return;
  12263. offset = strlen(tp->fw_ver);
  12264. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12265. " v%d.%02d", major, minor);
  12266. if (build > 0) {
  12267. offset = strlen(tp->fw_ver);
  12268. if (offset < TG3_VER_SIZE - 1)
  12269. tp->fw_ver[offset] = 'a' + build - 1;
  12270. }
  12271. }
  12272. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12273. {
  12274. u32 val, offset, start;
  12275. int i, vlen;
  12276. for (offset = TG3_NVM_DIR_START;
  12277. offset < TG3_NVM_DIR_END;
  12278. offset += TG3_NVM_DIRENT_SIZE) {
  12279. if (tg3_nvram_read(tp, offset, &val))
  12280. return;
  12281. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12282. break;
  12283. }
  12284. if (offset == TG3_NVM_DIR_END)
  12285. return;
  12286. if (!tg3_flag(tp, 5705_PLUS))
  12287. start = 0x08000000;
  12288. else if (tg3_nvram_read(tp, offset - 4, &start))
  12289. return;
  12290. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12291. !tg3_fw_img_is_valid(tp, offset) ||
  12292. tg3_nvram_read(tp, offset + 8, &val))
  12293. return;
  12294. offset += val - start;
  12295. vlen = strlen(tp->fw_ver);
  12296. tp->fw_ver[vlen++] = ',';
  12297. tp->fw_ver[vlen++] = ' ';
  12298. for (i = 0; i < 4; i++) {
  12299. __be32 v;
  12300. if (tg3_nvram_read_be32(tp, offset, &v))
  12301. return;
  12302. offset += sizeof(v);
  12303. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12304. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12305. break;
  12306. }
  12307. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12308. vlen += sizeof(v);
  12309. }
  12310. }
  12311. static void tg3_probe_ncsi(struct tg3 *tp)
  12312. {
  12313. u32 apedata;
  12314. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12315. if (apedata != APE_SEG_SIG_MAGIC)
  12316. return;
  12317. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12318. if (!(apedata & APE_FW_STATUS_READY))
  12319. return;
  12320. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12321. tg3_flag_set(tp, APE_HAS_NCSI);
  12322. }
  12323. static void tg3_read_dash_ver(struct tg3 *tp)
  12324. {
  12325. int vlen;
  12326. u32 apedata;
  12327. char *fwtype;
  12328. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12329. if (tg3_flag(tp, APE_HAS_NCSI))
  12330. fwtype = "NCSI";
  12331. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12332. fwtype = "SMASH";
  12333. else
  12334. fwtype = "DASH";
  12335. vlen = strlen(tp->fw_ver);
  12336. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12337. fwtype,
  12338. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12339. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12340. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12341. (apedata & APE_FW_VERSION_BLDMSK));
  12342. }
  12343. static void tg3_read_otp_ver(struct tg3 *tp)
  12344. {
  12345. u32 val, val2;
  12346. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12347. return;
  12348. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12349. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12350. TG3_OTP_MAGIC0_VALID(val)) {
  12351. u64 val64 = (u64) val << 32 | val2;
  12352. u32 ver = 0;
  12353. int i, vlen;
  12354. for (i = 0; i < 7; i++) {
  12355. if ((val64 & 0xff) == 0)
  12356. break;
  12357. ver = val64 & 0xff;
  12358. val64 >>= 8;
  12359. }
  12360. vlen = strlen(tp->fw_ver);
  12361. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12362. }
  12363. }
  12364. static void tg3_read_fw_ver(struct tg3 *tp)
  12365. {
  12366. u32 val;
  12367. bool vpd_vers = false;
  12368. if (tp->fw_ver[0] != 0)
  12369. vpd_vers = true;
  12370. if (tg3_flag(tp, NO_NVRAM)) {
  12371. strcat(tp->fw_ver, "sb");
  12372. tg3_read_otp_ver(tp);
  12373. return;
  12374. }
  12375. if (tg3_nvram_read(tp, 0, &val))
  12376. return;
  12377. if (val == TG3_EEPROM_MAGIC)
  12378. tg3_read_bc_ver(tp);
  12379. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12380. tg3_read_sb_ver(tp, val);
  12381. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12382. tg3_read_hwsb_ver(tp);
  12383. if (tg3_flag(tp, ENABLE_ASF)) {
  12384. if (tg3_flag(tp, ENABLE_APE)) {
  12385. tg3_probe_ncsi(tp);
  12386. if (!vpd_vers)
  12387. tg3_read_dash_ver(tp);
  12388. } else if (!vpd_vers) {
  12389. tg3_read_mgmtfw_ver(tp);
  12390. }
  12391. }
  12392. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12393. }
  12394. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12395. {
  12396. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12397. return TG3_RX_RET_MAX_SIZE_5717;
  12398. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12399. return TG3_RX_RET_MAX_SIZE_5700;
  12400. else
  12401. return TG3_RX_RET_MAX_SIZE_5705;
  12402. }
  12403. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12404. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12405. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12406. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12407. { },
  12408. };
  12409. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12410. {
  12411. struct pci_dev *peer;
  12412. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12413. for (func = 0; func < 8; func++) {
  12414. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12415. if (peer && peer != tp->pdev)
  12416. break;
  12417. pci_dev_put(peer);
  12418. }
  12419. /* 5704 can be configured in single-port mode, set peer to
  12420. * tp->pdev in that case.
  12421. */
  12422. if (!peer) {
  12423. peer = tp->pdev;
  12424. return peer;
  12425. }
  12426. /*
  12427. * We don't need to keep the refcount elevated; there's no way
  12428. * to remove one half of this device without removing the other
  12429. */
  12430. pci_dev_put(peer);
  12431. return peer;
  12432. }
  12433. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12434. {
  12435. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12436. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12437. u32 reg;
  12438. /* All devices that use the alternate
  12439. * ASIC REV location have a CPMU.
  12440. */
  12441. tg3_flag_set(tp, CPMU_PRESENT);
  12442. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12443. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12444. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12445. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12446. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12447. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12448. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12449. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12450. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12451. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12452. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12453. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12454. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12455. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12456. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12457. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12458. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12459. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12460. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12461. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12462. else
  12463. reg = TG3PCI_PRODID_ASICREV;
  12464. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12465. }
  12466. /* Wrong chip ID in 5752 A0. This code can be removed later
  12467. * as A0 is not in production.
  12468. */
  12469. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  12470. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12471. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  12472. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12473. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12474. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12475. tg3_asic_rev(tp) == ASIC_REV_5720)
  12476. tg3_flag_set(tp, 5717_PLUS);
  12477. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  12478. tg3_asic_rev(tp) == ASIC_REV_57766)
  12479. tg3_flag_set(tp, 57765_CLASS);
  12480. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12481. tg3_asic_rev(tp) == ASIC_REV_5762)
  12482. tg3_flag_set(tp, 57765_PLUS);
  12483. /* Intentionally exclude ASIC_REV_5906 */
  12484. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12485. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12486. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12487. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12488. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  12489. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12490. tg3_flag(tp, 57765_PLUS))
  12491. tg3_flag_set(tp, 5755_PLUS);
  12492. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  12493. tg3_asic_rev(tp) == ASIC_REV_5714)
  12494. tg3_flag_set(tp, 5780_CLASS);
  12495. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  12496. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  12497. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  12498. tg3_flag(tp, 5755_PLUS) ||
  12499. tg3_flag(tp, 5780_CLASS))
  12500. tg3_flag_set(tp, 5750_PLUS);
  12501. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  12502. tg3_flag(tp, 5750_PLUS))
  12503. tg3_flag_set(tp, 5705_PLUS);
  12504. }
  12505. static bool tg3_10_100_only_device(struct tg3 *tp,
  12506. const struct pci_device_id *ent)
  12507. {
  12508. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12509. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12510. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12511. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12512. return true;
  12513. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12514. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  12515. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12516. return true;
  12517. } else {
  12518. return true;
  12519. }
  12520. }
  12521. return false;
  12522. }
  12523. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12524. {
  12525. u32 misc_ctrl_reg;
  12526. u32 pci_state_reg, grc_misc_cfg;
  12527. u32 val;
  12528. u16 pci_cmd;
  12529. int err;
  12530. /* Force memory write invalidate off. If we leave it on,
  12531. * then on 5700_BX chips we have to enable a workaround.
  12532. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12533. * to match the cacheline size. The Broadcom driver have this
  12534. * workaround but turns MWI off all the times so never uses
  12535. * it. This seems to suggest that the workaround is insufficient.
  12536. */
  12537. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12538. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12539. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12540. /* Important! -- Make sure register accesses are byteswapped
  12541. * correctly. Also, for those chips that require it, make
  12542. * sure that indirect register accesses are enabled before
  12543. * the first operation.
  12544. */
  12545. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12546. &misc_ctrl_reg);
  12547. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12548. MISC_HOST_CTRL_CHIPREV);
  12549. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12550. tp->misc_host_ctrl);
  12551. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12552. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12553. * we need to disable memory and use config. cycles
  12554. * only to access all registers. The 5702/03 chips
  12555. * can mistakenly decode the special cycles from the
  12556. * ICH chipsets as memory write cycles, causing corruption
  12557. * of register and memory space. Only certain ICH bridges
  12558. * will drive special cycles with non-zero data during the
  12559. * address phase which can fall within the 5703's address
  12560. * range. This is not an ICH bug as the PCI spec allows
  12561. * non-zero address during special cycles. However, only
  12562. * these ICH bridges are known to drive non-zero addresses
  12563. * during special cycles.
  12564. *
  12565. * Since special cycles do not cross PCI bridges, we only
  12566. * enable this workaround if the 5703 is on the secondary
  12567. * bus of these ICH bridges.
  12568. */
  12569. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  12570. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  12571. static struct tg3_dev_id {
  12572. u32 vendor;
  12573. u32 device;
  12574. u32 rev;
  12575. } ich_chipsets[] = {
  12576. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12577. PCI_ANY_ID },
  12578. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12579. PCI_ANY_ID },
  12580. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12581. 0xa },
  12582. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12583. PCI_ANY_ID },
  12584. { },
  12585. };
  12586. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12587. struct pci_dev *bridge = NULL;
  12588. while (pci_id->vendor != 0) {
  12589. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12590. bridge);
  12591. if (!bridge) {
  12592. pci_id++;
  12593. continue;
  12594. }
  12595. if (pci_id->rev != PCI_ANY_ID) {
  12596. if (bridge->revision > pci_id->rev)
  12597. continue;
  12598. }
  12599. if (bridge->subordinate &&
  12600. (bridge->subordinate->number ==
  12601. tp->pdev->bus->number)) {
  12602. tg3_flag_set(tp, ICH_WORKAROUND);
  12603. pci_dev_put(bridge);
  12604. break;
  12605. }
  12606. }
  12607. }
  12608. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  12609. static struct tg3_dev_id {
  12610. u32 vendor;
  12611. u32 device;
  12612. } bridge_chipsets[] = {
  12613. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12614. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12615. { },
  12616. };
  12617. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12618. struct pci_dev *bridge = NULL;
  12619. while (pci_id->vendor != 0) {
  12620. bridge = pci_get_device(pci_id->vendor,
  12621. pci_id->device,
  12622. bridge);
  12623. if (!bridge) {
  12624. pci_id++;
  12625. continue;
  12626. }
  12627. if (bridge->subordinate &&
  12628. (bridge->subordinate->number <=
  12629. tp->pdev->bus->number) &&
  12630. (bridge->subordinate->busn_res.end >=
  12631. tp->pdev->bus->number)) {
  12632. tg3_flag_set(tp, 5701_DMA_BUG);
  12633. pci_dev_put(bridge);
  12634. break;
  12635. }
  12636. }
  12637. }
  12638. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12639. * DMA addresses > 40-bit. This bridge may have other additional
  12640. * 57xx devices behind it in some 4-port NIC designs for example.
  12641. * Any tg3 device found behind the bridge will also need the 40-bit
  12642. * DMA workaround.
  12643. */
  12644. if (tg3_flag(tp, 5780_CLASS)) {
  12645. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12646. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12647. } else {
  12648. struct pci_dev *bridge = NULL;
  12649. do {
  12650. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12651. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12652. bridge);
  12653. if (bridge && bridge->subordinate &&
  12654. (bridge->subordinate->number <=
  12655. tp->pdev->bus->number) &&
  12656. (bridge->subordinate->busn_res.end >=
  12657. tp->pdev->bus->number)) {
  12658. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12659. pci_dev_put(bridge);
  12660. break;
  12661. }
  12662. } while (bridge);
  12663. }
  12664. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  12665. tg3_asic_rev(tp) == ASIC_REV_5714)
  12666. tp->pdev_peer = tg3_find_peer(tp);
  12667. /* Determine TSO capabilities */
  12668. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  12669. ; /* Do nothing. HW bug. */
  12670. else if (tg3_flag(tp, 57765_PLUS))
  12671. tg3_flag_set(tp, HW_TSO_3);
  12672. else if (tg3_flag(tp, 5755_PLUS) ||
  12673. tg3_asic_rev(tp) == ASIC_REV_5906)
  12674. tg3_flag_set(tp, HW_TSO_2);
  12675. else if (tg3_flag(tp, 5750_PLUS)) {
  12676. tg3_flag_set(tp, HW_TSO_1);
  12677. tg3_flag_set(tp, TSO_BUG);
  12678. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  12679. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  12680. tg3_flag_clear(tp, TSO_BUG);
  12681. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12682. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12683. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  12684. tg3_flag_set(tp, FW_TSO);
  12685. tg3_flag_set(tp, TSO_BUG);
  12686. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  12687. tp->fw_needed = FIRMWARE_TG3TSO5;
  12688. else
  12689. tp->fw_needed = FIRMWARE_TG3TSO;
  12690. }
  12691. /* Selectively allow TSO based on operating conditions */
  12692. if (tg3_flag(tp, HW_TSO_1) ||
  12693. tg3_flag(tp, HW_TSO_2) ||
  12694. tg3_flag(tp, HW_TSO_3) ||
  12695. tg3_flag(tp, FW_TSO)) {
  12696. /* For firmware TSO, assume ASF is disabled.
  12697. * We'll disable TSO later if we discover ASF
  12698. * is enabled in tg3_get_eeprom_hw_cfg().
  12699. */
  12700. tg3_flag_set(tp, TSO_CAPABLE);
  12701. } else {
  12702. tg3_flag_clear(tp, TSO_CAPABLE);
  12703. tg3_flag_clear(tp, TSO_BUG);
  12704. tp->fw_needed = NULL;
  12705. }
  12706. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  12707. tp->fw_needed = FIRMWARE_TG3;
  12708. tp->irq_max = 1;
  12709. if (tg3_flag(tp, 5750_PLUS)) {
  12710. tg3_flag_set(tp, SUPPORT_MSI);
  12711. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  12712. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  12713. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  12714. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  12715. tp->pdev_peer == tp->pdev))
  12716. tg3_flag_clear(tp, SUPPORT_MSI);
  12717. if (tg3_flag(tp, 5755_PLUS) ||
  12718. tg3_asic_rev(tp) == ASIC_REV_5906) {
  12719. tg3_flag_set(tp, 1SHOT_MSI);
  12720. }
  12721. if (tg3_flag(tp, 57765_PLUS)) {
  12722. tg3_flag_set(tp, SUPPORT_MSIX);
  12723. tp->irq_max = TG3_IRQ_MAX_VECS;
  12724. }
  12725. }
  12726. tp->txq_max = 1;
  12727. tp->rxq_max = 1;
  12728. if (tp->irq_max > 1) {
  12729. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12730. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12731. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12732. tg3_asic_rev(tp) == ASIC_REV_5720)
  12733. tp->txq_max = tp->irq_max - 1;
  12734. }
  12735. if (tg3_flag(tp, 5755_PLUS) ||
  12736. tg3_asic_rev(tp) == ASIC_REV_5906)
  12737. tg3_flag_set(tp, SHORT_DMA_BUG);
  12738. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  12739. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12740. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12741. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12742. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12743. tg3_asic_rev(tp) == ASIC_REV_5762)
  12744. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12745. if (tg3_flag(tp, 57765_PLUS) &&
  12746. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  12747. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12748. if (!tg3_flag(tp, 5705_PLUS) ||
  12749. tg3_flag(tp, 5780_CLASS) ||
  12750. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12751. tg3_flag_set(tp, JUMBO_CAPABLE);
  12752. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12753. &pci_state_reg);
  12754. if (pci_is_pcie(tp->pdev)) {
  12755. u16 lnkctl;
  12756. tg3_flag_set(tp, PCI_EXPRESS);
  12757. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12758. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12759. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12760. tg3_flag_clear(tp, HW_TSO_2);
  12761. tg3_flag_clear(tp, TSO_CAPABLE);
  12762. }
  12763. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12764. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12765. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  12766. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  12767. tg3_flag_set(tp, CLKREQ_BUG);
  12768. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  12769. tg3_flag_set(tp, L1PLLPD_EN);
  12770. }
  12771. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  12772. /* BCM5785 devices are effectively PCIe devices, and should
  12773. * follow PCIe codepaths, but do not have a PCIe capabilities
  12774. * section.
  12775. */
  12776. tg3_flag_set(tp, PCI_EXPRESS);
  12777. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12778. tg3_flag(tp, 5780_CLASS)) {
  12779. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12780. if (!tp->pcix_cap) {
  12781. dev_err(&tp->pdev->dev,
  12782. "Cannot find PCI-X capability, aborting\n");
  12783. return -EIO;
  12784. }
  12785. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12786. tg3_flag_set(tp, PCIX_MODE);
  12787. }
  12788. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12789. * reordering to the mailbox registers done by the host
  12790. * controller can cause major troubles. We read back from
  12791. * every mailbox register write to force the writes to be
  12792. * posted to the chip in order.
  12793. */
  12794. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12795. !tg3_flag(tp, PCI_EXPRESS))
  12796. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12797. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12798. &tp->pci_cacheline_sz);
  12799. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12800. &tp->pci_lat_timer);
  12801. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12802. tp->pci_lat_timer < 64) {
  12803. tp->pci_lat_timer = 64;
  12804. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12805. tp->pci_lat_timer);
  12806. }
  12807. /* Important! -- It is critical that the PCI-X hw workaround
  12808. * situation is decided before the first MMIO register access.
  12809. */
  12810. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  12811. /* 5700 BX chips need to have their TX producer index
  12812. * mailboxes written twice to workaround a bug.
  12813. */
  12814. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12815. /* If we are in PCI-X mode, enable register write workaround.
  12816. *
  12817. * The workaround is to use indirect register accesses
  12818. * for all chip writes not to mailbox registers.
  12819. */
  12820. if (tg3_flag(tp, PCIX_MODE)) {
  12821. u32 pm_reg;
  12822. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12823. /* The chip can have it's power management PCI config
  12824. * space registers clobbered due to this bug.
  12825. * So explicitly force the chip into D0 here.
  12826. */
  12827. pci_read_config_dword(tp->pdev,
  12828. tp->pm_cap + PCI_PM_CTRL,
  12829. &pm_reg);
  12830. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12831. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12832. pci_write_config_dword(tp->pdev,
  12833. tp->pm_cap + PCI_PM_CTRL,
  12834. pm_reg);
  12835. /* Also, force SERR#/PERR# in PCI command. */
  12836. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12837. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12838. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12839. }
  12840. }
  12841. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12842. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12843. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12844. tg3_flag_set(tp, PCI_32BIT);
  12845. /* Chip-specific fixup from Broadcom driver */
  12846. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  12847. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12848. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12849. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12850. }
  12851. /* Default fast path register access methods */
  12852. tp->read32 = tg3_read32;
  12853. tp->write32 = tg3_write32;
  12854. tp->read32_mbox = tg3_read32;
  12855. tp->write32_mbox = tg3_write32;
  12856. tp->write32_tx_mbox = tg3_write32;
  12857. tp->write32_rx_mbox = tg3_write32;
  12858. /* Various workaround register access methods */
  12859. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12860. tp->write32 = tg3_write_indirect_reg32;
  12861. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  12862. (tg3_flag(tp, PCI_EXPRESS) &&
  12863. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  12864. /*
  12865. * Back to back register writes can cause problems on these
  12866. * chips, the workaround is to read back all reg writes
  12867. * except those to mailbox regs.
  12868. *
  12869. * See tg3_write_indirect_reg32().
  12870. */
  12871. tp->write32 = tg3_write_flush_reg32;
  12872. }
  12873. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12874. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12875. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12876. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12877. }
  12878. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12879. tp->read32 = tg3_read_indirect_reg32;
  12880. tp->write32 = tg3_write_indirect_reg32;
  12881. tp->read32_mbox = tg3_read_indirect_mbox;
  12882. tp->write32_mbox = tg3_write_indirect_mbox;
  12883. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12884. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12885. iounmap(tp->regs);
  12886. tp->regs = NULL;
  12887. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12888. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12889. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12890. }
  12891. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12892. tp->read32_mbox = tg3_read32_mbox_5906;
  12893. tp->write32_mbox = tg3_write32_mbox_5906;
  12894. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12895. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12896. }
  12897. if (tp->write32 == tg3_write_indirect_reg32 ||
  12898. (tg3_flag(tp, PCIX_MODE) &&
  12899. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12900. tg3_asic_rev(tp) == ASIC_REV_5701)))
  12901. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12902. /* The memory arbiter has to be enabled in order for SRAM accesses
  12903. * to succeed. Normally on powerup the tg3 chip firmware will make
  12904. * sure it is enabled, but other entities such as system netboot
  12905. * code might disable it.
  12906. */
  12907. val = tr32(MEMARB_MODE);
  12908. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12909. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12910. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  12911. tg3_flag(tp, 5780_CLASS)) {
  12912. if (tg3_flag(tp, PCIX_MODE)) {
  12913. pci_read_config_dword(tp->pdev,
  12914. tp->pcix_cap + PCI_X_STATUS,
  12915. &val);
  12916. tp->pci_fn = val & 0x7;
  12917. }
  12918. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12919. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12920. tg3_asic_rev(tp) == ASIC_REV_5720) {
  12921. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12922. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  12923. val = tr32(TG3_CPMU_STATUS);
  12924. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  12925. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  12926. else
  12927. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12928. TG3_CPMU_STATUS_FSHFT_5719;
  12929. }
  12930. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  12931. tp->write32_tx_mbox = tg3_write_flush_reg32;
  12932. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12933. }
  12934. /* Get eeprom hw config before calling tg3_set_power_state().
  12935. * In particular, the TG3_FLAG_IS_NIC flag must be
  12936. * determined before calling tg3_set_power_state() so that
  12937. * we know whether or not to switch out of Vaux power.
  12938. * When the flag is set, it means that GPIO1 is used for eeprom
  12939. * write protect and also implies that it is a LOM where GPIOs
  12940. * are not used to switch power.
  12941. */
  12942. tg3_get_eeprom_hw_cfg(tp);
  12943. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  12944. tg3_flag_clear(tp, TSO_CAPABLE);
  12945. tg3_flag_clear(tp, TSO_BUG);
  12946. tp->fw_needed = NULL;
  12947. }
  12948. if (tg3_flag(tp, ENABLE_APE)) {
  12949. /* Allow reads and writes to the
  12950. * APE register and memory space.
  12951. */
  12952. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12953. PCISTATE_ALLOW_APE_SHMEM_WR |
  12954. PCISTATE_ALLOW_APE_PSPACE_WR;
  12955. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12956. pci_state_reg);
  12957. tg3_ape_lock_init(tp);
  12958. }
  12959. /* Set up tp->grc_local_ctrl before calling
  12960. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12961. * will bring 5700's external PHY out of reset.
  12962. * It is also used as eeprom write protect on LOMs.
  12963. */
  12964. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12965. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12966. tg3_flag(tp, EEPROM_WRITE_PROT))
  12967. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12968. GRC_LCLCTRL_GPIO_OUTPUT1);
  12969. /* Unused GPIO3 must be driven as output on 5752 because there
  12970. * are no pull-up resistors on unused GPIO pins.
  12971. */
  12972. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12973. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12974. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12975. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12976. tg3_flag(tp, 57765_CLASS))
  12977. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12978. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12979. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12980. /* Turn off the debug UART. */
  12981. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12982. if (tg3_flag(tp, IS_NIC))
  12983. /* Keep VMain power. */
  12984. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12985. GRC_LCLCTRL_GPIO_OUTPUT0;
  12986. }
  12987. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  12988. tp->grc_local_ctrl |=
  12989. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  12990. /* Switch out of Vaux if it is a NIC */
  12991. tg3_pwrsrc_switch_to_vmain(tp);
  12992. /* Derive initial jumbo mode from MTU assigned in
  12993. * ether_setup() via the alloc_etherdev() call
  12994. */
  12995. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12996. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12997. /* Determine WakeOnLan speed to use. */
  12998. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12999. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13000. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13001. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13002. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13003. } else {
  13004. tg3_flag_set(tp, WOL_SPEED_100MB);
  13005. }
  13006. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13007. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13008. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13009. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13010. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13011. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13012. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13013. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13014. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13015. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13016. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13017. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13018. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13019. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13020. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13021. if (tg3_flag(tp, 5705_PLUS) &&
  13022. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13023. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13024. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13025. !tg3_flag(tp, 57765_PLUS)) {
  13026. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13027. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13028. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13029. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13030. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13031. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13032. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13033. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13034. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13035. } else
  13036. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13037. }
  13038. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13039. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13040. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13041. if (tp->phy_otp == 0)
  13042. tp->phy_otp = TG3_OTP_DEFAULT;
  13043. }
  13044. if (tg3_flag(tp, CPMU_PRESENT))
  13045. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13046. else
  13047. tp->mi_mode = MAC_MI_MODE_BASE;
  13048. tp->coalesce_mode = 0;
  13049. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13050. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13051. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13052. /* Set these bits to enable statistics workaround. */
  13053. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13054. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13055. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13056. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13057. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13058. }
  13059. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13060. tg3_asic_rev(tp) == ASIC_REV_57780)
  13061. tg3_flag_set(tp, USE_PHYLIB);
  13062. err = tg3_mdio_init(tp);
  13063. if (err)
  13064. return err;
  13065. /* Initialize data/descriptor byte/word swapping. */
  13066. val = tr32(GRC_MODE);
  13067. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13068. tg3_asic_rev(tp) == ASIC_REV_5762)
  13069. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13070. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13071. GRC_MODE_B2HRX_ENABLE |
  13072. GRC_MODE_HTX2B_ENABLE |
  13073. GRC_MODE_HOST_STACKUP);
  13074. else
  13075. val &= GRC_MODE_HOST_STACKUP;
  13076. tw32(GRC_MODE, val | tp->grc_mode);
  13077. tg3_switch_clocks(tp);
  13078. /* Clear this out for sanity. */
  13079. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13080. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13081. &pci_state_reg);
  13082. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13083. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13084. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13085. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13086. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13087. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13088. void __iomem *sram_base;
  13089. /* Write some dummy words into the SRAM status block
  13090. * area, see if it reads back correctly. If the return
  13091. * value is bad, force enable the PCIX workaround.
  13092. */
  13093. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13094. writel(0x00000000, sram_base);
  13095. writel(0x00000000, sram_base + 4);
  13096. writel(0xffffffff, sram_base + 4);
  13097. if (readl(sram_base) != 0x00000000)
  13098. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13099. }
  13100. }
  13101. udelay(50);
  13102. tg3_nvram_init(tp);
  13103. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13104. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13105. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13106. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13107. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13108. tg3_flag_set(tp, IS_5788);
  13109. if (!tg3_flag(tp, IS_5788) &&
  13110. tg3_asic_rev(tp) != ASIC_REV_5700)
  13111. tg3_flag_set(tp, TAGGED_STATUS);
  13112. if (tg3_flag(tp, TAGGED_STATUS)) {
  13113. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13114. HOSTCC_MODE_CLRTICK_TXBD);
  13115. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13116. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13117. tp->misc_host_ctrl);
  13118. }
  13119. /* Preserve the APE MAC_MODE bits */
  13120. if (tg3_flag(tp, ENABLE_APE))
  13121. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13122. else
  13123. tp->mac_mode = 0;
  13124. if (tg3_10_100_only_device(tp, ent))
  13125. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13126. err = tg3_phy_probe(tp);
  13127. if (err) {
  13128. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13129. /* ... but do not return immediately ... */
  13130. tg3_mdio_fini(tp);
  13131. }
  13132. tg3_read_vpd(tp);
  13133. tg3_read_fw_ver(tp);
  13134. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13135. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13136. } else {
  13137. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13138. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13139. else
  13140. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13141. }
  13142. /* 5700 {AX,BX} chips have a broken status block link
  13143. * change bit implementation, so we must use the
  13144. * status register in those cases.
  13145. */
  13146. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13147. tg3_flag_set(tp, USE_LINKCHG_REG);
  13148. else
  13149. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13150. /* The led_ctrl is set during tg3_phy_probe, here we might
  13151. * have to force the link status polling mechanism based
  13152. * upon subsystem IDs.
  13153. */
  13154. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13155. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13156. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13157. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13158. tg3_flag_set(tp, USE_LINKCHG_REG);
  13159. }
  13160. /* For all SERDES we poll the MAC status register. */
  13161. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13162. tg3_flag_set(tp, POLL_SERDES);
  13163. else
  13164. tg3_flag_clear(tp, POLL_SERDES);
  13165. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13166. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13167. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13168. tg3_flag(tp, PCIX_MODE)) {
  13169. tp->rx_offset = NET_SKB_PAD;
  13170. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13171. tp->rx_copy_thresh = ~(u16)0;
  13172. #endif
  13173. }
  13174. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13175. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13176. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13177. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13178. /* Increment the rx prod index on the rx std ring by at most
  13179. * 8 for these chips to workaround hw errata.
  13180. */
  13181. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13182. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13183. tg3_asic_rev(tp) == ASIC_REV_5755)
  13184. tp->rx_std_max_post = 8;
  13185. if (tg3_flag(tp, ASPM_WORKAROUND))
  13186. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13187. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13188. return err;
  13189. }
  13190. #ifdef CONFIG_SPARC
  13191. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13192. {
  13193. struct net_device *dev = tp->dev;
  13194. struct pci_dev *pdev = tp->pdev;
  13195. struct device_node *dp = pci_device_to_OF_node(pdev);
  13196. const unsigned char *addr;
  13197. int len;
  13198. addr = of_get_property(dp, "local-mac-address", &len);
  13199. if (addr && len == 6) {
  13200. memcpy(dev->dev_addr, addr, 6);
  13201. return 0;
  13202. }
  13203. return -ENODEV;
  13204. }
  13205. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13206. {
  13207. struct net_device *dev = tp->dev;
  13208. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13209. return 0;
  13210. }
  13211. #endif
  13212. static int tg3_get_device_address(struct tg3 *tp)
  13213. {
  13214. struct net_device *dev = tp->dev;
  13215. u32 hi, lo, mac_offset;
  13216. int addr_ok = 0;
  13217. int err;
  13218. #ifdef CONFIG_SPARC
  13219. if (!tg3_get_macaddr_sparc(tp))
  13220. return 0;
  13221. #endif
  13222. if (tg3_flag(tp, IS_SSB_CORE)) {
  13223. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13224. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13225. return 0;
  13226. }
  13227. mac_offset = 0x7c;
  13228. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13229. tg3_flag(tp, 5780_CLASS)) {
  13230. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13231. mac_offset = 0xcc;
  13232. if (tg3_nvram_lock(tp))
  13233. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13234. else
  13235. tg3_nvram_unlock(tp);
  13236. } else if (tg3_flag(tp, 5717_PLUS)) {
  13237. if (tp->pci_fn & 1)
  13238. mac_offset = 0xcc;
  13239. if (tp->pci_fn > 1)
  13240. mac_offset += 0x18c;
  13241. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13242. mac_offset = 0x10;
  13243. /* First try to get it from MAC address mailbox. */
  13244. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13245. if ((hi >> 16) == 0x484b) {
  13246. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13247. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13248. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13249. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13250. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13251. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13252. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13253. /* Some old bootcode may report a 0 MAC address in SRAM */
  13254. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13255. }
  13256. if (!addr_ok) {
  13257. /* Next, try NVRAM. */
  13258. if (!tg3_flag(tp, NO_NVRAM) &&
  13259. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13260. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13261. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13262. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13263. }
  13264. /* Finally just fetch it out of the MAC control regs. */
  13265. else {
  13266. hi = tr32(MAC_ADDR_0_HIGH);
  13267. lo = tr32(MAC_ADDR_0_LOW);
  13268. dev->dev_addr[5] = lo & 0xff;
  13269. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13270. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13271. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13272. dev->dev_addr[1] = hi & 0xff;
  13273. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13274. }
  13275. }
  13276. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13277. #ifdef CONFIG_SPARC
  13278. if (!tg3_get_default_macaddr_sparc(tp))
  13279. return 0;
  13280. #endif
  13281. return -EINVAL;
  13282. }
  13283. return 0;
  13284. }
  13285. #define BOUNDARY_SINGLE_CACHELINE 1
  13286. #define BOUNDARY_MULTI_CACHELINE 2
  13287. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13288. {
  13289. int cacheline_size;
  13290. u8 byte;
  13291. int goal;
  13292. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13293. if (byte == 0)
  13294. cacheline_size = 1024;
  13295. else
  13296. cacheline_size = (int) byte * 4;
  13297. /* On 5703 and later chips, the boundary bits have no
  13298. * effect.
  13299. */
  13300. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13301. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13302. !tg3_flag(tp, PCI_EXPRESS))
  13303. goto out;
  13304. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13305. goal = BOUNDARY_MULTI_CACHELINE;
  13306. #else
  13307. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13308. goal = BOUNDARY_SINGLE_CACHELINE;
  13309. #else
  13310. goal = 0;
  13311. #endif
  13312. #endif
  13313. if (tg3_flag(tp, 57765_PLUS)) {
  13314. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13315. goto out;
  13316. }
  13317. if (!goal)
  13318. goto out;
  13319. /* PCI controllers on most RISC systems tend to disconnect
  13320. * when a device tries to burst across a cache-line boundary.
  13321. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13322. *
  13323. * Unfortunately, for PCI-E there are only limited
  13324. * write-side controls for this, and thus for reads
  13325. * we will still get the disconnects. We'll also waste
  13326. * these PCI cycles for both read and write for chips
  13327. * other than 5700 and 5701 which do not implement the
  13328. * boundary bits.
  13329. */
  13330. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13331. switch (cacheline_size) {
  13332. case 16:
  13333. case 32:
  13334. case 64:
  13335. case 128:
  13336. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13337. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13338. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13339. } else {
  13340. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13341. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13342. }
  13343. break;
  13344. case 256:
  13345. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13346. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13347. break;
  13348. default:
  13349. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13350. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13351. break;
  13352. }
  13353. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13354. switch (cacheline_size) {
  13355. case 16:
  13356. case 32:
  13357. case 64:
  13358. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13359. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13360. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13361. break;
  13362. }
  13363. /* fallthrough */
  13364. case 128:
  13365. default:
  13366. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13367. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13368. break;
  13369. }
  13370. } else {
  13371. switch (cacheline_size) {
  13372. case 16:
  13373. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13374. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13375. DMA_RWCTRL_WRITE_BNDRY_16);
  13376. break;
  13377. }
  13378. /* fallthrough */
  13379. case 32:
  13380. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13381. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13382. DMA_RWCTRL_WRITE_BNDRY_32);
  13383. break;
  13384. }
  13385. /* fallthrough */
  13386. case 64:
  13387. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13388. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13389. DMA_RWCTRL_WRITE_BNDRY_64);
  13390. break;
  13391. }
  13392. /* fallthrough */
  13393. case 128:
  13394. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13395. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13396. DMA_RWCTRL_WRITE_BNDRY_128);
  13397. break;
  13398. }
  13399. /* fallthrough */
  13400. case 256:
  13401. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13402. DMA_RWCTRL_WRITE_BNDRY_256);
  13403. break;
  13404. case 512:
  13405. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13406. DMA_RWCTRL_WRITE_BNDRY_512);
  13407. break;
  13408. case 1024:
  13409. default:
  13410. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13411. DMA_RWCTRL_WRITE_BNDRY_1024);
  13412. break;
  13413. }
  13414. }
  13415. out:
  13416. return val;
  13417. }
  13418. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13419. int size, int to_device)
  13420. {
  13421. struct tg3_internal_buffer_desc test_desc;
  13422. u32 sram_dma_descs;
  13423. int i, ret;
  13424. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13425. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13426. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13427. tw32(RDMAC_STATUS, 0);
  13428. tw32(WDMAC_STATUS, 0);
  13429. tw32(BUFMGR_MODE, 0);
  13430. tw32(FTQ_RESET, 0);
  13431. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13432. test_desc.addr_lo = buf_dma & 0xffffffff;
  13433. test_desc.nic_mbuf = 0x00002100;
  13434. test_desc.len = size;
  13435. /*
  13436. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13437. * the *second* time the tg3 driver was getting loaded after an
  13438. * initial scan.
  13439. *
  13440. * Broadcom tells me:
  13441. * ...the DMA engine is connected to the GRC block and a DMA
  13442. * reset may affect the GRC block in some unpredictable way...
  13443. * The behavior of resets to individual blocks has not been tested.
  13444. *
  13445. * Broadcom noted the GRC reset will also reset all sub-components.
  13446. */
  13447. if (to_device) {
  13448. test_desc.cqid_sqid = (13 << 8) | 2;
  13449. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13450. udelay(40);
  13451. } else {
  13452. test_desc.cqid_sqid = (16 << 8) | 7;
  13453. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13454. udelay(40);
  13455. }
  13456. test_desc.flags = 0x00000005;
  13457. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13458. u32 val;
  13459. val = *(((u32 *)&test_desc) + i);
  13460. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13461. sram_dma_descs + (i * sizeof(u32)));
  13462. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13463. }
  13464. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13465. if (to_device)
  13466. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13467. else
  13468. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13469. ret = -ENODEV;
  13470. for (i = 0; i < 40; i++) {
  13471. u32 val;
  13472. if (to_device)
  13473. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13474. else
  13475. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13476. if ((val & 0xffff) == sram_dma_descs) {
  13477. ret = 0;
  13478. break;
  13479. }
  13480. udelay(100);
  13481. }
  13482. return ret;
  13483. }
  13484. #define TEST_BUFFER_SIZE 0x2000
  13485. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13486. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13487. { },
  13488. };
  13489. static int tg3_test_dma(struct tg3 *tp)
  13490. {
  13491. dma_addr_t buf_dma;
  13492. u32 *buf, saved_dma_rwctrl;
  13493. int ret = 0;
  13494. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13495. &buf_dma, GFP_KERNEL);
  13496. if (!buf) {
  13497. ret = -ENOMEM;
  13498. goto out_nofree;
  13499. }
  13500. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13501. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13502. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13503. if (tg3_flag(tp, 57765_PLUS))
  13504. goto out;
  13505. if (tg3_flag(tp, PCI_EXPRESS)) {
  13506. /* DMA read watermark not used on PCIE */
  13507. tp->dma_rwctrl |= 0x00180000;
  13508. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13509. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13510. tg3_asic_rev(tp) == ASIC_REV_5750)
  13511. tp->dma_rwctrl |= 0x003f0000;
  13512. else
  13513. tp->dma_rwctrl |= 0x003f000f;
  13514. } else {
  13515. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13516. tg3_asic_rev(tp) == ASIC_REV_5704) {
  13517. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13518. u32 read_water = 0x7;
  13519. /* If the 5704 is behind the EPB bridge, we can
  13520. * do the less restrictive ONE_DMA workaround for
  13521. * better performance.
  13522. */
  13523. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13524. tg3_asic_rev(tp) == ASIC_REV_5704)
  13525. tp->dma_rwctrl |= 0x8000;
  13526. else if (ccval == 0x6 || ccval == 0x7)
  13527. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13528. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  13529. read_water = 4;
  13530. /* Set bit 23 to enable PCIX hw bug fix */
  13531. tp->dma_rwctrl |=
  13532. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13533. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13534. (1 << 23);
  13535. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  13536. /* 5780 always in PCIX mode */
  13537. tp->dma_rwctrl |= 0x00144000;
  13538. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  13539. /* 5714 always in PCIX mode */
  13540. tp->dma_rwctrl |= 0x00148000;
  13541. } else {
  13542. tp->dma_rwctrl |= 0x001b000f;
  13543. }
  13544. }
  13545. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13546. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13547. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13548. tg3_asic_rev(tp) == ASIC_REV_5704)
  13549. tp->dma_rwctrl &= 0xfffffff0;
  13550. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13551. tg3_asic_rev(tp) == ASIC_REV_5701) {
  13552. /* Remove this if it causes problems for some boards. */
  13553. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13554. /* On 5700/5701 chips, we need to set this bit.
  13555. * Otherwise the chip will issue cacheline transactions
  13556. * to streamable DMA memory with not all the byte
  13557. * enables turned on. This is an error on several
  13558. * RISC PCI controllers, in particular sparc64.
  13559. *
  13560. * On 5703/5704 chips, this bit has been reassigned
  13561. * a different meaning. In particular, it is used
  13562. * on those chips to enable a PCI-X workaround.
  13563. */
  13564. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13565. }
  13566. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13567. #if 0
  13568. /* Unneeded, already done by tg3_get_invariants. */
  13569. tg3_switch_clocks(tp);
  13570. #endif
  13571. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13572. tg3_asic_rev(tp) != ASIC_REV_5701)
  13573. goto out;
  13574. /* It is best to perform DMA test with maximum write burst size
  13575. * to expose the 5700/5701 write DMA bug.
  13576. */
  13577. saved_dma_rwctrl = tp->dma_rwctrl;
  13578. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13579. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13580. while (1) {
  13581. u32 *p = buf, i;
  13582. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13583. p[i] = i;
  13584. /* Send the buffer to the chip. */
  13585. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13586. if (ret) {
  13587. dev_err(&tp->pdev->dev,
  13588. "%s: Buffer write failed. err = %d\n",
  13589. __func__, ret);
  13590. break;
  13591. }
  13592. #if 0
  13593. /* validate data reached card RAM correctly. */
  13594. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13595. u32 val;
  13596. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13597. if (le32_to_cpu(val) != p[i]) {
  13598. dev_err(&tp->pdev->dev,
  13599. "%s: Buffer corrupted on device! "
  13600. "(%d != %d)\n", __func__, val, i);
  13601. /* ret = -ENODEV here? */
  13602. }
  13603. p[i] = 0;
  13604. }
  13605. #endif
  13606. /* Now read it back. */
  13607. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13608. if (ret) {
  13609. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13610. "err = %d\n", __func__, ret);
  13611. break;
  13612. }
  13613. /* Verify it. */
  13614. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13615. if (p[i] == i)
  13616. continue;
  13617. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13618. DMA_RWCTRL_WRITE_BNDRY_16) {
  13619. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13620. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13621. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13622. break;
  13623. } else {
  13624. dev_err(&tp->pdev->dev,
  13625. "%s: Buffer corrupted on read back! "
  13626. "(%d != %d)\n", __func__, p[i], i);
  13627. ret = -ENODEV;
  13628. goto out;
  13629. }
  13630. }
  13631. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13632. /* Success. */
  13633. ret = 0;
  13634. break;
  13635. }
  13636. }
  13637. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13638. DMA_RWCTRL_WRITE_BNDRY_16) {
  13639. /* DMA test passed without adjusting DMA boundary,
  13640. * now look for chipsets that are known to expose the
  13641. * DMA bug without failing the test.
  13642. */
  13643. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13644. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13645. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13646. } else {
  13647. /* Safe to use the calculated DMA boundary. */
  13648. tp->dma_rwctrl = saved_dma_rwctrl;
  13649. }
  13650. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13651. }
  13652. out:
  13653. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13654. out_nofree:
  13655. return ret;
  13656. }
  13657. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13658. {
  13659. if (tg3_flag(tp, 57765_PLUS)) {
  13660. tp->bufmgr_config.mbuf_read_dma_low_water =
  13661. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13662. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13663. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13664. tp->bufmgr_config.mbuf_high_water =
  13665. DEFAULT_MB_HIGH_WATER_57765;
  13666. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13667. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13668. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13669. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13670. tp->bufmgr_config.mbuf_high_water_jumbo =
  13671. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13672. } else if (tg3_flag(tp, 5705_PLUS)) {
  13673. tp->bufmgr_config.mbuf_read_dma_low_water =
  13674. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13675. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13676. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13677. tp->bufmgr_config.mbuf_high_water =
  13678. DEFAULT_MB_HIGH_WATER_5705;
  13679. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13680. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13681. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13682. tp->bufmgr_config.mbuf_high_water =
  13683. DEFAULT_MB_HIGH_WATER_5906;
  13684. }
  13685. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13686. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13687. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13688. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13689. tp->bufmgr_config.mbuf_high_water_jumbo =
  13690. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13691. } else {
  13692. tp->bufmgr_config.mbuf_read_dma_low_water =
  13693. DEFAULT_MB_RDMA_LOW_WATER;
  13694. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13695. DEFAULT_MB_MACRX_LOW_WATER;
  13696. tp->bufmgr_config.mbuf_high_water =
  13697. DEFAULT_MB_HIGH_WATER;
  13698. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13699. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13700. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13701. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13702. tp->bufmgr_config.mbuf_high_water_jumbo =
  13703. DEFAULT_MB_HIGH_WATER_JUMBO;
  13704. }
  13705. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13706. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13707. }
  13708. static char *tg3_phy_string(struct tg3 *tp)
  13709. {
  13710. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13711. case TG3_PHY_ID_BCM5400: return "5400";
  13712. case TG3_PHY_ID_BCM5401: return "5401";
  13713. case TG3_PHY_ID_BCM5411: return "5411";
  13714. case TG3_PHY_ID_BCM5701: return "5701";
  13715. case TG3_PHY_ID_BCM5703: return "5703";
  13716. case TG3_PHY_ID_BCM5704: return "5704";
  13717. case TG3_PHY_ID_BCM5705: return "5705";
  13718. case TG3_PHY_ID_BCM5750: return "5750";
  13719. case TG3_PHY_ID_BCM5752: return "5752";
  13720. case TG3_PHY_ID_BCM5714: return "5714";
  13721. case TG3_PHY_ID_BCM5780: return "5780";
  13722. case TG3_PHY_ID_BCM5755: return "5755";
  13723. case TG3_PHY_ID_BCM5787: return "5787";
  13724. case TG3_PHY_ID_BCM5784: return "5784";
  13725. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13726. case TG3_PHY_ID_BCM5906: return "5906";
  13727. case TG3_PHY_ID_BCM5761: return "5761";
  13728. case TG3_PHY_ID_BCM5718C: return "5718C";
  13729. case TG3_PHY_ID_BCM5718S: return "5718S";
  13730. case TG3_PHY_ID_BCM57765: return "57765";
  13731. case TG3_PHY_ID_BCM5719C: return "5719C";
  13732. case TG3_PHY_ID_BCM5720C: return "5720C";
  13733. case TG3_PHY_ID_BCM5762: return "5762C";
  13734. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13735. case 0: return "serdes";
  13736. default: return "unknown";
  13737. }
  13738. }
  13739. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13740. {
  13741. if (tg3_flag(tp, PCI_EXPRESS)) {
  13742. strcpy(str, "PCI Express");
  13743. return str;
  13744. } else if (tg3_flag(tp, PCIX_MODE)) {
  13745. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13746. strcpy(str, "PCIX:");
  13747. if ((clock_ctrl == 7) ||
  13748. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13749. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13750. strcat(str, "133MHz");
  13751. else if (clock_ctrl == 0)
  13752. strcat(str, "33MHz");
  13753. else if (clock_ctrl == 2)
  13754. strcat(str, "50MHz");
  13755. else if (clock_ctrl == 4)
  13756. strcat(str, "66MHz");
  13757. else if (clock_ctrl == 6)
  13758. strcat(str, "100MHz");
  13759. } else {
  13760. strcpy(str, "PCI:");
  13761. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13762. strcat(str, "66MHz");
  13763. else
  13764. strcat(str, "33MHz");
  13765. }
  13766. if (tg3_flag(tp, PCI_32BIT))
  13767. strcat(str, ":32-bit");
  13768. else
  13769. strcat(str, ":64-bit");
  13770. return str;
  13771. }
  13772. static void tg3_init_coal(struct tg3 *tp)
  13773. {
  13774. struct ethtool_coalesce *ec = &tp->coal;
  13775. memset(ec, 0, sizeof(*ec));
  13776. ec->cmd = ETHTOOL_GCOALESCE;
  13777. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13778. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13779. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13780. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13781. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13782. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13783. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13784. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13785. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13786. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13787. HOSTCC_MODE_CLRTICK_TXBD)) {
  13788. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13789. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13790. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13791. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13792. }
  13793. if (tg3_flag(tp, 5705_PLUS)) {
  13794. ec->rx_coalesce_usecs_irq = 0;
  13795. ec->tx_coalesce_usecs_irq = 0;
  13796. ec->stats_block_coalesce_usecs = 0;
  13797. }
  13798. }
  13799. static int tg3_init_one(struct pci_dev *pdev,
  13800. const struct pci_device_id *ent)
  13801. {
  13802. struct net_device *dev;
  13803. struct tg3 *tp;
  13804. int i, err, pm_cap;
  13805. u32 sndmbx, rcvmbx, intmbx;
  13806. char str[40];
  13807. u64 dma_mask, persist_dma_mask;
  13808. netdev_features_t features = 0;
  13809. printk_once(KERN_INFO "%s\n", version);
  13810. err = pci_enable_device(pdev);
  13811. if (err) {
  13812. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13813. return err;
  13814. }
  13815. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13816. if (err) {
  13817. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13818. goto err_out_disable_pdev;
  13819. }
  13820. pci_set_master(pdev);
  13821. /* Find power-management capability. */
  13822. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13823. if (pm_cap == 0) {
  13824. dev_err(&pdev->dev,
  13825. "Cannot find Power Management capability, aborting\n");
  13826. err = -EIO;
  13827. goto err_out_free_res;
  13828. }
  13829. err = pci_set_power_state(pdev, PCI_D0);
  13830. if (err) {
  13831. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13832. goto err_out_free_res;
  13833. }
  13834. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13835. if (!dev) {
  13836. err = -ENOMEM;
  13837. goto err_out_power_down;
  13838. }
  13839. SET_NETDEV_DEV(dev, &pdev->dev);
  13840. tp = netdev_priv(dev);
  13841. tp->pdev = pdev;
  13842. tp->dev = dev;
  13843. tp->pm_cap = pm_cap;
  13844. tp->rx_mode = TG3_DEF_RX_MODE;
  13845. tp->tx_mode = TG3_DEF_TX_MODE;
  13846. tp->irq_sync = 1;
  13847. if (tg3_debug > 0)
  13848. tp->msg_enable = tg3_debug;
  13849. else
  13850. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13851. if (pdev_is_ssb_gige_core(pdev)) {
  13852. tg3_flag_set(tp, IS_SSB_CORE);
  13853. if (ssb_gige_must_flush_posted_writes(pdev))
  13854. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  13855. if (ssb_gige_one_dma_at_once(pdev))
  13856. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  13857. if (ssb_gige_have_roboswitch(pdev))
  13858. tg3_flag_set(tp, ROBOSWITCH);
  13859. if (ssb_gige_is_rgmii(pdev))
  13860. tg3_flag_set(tp, RGMII_MODE);
  13861. }
  13862. /* The word/byte swap controls here control register access byte
  13863. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13864. * setting below.
  13865. */
  13866. tp->misc_host_ctrl =
  13867. MISC_HOST_CTRL_MASK_PCI_INT |
  13868. MISC_HOST_CTRL_WORD_SWAP |
  13869. MISC_HOST_CTRL_INDIR_ACCESS |
  13870. MISC_HOST_CTRL_PCISTATE_RW;
  13871. /* The NONFRM (non-frame) byte/word swap controls take effect
  13872. * on descriptor entries, anything which isn't packet data.
  13873. *
  13874. * The StrongARM chips on the board (one for tx, one for rx)
  13875. * are running in big-endian mode.
  13876. */
  13877. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13878. GRC_MODE_WSWAP_NONFRM_DATA);
  13879. #ifdef __BIG_ENDIAN
  13880. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13881. #endif
  13882. spin_lock_init(&tp->lock);
  13883. spin_lock_init(&tp->indirect_lock);
  13884. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13885. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13886. if (!tp->regs) {
  13887. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13888. err = -ENOMEM;
  13889. goto err_out_free_dev;
  13890. }
  13891. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13892. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13893. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13894. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13895. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13896. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13897. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13898. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13899. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13900. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13901. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13902. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  13903. tg3_flag_set(tp, ENABLE_APE);
  13904. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13905. if (!tp->aperegs) {
  13906. dev_err(&pdev->dev,
  13907. "Cannot map APE registers, aborting\n");
  13908. err = -ENOMEM;
  13909. goto err_out_iounmap;
  13910. }
  13911. }
  13912. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13913. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13914. dev->ethtool_ops = &tg3_ethtool_ops;
  13915. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13916. dev->netdev_ops = &tg3_netdev_ops;
  13917. dev->irq = pdev->irq;
  13918. err = tg3_get_invariants(tp, ent);
  13919. if (err) {
  13920. dev_err(&pdev->dev,
  13921. "Problem fetching invariants of chip, aborting\n");
  13922. goto err_out_apeunmap;
  13923. }
  13924. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13925. * device behind the EPB cannot support DMA addresses > 40-bit.
  13926. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13927. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13928. * do DMA address check in tg3_start_xmit().
  13929. */
  13930. if (tg3_flag(tp, IS_5788))
  13931. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13932. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13933. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13934. #ifdef CONFIG_HIGHMEM
  13935. dma_mask = DMA_BIT_MASK(64);
  13936. #endif
  13937. } else
  13938. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13939. /* Configure DMA attributes. */
  13940. if (dma_mask > DMA_BIT_MASK(32)) {
  13941. err = pci_set_dma_mask(pdev, dma_mask);
  13942. if (!err) {
  13943. features |= NETIF_F_HIGHDMA;
  13944. err = pci_set_consistent_dma_mask(pdev,
  13945. persist_dma_mask);
  13946. if (err < 0) {
  13947. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13948. "DMA for consistent allocations\n");
  13949. goto err_out_apeunmap;
  13950. }
  13951. }
  13952. }
  13953. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13954. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13955. if (err) {
  13956. dev_err(&pdev->dev,
  13957. "No usable DMA configuration, aborting\n");
  13958. goto err_out_apeunmap;
  13959. }
  13960. }
  13961. tg3_init_bufmgr_config(tp);
  13962. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13963. /* 5700 B0 chips do not support checksumming correctly due
  13964. * to hardware bugs.
  13965. */
  13966. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  13967. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13968. if (tg3_flag(tp, 5755_PLUS))
  13969. features |= NETIF_F_IPV6_CSUM;
  13970. }
  13971. /* TSO is on by default on chips that support hardware TSO.
  13972. * Firmware TSO on older chips gives lower performance, so it
  13973. * is off by default, but can be enabled using ethtool.
  13974. */
  13975. if ((tg3_flag(tp, HW_TSO_1) ||
  13976. tg3_flag(tp, HW_TSO_2) ||
  13977. tg3_flag(tp, HW_TSO_3)) &&
  13978. (features & NETIF_F_IP_CSUM))
  13979. features |= NETIF_F_TSO;
  13980. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13981. if (features & NETIF_F_IPV6_CSUM)
  13982. features |= NETIF_F_TSO6;
  13983. if (tg3_flag(tp, HW_TSO_3) ||
  13984. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13985. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13986. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  13987. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13988. tg3_asic_rev(tp) == ASIC_REV_57780)
  13989. features |= NETIF_F_TSO_ECN;
  13990. }
  13991. dev->features |= features;
  13992. dev->vlan_features |= features;
  13993. /*
  13994. * Add loopback capability only for a subset of devices that support
  13995. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13996. * loopback for the remaining devices.
  13997. */
  13998. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  13999. !tg3_flag(tp, CPMU_PRESENT))
  14000. /* Add the loopback capability */
  14001. features |= NETIF_F_LOOPBACK;
  14002. dev->hw_features |= features;
  14003. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14004. !tg3_flag(tp, TSO_CAPABLE) &&
  14005. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14006. tg3_flag_set(tp, MAX_RXPEND_64);
  14007. tp->rx_pending = 63;
  14008. }
  14009. err = tg3_get_device_address(tp);
  14010. if (err) {
  14011. dev_err(&pdev->dev,
  14012. "Could not obtain valid ethernet address, aborting\n");
  14013. goto err_out_apeunmap;
  14014. }
  14015. /*
  14016. * Reset chip in case UNDI or EFI driver did not shutdown
  14017. * DMA self test will enable WDMAC and we'll see (spurious)
  14018. * pending DMA on the PCI bus at that point.
  14019. */
  14020. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14021. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14022. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14023. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14024. }
  14025. err = tg3_test_dma(tp);
  14026. if (err) {
  14027. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14028. goto err_out_apeunmap;
  14029. }
  14030. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14031. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14032. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14033. for (i = 0; i < tp->irq_max; i++) {
  14034. struct tg3_napi *tnapi = &tp->napi[i];
  14035. tnapi->tp = tp;
  14036. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14037. tnapi->int_mbox = intmbx;
  14038. if (i <= 4)
  14039. intmbx += 0x8;
  14040. else
  14041. intmbx += 0x4;
  14042. tnapi->consmbox = rcvmbx;
  14043. tnapi->prodmbox = sndmbx;
  14044. if (i)
  14045. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14046. else
  14047. tnapi->coal_now = HOSTCC_MODE_NOW;
  14048. if (!tg3_flag(tp, SUPPORT_MSIX))
  14049. break;
  14050. /*
  14051. * If we support MSIX, we'll be using RSS. If we're using
  14052. * RSS, the first vector only handles link interrupts and the
  14053. * remaining vectors handle rx and tx interrupts. Reuse the
  14054. * mailbox values for the next iteration. The values we setup
  14055. * above are still useful for the single vectored mode.
  14056. */
  14057. if (!i)
  14058. continue;
  14059. rcvmbx += 0x8;
  14060. if (sndmbx & 0x4)
  14061. sndmbx -= 0x4;
  14062. else
  14063. sndmbx += 0xc;
  14064. }
  14065. tg3_init_coal(tp);
  14066. pci_set_drvdata(pdev, dev);
  14067. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14068. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14069. tg3_asic_rev(tp) == ASIC_REV_5762)
  14070. tg3_flag_set(tp, PTP_CAPABLE);
  14071. if (tg3_flag(tp, 5717_PLUS)) {
  14072. /* Resume a low-power mode */
  14073. tg3_frob_aux_power(tp, false);
  14074. }
  14075. tg3_timer_init(tp);
  14076. tg3_carrier_off(tp);
  14077. err = register_netdev(dev);
  14078. if (err) {
  14079. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14080. goto err_out_apeunmap;
  14081. }
  14082. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14083. tp->board_part_number,
  14084. tg3_chip_rev_id(tp),
  14085. tg3_bus_string(tp, str),
  14086. dev->dev_addr);
  14087. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14088. struct phy_device *phydev;
  14089. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14090. netdev_info(dev,
  14091. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14092. phydev->drv->name, dev_name(&phydev->dev));
  14093. } else {
  14094. char *ethtype;
  14095. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14096. ethtype = "10/100Base-TX";
  14097. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14098. ethtype = "1000Base-SX";
  14099. else
  14100. ethtype = "10/100/1000Base-T";
  14101. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14102. "(WireSpeed[%d], EEE[%d])\n",
  14103. tg3_phy_string(tp), ethtype,
  14104. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14105. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14106. }
  14107. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14108. (dev->features & NETIF_F_RXCSUM) != 0,
  14109. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14110. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14111. tg3_flag(tp, ENABLE_ASF) != 0,
  14112. tg3_flag(tp, TSO_CAPABLE) != 0);
  14113. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14114. tp->dma_rwctrl,
  14115. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14116. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14117. pci_save_state(pdev);
  14118. return 0;
  14119. err_out_apeunmap:
  14120. if (tp->aperegs) {
  14121. iounmap(tp->aperegs);
  14122. tp->aperegs = NULL;
  14123. }
  14124. err_out_iounmap:
  14125. if (tp->regs) {
  14126. iounmap(tp->regs);
  14127. tp->regs = NULL;
  14128. }
  14129. err_out_free_dev:
  14130. free_netdev(dev);
  14131. err_out_power_down:
  14132. pci_set_power_state(pdev, PCI_D3hot);
  14133. err_out_free_res:
  14134. pci_release_regions(pdev);
  14135. err_out_disable_pdev:
  14136. pci_disable_device(pdev);
  14137. pci_set_drvdata(pdev, NULL);
  14138. return err;
  14139. }
  14140. static void tg3_remove_one(struct pci_dev *pdev)
  14141. {
  14142. struct net_device *dev = pci_get_drvdata(pdev);
  14143. if (dev) {
  14144. struct tg3 *tp = netdev_priv(dev);
  14145. release_firmware(tp->fw);
  14146. tg3_reset_task_cancel(tp);
  14147. if (tg3_flag(tp, USE_PHYLIB)) {
  14148. tg3_phy_fini(tp);
  14149. tg3_mdio_fini(tp);
  14150. }
  14151. unregister_netdev(dev);
  14152. if (tp->aperegs) {
  14153. iounmap(tp->aperegs);
  14154. tp->aperegs = NULL;
  14155. }
  14156. if (tp->regs) {
  14157. iounmap(tp->regs);
  14158. tp->regs = NULL;
  14159. }
  14160. free_netdev(dev);
  14161. pci_release_regions(pdev);
  14162. pci_disable_device(pdev);
  14163. pci_set_drvdata(pdev, NULL);
  14164. }
  14165. }
  14166. #ifdef CONFIG_PM_SLEEP
  14167. static int tg3_suspend(struct device *device)
  14168. {
  14169. struct pci_dev *pdev = to_pci_dev(device);
  14170. struct net_device *dev = pci_get_drvdata(pdev);
  14171. struct tg3 *tp = netdev_priv(dev);
  14172. int err;
  14173. if (!netif_running(dev))
  14174. return 0;
  14175. tg3_reset_task_cancel(tp);
  14176. tg3_phy_stop(tp);
  14177. tg3_netif_stop(tp);
  14178. tg3_timer_stop(tp);
  14179. tg3_full_lock(tp, 1);
  14180. tg3_disable_ints(tp);
  14181. tg3_full_unlock(tp);
  14182. netif_device_detach(dev);
  14183. tg3_full_lock(tp, 0);
  14184. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14185. tg3_flag_clear(tp, INIT_COMPLETE);
  14186. tg3_full_unlock(tp);
  14187. err = tg3_power_down_prepare(tp);
  14188. if (err) {
  14189. int err2;
  14190. tg3_full_lock(tp, 0);
  14191. tg3_flag_set(tp, INIT_COMPLETE);
  14192. err2 = tg3_restart_hw(tp, 1);
  14193. if (err2)
  14194. goto out;
  14195. tg3_timer_start(tp);
  14196. netif_device_attach(dev);
  14197. tg3_netif_start(tp);
  14198. out:
  14199. tg3_full_unlock(tp);
  14200. if (!err2)
  14201. tg3_phy_start(tp);
  14202. }
  14203. return err;
  14204. }
  14205. static int tg3_resume(struct device *device)
  14206. {
  14207. struct pci_dev *pdev = to_pci_dev(device);
  14208. struct net_device *dev = pci_get_drvdata(pdev);
  14209. struct tg3 *tp = netdev_priv(dev);
  14210. int err;
  14211. if (!netif_running(dev))
  14212. return 0;
  14213. netif_device_attach(dev);
  14214. tg3_full_lock(tp, 0);
  14215. tg3_flag_set(tp, INIT_COMPLETE);
  14216. err = tg3_restart_hw(tp, 1);
  14217. if (err)
  14218. goto out;
  14219. tg3_timer_start(tp);
  14220. tg3_netif_start(tp);
  14221. out:
  14222. tg3_full_unlock(tp);
  14223. if (!err)
  14224. tg3_phy_start(tp);
  14225. return err;
  14226. }
  14227. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14228. #define TG3_PM_OPS (&tg3_pm_ops)
  14229. #else
  14230. #define TG3_PM_OPS NULL
  14231. #endif /* CONFIG_PM_SLEEP */
  14232. /**
  14233. * tg3_io_error_detected - called when PCI error is detected
  14234. * @pdev: Pointer to PCI device
  14235. * @state: The current pci connection state
  14236. *
  14237. * This function is called after a PCI bus error affecting
  14238. * this device has been detected.
  14239. */
  14240. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14241. pci_channel_state_t state)
  14242. {
  14243. struct net_device *netdev = pci_get_drvdata(pdev);
  14244. struct tg3 *tp = netdev_priv(netdev);
  14245. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14246. netdev_info(netdev, "PCI I/O error detected\n");
  14247. rtnl_lock();
  14248. if (!netif_running(netdev))
  14249. goto done;
  14250. tg3_phy_stop(tp);
  14251. tg3_netif_stop(tp);
  14252. tg3_timer_stop(tp);
  14253. /* Want to make sure that the reset task doesn't run */
  14254. tg3_reset_task_cancel(tp);
  14255. netif_device_detach(netdev);
  14256. /* Clean up software state, even if MMIO is blocked */
  14257. tg3_full_lock(tp, 0);
  14258. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14259. tg3_full_unlock(tp);
  14260. done:
  14261. if (state == pci_channel_io_perm_failure)
  14262. err = PCI_ERS_RESULT_DISCONNECT;
  14263. else
  14264. pci_disable_device(pdev);
  14265. rtnl_unlock();
  14266. return err;
  14267. }
  14268. /**
  14269. * tg3_io_slot_reset - called after the pci bus has been reset.
  14270. * @pdev: Pointer to PCI device
  14271. *
  14272. * Restart the card from scratch, as if from a cold-boot.
  14273. * At this point, the card has exprienced a hard reset,
  14274. * followed by fixups by BIOS, and has its config space
  14275. * set up identically to what it was at cold boot.
  14276. */
  14277. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14278. {
  14279. struct net_device *netdev = pci_get_drvdata(pdev);
  14280. struct tg3 *tp = netdev_priv(netdev);
  14281. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14282. int err;
  14283. rtnl_lock();
  14284. if (pci_enable_device(pdev)) {
  14285. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14286. goto done;
  14287. }
  14288. pci_set_master(pdev);
  14289. pci_restore_state(pdev);
  14290. pci_save_state(pdev);
  14291. if (!netif_running(netdev)) {
  14292. rc = PCI_ERS_RESULT_RECOVERED;
  14293. goto done;
  14294. }
  14295. err = tg3_power_up(tp);
  14296. if (err)
  14297. goto done;
  14298. rc = PCI_ERS_RESULT_RECOVERED;
  14299. done:
  14300. rtnl_unlock();
  14301. return rc;
  14302. }
  14303. /**
  14304. * tg3_io_resume - called when traffic can start flowing again.
  14305. * @pdev: Pointer to PCI device
  14306. *
  14307. * This callback is called when the error recovery driver tells
  14308. * us that its OK to resume normal operation.
  14309. */
  14310. static void tg3_io_resume(struct pci_dev *pdev)
  14311. {
  14312. struct net_device *netdev = pci_get_drvdata(pdev);
  14313. struct tg3 *tp = netdev_priv(netdev);
  14314. int err;
  14315. rtnl_lock();
  14316. if (!netif_running(netdev))
  14317. goto done;
  14318. tg3_full_lock(tp, 0);
  14319. tg3_flag_set(tp, INIT_COMPLETE);
  14320. err = tg3_restart_hw(tp, 1);
  14321. if (err) {
  14322. tg3_full_unlock(tp);
  14323. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14324. goto done;
  14325. }
  14326. netif_device_attach(netdev);
  14327. tg3_timer_start(tp);
  14328. tg3_netif_start(tp);
  14329. tg3_full_unlock(tp);
  14330. tg3_phy_start(tp);
  14331. done:
  14332. rtnl_unlock();
  14333. }
  14334. static const struct pci_error_handlers tg3_err_handler = {
  14335. .error_detected = tg3_io_error_detected,
  14336. .slot_reset = tg3_io_slot_reset,
  14337. .resume = tg3_io_resume
  14338. };
  14339. static struct pci_driver tg3_driver = {
  14340. .name = DRV_MODULE_NAME,
  14341. .id_table = tg3_pci_tbl,
  14342. .probe = tg3_init_one,
  14343. .remove = tg3_remove_one,
  14344. .err_handler = &tg3_err_handler,
  14345. .driver.pm = TG3_PM_OPS,
  14346. };
  14347. static int __init tg3_init(void)
  14348. {
  14349. return pci_register_driver(&tg3_driver);
  14350. }
  14351. static void __exit tg3_cleanup(void)
  14352. {
  14353. pci_unregister_driver(&tg3_driver);
  14354. }
  14355. module_init(tg3_init);
  14356. module_exit(tg3_cleanup);