intel-gtt.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. /*
  18. * If we have Intel graphics, we're not going to have anything other than
  19. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  20. * on the Intel IOMMU support (CONFIG_DMAR).
  21. * Only newer chipsets need to bother with this, of course.
  22. */
  23. #ifdef CONFIG_DMAR
  24. #define USE_PCI_DMA_API 1
  25. #endif
  26. static const struct aper_size_info_fixed intel_i810_sizes[] =
  27. {
  28. {64, 16384, 4},
  29. /* The 32M mode still requires a 64k gatt */
  30. {32, 8192, 4}
  31. };
  32. #define AGP_DCACHE_MEMORY 1
  33. #define AGP_PHYS_MEMORY 2
  34. #define INTEL_AGP_CACHED_MEMORY 3
  35. static struct gatt_mask intel_i810_masks[] =
  36. {
  37. {.mask = I810_PTE_VALID, .type = 0},
  38. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  39. {.mask = I810_PTE_VALID, .type = 0},
  40. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  41. .type = INTEL_AGP_CACHED_MEMORY}
  42. };
  43. static struct _intel_private {
  44. struct pci_dev *pcidev; /* device one */
  45. u8 __iomem *registers;
  46. u32 __iomem *gtt; /* I915G */
  47. int num_dcache_entries;
  48. /* gtt_entries is the number of gtt entries that are already mapped
  49. * to stolen memory. Stolen memory is larger than the memory mapped
  50. * through gtt_entries, as it includes some reserved space for the BIOS
  51. * popup and for the GTT.
  52. */
  53. int gtt_entries; /* i830+ */
  54. int gtt_total_size;
  55. union {
  56. void __iomem *i9xx_flush_page;
  57. void *i8xx_flush_page;
  58. };
  59. struct page *i8xx_page;
  60. struct resource ifp_resource;
  61. int resource_valid;
  62. } intel_private;
  63. #ifdef USE_PCI_DMA_API
  64. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  65. {
  66. *ret = pci_map_page(intel_private.pcidev, page, 0,
  67. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  68. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  69. return -EINVAL;
  70. return 0;
  71. }
  72. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  73. {
  74. pci_unmap_page(intel_private.pcidev, dma,
  75. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  76. }
  77. static void intel_agp_free_sglist(struct agp_memory *mem)
  78. {
  79. struct sg_table st;
  80. st.sgl = mem->sg_list;
  81. st.orig_nents = st.nents = mem->page_count;
  82. sg_free_table(&st);
  83. mem->sg_list = NULL;
  84. mem->num_sg = 0;
  85. }
  86. static int intel_agp_map_memory(struct agp_memory *mem)
  87. {
  88. struct sg_table st;
  89. struct scatterlist *sg;
  90. int i;
  91. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  92. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  93. goto err;
  94. mem->sg_list = sg = st.sgl;
  95. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  96. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  97. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  98. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  99. if (unlikely(!mem->num_sg))
  100. goto err;
  101. return 0;
  102. err:
  103. sg_free_table(&st);
  104. return -ENOMEM;
  105. }
  106. static void intel_agp_unmap_memory(struct agp_memory *mem)
  107. {
  108. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  109. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  110. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  111. intel_agp_free_sglist(mem);
  112. }
  113. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  114. off_t pg_start, int mask_type)
  115. {
  116. struct scatterlist *sg;
  117. int i, j;
  118. j = pg_start;
  119. WARN_ON(!mem->num_sg);
  120. if (mem->num_sg == mem->page_count) {
  121. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  122. writel(agp_bridge->driver->mask_memory(agp_bridge,
  123. sg_dma_address(sg), mask_type),
  124. intel_private.gtt+j);
  125. j++;
  126. }
  127. } else {
  128. /* sg may merge pages, but we have to separate
  129. * per-page addr for GTT */
  130. unsigned int len, m;
  131. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  132. len = sg_dma_len(sg) / PAGE_SIZE;
  133. for (m = 0; m < len; m++) {
  134. writel(agp_bridge->driver->mask_memory(agp_bridge,
  135. sg_dma_address(sg) + m * PAGE_SIZE,
  136. mask_type),
  137. intel_private.gtt+j);
  138. j++;
  139. }
  140. }
  141. }
  142. readl(intel_private.gtt+j-1);
  143. }
  144. #else
  145. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  146. off_t pg_start, int mask_type)
  147. {
  148. int i, j;
  149. u32 cache_bits = 0;
  150. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  151. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB)
  152. {
  153. cache_bits = GEN6_PTE_LLC_MLC;
  154. }
  155. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  156. writel(agp_bridge->driver->mask_memory(agp_bridge,
  157. page_to_phys(mem->pages[i]), mask_type),
  158. intel_private.gtt+j);
  159. }
  160. readl(intel_private.gtt+j-1);
  161. }
  162. #endif
  163. static int intel_i810_fetch_size(void)
  164. {
  165. u32 smram_miscc;
  166. struct aper_size_info_fixed *values;
  167. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  168. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  169. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  170. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  171. return 0;
  172. }
  173. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  174. agp_bridge->current_size = (void *) (values + 1);
  175. agp_bridge->aperture_size_idx = 1;
  176. return values[1].size;
  177. } else {
  178. agp_bridge->current_size = (void *) (values);
  179. agp_bridge->aperture_size_idx = 0;
  180. return values[0].size;
  181. }
  182. return 0;
  183. }
  184. static int intel_i810_configure(void)
  185. {
  186. struct aper_size_info_fixed *current_size;
  187. u32 temp;
  188. int i;
  189. current_size = A_SIZE_FIX(agp_bridge->current_size);
  190. if (!intel_private.registers) {
  191. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  192. temp &= 0xfff80000;
  193. intel_private.registers = ioremap(temp, 128 * 4096);
  194. if (!intel_private.registers) {
  195. dev_err(&intel_private.pcidev->dev,
  196. "can't remap memory\n");
  197. return -ENOMEM;
  198. }
  199. }
  200. if ((readl(intel_private.registers+I810_DRAM_CTL)
  201. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  202. /* This will need to be dynamically assigned */
  203. dev_info(&intel_private.pcidev->dev,
  204. "detected 4MB dedicated video ram\n");
  205. intel_private.num_dcache_entries = 1024;
  206. }
  207. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  208. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  209. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  210. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  211. if (agp_bridge->driver->needs_scratch_page) {
  212. for (i = 0; i < current_size->num_entries; i++) {
  213. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  214. }
  215. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  216. }
  217. global_cache_flush();
  218. return 0;
  219. }
  220. static void intel_i810_cleanup(void)
  221. {
  222. writel(0, intel_private.registers+I810_PGETBL_CTL);
  223. readl(intel_private.registers); /* PCI Posting. */
  224. iounmap(intel_private.registers);
  225. }
  226. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  227. {
  228. return;
  229. }
  230. /* Exists to support ARGB cursors */
  231. static struct page *i8xx_alloc_pages(void)
  232. {
  233. struct page *page;
  234. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  235. if (page == NULL)
  236. return NULL;
  237. if (set_pages_uc(page, 4) < 0) {
  238. set_pages_wb(page, 4);
  239. __free_pages(page, 2);
  240. return NULL;
  241. }
  242. get_page(page);
  243. atomic_inc(&agp_bridge->current_memory_agp);
  244. return page;
  245. }
  246. static void i8xx_destroy_pages(struct page *page)
  247. {
  248. if (page == NULL)
  249. return;
  250. set_pages_wb(page, 4);
  251. put_page(page);
  252. __free_pages(page, 2);
  253. atomic_dec(&agp_bridge->current_memory_agp);
  254. }
  255. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  256. int type)
  257. {
  258. if (type < AGP_USER_TYPES)
  259. return type;
  260. else if (type == AGP_USER_CACHED_MEMORY)
  261. return INTEL_AGP_CACHED_MEMORY;
  262. else
  263. return 0;
  264. }
  265. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  266. int type)
  267. {
  268. int i, j, num_entries;
  269. void *temp;
  270. int ret = -EINVAL;
  271. int mask_type;
  272. if (mem->page_count == 0)
  273. goto out;
  274. temp = agp_bridge->current_size;
  275. num_entries = A_SIZE_FIX(temp)->num_entries;
  276. if ((pg_start + mem->page_count) > num_entries)
  277. goto out_err;
  278. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  279. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  280. ret = -EBUSY;
  281. goto out_err;
  282. }
  283. }
  284. if (type != mem->type)
  285. goto out_err;
  286. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  287. switch (mask_type) {
  288. case AGP_DCACHE_MEMORY:
  289. if (!mem->is_flushed)
  290. global_cache_flush();
  291. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  292. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  293. intel_private.registers+I810_PTE_BASE+(i*4));
  294. }
  295. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  296. break;
  297. case AGP_PHYS_MEMORY:
  298. case AGP_NORMAL_MEMORY:
  299. if (!mem->is_flushed)
  300. global_cache_flush();
  301. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  302. writel(agp_bridge->driver->mask_memory(agp_bridge,
  303. page_to_phys(mem->pages[i]), mask_type),
  304. intel_private.registers+I810_PTE_BASE+(j*4));
  305. }
  306. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  307. break;
  308. default:
  309. goto out_err;
  310. }
  311. out:
  312. ret = 0;
  313. out_err:
  314. mem->is_flushed = true;
  315. return ret;
  316. }
  317. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  318. int type)
  319. {
  320. int i;
  321. if (mem->page_count == 0)
  322. return 0;
  323. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  324. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  325. }
  326. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  327. return 0;
  328. }
  329. /*
  330. * The i810/i830 requires a physical address to program its mouse
  331. * pointer into hardware.
  332. * However the Xserver still writes to it through the agp aperture.
  333. */
  334. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  335. {
  336. struct agp_memory *new;
  337. struct page *page;
  338. switch (pg_count) {
  339. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  340. break;
  341. case 4:
  342. /* kludge to get 4 physical pages for ARGB cursor */
  343. page = i8xx_alloc_pages();
  344. break;
  345. default:
  346. return NULL;
  347. }
  348. if (page == NULL)
  349. return NULL;
  350. new = agp_create_memory(pg_count);
  351. if (new == NULL)
  352. return NULL;
  353. new->pages[0] = page;
  354. if (pg_count == 4) {
  355. /* kludge to get 4 physical pages for ARGB cursor */
  356. new->pages[1] = new->pages[0] + 1;
  357. new->pages[2] = new->pages[1] + 1;
  358. new->pages[3] = new->pages[2] + 1;
  359. }
  360. new->page_count = pg_count;
  361. new->num_scratch_pages = pg_count;
  362. new->type = AGP_PHYS_MEMORY;
  363. new->physical = page_to_phys(new->pages[0]);
  364. return new;
  365. }
  366. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  367. {
  368. struct agp_memory *new;
  369. if (type == AGP_DCACHE_MEMORY) {
  370. if (pg_count != intel_private.num_dcache_entries)
  371. return NULL;
  372. new = agp_create_memory(1);
  373. if (new == NULL)
  374. return NULL;
  375. new->type = AGP_DCACHE_MEMORY;
  376. new->page_count = pg_count;
  377. new->num_scratch_pages = 0;
  378. agp_free_page_array(new);
  379. return new;
  380. }
  381. if (type == AGP_PHYS_MEMORY)
  382. return alloc_agpphysmem_i8xx(pg_count, type);
  383. return NULL;
  384. }
  385. static void intel_i810_free_by_type(struct agp_memory *curr)
  386. {
  387. agp_free_key(curr->key);
  388. if (curr->type == AGP_PHYS_MEMORY) {
  389. if (curr->page_count == 4)
  390. i8xx_destroy_pages(curr->pages[0]);
  391. else {
  392. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  393. AGP_PAGE_DESTROY_UNMAP);
  394. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  395. AGP_PAGE_DESTROY_FREE);
  396. }
  397. agp_free_page_array(curr);
  398. }
  399. kfree(curr);
  400. }
  401. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  402. dma_addr_t addr, int type)
  403. {
  404. /* Type checking must be done elsewhere */
  405. return addr | bridge->driver->masks[type].mask;
  406. }
  407. static struct aper_size_info_fixed intel_i830_sizes[] =
  408. {
  409. {128, 32768, 5},
  410. /* The 64M mode still requires a 128k gatt */
  411. {64, 16384, 5},
  412. {256, 65536, 6},
  413. {512, 131072, 7},
  414. };
  415. static void intel_i830_init_gtt_entries(void)
  416. {
  417. u16 gmch_ctrl;
  418. int gtt_entries = 0;
  419. u8 rdct;
  420. int local = 0;
  421. static const int ddt[4] = { 0, 16, 32, 64 };
  422. int size; /* reserved space (in kb) at the top of stolen memory */
  423. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  424. if (IS_I965) {
  425. u32 pgetbl_ctl;
  426. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  427. /* The 965 has a field telling us the size of the GTT,
  428. * which may be larger than what is necessary to map the
  429. * aperture.
  430. */
  431. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  432. case I965_PGETBL_SIZE_128KB:
  433. size = 128;
  434. break;
  435. case I965_PGETBL_SIZE_256KB:
  436. size = 256;
  437. break;
  438. case I965_PGETBL_SIZE_512KB:
  439. size = 512;
  440. break;
  441. case I965_PGETBL_SIZE_1MB:
  442. size = 1024;
  443. break;
  444. case I965_PGETBL_SIZE_2MB:
  445. size = 2048;
  446. break;
  447. case I965_PGETBL_SIZE_1_5MB:
  448. size = 1024 + 512;
  449. break;
  450. default:
  451. dev_info(&intel_private.pcidev->dev,
  452. "unknown page table size, assuming 512KB\n");
  453. size = 512;
  454. }
  455. size += 4; /* add in BIOS popup space */
  456. } else if (IS_G33 && !IS_PINEVIEW) {
  457. /* G33's GTT size defined in gmch_ctrl */
  458. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  459. case G33_PGETBL_SIZE_1M:
  460. size = 1024;
  461. break;
  462. case G33_PGETBL_SIZE_2M:
  463. size = 2048;
  464. break;
  465. default:
  466. dev_info(&agp_bridge->dev->dev,
  467. "unknown page table size 0x%x, assuming 512KB\n",
  468. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  469. size = 512;
  470. }
  471. size += 4;
  472. } else if (IS_G4X || IS_PINEVIEW) {
  473. /* On 4 series hardware, GTT stolen is separate from graphics
  474. * stolen, ignore it in stolen gtt entries counting. However,
  475. * 4KB of the stolen memory doesn't get mapped to the GTT.
  476. */
  477. size = 4;
  478. } else {
  479. /* On previous hardware, the GTT size was just what was
  480. * required to map the aperture.
  481. */
  482. size = agp_bridge->driver->fetch_size() + 4;
  483. }
  484. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  485. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  486. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  487. case I830_GMCH_GMS_STOLEN_512:
  488. gtt_entries = KB(512) - KB(size);
  489. break;
  490. case I830_GMCH_GMS_STOLEN_1024:
  491. gtt_entries = MB(1) - KB(size);
  492. break;
  493. case I830_GMCH_GMS_STOLEN_8192:
  494. gtt_entries = MB(8) - KB(size);
  495. break;
  496. case I830_GMCH_GMS_LOCAL:
  497. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  498. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  499. MB(ddt[I830_RDRAM_DDT(rdct)]);
  500. local = 1;
  501. break;
  502. default:
  503. gtt_entries = 0;
  504. break;
  505. }
  506. } else if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB ||
  507. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB) {
  508. /*
  509. * SandyBridge has new memory control reg at 0x50.w
  510. */
  511. u16 snb_gmch_ctl;
  512. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  513. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  514. case SNB_GMCH_GMS_STOLEN_32M:
  515. gtt_entries = MB(32) - KB(size);
  516. break;
  517. case SNB_GMCH_GMS_STOLEN_64M:
  518. gtt_entries = MB(64) - KB(size);
  519. break;
  520. case SNB_GMCH_GMS_STOLEN_96M:
  521. gtt_entries = MB(96) - KB(size);
  522. break;
  523. case SNB_GMCH_GMS_STOLEN_128M:
  524. gtt_entries = MB(128) - KB(size);
  525. break;
  526. case SNB_GMCH_GMS_STOLEN_160M:
  527. gtt_entries = MB(160) - KB(size);
  528. break;
  529. case SNB_GMCH_GMS_STOLEN_192M:
  530. gtt_entries = MB(192) - KB(size);
  531. break;
  532. case SNB_GMCH_GMS_STOLEN_224M:
  533. gtt_entries = MB(224) - KB(size);
  534. break;
  535. case SNB_GMCH_GMS_STOLEN_256M:
  536. gtt_entries = MB(256) - KB(size);
  537. break;
  538. case SNB_GMCH_GMS_STOLEN_288M:
  539. gtt_entries = MB(288) - KB(size);
  540. break;
  541. case SNB_GMCH_GMS_STOLEN_320M:
  542. gtt_entries = MB(320) - KB(size);
  543. break;
  544. case SNB_GMCH_GMS_STOLEN_352M:
  545. gtt_entries = MB(352) - KB(size);
  546. break;
  547. case SNB_GMCH_GMS_STOLEN_384M:
  548. gtt_entries = MB(384) - KB(size);
  549. break;
  550. case SNB_GMCH_GMS_STOLEN_416M:
  551. gtt_entries = MB(416) - KB(size);
  552. break;
  553. case SNB_GMCH_GMS_STOLEN_448M:
  554. gtt_entries = MB(448) - KB(size);
  555. break;
  556. case SNB_GMCH_GMS_STOLEN_480M:
  557. gtt_entries = MB(480) - KB(size);
  558. break;
  559. case SNB_GMCH_GMS_STOLEN_512M:
  560. gtt_entries = MB(512) - KB(size);
  561. break;
  562. }
  563. } else {
  564. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  565. case I855_GMCH_GMS_STOLEN_1M:
  566. gtt_entries = MB(1) - KB(size);
  567. break;
  568. case I855_GMCH_GMS_STOLEN_4M:
  569. gtt_entries = MB(4) - KB(size);
  570. break;
  571. case I855_GMCH_GMS_STOLEN_8M:
  572. gtt_entries = MB(8) - KB(size);
  573. break;
  574. case I855_GMCH_GMS_STOLEN_16M:
  575. gtt_entries = MB(16) - KB(size);
  576. break;
  577. case I855_GMCH_GMS_STOLEN_32M:
  578. gtt_entries = MB(32) - KB(size);
  579. break;
  580. case I915_GMCH_GMS_STOLEN_48M:
  581. /* Check it's really I915G */
  582. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  583. gtt_entries = MB(48) - KB(size);
  584. else
  585. gtt_entries = 0;
  586. break;
  587. case I915_GMCH_GMS_STOLEN_64M:
  588. /* Check it's really I915G */
  589. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  590. gtt_entries = MB(64) - KB(size);
  591. else
  592. gtt_entries = 0;
  593. break;
  594. case G33_GMCH_GMS_STOLEN_128M:
  595. if (IS_G33 || IS_I965 || IS_G4X)
  596. gtt_entries = MB(128) - KB(size);
  597. else
  598. gtt_entries = 0;
  599. break;
  600. case G33_GMCH_GMS_STOLEN_256M:
  601. if (IS_G33 || IS_I965 || IS_G4X)
  602. gtt_entries = MB(256) - KB(size);
  603. else
  604. gtt_entries = 0;
  605. break;
  606. case INTEL_GMCH_GMS_STOLEN_96M:
  607. if (IS_I965 || IS_G4X)
  608. gtt_entries = MB(96) - KB(size);
  609. else
  610. gtt_entries = 0;
  611. break;
  612. case INTEL_GMCH_GMS_STOLEN_160M:
  613. if (IS_I965 || IS_G4X)
  614. gtt_entries = MB(160) - KB(size);
  615. else
  616. gtt_entries = 0;
  617. break;
  618. case INTEL_GMCH_GMS_STOLEN_224M:
  619. if (IS_I965 || IS_G4X)
  620. gtt_entries = MB(224) - KB(size);
  621. else
  622. gtt_entries = 0;
  623. break;
  624. case INTEL_GMCH_GMS_STOLEN_352M:
  625. if (IS_I965 || IS_G4X)
  626. gtt_entries = MB(352) - KB(size);
  627. else
  628. gtt_entries = 0;
  629. break;
  630. default:
  631. gtt_entries = 0;
  632. break;
  633. }
  634. }
  635. if (gtt_entries > 0) {
  636. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  637. gtt_entries / KB(1), local ? "local" : "stolen");
  638. gtt_entries /= KB(4);
  639. } else {
  640. dev_info(&agp_bridge->dev->dev,
  641. "no pre-allocated video memory detected\n");
  642. gtt_entries = 0;
  643. }
  644. intel_private.gtt_entries = gtt_entries;
  645. }
  646. static void intel_i830_fini_flush(void)
  647. {
  648. kunmap(intel_private.i8xx_page);
  649. intel_private.i8xx_flush_page = NULL;
  650. unmap_page_from_agp(intel_private.i8xx_page);
  651. __free_page(intel_private.i8xx_page);
  652. intel_private.i8xx_page = NULL;
  653. }
  654. static void intel_i830_setup_flush(void)
  655. {
  656. /* return if we've already set the flush mechanism up */
  657. if (intel_private.i8xx_page)
  658. return;
  659. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  660. if (!intel_private.i8xx_page)
  661. return;
  662. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  663. if (!intel_private.i8xx_flush_page)
  664. intel_i830_fini_flush();
  665. }
  666. /* The chipset_flush interface needs to get data that has already been
  667. * flushed out of the CPU all the way out to main memory, because the GPU
  668. * doesn't snoop those buffers.
  669. *
  670. * The 8xx series doesn't have the same lovely interface for flushing the
  671. * chipset write buffers that the later chips do. According to the 865
  672. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  673. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  674. * that it'll push whatever was in there out. It appears to work.
  675. */
  676. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  677. {
  678. unsigned int *pg = intel_private.i8xx_flush_page;
  679. memset(pg, 0, 1024);
  680. if (cpu_has_clflush)
  681. clflush_cache_range(pg, 1024);
  682. else if (wbinvd_on_all_cpus() != 0)
  683. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  684. }
  685. /* The intel i830 automatically initializes the agp aperture during POST.
  686. * Use the memory already set aside for in the GTT.
  687. */
  688. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  689. {
  690. int page_order;
  691. struct aper_size_info_fixed *size;
  692. int num_entries;
  693. u32 temp;
  694. size = agp_bridge->current_size;
  695. page_order = size->page_order;
  696. num_entries = size->num_entries;
  697. agp_bridge->gatt_table_real = NULL;
  698. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  699. temp &= 0xfff80000;
  700. intel_private.registers = ioremap(temp, 128 * 4096);
  701. if (!intel_private.registers)
  702. return -ENOMEM;
  703. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  704. global_cache_flush(); /* FIXME: ?? */
  705. /* we have to call this as early as possible after the MMIO base address is known */
  706. intel_i830_init_gtt_entries();
  707. if (intel_private.gtt_entries == 0) {
  708. iounmap(intel_private.registers);
  709. return -ENOMEM;
  710. }
  711. agp_bridge->gatt_table = NULL;
  712. agp_bridge->gatt_bus_addr = temp;
  713. return 0;
  714. }
  715. /* Return the gatt table to a sane state. Use the top of stolen
  716. * memory for the GTT.
  717. */
  718. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  719. {
  720. return 0;
  721. }
  722. static int intel_i830_fetch_size(void)
  723. {
  724. u16 gmch_ctrl;
  725. struct aper_size_info_fixed *values;
  726. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  727. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  728. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  729. /* 855GM/852GM/865G has 128MB aperture size */
  730. agp_bridge->current_size = (void *) values;
  731. agp_bridge->aperture_size_idx = 0;
  732. return values[0].size;
  733. }
  734. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  735. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  736. agp_bridge->current_size = (void *) values;
  737. agp_bridge->aperture_size_idx = 0;
  738. return values[0].size;
  739. } else {
  740. agp_bridge->current_size = (void *) (values + 1);
  741. agp_bridge->aperture_size_idx = 1;
  742. return values[1].size;
  743. }
  744. return 0;
  745. }
  746. static int intel_i830_configure(void)
  747. {
  748. struct aper_size_info_fixed *current_size;
  749. u32 temp;
  750. u16 gmch_ctrl;
  751. int i;
  752. current_size = A_SIZE_FIX(agp_bridge->current_size);
  753. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  754. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  755. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  756. gmch_ctrl |= I830_GMCH_ENABLED;
  757. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  758. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  759. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  760. if (agp_bridge->driver->needs_scratch_page) {
  761. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  762. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  763. }
  764. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  765. }
  766. global_cache_flush();
  767. intel_i830_setup_flush();
  768. return 0;
  769. }
  770. static void intel_i830_cleanup(void)
  771. {
  772. iounmap(intel_private.registers);
  773. }
  774. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  775. int type)
  776. {
  777. int i, j, num_entries;
  778. void *temp;
  779. int ret = -EINVAL;
  780. int mask_type;
  781. if (mem->page_count == 0)
  782. goto out;
  783. temp = agp_bridge->current_size;
  784. num_entries = A_SIZE_FIX(temp)->num_entries;
  785. if (pg_start < intel_private.gtt_entries) {
  786. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  787. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  788. pg_start, intel_private.gtt_entries);
  789. dev_info(&intel_private.pcidev->dev,
  790. "trying to insert into local/stolen memory\n");
  791. goto out_err;
  792. }
  793. if ((pg_start + mem->page_count) > num_entries)
  794. goto out_err;
  795. /* The i830 can't check the GTT for entries since its read only,
  796. * depend on the caller to make the correct offset decisions.
  797. */
  798. if (type != mem->type)
  799. goto out_err;
  800. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  801. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  802. mask_type != INTEL_AGP_CACHED_MEMORY)
  803. goto out_err;
  804. if (!mem->is_flushed)
  805. global_cache_flush();
  806. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  807. writel(agp_bridge->driver->mask_memory(agp_bridge,
  808. page_to_phys(mem->pages[i]), mask_type),
  809. intel_private.registers+I810_PTE_BASE+(j*4));
  810. }
  811. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  812. out:
  813. ret = 0;
  814. out_err:
  815. mem->is_flushed = true;
  816. return ret;
  817. }
  818. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  819. int type)
  820. {
  821. int i;
  822. if (mem->page_count == 0)
  823. return 0;
  824. if (pg_start < intel_private.gtt_entries) {
  825. dev_info(&intel_private.pcidev->dev,
  826. "trying to disable local/stolen memory\n");
  827. return -EINVAL;
  828. }
  829. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  830. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  831. }
  832. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  833. return 0;
  834. }
  835. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  836. {
  837. if (type == AGP_PHYS_MEMORY)
  838. return alloc_agpphysmem_i8xx(pg_count, type);
  839. /* always return NULL for other allocation types for now */
  840. return NULL;
  841. }
  842. static int intel_alloc_chipset_flush_resource(void)
  843. {
  844. int ret;
  845. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  846. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  847. pcibios_align_resource, agp_bridge->dev);
  848. return ret;
  849. }
  850. static void intel_i915_setup_chipset_flush(void)
  851. {
  852. int ret;
  853. u32 temp;
  854. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  855. if (!(temp & 0x1)) {
  856. intel_alloc_chipset_flush_resource();
  857. intel_private.resource_valid = 1;
  858. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  859. } else {
  860. temp &= ~1;
  861. intel_private.resource_valid = 1;
  862. intel_private.ifp_resource.start = temp;
  863. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  864. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  865. /* some BIOSes reserve this area in a pnp some don't */
  866. if (ret)
  867. intel_private.resource_valid = 0;
  868. }
  869. }
  870. static void intel_i965_g33_setup_chipset_flush(void)
  871. {
  872. u32 temp_hi, temp_lo;
  873. int ret;
  874. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  875. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  876. if (!(temp_lo & 0x1)) {
  877. intel_alloc_chipset_flush_resource();
  878. intel_private.resource_valid = 1;
  879. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  880. upper_32_bits(intel_private.ifp_resource.start));
  881. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  882. } else {
  883. u64 l64;
  884. temp_lo &= ~0x1;
  885. l64 = ((u64)temp_hi << 32) | temp_lo;
  886. intel_private.resource_valid = 1;
  887. intel_private.ifp_resource.start = l64;
  888. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  889. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  890. /* some BIOSes reserve this area in a pnp some don't */
  891. if (ret)
  892. intel_private.resource_valid = 0;
  893. }
  894. }
  895. static void intel_i9xx_setup_flush(void)
  896. {
  897. /* return if already configured */
  898. if (intel_private.ifp_resource.start)
  899. return;
  900. if (IS_SNB)
  901. return;
  902. /* setup a resource for this object */
  903. intel_private.ifp_resource.name = "Intel Flush Page";
  904. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  905. /* Setup chipset flush for 915 */
  906. if (IS_I965 || IS_G33 || IS_G4X) {
  907. intel_i965_g33_setup_chipset_flush();
  908. } else {
  909. intel_i915_setup_chipset_flush();
  910. }
  911. if (intel_private.ifp_resource.start) {
  912. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  913. if (!intel_private.i9xx_flush_page)
  914. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  915. }
  916. }
  917. static int intel_i9xx_configure(void)
  918. {
  919. struct aper_size_info_fixed *current_size;
  920. u32 temp;
  921. u16 gmch_ctrl;
  922. int i;
  923. current_size = A_SIZE_FIX(agp_bridge->current_size);
  924. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  925. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  926. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  927. gmch_ctrl |= I830_GMCH_ENABLED;
  928. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  929. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  930. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  931. if (agp_bridge->driver->needs_scratch_page) {
  932. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  933. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  934. }
  935. readl(intel_private.gtt+i-1); /* PCI Posting. */
  936. }
  937. global_cache_flush();
  938. intel_i9xx_setup_flush();
  939. return 0;
  940. }
  941. static void intel_i915_cleanup(void)
  942. {
  943. if (intel_private.i9xx_flush_page)
  944. iounmap(intel_private.i9xx_flush_page);
  945. if (intel_private.resource_valid)
  946. release_resource(&intel_private.ifp_resource);
  947. intel_private.ifp_resource.start = 0;
  948. intel_private.resource_valid = 0;
  949. iounmap(intel_private.gtt);
  950. iounmap(intel_private.registers);
  951. }
  952. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  953. {
  954. if (intel_private.i9xx_flush_page)
  955. writel(1, intel_private.i9xx_flush_page);
  956. }
  957. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  958. int type)
  959. {
  960. int num_entries;
  961. void *temp;
  962. int ret = -EINVAL;
  963. int mask_type;
  964. if (mem->page_count == 0)
  965. goto out;
  966. temp = agp_bridge->current_size;
  967. num_entries = A_SIZE_FIX(temp)->num_entries;
  968. if (pg_start < intel_private.gtt_entries) {
  969. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  970. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  971. pg_start, intel_private.gtt_entries);
  972. dev_info(&intel_private.pcidev->dev,
  973. "trying to insert into local/stolen memory\n");
  974. goto out_err;
  975. }
  976. if ((pg_start + mem->page_count) > num_entries)
  977. goto out_err;
  978. /* The i915 can't check the GTT for entries since it's read only;
  979. * depend on the caller to make the correct offset decisions.
  980. */
  981. if (type != mem->type)
  982. goto out_err;
  983. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  984. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  985. mask_type != INTEL_AGP_CACHED_MEMORY)
  986. goto out_err;
  987. if (!mem->is_flushed)
  988. global_cache_flush();
  989. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  990. out:
  991. ret = 0;
  992. out_err:
  993. mem->is_flushed = true;
  994. return ret;
  995. }
  996. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  997. int type)
  998. {
  999. int i;
  1000. if (mem->page_count == 0)
  1001. return 0;
  1002. if (pg_start < intel_private.gtt_entries) {
  1003. dev_info(&intel_private.pcidev->dev,
  1004. "trying to disable local/stolen memory\n");
  1005. return -EINVAL;
  1006. }
  1007. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1008. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1009. readl(intel_private.gtt+i-1);
  1010. return 0;
  1011. }
  1012. /* Return the aperture size by just checking the resource length. The effect
  1013. * described in the spec of the MSAC registers is just changing of the
  1014. * resource size.
  1015. */
  1016. static int intel_i9xx_fetch_size(void)
  1017. {
  1018. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1019. int aper_size; /* size in megabytes */
  1020. int i;
  1021. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1022. for (i = 0; i < num_sizes; i++) {
  1023. if (aper_size == intel_i830_sizes[i].size) {
  1024. agp_bridge->current_size = intel_i830_sizes + i;
  1025. return aper_size;
  1026. }
  1027. }
  1028. return 0;
  1029. }
  1030. static int intel_i915_get_gtt_size(void)
  1031. {
  1032. int size;
  1033. if (IS_G33) {
  1034. u16 gmch_ctrl;
  1035. /* G33's GTT size defined in gmch_ctrl */
  1036. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1037. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1038. case I830_GMCH_GMS_STOLEN_512:
  1039. size = 512;
  1040. break;
  1041. case I830_GMCH_GMS_STOLEN_1024:
  1042. size = 1024;
  1043. break;
  1044. case I830_GMCH_GMS_STOLEN_8192:
  1045. size = 8*1024;
  1046. break;
  1047. default:
  1048. dev_info(&agp_bridge->dev->dev,
  1049. "unknown page table size 0x%x, assuming 512KB\n",
  1050. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1051. size = 512;
  1052. }
  1053. } else {
  1054. /* On previous hardware, the GTT size was just what was
  1055. * required to map the aperture.
  1056. */
  1057. size = agp_bridge->driver->fetch_size();
  1058. }
  1059. return KB(size);
  1060. }
  1061. /* The intel i915 automatically initializes the agp aperture during POST.
  1062. * Use the memory already set aside for in the GTT.
  1063. */
  1064. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1065. {
  1066. int page_order;
  1067. struct aper_size_info_fixed *size;
  1068. int num_entries;
  1069. u32 temp, temp2;
  1070. int gtt_map_size;
  1071. size = agp_bridge->current_size;
  1072. page_order = size->page_order;
  1073. num_entries = size->num_entries;
  1074. agp_bridge->gatt_table_real = NULL;
  1075. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1076. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1077. gtt_map_size = intel_i915_get_gtt_size();
  1078. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1079. if (!intel_private.gtt)
  1080. return -ENOMEM;
  1081. intel_private.gtt_total_size = gtt_map_size / 4;
  1082. temp &= 0xfff80000;
  1083. intel_private.registers = ioremap(temp, 128 * 4096);
  1084. if (!intel_private.registers) {
  1085. iounmap(intel_private.gtt);
  1086. return -ENOMEM;
  1087. }
  1088. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1089. global_cache_flush(); /* FIXME: ? */
  1090. /* we have to call this as early as possible after the MMIO base address is known */
  1091. intel_i830_init_gtt_entries();
  1092. if (intel_private.gtt_entries == 0) {
  1093. iounmap(intel_private.gtt);
  1094. iounmap(intel_private.registers);
  1095. return -ENOMEM;
  1096. }
  1097. agp_bridge->gatt_table = NULL;
  1098. agp_bridge->gatt_bus_addr = temp;
  1099. return 0;
  1100. }
  1101. /*
  1102. * The i965 supports 36-bit physical addresses, but to keep
  1103. * the format of the GTT the same, the bits that don't fit
  1104. * in a 32-bit word are shifted down to bits 4..7.
  1105. *
  1106. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1107. * is always zero on 32-bit architectures, so no need to make
  1108. * this conditional.
  1109. */
  1110. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1111. dma_addr_t addr, int type)
  1112. {
  1113. /* Shift high bits down */
  1114. addr |= (addr >> 28) & 0xf0;
  1115. /* Type checking must be done elsewhere */
  1116. return addr | bridge->driver->masks[type].mask;
  1117. }
  1118. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1119. dma_addr_t addr, int type)
  1120. {
  1121. /* Shift high bits down */
  1122. addr |= (addr >> 28) & 0xff;
  1123. /* Type checking must be done elsewhere */
  1124. return addr | bridge->driver->masks[type].mask;
  1125. }
  1126. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1127. {
  1128. u16 snb_gmch_ctl;
  1129. switch (agp_bridge->dev->device) {
  1130. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1131. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1132. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1133. case PCI_DEVICE_ID_INTEL_G45_HB:
  1134. case PCI_DEVICE_ID_INTEL_G41_HB:
  1135. case PCI_DEVICE_ID_INTEL_B43_HB:
  1136. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1137. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1138. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1139. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1140. *gtt_offset = *gtt_size = MB(2);
  1141. break;
  1142. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1143. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1144. *gtt_offset = MB(2);
  1145. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1146. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1147. default:
  1148. case SNB_GTT_SIZE_0M:
  1149. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1150. *gtt_size = MB(0);
  1151. break;
  1152. case SNB_GTT_SIZE_1M:
  1153. *gtt_size = MB(1);
  1154. break;
  1155. case SNB_GTT_SIZE_2M:
  1156. *gtt_size = MB(2);
  1157. break;
  1158. }
  1159. break;
  1160. default:
  1161. *gtt_offset = *gtt_size = KB(512);
  1162. }
  1163. }
  1164. /* The intel i965 automatically initializes the agp aperture during POST.
  1165. * Use the memory already set aside for in the GTT.
  1166. */
  1167. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1168. {
  1169. int page_order;
  1170. struct aper_size_info_fixed *size;
  1171. int num_entries;
  1172. u32 temp;
  1173. int gtt_offset, gtt_size;
  1174. size = agp_bridge->current_size;
  1175. page_order = size->page_order;
  1176. num_entries = size->num_entries;
  1177. agp_bridge->gatt_table_real = NULL;
  1178. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1179. temp &= 0xfff00000;
  1180. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1181. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1182. if (!intel_private.gtt)
  1183. return -ENOMEM;
  1184. intel_private.gtt_total_size = gtt_size / 4;
  1185. intel_private.registers = ioremap(temp, 128 * 4096);
  1186. if (!intel_private.registers) {
  1187. iounmap(intel_private.gtt);
  1188. return -ENOMEM;
  1189. }
  1190. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1191. global_cache_flush(); /* FIXME: ? */
  1192. /* we have to call this as early as possible after the MMIO base address is known */
  1193. intel_i830_init_gtt_entries();
  1194. if (intel_private.gtt_entries == 0) {
  1195. iounmap(intel_private.gtt);
  1196. iounmap(intel_private.registers);
  1197. return -ENOMEM;
  1198. }
  1199. agp_bridge->gatt_table = NULL;
  1200. agp_bridge->gatt_bus_addr = temp;
  1201. return 0;
  1202. }
  1203. static const struct agp_bridge_driver intel_810_driver = {
  1204. .owner = THIS_MODULE,
  1205. .aperture_sizes = intel_i810_sizes,
  1206. .size_type = FIXED_APER_SIZE,
  1207. .num_aperture_sizes = 2,
  1208. .needs_scratch_page = true,
  1209. .configure = intel_i810_configure,
  1210. .fetch_size = intel_i810_fetch_size,
  1211. .cleanup = intel_i810_cleanup,
  1212. .mask_memory = intel_i810_mask_memory,
  1213. .masks = intel_i810_masks,
  1214. .agp_enable = intel_i810_agp_enable,
  1215. .cache_flush = global_cache_flush,
  1216. .create_gatt_table = agp_generic_create_gatt_table,
  1217. .free_gatt_table = agp_generic_free_gatt_table,
  1218. .insert_memory = intel_i810_insert_entries,
  1219. .remove_memory = intel_i810_remove_entries,
  1220. .alloc_by_type = intel_i810_alloc_by_type,
  1221. .free_by_type = intel_i810_free_by_type,
  1222. .agp_alloc_page = agp_generic_alloc_page,
  1223. .agp_alloc_pages = agp_generic_alloc_pages,
  1224. .agp_destroy_page = agp_generic_destroy_page,
  1225. .agp_destroy_pages = agp_generic_destroy_pages,
  1226. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1227. };
  1228. static const struct agp_bridge_driver intel_830_driver = {
  1229. .owner = THIS_MODULE,
  1230. .aperture_sizes = intel_i830_sizes,
  1231. .size_type = FIXED_APER_SIZE,
  1232. .num_aperture_sizes = 4,
  1233. .needs_scratch_page = true,
  1234. .configure = intel_i830_configure,
  1235. .fetch_size = intel_i830_fetch_size,
  1236. .cleanup = intel_i830_cleanup,
  1237. .mask_memory = intel_i810_mask_memory,
  1238. .masks = intel_i810_masks,
  1239. .agp_enable = intel_i810_agp_enable,
  1240. .cache_flush = global_cache_flush,
  1241. .create_gatt_table = intel_i830_create_gatt_table,
  1242. .free_gatt_table = intel_i830_free_gatt_table,
  1243. .insert_memory = intel_i830_insert_entries,
  1244. .remove_memory = intel_i830_remove_entries,
  1245. .alloc_by_type = intel_i830_alloc_by_type,
  1246. .free_by_type = intel_i810_free_by_type,
  1247. .agp_alloc_page = agp_generic_alloc_page,
  1248. .agp_alloc_pages = agp_generic_alloc_pages,
  1249. .agp_destroy_page = agp_generic_destroy_page,
  1250. .agp_destroy_pages = agp_generic_destroy_pages,
  1251. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1252. .chipset_flush = intel_i830_chipset_flush,
  1253. };
  1254. static const struct agp_bridge_driver intel_915_driver = {
  1255. .owner = THIS_MODULE,
  1256. .aperture_sizes = intel_i830_sizes,
  1257. .size_type = FIXED_APER_SIZE,
  1258. .num_aperture_sizes = 4,
  1259. .needs_scratch_page = true,
  1260. .configure = intel_i9xx_configure,
  1261. .fetch_size = intel_i9xx_fetch_size,
  1262. .cleanup = intel_i915_cleanup,
  1263. .mask_memory = intel_i810_mask_memory,
  1264. .masks = intel_i810_masks,
  1265. .agp_enable = intel_i810_agp_enable,
  1266. .cache_flush = global_cache_flush,
  1267. .create_gatt_table = intel_i915_create_gatt_table,
  1268. .free_gatt_table = intel_i830_free_gatt_table,
  1269. .insert_memory = intel_i915_insert_entries,
  1270. .remove_memory = intel_i915_remove_entries,
  1271. .alloc_by_type = intel_i830_alloc_by_type,
  1272. .free_by_type = intel_i810_free_by_type,
  1273. .agp_alloc_page = agp_generic_alloc_page,
  1274. .agp_alloc_pages = agp_generic_alloc_pages,
  1275. .agp_destroy_page = agp_generic_destroy_page,
  1276. .agp_destroy_pages = agp_generic_destroy_pages,
  1277. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1278. .chipset_flush = intel_i915_chipset_flush,
  1279. #ifdef USE_PCI_DMA_API
  1280. .agp_map_page = intel_agp_map_page,
  1281. .agp_unmap_page = intel_agp_unmap_page,
  1282. .agp_map_memory = intel_agp_map_memory,
  1283. .agp_unmap_memory = intel_agp_unmap_memory,
  1284. #endif
  1285. };
  1286. static const struct agp_bridge_driver intel_i965_driver = {
  1287. .owner = THIS_MODULE,
  1288. .aperture_sizes = intel_i830_sizes,
  1289. .size_type = FIXED_APER_SIZE,
  1290. .num_aperture_sizes = 4,
  1291. .needs_scratch_page = true,
  1292. .configure = intel_i9xx_configure,
  1293. .fetch_size = intel_i9xx_fetch_size,
  1294. .cleanup = intel_i915_cleanup,
  1295. .mask_memory = intel_i965_mask_memory,
  1296. .masks = intel_i810_masks,
  1297. .agp_enable = intel_i810_agp_enable,
  1298. .cache_flush = global_cache_flush,
  1299. .create_gatt_table = intel_i965_create_gatt_table,
  1300. .free_gatt_table = intel_i830_free_gatt_table,
  1301. .insert_memory = intel_i915_insert_entries,
  1302. .remove_memory = intel_i915_remove_entries,
  1303. .alloc_by_type = intel_i830_alloc_by_type,
  1304. .free_by_type = intel_i810_free_by_type,
  1305. .agp_alloc_page = agp_generic_alloc_page,
  1306. .agp_alloc_pages = agp_generic_alloc_pages,
  1307. .agp_destroy_page = agp_generic_destroy_page,
  1308. .agp_destroy_pages = agp_generic_destroy_pages,
  1309. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1310. .chipset_flush = intel_i915_chipset_flush,
  1311. #ifdef USE_PCI_DMA_API
  1312. .agp_map_page = intel_agp_map_page,
  1313. .agp_unmap_page = intel_agp_unmap_page,
  1314. .agp_map_memory = intel_agp_map_memory,
  1315. .agp_unmap_memory = intel_agp_unmap_memory,
  1316. #endif
  1317. };
  1318. static const struct agp_bridge_driver intel_gen6_driver = {
  1319. .owner = THIS_MODULE,
  1320. .aperture_sizes = intel_i830_sizes,
  1321. .size_type = FIXED_APER_SIZE,
  1322. .num_aperture_sizes = 4,
  1323. .needs_scratch_page = true,
  1324. .configure = intel_i9xx_configure,
  1325. .fetch_size = intel_i9xx_fetch_size,
  1326. .cleanup = intel_i915_cleanup,
  1327. .mask_memory = intel_gen6_mask_memory,
  1328. .masks = intel_i810_masks,
  1329. .agp_enable = intel_i810_agp_enable,
  1330. .cache_flush = global_cache_flush,
  1331. .create_gatt_table = intel_i965_create_gatt_table,
  1332. .free_gatt_table = intel_i830_free_gatt_table,
  1333. .insert_memory = intel_i915_insert_entries,
  1334. .remove_memory = intel_i915_remove_entries,
  1335. .alloc_by_type = intel_i830_alloc_by_type,
  1336. .free_by_type = intel_i810_free_by_type,
  1337. .agp_alloc_page = agp_generic_alloc_page,
  1338. .agp_alloc_pages = agp_generic_alloc_pages,
  1339. .agp_destroy_page = agp_generic_destroy_page,
  1340. .agp_destroy_pages = agp_generic_destroy_pages,
  1341. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1342. .chipset_flush = intel_i915_chipset_flush,
  1343. #ifdef USE_PCI_DMA_API
  1344. .agp_map_page = intel_agp_map_page,
  1345. .agp_unmap_page = intel_agp_unmap_page,
  1346. .agp_map_memory = intel_agp_map_memory,
  1347. .agp_unmap_memory = intel_agp_unmap_memory,
  1348. #endif
  1349. };
  1350. static const struct agp_bridge_driver intel_g33_driver = {
  1351. .owner = THIS_MODULE,
  1352. .aperture_sizes = intel_i830_sizes,
  1353. .size_type = FIXED_APER_SIZE,
  1354. .num_aperture_sizes = 4,
  1355. .needs_scratch_page = true,
  1356. .configure = intel_i9xx_configure,
  1357. .fetch_size = intel_i9xx_fetch_size,
  1358. .cleanup = intel_i915_cleanup,
  1359. .mask_memory = intel_i965_mask_memory,
  1360. .masks = intel_i810_masks,
  1361. .agp_enable = intel_i810_agp_enable,
  1362. .cache_flush = global_cache_flush,
  1363. .create_gatt_table = intel_i915_create_gatt_table,
  1364. .free_gatt_table = intel_i830_free_gatt_table,
  1365. .insert_memory = intel_i915_insert_entries,
  1366. .remove_memory = intel_i915_remove_entries,
  1367. .alloc_by_type = intel_i830_alloc_by_type,
  1368. .free_by_type = intel_i810_free_by_type,
  1369. .agp_alloc_page = agp_generic_alloc_page,
  1370. .agp_alloc_pages = agp_generic_alloc_pages,
  1371. .agp_destroy_page = agp_generic_destroy_page,
  1372. .agp_destroy_pages = agp_generic_destroy_pages,
  1373. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1374. .chipset_flush = intel_i915_chipset_flush,
  1375. #ifdef USE_PCI_DMA_API
  1376. .agp_map_page = intel_agp_map_page,
  1377. .agp_unmap_page = intel_agp_unmap_page,
  1378. .agp_map_memory = intel_agp_map_memory,
  1379. .agp_unmap_memory = intel_agp_unmap_memory,
  1380. #endif
  1381. };