wm_adsp.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/pm.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/jack.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <linux/mfd/arizona/registers.h>
  30. #include "wm_adsp.h"
  31. #define adsp_crit(_dsp, fmt, ...) \
  32. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  33. #define adsp_err(_dsp, fmt, ...) \
  34. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  35. #define adsp_warn(_dsp, fmt, ...) \
  36. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  37. #define adsp_info(_dsp, fmt, ...) \
  38. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  39. #define adsp_dbg(_dsp, fmt, ...) \
  40. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  41. #define ADSP1_CONTROL_1 0x00
  42. #define ADSP1_CONTROL_2 0x02
  43. #define ADSP1_CONTROL_3 0x03
  44. #define ADSP1_CONTROL_4 0x04
  45. #define ADSP1_CONTROL_5 0x06
  46. #define ADSP1_CONTROL_6 0x07
  47. #define ADSP1_CONTROL_7 0x08
  48. #define ADSP1_CONTROL_8 0x09
  49. #define ADSP1_CONTROL_9 0x0A
  50. #define ADSP1_CONTROL_10 0x0B
  51. #define ADSP1_CONTROL_11 0x0C
  52. #define ADSP1_CONTROL_12 0x0D
  53. #define ADSP1_CONTROL_13 0x0F
  54. #define ADSP1_CONTROL_14 0x10
  55. #define ADSP1_CONTROL_15 0x11
  56. #define ADSP1_CONTROL_16 0x12
  57. #define ADSP1_CONTROL_17 0x13
  58. #define ADSP1_CONTROL_18 0x14
  59. #define ADSP1_CONTROL_19 0x16
  60. #define ADSP1_CONTROL_20 0x17
  61. #define ADSP1_CONTROL_21 0x18
  62. #define ADSP1_CONTROL_22 0x1A
  63. #define ADSP1_CONTROL_23 0x1B
  64. #define ADSP1_CONTROL_24 0x1C
  65. #define ADSP1_CONTROL_25 0x1E
  66. #define ADSP1_CONTROL_26 0x20
  67. #define ADSP1_CONTROL_27 0x21
  68. #define ADSP1_CONTROL_28 0x22
  69. #define ADSP1_CONTROL_29 0x23
  70. #define ADSP1_CONTROL_30 0x24
  71. #define ADSP1_CONTROL_31 0x26
  72. /*
  73. * ADSP1 Control 19
  74. */
  75. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. /*
  79. * ADSP1 Control 30
  80. */
  81. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  82. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  86. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  89. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  90. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_START 0x0001 /* DSP1_START */
  94. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  95. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  96. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  97. #define ADSP2_CONTROL 0
  98. #define ADSP2_CLOCKING 1
  99. #define ADSP2_STATUS1 4
  100. /*
  101. * ADSP2 Control
  102. */
  103. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  104. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  105. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  106. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  107. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  108. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  109. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  110. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  111. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  112. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  113. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  114. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  115. #define ADSP2_START 0x0001 /* DSP1_START */
  116. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  117. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  118. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  119. /*
  120. * ADSP2 clocking
  121. */
  122. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  123. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  124. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  125. /*
  126. * ADSP2 Status 1
  127. */
  128. #define ADSP2_RAM_RDY 0x0001
  129. #define ADSP2_RAM_RDY_MASK 0x0001
  130. #define ADSP2_RAM_RDY_SHIFT 0
  131. #define ADSP2_RAM_RDY_WIDTH 1
  132. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  133. int type)
  134. {
  135. int i;
  136. for (i = 0; i < dsp->num_mems; i++)
  137. if (dsp->mem[i].type == type)
  138. return &dsp->mem[i];
  139. return NULL;
  140. }
  141. static int wm_adsp_load(struct wm_adsp *dsp)
  142. {
  143. const struct firmware *firmware;
  144. struct regmap *regmap = dsp->regmap;
  145. unsigned int pos = 0;
  146. const struct wmfw_header *header;
  147. const struct wmfw_adsp1_sizes *adsp1_sizes;
  148. const struct wmfw_adsp2_sizes *adsp2_sizes;
  149. const struct wmfw_footer *footer;
  150. const struct wmfw_region *region;
  151. const struct wm_adsp_region *mem;
  152. const char *region_name;
  153. char *file, *text;
  154. unsigned int reg;
  155. int regions = 0;
  156. int ret, offset, type, sizes;
  157. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  158. if (file == NULL)
  159. return -ENOMEM;
  160. snprintf(file, PAGE_SIZE, "%s-dsp%d.wmfw", dsp->part, dsp->num);
  161. file[PAGE_SIZE - 1] = '\0';
  162. ret = request_firmware(&firmware, file, dsp->dev);
  163. if (ret != 0) {
  164. adsp_err(dsp, "Failed to request '%s'\n", file);
  165. goto out;
  166. }
  167. ret = -EINVAL;
  168. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  169. if (pos >= firmware->size) {
  170. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  171. file, firmware->size);
  172. goto out_fw;
  173. }
  174. header = (void*)&firmware->data[0];
  175. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  176. adsp_err(dsp, "%s: invalid magic\n", file);
  177. goto out_fw;
  178. }
  179. if (header->ver != 0) {
  180. adsp_err(dsp, "%s: unknown file format %d\n",
  181. file, header->ver);
  182. goto out_fw;
  183. }
  184. if (header->core != dsp->type) {
  185. adsp_err(dsp, "%s: invalid core %d != %d\n",
  186. file, header->core, dsp->type);
  187. goto out_fw;
  188. }
  189. switch (dsp->type) {
  190. case WMFW_ADSP1:
  191. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  192. adsp1_sizes = (void *)&(header[1]);
  193. footer = (void *)&(adsp1_sizes[1]);
  194. sizes = sizeof(*adsp1_sizes);
  195. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  196. file, le32_to_cpu(adsp1_sizes->dm),
  197. le32_to_cpu(adsp1_sizes->pm),
  198. le32_to_cpu(adsp1_sizes->zm));
  199. break;
  200. case WMFW_ADSP2:
  201. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  202. adsp2_sizes = (void *)&(header[1]);
  203. footer = (void *)&(adsp2_sizes[1]);
  204. sizes = sizeof(*adsp2_sizes);
  205. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  206. file, le32_to_cpu(adsp2_sizes->xm),
  207. le32_to_cpu(adsp2_sizes->ym),
  208. le32_to_cpu(adsp2_sizes->pm),
  209. le32_to_cpu(adsp2_sizes->zm));
  210. break;
  211. default:
  212. BUG_ON(NULL == "Unknown DSP type");
  213. goto out_fw;
  214. }
  215. if (le32_to_cpu(header->len) != sizeof(*header) +
  216. sizes + sizeof(*footer)) {
  217. adsp_err(dsp, "%s: unexpected header length %d\n",
  218. file, le32_to_cpu(header->len));
  219. goto out_fw;
  220. }
  221. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  222. le64_to_cpu(footer->timestamp));
  223. while (pos < firmware->size &&
  224. pos - firmware->size > sizeof(*region)) {
  225. region = (void *)&(firmware->data[pos]);
  226. region_name = "Unknown";
  227. reg = 0;
  228. text = NULL;
  229. offset = le32_to_cpu(region->offset) & 0xffffff;
  230. type = be32_to_cpu(region->type) & 0xff;
  231. mem = wm_adsp_find_region(dsp, type);
  232. switch (type) {
  233. case WMFW_NAME_TEXT:
  234. region_name = "Firmware name";
  235. text = kzalloc(le32_to_cpu(region->len) + 1,
  236. GFP_KERNEL);
  237. break;
  238. case WMFW_INFO_TEXT:
  239. region_name = "Information";
  240. text = kzalloc(le32_to_cpu(region->len) + 1,
  241. GFP_KERNEL);
  242. break;
  243. case WMFW_ABSOLUTE:
  244. region_name = "Absolute";
  245. reg = offset;
  246. break;
  247. case WMFW_ADSP1_PM:
  248. BUG_ON(!mem);
  249. region_name = "PM";
  250. reg = mem->base + (offset * 3);
  251. break;
  252. case WMFW_ADSP1_DM:
  253. BUG_ON(!mem);
  254. region_name = "DM";
  255. reg = mem->base + (offset * 2);
  256. break;
  257. case WMFW_ADSP2_XM:
  258. BUG_ON(!mem);
  259. region_name = "XM";
  260. reg = mem->base + (offset * 2);
  261. break;
  262. case WMFW_ADSP2_YM:
  263. BUG_ON(!mem);
  264. region_name = "YM";
  265. reg = mem->base + (offset * 2);
  266. break;
  267. case WMFW_ADSP1_ZM:
  268. BUG_ON(!mem);
  269. region_name = "ZM";
  270. reg = mem->base + (offset * 2);
  271. break;
  272. default:
  273. adsp_warn(dsp,
  274. "%s.%d: Unknown region type %x at %d(%x)\n",
  275. file, regions, type, pos, pos);
  276. break;
  277. }
  278. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  279. regions, le32_to_cpu(region->len), offset,
  280. region_name);
  281. if (text) {
  282. memcpy(text, region->data, le32_to_cpu(region->len));
  283. adsp_info(dsp, "%s: %s\n", file, text);
  284. kfree(text);
  285. }
  286. if (reg) {
  287. ret = regmap_raw_write(regmap, reg, region->data,
  288. le32_to_cpu(region->len));
  289. if (ret != 0) {
  290. adsp_err(dsp,
  291. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  292. file, regions,
  293. le32_to_cpu(region->len), offset,
  294. region_name, ret);
  295. goto out_fw;
  296. }
  297. }
  298. pos += le32_to_cpu(region->len) + sizeof(*region);
  299. regions++;
  300. }
  301. if (pos > firmware->size)
  302. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  303. file, regions, pos - firmware->size);
  304. out_fw:
  305. release_firmware(firmware);
  306. out:
  307. kfree(file);
  308. return ret;
  309. }
  310. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  311. {
  312. struct regmap *regmap = dsp->regmap;
  313. struct wmfw_coeff_hdr *hdr;
  314. struct wmfw_coeff_item *blk;
  315. const struct firmware *firmware;
  316. const char *region_name;
  317. int ret, pos, blocks, type, offset, reg;
  318. char *file;
  319. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  320. if (file == NULL)
  321. return -ENOMEM;
  322. snprintf(file, PAGE_SIZE, "%s-dsp%d.bin", dsp->part, dsp->num);
  323. file[PAGE_SIZE - 1] = '\0';
  324. ret = request_firmware(&firmware, file, dsp->dev);
  325. if (ret != 0) {
  326. adsp_warn(dsp, "Failed to request '%s'\n", file);
  327. ret = 0;
  328. goto out;
  329. }
  330. ret = -EINVAL;
  331. if (sizeof(*hdr) >= firmware->size) {
  332. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  333. file, firmware->size);
  334. goto out_fw;
  335. }
  336. hdr = (void*)&firmware->data[0];
  337. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  338. adsp_err(dsp, "%s: invalid magic\n", file);
  339. return -EINVAL;
  340. }
  341. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  342. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  343. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  344. le32_to_cpu(hdr->ver) & 0xff);
  345. pos = le32_to_cpu(hdr->len);
  346. blocks = 0;
  347. while (pos < firmware->size &&
  348. pos - firmware->size > sizeof(*blk)) {
  349. blk = (void*)(&firmware->data[pos]);
  350. type = be32_to_cpu(blk->type) & 0xff;
  351. offset = le32_to_cpu(blk->offset) & 0xffffff;
  352. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  353. file, blocks, le32_to_cpu(blk->id),
  354. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  355. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  356. le32_to_cpu(blk->ver) & 0xff);
  357. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  358. file, blocks, le32_to_cpu(blk->len), offset, type);
  359. reg = 0;
  360. region_name = "Unknown";
  361. switch (type) {
  362. case WMFW_NAME_TEXT:
  363. case WMFW_INFO_TEXT:
  364. break;
  365. case WMFW_ABSOLUTE:
  366. region_name = "register";
  367. reg = offset;
  368. break;
  369. default:
  370. adsp_err(dsp, "Unknown region type %x\n", type);
  371. break;
  372. }
  373. if (reg) {
  374. ret = regmap_raw_write(regmap, reg, blk->data,
  375. le32_to_cpu(blk->len));
  376. if (ret != 0) {
  377. adsp_err(dsp,
  378. "%s.%d: Failed to write to %x in %s\n",
  379. file, blocks, reg, region_name);
  380. }
  381. }
  382. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  383. blocks++;
  384. }
  385. if (pos > firmware->size)
  386. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  387. file, blocks, pos - firmware->size);
  388. out_fw:
  389. release_firmware(firmware);
  390. out:
  391. kfree(file);
  392. return 0;
  393. }
  394. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  395. struct snd_kcontrol *kcontrol,
  396. int event)
  397. {
  398. struct snd_soc_codec *codec = w->codec;
  399. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  400. struct wm_adsp *dsp = &dsps[w->shift];
  401. int ret;
  402. switch (event) {
  403. case SND_SOC_DAPM_POST_PMU:
  404. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  405. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  406. ret = wm_adsp_load(dsp);
  407. if (ret != 0)
  408. goto err;
  409. ret = wm_adsp_load_coeff(dsp);
  410. if (ret != 0)
  411. goto err;
  412. /* Start the core running */
  413. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  414. ADSP1_CORE_ENA | ADSP1_START,
  415. ADSP1_CORE_ENA | ADSP1_START);
  416. break;
  417. case SND_SOC_DAPM_PRE_PMD:
  418. /* Halt the core */
  419. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  420. ADSP1_CORE_ENA | ADSP1_START, 0);
  421. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  422. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  423. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  424. ADSP1_SYS_ENA, 0);
  425. break;
  426. default:
  427. break;
  428. }
  429. return 0;
  430. err:
  431. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  432. ADSP1_SYS_ENA, 0);
  433. return ret;
  434. }
  435. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  436. static int wm_adsp2_ena(struct wm_adsp *dsp)
  437. {
  438. unsigned int val;
  439. int ret, count;
  440. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  441. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  442. if (ret != 0)
  443. return ret;
  444. /* Wait for the RAM to start, should be near instantaneous */
  445. count = 0;
  446. do {
  447. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  448. &val);
  449. if (ret != 0)
  450. return ret;
  451. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  452. if (!(val & ADSP2_RAM_RDY)) {
  453. adsp_err(dsp, "Failed to start DSP RAM\n");
  454. return -EBUSY;
  455. }
  456. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  457. adsp_info(dsp, "RAM ready after %d polls\n", count);
  458. return 0;
  459. }
  460. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  461. struct snd_kcontrol *kcontrol, int event)
  462. {
  463. struct snd_soc_codec *codec = w->codec;
  464. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  465. struct wm_adsp *dsp = &dsps[w->shift];
  466. unsigned int val;
  467. int ret;
  468. switch (event) {
  469. case SND_SOC_DAPM_POST_PMU:
  470. /*
  471. * For simplicity set the DSP clock rate to be the
  472. * SYSCLK rate rather than making it configurable.
  473. */
  474. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  475. if (ret != 0) {
  476. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  477. ret);
  478. return ret;
  479. }
  480. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  481. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  482. ret = regmap_update_bits(dsp->regmap,
  483. dsp->base + ADSP2_CLOCKING,
  484. ADSP2_CLK_SEL_MASK, val);
  485. if (ret != 0) {
  486. adsp_err(dsp, "Failed to set clock rate: %d\n",
  487. ret);
  488. return ret;
  489. }
  490. if (dsp->dvfs) {
  491. ret = regmap_read(dsp->regmap,
  492. dsp->base + ADSP2_CLOCKING, &val);
  493. if (ret != 0) {
  494. dev_err(dsp->dev,
  495. "Failed to read clocking: %d\n", ret);
  496. return ret;
  497. }
  498. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  499. ret = regulator_enable(dsp->dvfs);
  500. if (ret != 0) {
  501. dev_err(dsp->dev,
  502. "Failed to enable supply: %d\n",
  503. ret);
  504. return ret;
  505. }
  506. ret = regulator_set_voltage(dsp->dvfs,
  507. 1800000,
  508. 1800000);
  509. if (ret != 0) {
  510. dev_err(dsp->dev,
  511. "Failed to raise supply: %d\n",
  512. ret);
  513. return ret;
  514. }
  515. }
  516. }
  517. ret = wm_adsp2_ena(dsp);
  518. if (ret != 0)
  519. return ret;
  520. ret = wm_adsp_load(dsp);
  521. if (ret != 0)
  522. goto err;
  523. ret = wm_adsp_load_coeff(dsp);
  524. if (ret != 0)
  525. goto err;
  526. ret = regmap_update_bits(dsp->regmap,
  527. dsp->base + ADSP2_CONTROL,
  528. ADSP2_CORE_ENA | ADSP2_START,
  529. ADSP2_CORE_ENA | ADSP2_START);
  530. if (ret != 0)
  531. goto err;
  532. break;
  533. case SND_SOC_DAPM_PRE_PMD:
  534. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  535. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  536. ADSP2_START, 0);
  537. if (dsp->dvfs) {
  538. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  539. 1800000);
  540. if (ret != 0)
  541. dev_warn(dsp->dev,
  542. "Failed to lower supply: %d\n",
  543. ret);
  544. ret = regulator_disable(dsp->dvfs);
  545. if (ret != 0)
  546. dev_err(dsp->dev,
  547. "Failed to enable supply: %d\n",
  548. ret);
  549. }
  550. break;
  551. default:
  552. break;
  553. }
  554. return 0;
  555. err:
  556. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  557. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  558. return ret;
  559. }
  560. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  561. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  562. {
  563. int ret;
  564. /*
  565. * Disable the DSP memory by default when in reset for a small
  566. * power saving.
  567. */
  568. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  569. ADSP2_MEM_ENA, 0);
  570. if (ret != 0) {
  571. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  572. return ret;
  573. }
  574. if (dvfs) {
  575. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  576. if (IS_ERR(adsp->dvfs)) {
  577. ret = PTR_ERR(adsp->dvfs);
  578. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  579. return ret;
  580. }
  581. ret = regulator_enable(adsp->dvfs);
  582. if (ret != 0) {
  583. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  584. ret);
  585. return ret;
  586. }
  587. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  588. if (ret != 0) {
  589. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  590. ret);
  591. return ret;
  592. }
  593. ret = regulator_disable(adsp->dvfs);
  594. if (ret != 0) {
  595. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  596. ret);
  597. return ret;
  598. }
  599. }
  600. return 0;
  601. }
  602. EXPORT_SYMBOL_GPL(wm_adsp2_init);