wm8350.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007-12 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/mfd/wm8350/audio.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <trace/events/asoc.h>
  29. #include "wm8350.h"
  30. #define WM8350_OUTn_0dB 0x39
  31. #define WM8350_RAMP_NONE 0
  32. #define WM8350_RAMP_UP 1
  33. #define WM8350_RAMP_DOWN 2
  34. /* We only include the analogue supplies here; the digital supplies
  35. * need to be available well before this driver can be probed.
  36. */
  37. static const char *supply_names[] = {
  38. "AVDD",
  39. "HPVDD",
  40. };
  41. struct wm8350_output {
  42. u16 active;
  43. u16 left_vol;
  44. u16 right_vol;
  45. u16 ramp;
  46. u16 mute;
  47. };
  48. struct wm8350_jack_data {
  49. struct snd_soc_jack *jack;
  50. struct delayed_work work;
  51. int report;
  52. int short_report;
  53. };
  54. struct wm8350_data {
  55. struct wm8350 *wm8350;
  56. struct wm8350_output out1;
  57. struct wm8350_output out2;
  58. struct wm8350_jack_data hpl;
  59. struct wm8350_jack_data hpr;
  60. struct wm8350_jack_data mic;
  61. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  62. int fll_freq_out;
  63. int fll_freq_in;
  64. };
  65. /*
  66. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  67. */
  68. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  69. {
  70. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  71. struct wm8350_output *out1 = &wm8350_data->out1;
  72. struct wm8350 *wm8350 = wm8350_data->wm8350;
  73. int left_complete = 0, right_complete = 0;
  74. u16 reg, val;
  75. /* left channel */
  76. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  77. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  78. if (out1->ramp == WM8350_RAMP_UP) {
  79. /* ramp step up */
  80. if (val < out1->left_vol) {
  81. val++;
  82. reg &= ~WM8350_OUT1L_VOL_MASK;
  83. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  84. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  85. } else
  86. left_complete = 1;
  87. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  88. /* ramp step down */
  89. if (val > 0) {
  90. val--;
  91. reg &= ~WM8350_OUT1L_VOL_MASK;
  92. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  93. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  94. } else
  95. left_complete = 1;
  96. } else
  97. return 1;
  98. /* right channel */
  99. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  100. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  101. if (out1->ramp == WM8350_RAMP_UP) {
  102. /* ramp step up */
  103. if (val < out1->right_vol) {
  104. val++;
  105. reg &= ~WM8350_OUT1R_VOL_MASK;
  106. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  107. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  108. } else
  109. right_complete = 1;
  110. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  111. /* ramp step down */
  112. if (val > 0) {
  113. val--;
  114. reg &= ~WM8350_OUT1R_VOL_MASK;
  115. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  116. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  117. } else
  118. right_complete = 1;
  119. }
  120. /* only hit the update bit if either volume has changed this step */
  121. if (!left_complete || !right_complete)
  122. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  123. return left_complete & right_complete;
  124. }
  125. /*
  126. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  127. */
  128. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  129. {
  130. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  131. struct wm8350_output *out2 = &wm8350_data->out2;
  132. struct wm8350 *wm8350 = wm8350_data->wm8350;
  133. int left_complete = 0, right_complete = 0;
  134. u16 reg, val;
  135. /* left channel */
  136. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  137. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  138. if (out2->ramp == WM8350_RAMP_UP) {
  139. /* ramp step up */
  140. if (val < out2->left_vol) {
  141. val++;
  142. reg &= ~WM8350_OUT2L_VOL_MASK;
  143. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  144. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  145. } else
  146. left_complete = 1;
  147. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  148. /* ramp step down */
  149. if (val > 0) {
  150. val--;
  151. reg &= ~WM8350_OUT2L_VOL_MASK;
  152. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  153. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  154. } else
  155. left_complete = 1;
  156. } else
  157. return 1;
  158. /* right channel */
  159. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  160. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  161. if (out2->ramp == WM8350_RAMP_UP) {
  162. /* ramp step up */
  163. if (val < out2->right_vol) {
  164. val++;
  165. reg &= ~WM8350_OUT2R_VOL_MASK;
  166. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  167. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  168. } else
  169. right_complete = 1;
  170. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  171. /* ramp step down */
  172. if (val > 0) {
  173. val--;
  174. reg &= ~WM8350_OUT2R_VOL_MASK;
  175. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  176. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  177. } else
  178. right_complete = 1;
  179. }
  180. /* only hit the update bit if either volume has changed this step */
  181. if (!left_complete || !right_complete)
  182. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  183. return left_complete & right_complete;
  184. }
  185. /*
  186. * This work ramps both output PGAs at stream start/stop time to
  187. * minimise pop associated with DAPM power switching.
  188. * It's best to enable Zero Cross when ramping occurs to minimise any
  189. * zipper noises.
  190. */
  191. static void wm8350_pga_work(struct work_struct *work)
  192. {
  193. struct snd_soc_dapm_context *dapm =
  194. container_of(work, struct snd_soc_dapm_context, delayed_work.work);
  195. struct snd_soc_codec *codec = dapm->codec;
  196. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  197. struct wm8350_output *out1 = &wm8350_data->out1,
  198. *out2 = &wm8350_data->out2;
  199. int i, out1_complete, out2_complete;
  200. /* do we need to ramp at all ? */
  201. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  202. return;
  203. /* PGA volumes have 6 bits of resolution to ramp */
  204. for (i = 0; i <= 63; i++) {
  205. out1_complete = 1, out2_complete = 1;
  206. if (out1->ramp != WM8350_RAMP_NONE)
  207. out1_complete = wm8350_out1_ramp_step(codec);
  208. if (out2->ramp != WM8350_RAMP_NONE)
  209. out2_complete = wm8350_out2_ramp_step(codec);
  210. /* ramp finished ? */
  211. if (out1_complete && out2_complete)
  212. break;
  213. /* we need to delay longer on the up ramp */
  214. if (out1->ramp == WM8350_RAMP_UP ||
  215. out2->ramp == WM8350_RAMP_UP) {
  216. /* delay is longer over 0dB as increases are larger */
  217. if (i >= WM8350_OUTn_0dB)
  218. schedule_timeout_interruptible(msecs_to_jiffies
  219. (2));
  220. else
  221. schedule_timeout_interruptible(msecs_to_jiffies
  222. (1));
  223. } else
  224. udelay(50); /* doesn't matter if we delay longer */
  225. }
  226. out1->ramp = WM8350_RAMP_NONE;
  227. out2->ramp = WM8350_RAMP_NONE;
  228. }
  229. /*
  230. * WM8350 Controls
  231. */
  232. static int pga_event(struct snd_soc_dapm_widget *w,
  233. struct snd_kcontrol *kcontrol, int event)
  234. {
  235. struct snd_soc_codec *codec = w->codec;
  236. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  237. struct wm8350_output *out;
  238. switch (w->shift) {
  239. case 0:
  240. case 1:
  241. out = &wm8350_data->out1;
  242. break;
  243. case 2:
  244. case 3:
  245. out = &wm8350_data->out2;
  246. break;
  247. default:
  248. BUG();
  249. return -1;
  250. }
  251. switch (event) {
  252. case SND_SOC_DAPM_POST_PMU:
  253. out->ramp = WM8350_RAMP_UP;
  254. out->active = 1;
  255. if (!delayed_work_pending(&codec->dapm.delayed_work))
  256. schedule_delayed_work(&codec->dapm.delayed_work,
  257. msecs_to_jiffies(1));
  258. break;
  259. case SND_SOC_DAPM_PRE_PMD:
  260. out->ramp = WM8350_RAMP_DOWN;
  261. out->active = 0;
  262. if (!delayed_work_pending(&codec->dapm.delayed_work))
  263. schedule_delayed_work(&codec->dapm.delayed_work,
  264. msecs_to_jiffies(1));
  265. break;
  266. }
  267. return 0;
  268. }
  269. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  270. struct snd_ctl_elem_value *ucontrol)
  271. {
  272. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  273. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  274. struct wm8350_output *out = NULL;
  275. struct soc_mixer_control *mc =
  276. (struct soc_mixer_control *)kcontrol->private_value;
  277. int ret;
  278. unsigned int reg = mc->reg;
  279. u16 val;
  280. /* For OUT1 and OUT2 we shadow the values and only actually write
  281. * them out when active in order to ensure the amplifier comes on
  282. * as quietly as possible. */
  283. switch (reg) {
  284. case WM8350_LOUT1_VOLUME:
  285. out = &wm8350_priv->out1;
  286. break;
  287. case WM8350_LOUT2_VOLUME:
  288. out = &wm8350_priv->out2;
  289. break;
  290. default:
  291. break;
  292. }
  293. if (out) {
  294. out->left_vol = ucontrol->value.integer.value[0];
  295. out->right_vol = ucontrol->value.integer.value[1];
  296. if (!out->active)
  297. return 1;
  298. }
  299. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  300. if (ret < 0)
  301. return ret;
  302. /* now hit the volume update bits (always bit 8) */
  303. val = snd_soc_read(codec, reg);
  304. snd_soc_write(codec, reg, val | WM8350_OUT1_VU);
  305. return 1;
  306. }
  307. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  308. struct snd_ctl_elem_value *ucontrol)
  309. {
  310. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  311. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  312. struct wm8350_output *out1 = &wm8350_priv->out1;
  313. struct wm8350_output *out2 = &wm8350_priv->out2;
  314. struct soc_mixer_control *mc =
  315. (struct soc_mixer_control *)kcontrol->private_value;
  316. unsigned int reg = mc->reg;
  317. /* If these are cached registers use the cache */
  318. switch (reg) {
  319. case WM8350_LOUT1_VOLUME:
  320. ucontrol->value.integer.value[0] = out1->left_vol;
  321. ucontrol->value.integer.value[1] = out1->right_vol;
  322. return 0;
  323. case WM8350_LOUT2_VOLUME:
  324. ucontrol->value.integer.value[0] = out2->left_vol;
  325. ucontrol->value.integer.value[1] = out2->right_vol;
  326. return 0;
  327. default:
  328. break;
  329. }
  330. return snd_soc_get_volsw(kcontrol, ucontrol);
  331. }
  332. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  333. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  334. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  335. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  336. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  337. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  338. static const char *wm8350_lr[] = { "Left", "Right" };
  339. static const struct soc_enum wm8350_enum[] = {
  340. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  341. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  342. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  343. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  344. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  345. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  346. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  347. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  348. };
  349. static DECLARE_TLV_DB_SCALE(pre_amp_tlv, -1200, 3525, 0);
  350. static DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 600, 0);
  351. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  352. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  353. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  354. static const unsigned int capture_sd_tlv[] = {
  355. TLV_DB_RANGE_HEAD(2),
  356. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  357. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  358. };
  359. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  360. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  361. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  362. SOC_DOUBLE_R_EXT_TLV("Playback PCM Volume",
  363. WM8350_DAC_DIGITAL_VOLUME_L,
  364. WM8350_DAC_DIGITAL_VOLUME_R,
  365. 0, 255, 0, wm8350_get_volsw_2r,
  366. wm8350_put_volsw_2r_vu, dac_pcm_tlv),
  367. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  368. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  369. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  370. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  371. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  372. SOC_DOUBLE_R_EXT_TLV("Capture PCM Volume",
  373. WM8350_ADC_DIGITAL_VOLUME_L,
  374. WM8350_ADC_DIGITAL_VOLUME_R,
  375. 0, 255, 0, wm8350_get_volsw_2r,
  376. wm8350_put_volsw_2r_vu, adc_pcm_tlv),
  377. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  378. WM8350_ADC_DIVIDER,
  379. 8, 4, 15, 1, capture_sd_tlv),
  380. SOC_DOUBLE_R_EXT_TLV("Capture Volume",
  381. WM8350_LEFT_INPUT_VOLUME,
  382. WM8350_RIGHT_INPUT_VOLUME,
  383. 2, 63, 0, wm8350_get_volsw_2r,
  384. wm8350_put_volsw_2r_vu, pre_amp_tlv),
  385. SOC_DOUBLE_R("Capture ZC Switch",
  386. WM8350_LEFT_INPUT_VOLUME,
  387. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  388. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  389. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  390. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  391. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  392. 5, 7, 0, out_mix_tlv),
  393. SOC_SINGLE_TLV("Left Input Bypass Volume",
  394. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  395. 9, 7, 0, out_mix_tlv),
  396. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  397. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  398. 1, 7, 0, out_mix_tlv),
  399. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  400. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  401. 5, 7, 0, out_mix_tlv),
  402. SOC_SINGLE_TLV("Right Input Bypass Volume",
  403. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  404. 13, 7, 0, out_mix_tlv),
  405. SOC_SINGLE("Left Input Mixer +20dB Switch",
  406. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  407. SOC_SINGLE("Right Input Mixer +20dB Switch",
  408. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  409. SOC_SINGLE_TLV("Out4 Capture Volume",
  410. WM8350_INPUT_MIXER_VOLUME,
  411. 1, 7, 0, out_mix_tlv),
  412. SOC_DOUBLE_R_EXT_TLV("Out1 Playback Volume",
  413. WM8350_LOUT1_VOLUME,
  414. WM8350_ROUT1_VOLUME,
  415. 2, 63, 0, wm8350_get_volsw_2r,
  416. wm8350_put_volsw_2r_vu, out_pga_tlv),
  417. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  418. WM8350_LOUT1_VOLUME,
  419. WM8350_ROUT1_VOLUME, 13, 1, 0),
  420. SOC_DOUBLE_R_EXT_TLV("Out2 Playback Volume",
  421. WM8350_LOUT2_VOLUME,
  422. WM8350_ROUT2_VOLUME,
  423. 2, 63, 0, wm8350_get_volsw_2r,
  424. wm8350_put_volsw_2r_vu, out_pga_tlv),
  425. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  426. WM8350_ROUT2_VOLUME, 13, 1, 0),
  427. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  428. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  429. 5, 7, 0, out_mix_tlv),
  430. SOC_DOUBLE_R("Out1 Playback Switch",
  431. WM8350_LOUT1_VOLUME,
  432. WM8350_ROUT1_VOLUME,
  433. 14, 1, 1),
  434. SOC_DOUBLE_R("Out2 Playback Switch",
  435. WM8350_LOUT2_VOLUME,
  436. WM8350_ROUT2_VOLUME,
  437. 14, 1, 1),
  438. };
  439. /*
  440. * DAPM Controls
  441. */
  442. /* Left Playback Mixer */
  443. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  444. SOC_DAPM_SINGLE("Playback Switch",
  445. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  446. SOC_DAPM_SINGLE("Left Bypass Switch",
  447. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  448. SOC_DAPM_SINGLE("Right Playback Switch",
  449. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  450. SOC_DAPM_SINGLE("Left Sidetone Switch",
  451. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  452. SOC_DAPM_SINGLE("Right Sidetone Switch",
  453. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  454. };
  455. /* Right Playback Mixer */
  456. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  457. SOC_DAPM_SINGLE("Playback Switch",
  458. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  459. SOC_DAPM_SINGLE("Right Bypass Switch",
  460. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  461. SOC_DAPM_SINGLE("Left Playback Switch",
  462. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  463. SOC_DAPM_SINGLE("Left Sidetone Switch",
  464. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  465. SOC_DAPM_SINGLE("Right Sidetone Switch",
  466. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  467. };
  468. /* Out4 Mixer */
  469. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  470. SOC_DAPM_SINGLE("Right Playback Switch",
  471. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  472. SOC_DAPM_SINGLE("Left Playback Switch",
  473. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  474. SOC_DAPM_SINGLE("Right Capture Switch",
  475. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  476. SOC_DAPM_SINGLE("Out3 Playback Switch",
  477. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  478. SOC_DAPM_SINGLE("Right Mixer Switch",
  479. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  480. SOC_DAPM_SINGLE("Left Mixer Switch",
  481. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  482. };
  483. /* Out3 Mixer */
  484. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  485. SOC_DAPM_SINGLE("Left Playback Switch",
  486. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  487. SOC_DAPM_SINGLE("Left Capture Switch",
  488. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  489. SOC_DAPM_SINGLE("Out4 Playback Switch",
  490. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  491. SOC_DAPM_SINGLE("Left Mixer Switch",
  492. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  493. };
  494. /* Left Input Mixer */
  495. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  496. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  497. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  498. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  499. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  500. SOC_DAPM_SINGLE("PGA Capture Switch",
  501. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  502. };
  503. /* Right Input Mixer */
  504. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  505. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  506. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  507. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  508. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  509. SOC_DAPM_SINGLE("PGA Capture Switch",
  510. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  511. };
  512. /* Left Mic Mixer */
  513. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  514. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  515. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  516. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  517. };
  518. /* Right Mic Mixer */
  519. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  520. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  521. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  522. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  523. };
  524. /* Beep Switch */
  525. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  526. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  527. /* Out4 Capture Mux */
  528. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  529. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  530. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  531. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  532. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  533. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  534. 0, pga_event,
  535. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  536. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  537. pga_event,
  538. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  539. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  540. 0, pga_event,
  541. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  542. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  543. pga_event,
  544. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  545. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  546. 7, 0, &wm8350_right_capt_mixer_controls[0],
  547. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  548. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  549. 6, 0, &wm8350_left_capt_mixer_controls[0],
  550. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  551. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  552. &wm8350_out4_mixer_controls[0],
  553. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  554. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  555. &wm8350_out3_mixer_controls[0],
  556. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  557. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  558. &wm8350_right_play_mixer_controls[0],
  559. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  560. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  561. &wm8350_left_play_mixer_controls[0],
  562. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  563. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  564. &wm8350_left_mic_mixer_controls[0],
  565. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  566. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  567. &wm8350_right_mic_mixer_controls[0],
  568. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  569. /* virtual mixer for Beep and Out2R */
  570. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  571. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  572. &wm8350_beep_switch_controls),
  573. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  574. WM8350_POWER_MGMT_4, 3, 0),
  575. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  576. WM8350_POWER_MGMT_4, 2, 0),
  577. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  578. WM8350_POWER_MGMT_4, 5, 0),
  579. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  580. WM8350_POWER_MGMT_4, 4, 0),
  581. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  582. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  583. &wm8350_out4_capture_controls),
  584. SND_SOC_DAPM_OUTPUT("OUT1R"),
  585. SND_SOC_DAPM_OUTPUT("OUT1L"),
  586. SND_SOC_DAPM_OUTPUT("OUT2R"),
  587. SND_SOC_DAPM_OUTPUT("OUT2L"),
  588. SND_SOC_DAPM_OUTPUT("OUT3"),
  589. SND_SOC_DAPM_OUTPUT("OUT4"),
  590. SND_SOC_DAPM_INPUT("IN1RN"),
  591. SND_SOC_DAPM_INPUT("IN1RP"),
  592. SND_SOC_DAPM_INPUT("IN2R"),
  593. SND_SOC_DAPM_INPUT("IN1LP"),
  594. SND_SOC_DAPM_INPUT("IN1LN"),
  595. SND_SOC_DAPM_INPUT("IN2L"),
  596. SND_SOC_DAPM_INPUT("IN3R"),
  597. SND_SOC_DAPM_INPUT("IN3L"),
  598. };
  599. static const struct snd_soc_dapm_route wm8350_dapm_routes[] = {
  600. /* left playback mixer */
  601. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  602. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  603. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  604. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  605. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  606. /* right playback mixer */
  607. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  608. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  609. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  610. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  611. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  612. /* out4 playback mixer */
  613. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  614. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  615. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  616. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  617. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  618. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  619. {"OUT4", NULL, "Out4 Mixer"},
  620. /* out3 playback mixer */
  621. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  622. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  623. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  624. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  625. {"OUT3", NULL, "Out3 Mixer"},
  626. /* out2 */
  627. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  628. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  629. {"OUT2L", NULL, "Left Out2 PGA"},
  630. {"OUT2R", NULL, "Right Out2 PGA"},
  631. /* out1 */
  632. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  633. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  634. {"OUT1L", NULL, "Left Out1 PGA"},
  635. {"OUT1R", NULL, "Right Out1 PGA"},
  636. /* ADCs */
  637. {"Left ADC", NULL, "Left Capture Mixer"},
  638. {"Right ADC", NULL, "Right Capture Mixer"},
  639. /* Left capture mixer */
  640. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  641. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  642. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  643. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  644. /* Right capture mixer */
  645. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  646. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  647. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  648. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  649. /* L3 Inputs */
  650. {"IN3L PGA", NULL, "IN3L"},
  651. {"IN3R PGA", NULL, "IN3R"},
  652. /* Left Mic mixer */
  653. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  654. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  655. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  656. /* Right Mic mixer */
  657. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  658. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  659. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  660. /* out 4 capture */
  661. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  662. /* Beep */
  663. {"Beep", NULL, "IN3R PGA"},
  664. };
  665. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  666. int clk_id, unsigned int freq, int dir)
  667. {
  668. struct snd_soc_codec *codec = codec_dai->codec;
  669. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  670. struct wm8350 *wm8350 = wm8350_data->wm8350;
  671. u16 fll_4;
  672. switch (clk_id) {
  673. case WM8350_MCLK_SEL_MCLK:
  674. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  675. WM8350_MCLK_SEL);
  676. break;
  677. case WM8350_MCLK_SEL_PLL_MCLK:
  678. case WM8350_MCLK_SEL_PLL_DAC:
  679. case WM8350_MCLK_SEL_PLL_ADC:
  680. case WM8350_MCLK_SEL_PLL_32K:
  681. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  682. WM8350_MCLK_SEL);
  683. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  684. ~WM8350_FLL_CLK_SRC_MASK;
  685. snd_soc_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  686. break;
  687. }
  688. /* MCLK direction */
  689. if (dir == SND_SOC_CLOCK_OUT)
  690. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  691. WM8350_MCLK_DIR);
  692. else
  693. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  694. WM8350_MCLK_DIR);
  695. return 0;
  696. }
  697. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  698. {
  699. struct snd_soc_codec *codec = codec_dai->codec;
  700. u16 val;
  701. switch (div_id) {
  702. case WM8350_ADC_CLKDIV:
  703. val = snd_soc_read(codec, WM8350_ADC_DIVIDER) &
  704. ~WM8350_ADC_CLKDIV_MASK;
  705. snd_soc_write(codec, WM8350_ADC_DIVIDER, val | div);
  706. break;
  707. case WM8350_DAC_CLKDIV:
  708. val = snd_soc_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  709. ~WM8350_DAC_CLKDIV_MASK;
  710. snd_soc_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  711. break;
  712. case WM8350_BCLK_CLKDIV:
  713. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  714. ~WM8350_BCLK_DIV_MASK;
  715. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  716. break;
  717. case WM8350_OPCLK_CLKDIV:
  718. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  719. ~WM8350_OPCLK_DIV_MASK;
  720. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  721. break;
  722. case WM8350_SYS_CLKDIV:
  723. val = snd_soc_read(codec, WM8350_CLOCK_CONTROL_1) &
  724. ~WM8350_MCLK_DIV_MASK;
  725. snd_soc_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  726. break;
  727. case WM8350_DACLR_CLKDIV:
  728. val = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  729. ~WM8350_DACLRC_RATE_MASK;
  730. snd_soc_write(codec, WM8350_DAC_LR_RATE, val | div);
  731. break;
  732. case WM8350_ADCLR_CLKDIV:
  733. val = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  734. ~WM8350_ADCLRC_RATE_MASK;
  735. snd_soc_write(codec, WM8350_ADC_LR_RATE, val | div);
  736. break;
  737. default:
  738. return -EINVAL;
  739. }
  740. return 0;
  741. }
  742. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  743. {
  744. struct snd_soc_codec *codec = codec_dai->codec;
  745. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  746. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  747. u16 master = snd_soc_read(codec, WM8350_AI_DAC_CONTROL) &
  748. ~WM8350_BCLK_MSTR;
  749. u16 dac_lrc = snd_soc_read(codec, WM8350_DAC_LR_RATE) &
  750. ~WM8350_DACLRC_ENA;
  751. u16 adc_lrc = snd_soc_read(codec, WM8350_ADC_LR_RATE) &
  752. ~WM8350_ADCLRC_ENA;
  753. /* set master/slave audio interface */
  754. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  755. case SND_SOC_DAIFMT_CBM_CFM:
  756. master |= WM8350_BCLK_MSTR;
  757. dac_lrc |= WM8350_DACLRC_ENA;
  758. adc_lrc |= WM8350_ADCLRC_ENA;
  759. break;
  760. case SND_SOC_DAIFMT_CBS_CFS:
  761. break;
  762. default:
  763. return -EINVAL;
  764. }
  765. /* interface format */
  766. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  767. case SND_SOC_DAIFMT_I2S:
  768. iface |= 0x2 << 8;
  769. break;
  770. case SND_SOC_DAIFMT_RIGHT_J:
  771. break;
  772. case SND_SOC_DAIFMT_LEFT_J:
  773. iface |= 0x1 << 8;
  774. break;
  775. case SND_SOC_DAIFMT_DSP_A:
  776. iface |= 0x3 << 8;
  777. break;
  778. case SND_SOC_DAIFMT_DSP_B:
  779. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  780. break;
  781. default:
  782. return -EINVAL;
  783. }
  784. /* clock inversion */
  785. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  786. case SND_SOC_DAIFMT_NB_NF:
  787. break;
  788. case SND_SOC_DAIFMT_IB_IF:
  789. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  790. break;
  791. case SND_SOC_DAIFMT_IB_NF:
  792. iface |= WM8350_AIF_BCLK_INV;
  793. break;
  794. case SND_SOC_DAIFMT_NB_IF:
  795. iface |= WM8350_AIF_LRCLK_INV;
  796. break;
  797. default:
  798. return -EINVAL;
  799. }
  800. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  801. snd_soc_write(codec, WM8350_AI_DAC_CONTROL, master);
  802. snd_soc_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  803. snd_soc_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  804. return 0;
  805. }
  806. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  807. struct snd_pcm_hw_params *params,
  808. struct snd_soc_dai *codec_dai)
  809. {
  810. struct snd_soc_codec *codec = codec_dai->codec;
  811. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  812. struct wm8350 *wm8350 = wm8350_data->wm8350;
  813. u16 iface = snd_soc_read(codec, WM8350_AI_FORMATING) &
  814. ~WM8350_AIF_WL_MASK;
  815. /* bit size */
  816. switch (params_format(params)) {
  817. case SNDRV_PCM_FORMAT_S16_LE:
  818. break;
  819. case SNDRV_PCM_FORMAT_S20_3LE:
  820. iface |= 0x1 << 10;
  821. break;
  822. case SNDRV_PCM_FORMAT_S24_LE:
  823. iface |= 0x2 << 10;
  824. break;
  825. case SNDRV_PCM_FORMAT_S32_LE:
  826. iface |= 0x3 << 10;
  827. break;
  828. }
  829. snd_soc_write(codec, WM8350_AI_FORMATING, iface);
  830. /* The sloping stopband filter is recommended for use with
  831. * lower sample rates to improve performance.
  832. */
  833. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  834. if (params_rate(params) < 24000)
  835. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  836. WM8350_DAC_SB_FILT);
  837. else
  838. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  839. WM8350_DAC_SB_FILT);
  840. }
  841. return 0;
  842. }
  843. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  844. {
  845. struct snd_soc_codec *codec = dai->codec;
  846. unsigned int val;
  847. if (mute)
  848. val = WM8350_DAC_MUTE_ENA;
  849. else
  850. val = 0;
  851. snd_soc_update_bits(codec, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA, val);
  852. return 0;
  853. }
  854. /* FLL divisors */
  855. struct _fll_div {
  856. int div; /* FLL_OUTDIV */
  857. int n;
  858. int k;
  859. int ratio; /* FLL_FRATIO */
  860. };
  861. /* The size in bits of the fll divide multiplied by 10
  862. * to allow rounding later */
  863. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  864. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  865. unsigned int output)
  866. {
  867. u64 Kpart;
  868. unsigned int t1, t2, K, Nmod;
  869. if (output >= 2815250 && output <= 3125000)
  870. fll_div->div = 0x4;
  871. else if (output >= 5625000 && output <= 6250000)
  872. fll_div->div = 0x3;
  873. else if (output >= 11250000 && output <= 12500000)
  874. fll_div->div = 0x2;
  875. else if (output >= 22500000 && output <= 25000000)
  876. fll_div->div = 0x1;
  877. else {
  878. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  879. return -EINVAL;
  880. }
  881. if (input > 48000)
  882. fll_div->ratio = 1;
  883. else
  884. fll_div->ratio = 8;
  885. t1 = output * (1 << (fll_div->div + 1));
  886. t2 = input * fll_div->ratio;
  887. fll_div->n = t1 / t2;
  888. Nmod = t1 % t2;
  889. if (Nmod) {
  890. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  891. do_div(Kpart, t2);
  892. K = Kpart & 0xFFFFFFFF;
  893. /* Check if we need to round */
  894. if ((K % 10) >= 5)
  895. K += 5;
  896. /* Move down to proper range now rounding is done */
  897. K /= 10;
  898. fll_div->k = K;
  899. } else
  900. fll_div->k = 0;
  901. return 0;
  902. }
  903. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  904. int pll_id, int source, unsigned int freq_in,
  905. unsigned int freq_out)
  906. {
  907. struct snd_soc_codec *codec = codec_dai->codec;
  908. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  909. struct wm8350 *wm8350 = priv->wm8350;
  910. struct _fll_div fll_div;
  911. int ret = 0;
  912. u16 fll_1, fll_4;
  913. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  914. return 0;
  915. /* power down FLL - we need to do this for reconfiguration */
  916. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  917. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  918. if (freq_out == 0 || freq_in == 0)
  919. return ret;
  920. ret = fll_factors(&fll_div, freq_in, freq_out);
  921. if (ret < 0)
  922. return ret;
  923. dev_dbg(wm8350->dev,
  924. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  925. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  926. fll_div.ratio);
  927. /* set up N.K & dividers */
  928. fll_1 = snd_soc_read(codec, WM8350_FLL_CONTROL_1) &
  929. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  930. snd_soc_write(codec, WM8350_FLL_CONTROL_1,
  931. fll_1 | (fll_div.div << 8) | 0x50);
  932. snd_soc_write(codec, WM8350_FLL_CONTROL_2,
  933. (fll_div.ratio << 11) | (fll_div.
  934. n & WM8350_FLL_N_MASK));
  935. snd_soc_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  936. fll_4 = snd_soc_read(codec, WM8350_FLL_CONTROL_4) &
  937. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  938. snd_soc_write(codec, WM8350_FLL_CONTROL_4,
  939. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  940. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  941. /* power FLL on */
  942. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  943. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  944. priv->fll_freq_out = freq_out;
  945. priv->fll_freq_in = freq_in;
  946. return 0;
  947. }
  948. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  949. enum snd_soc_bias_level level)
  950. {
  951. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  952. struct wm8350 *wm8350 = priv->wm8350;
  953. struct wm8350_audio_platform_data *platform =
  954. wm8350->codec.platform_data;
  955. u16 pm1;
  956. int ret;
  957. switch (level) {
  958. case SND_SOC_BIAS_ON:
  959. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  960. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  961. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  962. pm1 | WM8350_VMID_50K |
  963. platform->codec_current_on << 14);
  964. break;
  965. case SND_SOC_BIAS_PREPARE:
  966. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  967. pm1 &= ~WM8350_VMID_MASK;
  968. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  969. pm1 | WM8350_VMID_50K);
  970. break;
  971. case SND_SOC_BIAS_STANDBY:
  972. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  973. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  974. priv->supplies);
  975. if (ret != 0)
  976. return ret;
  977. /* Enable the system clock */
  978. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  979. WM8350_SYSCLK_ENA);
  980. /* mute DAC & outputs */
  981. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  982. WM8350_DAC_MUTE_ENA);
  983. /* discharge cap memory */
  984. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  985. platform->dis_out1 |
  986. (platform->dis_out2 << 2) |
  987. (platform->dis_out3 << 4) |
  988. (platform->dis_out4 << 6));
  989. /* wait for discharge */
  990. schedule_timeout_interruptible(msecs_to_jiffies
  991. (platform->
  992. cap_discharge_msecs));
  993. /* enable antipop */
  994. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  995. (platform->vmid_s_curve << 8));
  996. /* ramp up vmid */
  997. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  998. (platform->
  999. codec_current_charge << 14) |
  1000. WM8350_VMID_5K | WM8350_VMIDEN |
  1001. WM8350_VBUFEN);
  1002. /* wait for vmid */
  1003. schedule_timeout_interruptible(msecs_to_jiffies
  1004. (platform->
  1005. vmid_charge_msecs));
  1006. /* turn on vmid 300k */
  1007. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1008. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1009. pm1 |= WM8350_VMID_300K |
  1010. (platform->codec_current_standby << 14);
  1011. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1012. pm1);
  1013. /* enable analogue bias */
  1014. pm1 |= WM8350_BIASEN;
  1015. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1016. /* disable antipop */
  1017. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1018. } else {
  1019. /* turn on vmid 300k and reduce current */
  1020. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1021. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1022. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1023. pm1 | WM8350_VMID_300K |
  1024. (platform->
  1025. codec_current_standby << 14));
  1026. }
  1027. break;
  1028. case SND_SOC_BIAS_OFF:
  1029. /* mute DAC & enable outputs */
  1030. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1031. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1032. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1033. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1034. /* enable anti pop S curve */
  1035. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1036. (platform->vmid_s_curve << 8));
  1037. /* turn off vmid */
  1038. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1039. ~WM8350_VMIDEN;
  1040. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1041. /* wait */
  1042. schedule_timeout_interruptible(msecs_to_jiffies
  1043. (platform->
  1044. vmid_discharge_msecs));
  1045. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1046. (platform->vmid_s_curve << 8) |
  1047. platform->dis_out1 |
  1048. (platform->dis_out2 << 2) |
  1049. (platform->dis_out3 << 4) |
  1050. (platform->dis_out4 << 6));
  1051. /* turn off VBuf and drain */
  1052. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1053. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1054. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1055. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1056. /* wait */
  1057. schedule_timeout_interruptible(msecs_to_jiffies
  1058. (platform->drain_msecs));
  1059. pm1 &= ~WM8350_BIASEN;
  1060. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1061. /* disable anti-pop */
  1062. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1063. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1064. WM8350_OUT1L_ENA);
  1065. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1066. WM8350_OUT1R_ENA);
  1067. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1068. WM8350_OUT2L_ENA);
  1069. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1070. WM8350_OUT2R_ENA);
  1071. /* disable clock gen */
  1072. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1073. WM8350_SYSCLK_ENA);
  1074. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1075. priv->supplies);
  1076. break;
  1077. }
  1078. codec->dapm.bias_level = level;
  1079. return 0;
  1080. }
  1081. static int wm8350_suspend(struct snd_soc_codec *codec)
  1082. {
  1083. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1084. return 0;
  1085. }
  1086. static int wm8350_resume(struct snd_soc_codec *codec)
  1087. {
  1088. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1089. return 0;
  1090. }
  1091. static void wm8350_hp_work(struct wm8350_data *priv,
  1092. struct wm8350_jack_data *jack,
  1093. u16 mask)
  1094. {
  1095. struct wm8350 *wm8350 = priv->wm8350;
  1096. u16 reg;
  1097. int report;
  1098. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1099. if (reg & mask)
  1100. report = jack->report;
  1101. else
  1102. report = 0;
  1103. snd_soc_jack_report(jack->jack, report, jack->report);
  1104. }
  1105. static void wm8350_hpl_work(struct work_struct *work)
  1106. {
  1107. struct wm8350_data *priv =
  1108. container_of(work, struct wm8350_data, hpl.work.work);
  1109. wm8350_hp_work(priv, &priv->hpl, WM8350_JACK_L_LVL);
  1110. }
  1111. static void wm8350_hpr_work(struct work_struct *work)
  1112. {
  1113. struct wm8350_data *priv =
  1114. container_of(work, struct wm8350_data, hpr.work.work);
  1115. wm8350_hp_work(priv, &priv->hpr, WM8350_JACK_R_LVL);
  1116. }
  1117. static irqreturn_t wm8350_hpl_jack_handler(int irq, void *data)
  1118. {
  1119. struct wm8350_data *priv = data;
  1120. struct wm8350 *wm8350 = priv->wm8350;
  1121. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1122. trace_snd_soc_jack_irq("WM8350 HPL");
  1123. #endif
  1124. if (device_may_wakeup(wm8350->dev))
  1125. pm_wakeup_event(wm8350->dev, 250);
  1126. schedule_delayed_work(&priv->hpl.work, 200);
  1127. return IRQ_HANDLED;
  1128. }
  1129. static irqreturn_t wm8350_hpr_jack_handler(int irq, void *data)
  1130. {
  1131. struct wm8350_data *priv = data;
  1132. struct wm8350 *wm8350 = priv->wm8350;
  1133. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1134. trace_snd_soc_jack_irq("WM8350 HPR");
  1135. #endif
  1136. if (device_may_wakeup(wm8350->dev))
  1137. pm_wakeup_event(wm8350->dev, 250);
  1138. schedule_delayed_work(&priv->hpr.work, 200);
  1139. return IRQ_HANDLED;
  1140. }
  1141. /**
  1142. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1143. *
  1144. * @codec: WM8350 codec
  1145. * @which: left or right jack detect signal
  1146. * @jack: jack to report detection events on
  1147. * @report: value to report
  1148. *
  1149. * Enables the headphone jack detection of the WM8350. If no report
  1150. * is specified then detection is disabled.
  1151. */
  1152. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1153. struct snd_soc_jack *jack, int report)
  1154. {
  1155. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1156. struct wm8350 *wm8350 = priv->wm8350;
  1157. int irq;
  1158. int ena;
  1159. switch (which) {
  1160. case WM8350_JDL:
  1161. priv->hpl.jack = jack;
  1162. priv->hpl.report = report;
  1163. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1164. ena = WM8350_JDL_ENA;
  1165. break;
  1166. case WM8350_JDR:
  1167. priv->hpr.jack = jack;
  1168. priv->hpr.report = report;
  1169. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1170. ena = WM8350_JDR_ENA;
  1171. break;
  1172. default:
  1173. return -EINVAL;
  1174. }
  1175. if (report) {
  1176. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1177. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1178. } else {
  1179. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT, ena);
  1180. }
  1181. /* Sync status */
  1182. switch (which) {
  1183. case WM8350_JDL:
  1184. wm8350_hpl_jack_handler(0, priv);
  1185. break;
  1186. case WM8350_JDR:
  1187. wm8350_hpr_jack_handler(0, priv);
  1188. break;
  1189. }
  1190. return 0;
  1191. }
  1192. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1193. static irqreturn_t wm8350_mic_handler(int irq, void *data)
  1194. {
  1195. struct wm8350_data *priv = data;
  1196. struct wm8350 *wm8350 = priv->wm8350;
  1197. u16 reg;
  1198. int report = 0;
  1199. #ifndef CONFIG_SND_SOC_WM8350_MODULE
  1200. trace_snd_soc_jack_irq("WM8350 mic");
  1201. #endif
  1202. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1203. if (reg & WM8350_JACK_MICSCD_LVL)
  1204. report |= priv->mic.short_report;
  1205. if (reg & WM8350_JACK_MICSD_LVL)
  1206. report |= priv->mic.report;
  1207. snd_soc_jack_report(priv->mic.jack, report,
  1208. priv->mic.report | priv->mic.short_report);
  1209. return IRQ_HANDLED;
  1210. }
  1211. /**
  1212. * wm8350_mic_jack_detect - Enable microphone jack detection.
  1213. *
  1214. * @codec: WM8350 codec
  1215. * @jack: jack to report detection events on
  1216. * @detect_report: value to report when presence detected
  1217. * @short_report: value to report when microphone short detected
  1218. *
  1219. * Enables the microphone jack detection of the WM8350. If both reports
  1220. * are specified as zero then detection is disabled.
  1221. */
  1222. int wm8350_mic_jack_detect(struct snd_soc_codec *codec,
  1223. struct snd_soc_jack *jack,
  1224. int detect_report, int short_report)
  1225. {
  1226. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1227. struct wm8350 *wm8350 = priv->wm8350;
  1228. priv->mic.jack = jack;
  1229. priv->mic.report = detect_report;
  1230. priv->mic.short_report = short_report;
  1231. if (detect_report || short_report) {
  1232. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1233. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_1,
  1234. WM8350_MIC_DET_ENA);
  1235. } else {
  1236. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_1,
  1237. WM8350_MIC_DET_ENA);
  1238. }
  1239. return 0;
  1240. }
  1241. EXPORT_SYMBOL_GPL(wm8350_mic_jack_detect);
  1242. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1243. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1244. SNDRV_PCM_FMTBIT_S20_3LE |\
  1245. SNDRV_PCM_FMTBIT_S24_LE)
  1246. static const struct snd_soc_dai_ops wm8350_dai_ops = {
  1247. .hw_params = wm8350_pcm_hw_params,
  1248. .digital_mute = wm8350_mute,
  1249. .set_fmt = wm8350_set_dai_fmt,
  1250. .set_sysclk = wm8350_set_dai_sysclk,
  1251. .set_pll = wm8350_set_fll,
  1252. .set_clkdiv = wm8350_set_clkdiv,
  1253. };
  1254. static struct snd_soc_dai_driver wm8350_dai = {
  1255. .name = "wm8350-hifi",
  1256. .playback = {
  1257. .stream_name = "Playback",
  1258. .channels_min = 1,
  1259. .channels_max = 2,
  1260. .rates = WM8350_RATES,
  1261. .formats = WM8350_FORMATS,
  1262. },
  1263. .capture = {
  1264. .stream_name = "Capture",
  1265. .channels_min = 1,
  1266. .channels_max = 2,
  1267. .rates = WM8350_RATES,
  1268. .formats = WM8350_FORMATS,
  1269. },
  1270. .ops = &wm8350_dai_ops,
  1271. };
  1272. static int wm8350_codec_probe(struct snd_soc_codec *codec)
  1273. {
  1274. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1275. struct wm8350_data *priv;
  1276. struct wm8350_output *out1;
  1277. struct wm8350_output *out2;
  1278. int ret, i;
  1279. if (wm8350->codec.platform_data == NULL) {
  1280. dev_err(codec->dev, "No audio platform data supplied\n");
  1281. return -EINVAL;
  1282. }
  1283. priv = devm_kzalloc(codec->dev, sizeof(struct wm8350_data),
  1284. GFP_KERNEL);
  1285. if (priv == NULL)
  1286. return -ENOMEM;
  1287. snd_soc_codec_set_drvdata(codec, priv);
  1288. priv->wm8350 = wm8350;
  1289. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1290. priv->supplies[i].supply = supply_names[i];
  1291. ret = devm_regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1292. priv->supplies);
  1293. if (ret != 0)
  1294. return ret;
  1295. codec->control_data = wm8350->regmap;
  1296. snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_REGMAP);
  1297. /* Put the codec into reset if it wasn't already */
  1298. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1299. INIT_DELAYED_WORK(&codec->dapm.delayed_work, wm8350_pga_work);
  1300. INIT_DELAYED_WORK(&priv->hpl.work, wm8350_hpl_work);
  1301. INIT_DELAYED_WORK(&priv->hpr.work, wm8350_hpr_work);
  1302. /* Enable the codec */
  1303. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1304. /* Enable robust clocking mode in ADC */
  1305. snd_soc_write(codec, WM8350_SECURITY, 0xa7);
  1306. snd_soc_write(codec, 0xde, 0x13);
  1307. snd_soc_write(codec, WM8350_SECURITY, 0);
  1308. /* read OUT1 & OUT2 volumes */
  1309. out1 = &priv->out1;
  1310. out2 = &priv->out2;
  1311. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1312. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1313. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1314. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1315. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1316. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1317. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1318. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1319. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1320. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1321. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1322. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1323. /* Latch VU bits & mute */
  1324. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1325. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1326. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1327. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1328. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1329. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1330. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1331. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1332. /* Make sure AIF tristating is disabled by default */
  1333. wm8350_clear_bits(wm8350, WM8350_AI_FORMATING, WM8350_AIF_TRI);
  1334. /* Make sure we've got a sane companding setup too */
  1335. wm8350_clear_bits(wm8350, WM8350_ADC_DAC_COMP,
  1336. WM8350_DAC_COMP | WM8350_LOOPBACK);
  1337. /* Make sure jack detect is disabled to start off with */
  1338. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1339. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1340. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1341. wm8350_hpl_jack_handler, 0, "Left jack detect",
  1342. priv);
  1343. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1344. wm8350_hpr_jack_handler, 0, "Right jack detect",
  1345. priv);
  1346. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICSCD,
  1347. wm8350_mic_handler, 0, "Microphone short", priv);
  1348. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICD,
  1349. wm8350_mic_handler, 0, "Microphone detect", priv);
  1350. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1351. return 0;
  1352. }
  1353. static int wm8350_codec_remove(struct snd_soc_codec *codec)
  1354. {
  1355. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1356. struct wm8350 *wm8350 = dev_get_platdata(codec->dev);
  1357. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1358. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1359. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1360. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICD, priv);
  1361. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICSCD, priv);
  1362. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1363. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1364. priv->hpl.jack = NULL;
  1365. priv->hpr.jack = NULL;
  1366. priv->mic.jack = NULL;
  1367. cancel_delayed_work_sync(&priv->hpl.work);
  1368. cancel_delayed_work_sync(&priv->hpr.work);
  1369. /* if there was any work waiting then we run it now and
  1370. * wait for its completion */
  1371. flush_delayed_work(&codec->dapm.delayed_work);
  1372. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1373. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1374. return 0;
  1375. }
  1376. static struct snd_soc_codec_driver soc_codec_dev_wm8350 = {
  1377. .probe = wm8350_codec_probe,
  1378. .remove = wm8350_codec_remove,
  1379. .suspend = wm8350_suspend,
  1380. .resume = wm8350_resume,
  1381. .set_bias_level = wm8350_set_bias_level,
  1382. .controls = wm8350_snd_controls,
  1383. .num_controls = ARRAY_SIZE(wm8350_snd_controls),
  1384. .dapm_widgets = wm8350_dapm_widgets,
  1385. .num_dapm_widgets = ARRAY_SIZE(wm8350_dapm_widgets),
  1386. .dapm_routes = wm8350_dapm_routes,
  1387. .num_dapm_routes = ARRAY_SIZE(wm8350_dapm_routes),
  1388. };
  1389. static int wm8350_probe(struct platform_device *pdev)
  1390. {
  1391. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8350,
  1392. &wm8350_dai, 1);
  1393. }
  1394. static int wm8350_remove(struct platform_device *pdev)
  1395. {
  1396. snd_soc_unregister_codec(&pdev->dev);
  1397. return 0;
  1398. }
  1399. static struct platform_driver wm8350_codec_driver = {
  1400. .driver = {
  1401. .name = "wm8350-codec",
  1402. .owner = THIS_MODULE,
  1403. },
  1404. .probe = wm8350_probe,
  1405. .remove = wm8350_remove,
  1406. };
  1407. module_platform_driver(wm8350_codec_driver);
  1408. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1409. MODULE_AUTHOR("Liam Girdwood");
  1410. MODULE_LICENSE("GPL");
  1411. MODULE_ALIAS("platform:wm8350-codec");