tlv320dac33.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/gpio.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/slab.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/initval.h>
  38. #include <sound/tlv.h>
  39. #include <sound/tlv320dac33-plat.h>
  40. #include "tlv320dac33.h"
  41. /*
  42. * The internal FIFO is 24576 bytes long
  43. * It can be configured to hold 16bit or 24bit samples
  44. * In 16bit configuration the FIFO can hold 6144 stereo samples
  45. * In 24bit configuration the FIFO can hold 4096 stereo samples
  46. */
  47. #define DAC33_FIFO_SIZE_16BIT 6144
  48. #define DAC33_FIFO_SIZE_24BIT 4096
  49. #define DAC33_MODE7_MARGIN 10 /* Safety margin for FIFO in Mode7 */
  50. #define BURST_BASEFREQ_HZ 49152000
  51. #define SAMPLES_TO_US(rate, samples) \
  52. (1000000000 / (((rate) * 1000) / (samples)))
  53. #define US_TO_SAMPLES(rate, us) \
  54. ((rate) / (1000000 / ((us) < 1000000 ? (us) : 1000000)))
  55. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  56. (((samples)*5000) / (((burstrate)*5000) / ((burstrate) - (playrate))))
  57. static void dac33_calculate_times(struct snd_pcm_substream *substream,
  58. struct snd_soc_codec *codec);
  59. static int dac33_prepare_chip(struct snd_pcm_substream *substream,
  60. struct snd_soc_codec *codec);
  61. enum dac33_state {
  62. DAC33_IDLE = 0,
  63. DAC33_PREFILL,
  64. DAC33_PLAYBACK,
  65. DAC33_FLUSH,
  66. };
  67. enum dac33_fifo_modes {
  68. DAC33_FIFO_BYPASS = 0,
  69. DAC33_FIFO_MODE1,
  70. DAC33_FIFO_MODE7,
  71. DAC33_FIFO_LAST_MODE,
  72. };
  73. #define DAC33_NUM_SUPPLIES 3
  74. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  75. "AVDD",
  76. "DVDD",
  77. "IOVDD",
  78. };
  79. struct tlv320dac33_priv {
  80. struct mutex mutex;
  81. struct workqueue_struct *dac33_wq;
  82. struct work_struct work;
  83. struct snd_soc_codec *codec;
  84. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  85. struct snd_pcm_substream *substream;
  86. int power_gpio;
  87. int chip_power;
  88. int irq;
  89. unsigned int refclk;
  90. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  91. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  92. unsigned int fifo_size; /* Size of the FIFO in samples */
  93. unsigned int nsample; /* burst read amount from host */
  94. int mode1_latency; /* latency caused by the i2c writes in
  95. * us */
  96. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  97. unsigned int burst_rate; /* Interface speed in Burst modes */
  98. int keep_bclk; /* Keep the BCLK continuously running
  99. * in FIFO modes */
  100. spinlock_t lock;
  101. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  102. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  103. unsigned int mode1_us_burst; /* Time to burst read n number of
  104. * samples */
  105. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  106. unsigned int uthr;
  107. enum dac33_state state;
  108. enum snd_soc_control_type control_type;
  109. void *control_data;
  110. };
  111. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  112. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  123. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  124. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  125. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  126. 0x00, 0x00, /* 0x38 - 0x39 */
  127. /* Registers 0x3a - 0x3f are reserved */
  128. 0x00, 0x00, /* 0x3a - 0x3b */
  129. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  130. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  131. 0x00, 0x80, /* 0x44 - 0x45 */
  132. /* Registers 0x46 - 0x47 are reserved */
  133. 0x80, 0x80, /* 0x46 - 0x47 */
  134. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  135. /* Registers 0x4b - 0x7c are reserved */
  136. 0x00, /* 0x4b */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  148. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  149. 0x00, /* 0x7c */
  150. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  151. };
  152. /* Register read and write */
  153. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  154. unsigned reg)
  155. {
  156. u8 *cache = codec->reg_cache;
  157. if (reg >= DAC33_CACHEREGNUM)
  158. return 0;
  159. return cache[reg];
  160. }
  161. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  162. u8 reg, u8 value)
  163. {
  164. u8 *cache = codec->reg_cache;
  165. if (reg >= DAC33_CACHEREGNUM)
  166. return;
  167. cache[reg] = value;
  168. }
  169. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  170. u8 *value)
  171. {
  172. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  173. int val, ret = 0;
  174. *value = reg & 0xff;
  175. /* If powered off, return the cached value */
  176. if (dac33->chip_power) {
  177. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  178. if (val < 0) {
  179. dev_err(codec->dev, "Read failed (%d)\n", val);
  180. value[0] = dac33_read_reg_cache(codec, reg);
  181. ret = val;
  182. } else {
  183. value[0] = val;
  184. dac33_write_reg_cache(codec, reg, val);
  185. }
  186. } else {
  187. value[0] = dac33_read_reg_cache(codec, reg);
  188. }
  189. return ret;
  190. }
  191. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  192. unsigned int value)
  193. {
  194. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  195. u8 data[2];
  196. int ret = 0;
  197. /*
  198. * data is
  199. * D15..D8 dac33 register offset
  200. * D7...D0 register data
  201. */
  202. data[0] = reg & 0xff;
  203. data[1] = value & 0xff;
  204. dac33_write_reg_cache(codec, data[0], data[1]);
  205. if (dac33->chip_power) {
  206. ret = codec->hw_write(codec->control_data, data, 2);
  207. if (ret != 2)
  208. dev_err(codec->dev, "Write failed (%d)\n", ret);
  209. else
  210. ret = 0;
  211. }
  212. return ret;
  213. }
  214. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  215. unsigned int value)
  216. {
  217. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  218. int ret;
  219. mutex_lock(&dac33->mutex);
  220. ret = dac33_write(codec, reg, value);
  221. mutex_unlock(&dac33->mutex);
  222. return ret;
  223. }
  224. #define DAC33_I2C_ADDR_AUTOINC 0x80
  225. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  226. unsigned int value)
  227. {
  228. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  229. u8 data[3];
  230. int ret = 0;
  231. /*
  232. * data is
  233. * D23..D16 dac33 register offset
  234. * D15..D8 register data MSB
  235. * D7...D0 register data LSB
  236. */
  237. data[0] = reg & 0xff;
  238. data[1] = (value >> 8) & 0xff;
  239. data[2] = value & 0xff;
  240. dac33_write_reg_cache(codec, data[0], data[1]);
  241. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  242. if (dac33->chip_power) {
  243. /* We need to set autoincrement mode for 16 bit writes */
  244. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  245. ret = codec->hw_write(codec->control_data, data, 3);
  246. if (ret != 3)
  247. dev_err(codec->dev, "Write failed (%d)\n", ret);
  248. else
  249. ret = 0;
  250. }
  251. return ret;
  252. }
  253. static void dac33_init_chip(struct snd_soc_codec *codec)
  254. {
  255. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  256. if (unlikely(!dac33->chip_power))
  257. return;
  258. /* A : DAC sample rate Fsref/1.5 */
  259. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  260. /* B : DAC src=normal, not muted */
  261. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  262. DAC33_DACSRCL_LEFT);
  263. /* C : (defaults) */
  264. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  265. /* 73 : volume soft stepping control,
  266. clock source = internal osc (?) */
  267. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  268. /* Restore only selected registers (gains mostly) */
  269. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  270. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  271. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  272. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  273. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  274. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  275. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  276. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  277. dac33_write(codec, DAC33_OUT_AMP_CTRL,
  278. dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));
  279. dac33_write(codec, DAC33_LDAC_PWR_CTRL,
  280. dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
  281. dac33_write(codec, DAC33_RDAC_PWR_CTRL,
  282. dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
  283. }
  284. static inline int dac33_read_id(struct snd_soc_codec *codec)
  285. {
  286. int i, ret = 0;
  287. u8 reg;
  288. for (i = 0; i < 3; i++) {
  289. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  290. if (ret < 0)
  291. break;
  292. }
  293. return ret;
  294. }
  295. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  296. {
  297. u8 reg;
  298. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  299. if (power)
  300. reg |= DAC33_PDNALLB;
  301. else
  302. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  303. DAC33_DACRPDNB | DAC33_DACLPDNB);
  304. dac33_write(codec, DAC33_PWR_CTRL, reg);
  305. }
  306. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  307. {
  308. u8 reg;
  309. /* Stop the DAI clock */
  310. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  311. reg &= ~DAC33_BCLKON;
  312. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  313. /* Power down the Oscillator, and DACs */
  314. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  315. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  316. dac33_write(codec, DAC33_PWR_CTRL, reg);
  317. }
  318. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  319. {
  320. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  321. int ret = 0;
  322. mutex_lock(&dac33->mutex);
  323. /* Safety check */
  324. if (unlikely(power == dac33->chip_power)) {
  325. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  326. power ? "ON" : "OFF");
  327. goto exit;
  328. }
  329. if (power) {
  330. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  331. dac33->supplies);
  332. if (ret != 0) {
  333. dev_err(codec->dev,
  334. "Failed to enable supplies: %d\n", ret);
  335. goto exit;
  336. }
  337. if (dac33->power_gpio >= 0)
  338. gpio_set_value(dac33->power_gpio, 1);
  339. dac33->chip_power = 1;
  340. } else {
  341. dac33_soft_power(codec, 0);
  342. if (dac33->power_gpio >= 0)
  343. gpio_set_value(dac33->power_gpio, 0);
  344. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  345. dac33->supplies);
  346. if (ret != 0) {
  347. dev_err(codec->dev,
  348. "Failed to disable supplies: %d\n", ret);
  349. goto exit;
  350. }
  351. dac33->chip_power = 0;
  352. }
  353. exit:
  354. mutex_unlock(&dac33->mutex);
  355. return ret;
  356. }
  357. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  358. struct snd_kcontrol *kcontrol, int event)
  359. {
  360. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  361. switch (event) {
  362. case SND_SOC_DAPM_PRE_PMU:
  363. if (likely(dac33->substream)) {
  364. dac33_calculate_times(dac33->substream, w->codec);
  365. dac33_prepare_chip(dac33->substream, w->codec);
  366. }
  367. break;
  368. case SND_SOC_DAPM_POST_PMD:
  369. dac33_disable_digital(w->codec);
  370. break;
  371. }
  372. return 0;
  373. }
  374. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  375. struct snd_ctl_elem_value *ucontrol)
  376. {
  377. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  378. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  379. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  380. return 0;
  381. }
  382. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  383. struct snd_ctl_elem_value *ucontrol)
  384. {
  385. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  386. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  387. int ret = 0;
  388. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  389. return 0;
  390. /* Do not allow changes while stream is running*/
  391. if (codec->active)
  392. return -EPERM;
  393. if (ucontrol->value.integer.value[0] < 0 ||
  394. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  395. ret = -EINVAL;
  396. else
  397. dac33->fifo_mode = ucontrol->value.integer.value[0];
  398. return ret;
  399. }
  400. /* Codec operation modes */
  401. static const char *dac33_fifo_mode_texts[] = {
  402. "Bypass", "Mode 1", "Mode 7"
  403. };
  404. static const struct soc_enum dac33_fifo_mode_enum =
  405. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  406. dac33_fifo_mode_texts);
  407. /* L/R Line Output Gain */
  408. static const char *lr_lineout_gain_texts[] = {
  409. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  410. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  411. };
  412. static const struct soc_enum l_lineout_gain_enum =
  413. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  414. ARRAY_SIZE(lr_lineout_gain_texts),
  415. lr_lineout_gain_texts);
  416. static const struct soc_enum r_lineout_gain_enum =
  417. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  418. ARRAY_SIZE(lr_lineout_gain_texts),
  419. lr_lineout_gain_texts);
  420. /*
  421. * DACL/R digital volume control:
  422. * from 0 dB to -63.5 in 0.5 dB steps
  423. * Need to be inverted later on:
  424. * 0x00 == 0 dB
  425. * 0x7f == -63.5 dB
  426. */
  427. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  428. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  429. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  430. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  431. 0, 0x7f, 1, dac_digivol_tlv),
  432. SOC_DOUBLE_R("DAC Digital Playback Switch",
  433. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  434. SOC_DOUBLE_R("Line to Line Out Volume",
  435. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  436. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  437. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  438. };
  439. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  440. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  441. dac33_get_fifo_mode, dac33_set_fifo_mode),
  442. };
  443. /* Analog bypass */
  444. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  445. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  446. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  447. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  448. /* LOP L/R invert selection */
  449. static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
  450. static const struct soc_enum dac33_left_lom_enum =
  451. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
  452. ARRAY_SIZE(dac33_lr_lom_texts),
  453. dac33_lr_lom_texts);
  454. static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
  455. SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
  456. static const struct soc_enum dac33_right_lom_enum =
  457. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
  458. ARRAY_SIZE(dac33_lr_lom_texts),
  459. dac33_lr_lom_texts);
  460. static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
  461. SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
  462. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  463. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  464. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  465. SND_SOC_DAPM_INPUT("LINEL"),
  466. SND_SOC_DAPM_INPUT("LINER"),
  467. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  468. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  469. /* Analog bypass */
  470. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  471. &dac33_dapm_abypassl_control),
  472. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  473. &dac33_dapm_abypassr_control),
  474. SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
  475. &dac33_dapm_left_lom_control),
  476. SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
  477. &dac33_dapm_right_lom_control),
  478. /*
  479. * For DAPM path, when only the anlog bypass path is enabled, and the
  480. * LOP inverted from the corresponding DAC side.
  481. * This is needed, so we can attach the DAC power supply in this case.
  482. */
  483. SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  484. SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  485. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  486. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  487. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  488. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  489. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  490. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  491. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  492. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  493. SND_SOC_DAPM_SUPPLY("Codec Power",
  494. DAC33_PWR_CTRL, 4, 0, NULL, 0),
  495. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  496. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  497. };
  498. static const struct snd_soc_dapm_route audio_map[] = {
  499. /* Analog bypass */
  500. {"Analog Left Bypass", "Switch", "LINEL"},
  501. {"Analog Right Bypass", "Switch", "LINER"},
  502. {"Output Left Amplifier", NULL, "DACL"},
  503. {"Output Right Amplifier", NULL, "DACR"},
  504. {"Left Bypass PGA", NULL, "Analog Left Bypass"},
  505. {"Right Bypass PGA", NULL, "Analog Right Bypass"},
  506. {"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
  507. {"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
  508. {"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
  509. {"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
  510. {"Output Left Amplifier", NULL, "Left LOM Inverted From"},
  511. {"Output Right Amplifier", NULL, "Right LOM Inverted From"},
  512. {"DACL", NULL, "Left DAC Power"},
  513. {"DACR", NULL, "Right DAC Power"},
  514. {"Left Bypass PGA", NULL, "Left DAC Power"},
  515. {"Right Bypass PGA", NULL, "Right DAC Power"},
  516. /* output */
  517. {"LEFT_LO", NULL, "Output Left Amplifier"},
  518. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  519. {"LEFT_LO", NULL, "Codec Power"},
  520. {"RIGHT_LO", NULL, "Codec Power"},
  521. };
  522. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  523. enum snd_soc_bias_level level)
  524. {
  525. int ret;
  526. switch (level) {
  527. case SND_SOC_BIAS_ON:
  528. break;
  529. case SND_SOC_BIAS_PREPARE:
  530. break;
  531. case SND_SOC_BIAS_STANDBY:
  532. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  533. /* Coming from OFF, switch on the codec */
  534. ret = dac33_hard_power(codec, 1);
  535. if (ret != 0)
  536. return ret;
  537. dac33_init_chip(codec);
  538. }
  539. break;
  540. case SND_SOC_BIAS_OFF:
  541. /* Do not power off, when the codec is already off */
  542. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  543. return 0;
  544. ret = dac33_hard_power(codec, 0);
  545. if (ret != 0)
  546. return ret;
  547. break;
  548. }
  549. codec->dapm.bias_level = level;
  550. return 0;
  551. }
  552. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  553. {
  554. struct snd_soc_codec *codec = dac33->codec;
  555. unsigned int delay;
  556. unsigned long flags;
  557. switch (dac33->fifo_mode) {
  558. case DAC33_FIFO_MODE1:
  559. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  560. DAC33_THRREG(dac33->nsample));
  561. /* Take the timestamps */
  562. spin_lock_irqsave(&dac33->lock, flags);
  563. dac33->t_stamp2 = ktime_to_us(ktime_get());
  564. dac33->t_stamp1 = dac33->t_stamp2;
  565. spin_unlock_irqrestore(&dac33->lock, flags);
  566. dac33_write16(codec, DAC33_PREFILL_MSB,
  567. DAC33_THRREG(dac33->alarm_threshold));
  568. /* Enable Alarm Threshold IRQ with a delay */
  569. delay = SAMPLES_TO_US(dac33->burst_rate,
  570. dac33->alarm_threshold) + 1000;
  571. usleep_range(delay, delay + 500);
  572. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  573. break;
  574. case DAC33_FIFO_MODE7:
  575. /* Take the timestamp */
  576. spin_lock_irqsave(&dac33->lock, flags);
  577. dac33->t_stamp1 = ktime_to_us(ktime_get());
  578. /* Move back the timestamp with drain time */
  579. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  580. spin_unlock_irqrestore(&dac33->lock, flags);
  581. dac33_write16(codec, DAC33_PREFILL_MSB,
  582. DAC33_THRREG(DAC33_MODE7_MARGIN));
  583. /* Enable Upper Threshold IRQ */
  584. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  585. break;
  586. default:
  587. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  588. dac33->fifo_mode);
  589. break;
  590. }
  591. }
  592. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  593. {
  594. struct snd_soc_codec *codec = dac33->codec;
  595. unsigned long flags;
  596. switch (dac33->fifo_mode) {
  597. case DAC33_FIFO_MODE1:
  598. /* Take the timestamp */
  599. spin_lock_irqsave(&dac33->lock, flags);
  600. dac33->t_stamp2 = ktime_to_us(ktime_get());
  601. spin_unlock_irqrestore(&dac33->lock, flags);
  602. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  603. DAC33_THRREG(dac33->nsample));
  604. break;
  605. case DAC33_FIFO_MODE7:
  606. /* At the moment we are not using interrupts in mode7 */
  607. break;
  608. default:
  609. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  610. dac33->fifo_mode);
  611. break;
  612. }
  613. }
  614. static void dac33_work(struct work_struct *work)
  615. {
  616. struct snd_soc_codec *codec;
  617. struct tlv320dac33_priv *dac33;
  618. u8 reg;
  619. dac33 = container_of(work, struct tlv320dac33_priv, work);
  620. codec = dac33->codec;
  621. mutex_lock(&dac33->mutex);
  622. switch (dac33->state) {
  623. case DAC33_PREFILL:
  624. dac33->state = DAC33_PLAYBACK;
  625. dac33_prefill_handler(dac33);
  626. break;
  627. case DAC33_PLAYBACK:
  628. dac33_playback_handler(dac33);
  629. break;
  630. case DAC33_IDLE:
  631. break;
  632. case DAC33_FLUSH:
  633. dac33->state = DAC33_IDLE;
  634. /* Mask all interrupts from dac33 */
  635. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  636. /* flush fifo */
  637. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  638. reg |= DAC33_FIFOFLUSH;
  639. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  640. break;
  641. }
  642. mutex_unlock(&dac33->mutex);
  643. }
  644. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  645. {
  646. struct snd_soc_codec *codec = dev;
  647. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  648. unsigned long flags;
  649. spin_lock_irqsave(&dac33->lock, flags);
  650. dac33->t_stamp1 = ktime_to_us(ktime_get());
  651. spin_unlock_irqrestore(&dac33->lock, flags);
  652. /* Do not schedule the workqueue in Mode7 */
  653. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  654. queue_work(dac33->dac33_wq, &dac33->work);
  655. return IRQ_HANDLED;
  656. }
  657. static void dac33_oscwait(struct snd_soc_codec *codec)
  658. {
  659. int timeout = 60;
  660. u8 reg;
  661. do {
  662. usleep_range(1000, 2000);
  663. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  664. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  665. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  666. dev_err(codec->dev,
  667. "internal oscillator calibration failed\n");
  668. }
  669. static int dac33_startup(struct snd_pcm_substream *substream,
  670. struct snd_soc_dai *dai)
  671. {
  672. struct snd_soc_codec *codec = dai->codec;
  673. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  674. /* Stream started, save the substream pointer */
  675. dac33->substream = substream;
  676. return 0;
  677. }
  678. static void dac33_shutdown(struct snd_pcm_substream *substream,
  679. struct snd_soc_dai *dai)
  680. {
  681. struct snd_soc_codec *codec = dai->codec;
  682. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  683. dac33->substream = NULL;
  684. }
  685. #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
  686. (BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
  687. static int dac33_hw_params(struct snd_pcm_substream *substream,
  688. struct snd_pcm_hw_params *params,
  689. struct snd_soc_dai *dai)
  690. {
  691. struct snd_soc_codec *codec = dai->codec;
  692. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  693. /* Check parameters for validity */
  694. switch (params_rate(params)) {
  695. case 44100:
  696. case 48000:
  697. break;
  698. default:
  699. dev_err(codec->dev, "unsupported rate %d\n",
  700. params_rate(params));
  701. return -EINVAL;
  702. }
  703. switch (params_format(params)) {
  704. case SNDRV_PCM_FORMAT_S16_LE:
  705. dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
  706. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
  707. break;
  708. case SNDRV_PCM_FORMAT_S32_LE:
  709. dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
  710. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
  711. break;
  712. default:
  713. dev_err(codec->dev, "unsupported format %d\n",
  714. params_format(params));
  715. return -EINVAL;
  716. }
  717. return 0;
  718. }
  719. #define CALC_OSCSET(rate, refclk) ( \
  720. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  721. #define CALC_RATIOSET(rate, refclk) ( \
  722. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  723. /*
  724. * tlv320dac33 is strict on the sequence of the register writes, if the register
  725. * writes happens in different order, than dac33 might end up in unknown state.
  726. * Use the known, working sequence of register writes to initialize the dac33.
  727. */
  728. static int dac33_prepare_chip(struct snd_pcm_substream *substream,
  729. struct snd_soc_codec *codec)
  730. {
  731. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  732. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  733. u8 aictrl_a, aictrl_b, fifoctrl_a;
  734. switch (substream->runtime->rate) {
  735. case 44100:
  736. case 48000:
  737. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  738. ratioset = CALC_RATIOSET(substream->runtime->rate,
  739. dac33->refclk);
  740. break;
  741. default:
  742. dev_err(codec->dev, "unsupported rate %d\n",
  743. substream->runtime->rate);
  744. return -EINVAL;
  745. }
  746. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  747. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  748. /* Read FIFO control A, and clear FIFO flush bit */
  749. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  750. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  751. fifoctrl_a &= ~DAC33_WIDTH;
  752. switch (substream->runtime->format) {
  753. case SNDRV_PCM_FORMAT_S16_LE:
  754. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  755. fifoctrl_a |= DAC33_WIDTH;
  756. break;
  757. case SNDRV_PCM_FORMAT_S32_LE:
  758. aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
  759. break;
  760. default:
  761. dev_err(codec->dev, "unsupported format %d\n",
  762. substream->runtime->format);
  763. return -EINVAL;
  764. }
  765. mutex_lock(&dac33->mutex);
  766. if (!dac33->chip_power) {
  767. /*
  768. * Chip is not powered yet.
  769. * Do the init in the dac33_set_bias_level later.
  770. */
  771. mutex_unlock(&dac33->mutex);
  772. return 0;
  773. }
  774. dac33_soft_power(codec, 0);
  775. dac33_soft_power(codec, 1);
  776. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  777. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  778. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  779. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  780. /* OSC calibration time */
  781. dac33_write(codec, DAC33_CALIB_TIME, 96);
  782. /* adjustment treshold & step */
  783. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  784. DAC33_ADJSTEP(1));
  785. /* div=4 / gain=1 / div */
  786. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  787. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  788. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  789. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  790. dac33_oscwait(codec);
  791. if (dac33->fifo_mode) {
  792. /* Generic for all FIFO modes */
  793. /* 50-51 : ASRC Control registers */
  794. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  795. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  796. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  797. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  798. /* Set interrupts to high active */
  799. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  800. } else {
  801. /* FIFO bypass mode */
  802. /* 50-51 : ASRC Control registers */
  803. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  804. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  805. }
  806. /* Interrupt behaviour configuration */
  807. switch (dac33->fifo_mode) {
  808. case DAC33_FIFO_MODE1:
  809. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  810. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  811. break;
  812. case DAC33_FIFO_MODE7:
  813. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  814. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  815. break;
  816. default:
  817. /* in FIFO bypass mode, the interrupts are not used */
  818. break;
  819. }
  820. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  821. switch (dac33->fifo_mode) {
  822. case DAC33_FIFO_MODE1:
  823. /*
  824. * For mode1:
  825. * Disable the FIFO bypass (Enable the use of FIFO)
  826. * Select nSample mode
  827. * BCLK is only running when data is needed by DAC33
  828. */
  829. fifoctrl_a &= ~DAC33_FBYPAS;
  830. fifoctrl_a &= ~DAC33_FAUTO;
  831. if (dac33->keep_bclk)
  832. aictrl_b |= DAC33_BCLKON;
  833. else
  834. aictrl_b &= ~DAC33_BCLKON;
  835. break;
  836. case DAC33_FIFO_MODE7:
  837. /*
  838. * For mode1:
  839. * Disable the FIFO bypass (Enable the use of FIFO)
  840. * Select Threshold mode
  841. * BCLK is only running when data is needed by DAC33
  842. */
  843. fifoctrl_a &= ~DAC33_FBYPAS;
  844. fifoctrl_a |= DAC33_FAUTO;
  845. if (dac33->keep_bclk)
  846. aictrl_b |= DAC33_BCLKON;
  847. else
  848. aictrl_b &= ~DAC33_BCLKON;
  849. break;
  850. default:
  851. /*
  852. * For FIFO bypass mode:
  853. * Enable the FIFO bypass (Disable the FIFO use)
  854. * Set the BCLK as continuous
  855. */
  856. fifoctrl_a |= DAC33_FBYPAS;
  857. aictrl_b |= DAC33_BCLKON;
  858. break;
  859. }
  860. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  861. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  862. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  863. /*
  864. * BCLK divide ratio
  865. * 0: 1.5
  866. * 1: 1
  867. * 2: 2
  868. * ...
  869. * 254: 254
  870. * 255: 255
  871. */
  872. if (dac33->fifo_mode)
  873. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  874. dac33->burst_bclkdiv);
  875. else
  876. if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
  877. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  878. else
  879. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
  880. switch (dac33->fifo_mode) {
  881. case DAC33_FIFO_MODE1:
  882. dac33_write16(codec, DAC33_ATHR_MSB,
  883. DAC33_THRREG(dac33->alarm_threshold));
  884. break;
  885. case DAC33_FIFO_MODE7:
  886. /*
  887. * Configure the threshold levels, and leave 10 sample space
  888. * at the bottom, and also at the top of the FIFO
  889. */
  890. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  891. dac33_write16(codec, DAC33_LTHR_MSB,
  892. DAC33_THRREG(DAC33_MODE7_MARGIN));
  893. break;
  894. default:
  895. break;
  896. }
  897. mutex_unlock(&dac33->mutex);
  898. return 0;
  899. }
  900. static void dac33_calculate_times(struct snd_pcm_substream *substream,
  901. struct snd_soc_codec *codec)
  902. {
  903. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  904. unsigned int period_size = substream->runtime->period_size;
  905. unsigned int rate = substream->runtime->rate;
  906. unsigned int nsample_limit;
  907. /* In bypass mode we don't need to calculate */
  908. if (!dac33->fifo_mode)
  909. return;
  910. switch (dac33->fifo_mode) {
  911. case DAC33_FIFO_MODE1:
  912. /* Number of samples under i2c latency */
  913. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  914. dac33->mode1_latency);
  915. nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
  916. if (period_size <= dac33->alarm_threshold)
  917. /*
  918. * Configure nSamaple to number of periods,
  919. * which covers the latency requironment.
  920. */
  921. dac33->nsample = period_size *
  922. ((dac33->alarm_threshold / period_size) +
  923. (dac33->alarm_threshold % period_size ?
  924. 1 : 0));
  925. else if (period_size > nsample_limit)
  926. dac33->nsample = nsample_limit;
  927. else
  928. dac33->nsample = period_size;
  929. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  930. dac33->nsample);
  931. dac33->t_stamp1 = 0;
  932. dac33->t_stamp2 = 0;
  933. break;
  934. case DAC33_FIFO_MODE7:
  935. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  936. dac33->burst_rate) + 9;
  937. if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
  938. dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
  939. if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
  940. dac33->uthr = (DAC33_MODE7_MARGIN + 10);
  941. dac33->mode7_us_to_lthr =
  942. SAMPLES_TO_US(substream->runtime->rate,
  943. dac33->uthr - DAC33_MODE7_MARGIN + 1);
  944. dac33->t_stamp1 = 0;
  945. break;
  946. default:
  947. break;
  948. }
  949. }
  950. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  951. struct snd_soc_dai *dai)
  952. {
  953. struct snd_soc_codec *codec = dai->codec;
  954. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  955. int ret = 0;
  956. switch (cmd) {
  957. case SNDRV_PCM_TRIGGER_START:
  958. case SNDRV_PCM_TRIGGER_RESUME:
  959. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  960. if (dac33->fifo_mode) {
  961. dac33->state = DAC33_PREFILL;
  962. queue_work(dac33->dac33_wq, &dac33->work);
  963. }
  964. break;
  965. case SNDRV_PCM_TRIGGER_STOP:
  966. case SNDRV_PCM_TRIGGER_SUSPEND:
  967. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  968. if (dac33->fifo_mode) {
  969. dac33->state = DAC33_FLUSH;
  970. queue_work(dac33->dac33_wq, &dac33->work);
  971. }
  972. break;
  973. default:
  974. ret = -EINVAL;
  975. }
  976. return ret;
  977. }
  978. static snd_pcm_sframes_t dac33_dai_delay(
  979. struct snd_pcm_substream *substream,
  980. struct snd_soc_dai *dai)
  981. {
  982. struct snd_soc_codec *codec = dai->codec;
  983. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  984. unsigned long long t0, t1, t_now;
  985. unsigned int time_delta, uthr;
  986. int samples_out, samples_in, samples;
  987. snd_pcm_sframes_t delay = 0;
  988. unsigned long flags;
  989. switch (dac33->fifo_mode) {
  990. case DAC33_FIFO_BYPASS:
  991. break;
  992. case DAC33_FIFO_MODE1:
  993. spin_lock_irqsave(&dac33->lock, flags);
  994. t0 = dac33->t_stamp1;
  995. t1 = dac33->t_stamp2;
  996. spin_unlock_irqrestore(&dac33->lock, flags);
  997. t_now = ktime_to_us(ktime_get());
  998. /* We have not started to fill the FIFO yet, delay is 0 */
  999. if (!t1)
  1000. goto out;
  1001. if (t0 > t1) {
  1002. /*
  1003. * Phase 1:
  1004. * After Alarm threshold, and before nSample write
  1005. */
  1006. time_delta = t_now - t0;
  1007. samples_out = time_delta ? US_TO_SAMPLES(
  1008. substream->runtime->rate,
  1009. time_delta) : 0;
  1010. if (likely(dac33->alarm_threshold > samples_out))
  1011. delay = dac33->alarm_threshold - samples_out;
  1012. else
  1013. delay = 0;
  1014. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1015. /*
  1016. * Phase 2:
  1017. * After nSample write (during burst operation)
  1018. */
  1019. time_delta = t_now - t0;
  1020. samples_out = time_delta ? US_TO_SAMPLES(
  1021. substream->runtime->rate,
  1022. time_delta) : 0;
  1023. time_delta = t_now - t1;
  1024. samples_in = time_delta ? US_TO_SAMPLES(
  1025. dac33->burst_rate,
  1026. time_delta) : 0;
  1027. samples = dac33->alarm_threshold;
  1028. samples += (samples_in - samples_out);
  1029. if (likely(samples > 0))
  1030. delay = samples;
  1031. else
  1032. delay = 0;
  1033. } else {
  1034. /*
  1035. * Phase 3:
  1036. * After burst operation, before next alarm threshold
  1037. */
  1038. time_delta = t_now - t0;
  1039. samples_out = time_delta ? US_TO_SAMPLES(
  1040. substream->runtime->rate,
  1041. time_delta) : 0;
  1042. samples_in = dac33->nsample;
  1043. samples = dac33->alarm_threshold;
  1044. samples += (samples_in - samples_out);
  1045. if (likely(samples > 0))
  1046. delay = samples > dac33->fifo_size ?
  1047. dac33->fifo_size : samples;
  1048. else
  1049. delay = 0;
  1050. }
  1051. break;
  1052. case DAC33_FIFO_MODE7:
  1053. spin_lock_irqsave(&dac33->lock, flags);
  1054. t0 = dac33->t_stamp1;
  1055. uthr = dac33->uthr;
  1056. spin_unlock_irqrestore(&dac33->lock, flags);
  1057. t_now = ktime_to_us(ktime_get());
  1058. /* We have not started to fill the FIFO yet, delay is 0 */
  1059. if (!t0)
  1060. goto out;
  1061. if (t_now <= t0) {
  1062. /*
  1063. * Either the timestamps are messed or equal. Report
  1064. * maximum delay
  1065. */
  1066. delay = uthr;
  1067. goto out;
  1068. }
  1069. time_delta = t_now - t0;
  1070. if (time_delta <= dac33->mode7_us_to_lthr) {
  1071. /*
  1072. * Phase 1:
  1073. * After burst (draining phase)
  1074. */
  1075. samples_out = US_TO_SAMPLES(
  1076. substream->runtime->rate,
  1077. time_delta);
  1078. if (likely(uthr > samples_out))
  1079. delay = uthr - samples_out;
  1080. else
  1081. delay = 0;
  1082. } else {
  1083. /*
  1084. * Phase 2:
  1085. * During burst operation
  1086. */
  1087. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1088. samples_out = US_TO_SAMPLES(
  1089. substream->runtime->rate,
  1090. time_delta);
  1091. samples_in = US_TO_SAMPLES(
  1092. dac33->burst_rate,
  1093. time_delta);
  1094. delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
  1095. if (unlikely(delay > uthr))
  1096. delay = uthr;
  1097. }
  1098. break;
  1099. default:
  1100. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1101. dac33->fifo_mode);
  1102. break;
  1103. }
  1104. out:
  1105. return delay;
  1106. }
  1107. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1108. int clk_id, unsigned int freq, int dir)
  1109. {
  1110. struct snd_soc_codec *codec = codec_dai->codec;
  1111. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1112. u8 ioc_reg, asrcb_reg;
  1113. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1114. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1115. switch (clk_id) {
  1116. case TLV320DAC33_MCLK:
  1117. ioc_reg |= DAC33_REFSEL;
  1118. asrcb_reg |= DAC33_SRCREFSEL;
  1119. break;
  1120. case TLV320DAC33_SLEEPCLK:
  1121. ioc_reg &= ~DAC33_REFSEL;
  1122. asrcb_reg &= ~DAC33_SRCREFSEL;
  1123. break;
  1124. default:
  1125. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1126. break;
  1127. }
  1128. dac33->refclk = freq;
  1129. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1130. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1131. return 0;
  1132. }
  1133. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1134. unsigned int fmt)
  1135. {
  1136. struct snd_soc_codec *codec = codec_dai->codec;
  1137. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1138. u8 aictrl_a, aictrl_b;
  1139. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1140. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1141. /* set master/slave audio interface */
  1142. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1143. case SND_SOC_DAIFMT_CBM_CFM:
  1144. /* Codec Master */
  1145. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1146. break;
  1147. case SND_SOC_DAIFMT_CBS_CFS:
  1148. /* Codec Slave */
  1149. if (dac33->fifo_mode) {
  1150. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1151. return -EINVAL;
  1152. } else
  1153. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1154. break;
  1155. default:
  1156. return -EINVAL;
  1157. }
  1158. aictrl_a &= ~DAC33_AFMT_MASK;
  1159. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1160. case SND_SOC_DAIFMT_I2S:
  1161. aictrl_a |= DAC33_AFMT_I2S;
  1162. break;
  1163. case SND_SOC_DAIFMT_DSP_A:
  1164. aictrl_a |= DAC33_AFMT_DSP;
  1165. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1166. aictrl_b |= DAC33_DATA_DELAY(0);
  1167. break;
  1168. case SND_SOC_DAIFMT_RIGHT_J:
  1169. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1170. break;
  1171. case SND_SOC_DAIFMT_LEFT_J:
  1172. aictrl_a |= DAC33_AFMT_LEFT_J;
  1173. break;
  1174. default:
  1175. dev_err(codec->dev, "Unsupported format (%u)\n",
  1176. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1177. return -EINVAL;
  1178. }
  1179. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1180. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1181. return 0;
  1182. }
  1183. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1184. {
  1185. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1186. int ret = 0;
  1187. codec->control_data = dac33->control_data;
  1188. codec->hw_write = (hw_write_t) i2c_master_send;
  1189. dac33->codec = codec;
  1190. /* Read the tlv320dac33 ID registers */
  1191. ret = dac33_hard_power(codec, 1);
  1192. if (ret != 0) {
  1193. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1194. goto err_power;
  1195. }
  1196. ret = dac33_read_id(codec);
  1197. dac33_hard_power(codec, 0);
  1198. if (ret < 0) {
  1199. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1200. ret = -ENODEV;
  1201. goto err_power;
  1202. }
  1203. /* Check if the IRQ number is valid and request it */
  1204. if (dac33->irq >= 0) {
  1205. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1206. IRQF_TRIGGER_RISING,
  1207. codec->name, codec);
  1208. if (ret < 0) {
  1209. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1210. dac33->irq, ret);
  1211. dac33->irq = -1;
  1212. }
  1213. if (dac33->irq != -1) {
  1214. /* Setup work queue */
  1215. dac33->dac33_wq =
  1216. create_singlethread_workqueue("tlv320dac33");
  1217. if (dac33->dac33_wq == NULL) {
  1218. free_irq(dac33->irq, codec);
  1219. return -ENOMEM;
  1220. }
  1221. INIT_WORK(&dac33->work, dac33_work);
  1222. }
  1223. }
  1224. /* Only add the FIFO controls, if we have valid IRQ number */
  1225. if (dac33->irq >= 0)
  1226. snd_soc_add_codec_controls(codec, dac33_mode_snd_controls,
  1227. ARRAY_SIZE(dac33_mode_snd_controls));
  1228. err_power:
  1229. return ret;
  1230. }
  1231. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1232. {
  1233. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1234. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1235. if (dac33->irq >= 0) {
  1236. free_irq(dac33->irq, dac33->codec);
  1237. destroy_workqueue(dac33->dac33_wq);
  1238. }
  1239. return 0;
  1240. }
  1241. static int dac33_soc_suspend(struct snd_soc_codec *codec)
  1242. {
  1243. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1244. return 0;
  1245. }
  1246. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1247. {
  1248. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1249. return 0;
  1250. }
  1251. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1252. .read = dac33_read_reg_cache,
  1253. .write = dac33_write_locked,
  1254. .set_bias_level = dac33_set_bias_level,
  1255. .idle_bias_off = true,
  1256. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1257. .reg_word_size = sizeof(u8),
  1258. .reg_cache_default = dac33_reg,
  1259. .probe = dac33_soc_probe,
  1260. .remove = dac33_soc_remove,
  1261. .suspend = dac33_soc_suspend,
  1262. .resume = dac33_soc_resume,
  1263. .controls = dac33_snd_controls,
  1264. .num_controls = ARRAY_SIZE(dac33_snd_controls),
  1265. .dapm_widgets = dac33_dapm_widgets,
  1266. .num_dapm_widgets = ARRAY_SIZE(dac33_dapm_widgets),
  1267. .dapm_routes = audio_map,
  1268. .num_dapm_routes = ARRAY_SIZE(audio_map),
  1269. };
  1270. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1271. SNDRV_PCM_RATE_48000)
  1272. #define DAC33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1273. static const struct snd_soc_dai_ops dac33_dai_ops = {
  1274. .startup = dac33_startup,
  1275. .shutdown = dac33_shutdown,
  1276. .hw_params = dac33_hw_params,
  1277. .trigger = dac33_pcm_trigger,
  1278. .delay = dac33_dai_delay,
  1279. .set_sysclk = dac33_set_dai_sysclk,
  1280. .set_fmt = dac33_set_dai_fmt,
  1281. };
  1282. static struct snd_soc_dai_driver dac33_dai = {
  1283. .name = "tlv320dac33-hifi",
  1284. .playback = {
  1285. .stream_name = "Playback",
  1286. .channels_min = 2,
  1287. .channels_max = 2,
  1288. .rates = DAC33_RATES,
  1289. .formats = DAC33_FORMATS,
  1290. .sig_bits = 24,
  1291. },
  1292. .ops = &dac33_dai_ops,
  1293. };
  1294. static int dac33_i2c_probe(struct i2c_client *client,
  1295. const struct i2c_device_id *id)
  1296. {
  1297. struct tlv320dac33_platform_data *pdata;
  1298. struct tlv320dac33_priv *dac33;
  1299. int ret, i;
  1300. if (client->dev.platform_data == NULL) {
  1301. dev_err(&client->dev, "Platform data not set\n");
  1302. return -ENODEV;
  1303. }
  1304. pdata = client->dev.platform_data;
  1305. dac33 = devm_kzalloc(&client->dev, sizeof(struct tlv320dac33_priv),
  1306. GFP_KERNEL);
  1307. if (dac33 == NULL)
  1308. return -ENOMEM;
  1309. dac33->control_data = client;
  1310. mutex_init(&dac33->mutex);
  1311. spin_lock_init(&dac33->lock);
  1312. i2c_set_clientdata(client, dac33);
  1313. dac33->power_gpio = pdata->power_gpio;
  1314. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1315. dac33->keep_bclk = pdata->keep_bclk;
  1316. dac33->mode1_latency = pdata->mode1_latency;
  1317. if (!dac33->mode1_latency)
  1318. dac33->mode1_latency = 10000; /* 10ms */
  1319. dac33->irq = client->irq;
  1320. /* Disable FIFO use by default */
  1321. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1322. /* Check if the reset GPIO number is valid and request it */
  1323. if (dac33->power_gpio >= 0) {
  1324. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1325. if (ret < 0) {
  1326. dev_err(&client->dev,
  1327. "Failed to request reset GPIO (%d)\n",
  1328. dac33->power_gpio);
  1329. goto err_gpio;
  1330. }
  1331. gpio_direction_output(dac33->power_gpio, 0);
  1332. }
  1333. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1334. dac33->supplies[i].supply = dac33_supply_names[i];
  1335. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1336. dac33->supplies);
  1337. if (ret != 0) {
  1338. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1339. goto err_get;
  1340. }
  1341. ret = snd_soc_register_codec(&client->dev,
  1342. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1343. if (ret < 0)
  1344. goto err_register;
  1345. return ret;
  1346. err_register:
  1347. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1348. err_get:
  1349. if (dac33->power_gpio >= 0)
  1350. gpio_free(dac33->power_gpio);
  1351. err_gpio:
  1352. return ret;
  1353. }
  1354. static int dac33_i2c_remove(struct i2c_client *client)
  1355. {
  1356. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1357. if (unlikely(dac33->chip_power))
  1358. dac33_hard_power(dac33->codec, 0);
  1359. if (dac33->power_gpio >= 0)
  1360. gpio_free(dac33->power_gpio);
  1361. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1362. snd_soc_unregister_codec(&client->dev);
  1363. return 0;
  1364. }
  1365. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1366. {
  1367. .name = "tlv320dac33",
  1368. .driver_data = 0,
  1369. },
  1370. { },
  1371. };
  1372. MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
  1373. static struct i2c_driver tlv320dac33_i2c_driver = {
  1374. .driver = {
  1375. .name = "tlv320dac33-codec",
  1376. .owner = THIS_MODULE,
  1377. },
  1378. .probe = dac33_i2c_probe,
  1379. .remove = dac33_i2c_remove,
  1380. .id_table = tlv320dac33_i2c_id,
  1381. };
  1382. module_i2c_driver(tlv320dac33_i2c_driver);
  1383. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1384. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
  1385. MODULE_LICENSE("GPL");