max98095.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540
  1. /*
  2. * max98095.c -- MAX98095 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/soc.h>
  21. #include <sound/initval.h>
  22. #include <sound/tlv.h>
  23. #include <linux/slab.h>
  24. #include <asm/div64.h>
  25. #include <sound/max98095.h>
  26. #include <sound/jack.h>
  27. #include "max98095.h"
  28. enum max98095_type {
  29. MAX98095,
  30. };
  31. struct max98095_cdata {
  32. unsigned int rate;
  33. unsigned int fmt;
  34. int eq_sel;
  35. int bq_sel;
  36. };
  37. struct max98095_priv {
  38. enum max98095_type devtype;
  39. struct max98095_pdata *pdata;
  40. unsigned int sysclk;
  41. struct max98095_cdata dai[3];
  42. const char **eq_texts;
  43. const char **bq_texts;
  44. struct soc_enum eq_enum;
  45. struct soc_enum bq_enum;
  46. int eq_textcnt;
  47. int bq_textcnt;
  48. u8 lin_state;
  49. unsigned int mic1pre;
  50. unsigned int mic2pre;
  51. struct snd_soc_jack *headphone_jack;
  52. struct snd_soc_jack *mic_jack;
  53. };
  54. static const u8 max98095_reg_def[M98095_REG_CNT] = {
  55. 0x00, /* 00 */
  56. 0x00, /* 01 */
  57. 0x00, /* 02 */
  58. 0x00, /* 03 */
  59. 0x00, /* 04 */
  60. 0x00, /* 05 */
  61. 0x00, /* 06 */
  62. 0x00, /* 07 */
  63. 0x00, /* 08 */
  64. 0x00, /* 09 */
  65. 0x00, /* 0A */
  66. 0x00, /* 0B */
  67. 0x00, /* 0C */
  68. 0x00, /* 0D */
  69. 0x00, /* 0E */
  70. 0x00, /* 0F */
  71. 0x00, /* 10 */
  72. 0x00, /* 11 */
  73. 0x00, /* 12 */
  74. 0x00, /* 13 */
  75. 0x00, /* 14 */
  76. 0x00, /* 15 */
  77. 0x00, /* 16 */
  78. 0x00, /* 17 */
  79. 0x00, /* 18 */
  80. 0x00, /* 19 */
  81. 0x00, /* 1A */
  82. 0x00, /* 1B */
  83. 0x00, /* 1C */
  84. 0x00, /* 1D */
  85. 0x00, /* 1E */
  86. 0x00, /* 1F */
  87. 0x00, /* 20 */
  88. 0x00, /* 21 */
  89. 0x00, /* 22 */
  90. 0x00, /* 23 */
  91. 0x00, /* 24 */
  92. 0x00, /* 25 */
  93. 0x00, /* 26 */
  94. 0x00, /* 27 */
  95. 0x00, /* 28 */
  96. 0x00, /* 29 */
  97. 0x00, /* 2A */
  98. 0x00, /* 2B */
  99. 0x00, /* 2C */
  100. 0x00, /* 2D */
  101. 0x00, /* 2E */
  102. 0x00, /* 2F */
  103. 0x00, /* 30 */
  104. 0x00, /* 31 */
  105. 0x00, /* 32 */
  106. 0x00, /* 33 */
  107. 0x00, /* 34 */
  108. 0x00, /* 35 */
  109. 0x00, /* 36 */
  110. 0x00, /* 37 */
  111. 0x00, /* 38 */
  112. 0x00, /* 39 */
  113. 0x00, /* 3A */
  114. 0x00, /* 3B */
  115. 0x00, /* 3C */
  116. 0x00, /* 3D */
  117. 0x00, /* 3E */
  118. 0x00, /* 3F */
  119. 0x00, /* 40 */
  120. 0x00, /* 41 */
  121. 0x00, /* 42 */
  122. 0x00, /* 43 */
  123. 0x00, /* 44 */
  124. 0x00, /* 45 */
  125. 0x00, /* 46 */
  126. 0x00, /* 47 */
  127. 0x00, /* 48 */
  128. 0x00, /* 49 */
  129. 0x00, /* 4A */
  130. 0x00, /* 4B */
  131. 0x00, /* 4C */
  132. 0x00, /* 4D */
  133. 0x00, /* 4E */
  134. 0x00, /* 4F */
  135. 0x00, /* 50 */
  136. 0x00, /* 51 */
  137. 0x00, /* 52 */
  138. 0x00, /* 53 */
  139. 0x00, /* 54 */
  140. 0x00, /* 55 */
  141. 0x00, /* 56 */
  142. 0x00, /* 57 */
  143. 0x00, /* 58 */
  144. 0x00, /* 59 */
  145. 0x00, /* 5A */
  146. 0x00, /* 5B */
  147. 0x00, /* 5C */
  148. 0x00, /* 5D */
  149. 0x00, /* 5E */
  150. 0x00, /* 5F */
  151. 0x00, /* 60 */
  152. 0x00, /* 61 */
  153. 0x00, /* 62 */
  154. 0x00, /* 63 */
  155. 0x00, /* 64 */
  156. 0x00, /* 65 */
  157. 0x00, /* 66 */
  158. 0x00, /* 67 */
  159. 0x00, /* 68 */
  160. 0x00, /* 69 */
  161. 0x00, /* 6A */
  162. 0x00, /* 6B */
  163. 0x00, /* 6C */
  164. 0x00, /* 6D */
  165. 0x00, /* 6E */
  166. 0x00, /* 6F */
  167. 0x00, /* 70 */
  168. 0x00, /* 71 */
  169. 0x00, /* 72 */
  170. 0x00, /* 73 */
  171. 0x00, /* 74 */
  172. 0x00, /* 75 */
  173. 0x00, /* 76 */
  174. 0x00, /* 77 */
  175. 0x00, /* 78 */
  176. 0x00, /* 79 */
  177. 0x00, /* 7A */
  178. 0x00, /* 7B */
  179. 0x00, /* 7C */
  180. 0x00, /* 7D */
  181. 0x00, /* 7E */
  182. 0x00, /* 7F */
  183. 0x00, /* 80 */
  184. 0x00, /* 81 */
  185. 0x00, /* 82 */
  186. 0x00, /* 83 */
  187. 0x00, /* 84 */
  188. 0x00, /* 85 */
  189. 0x00, /* 86 */
  190. 0x00, /* 87 */
  191. 0x00, /* 88 */
  192. 0x00, /* 89 */
  193. 0x00, /* 8A */
  194. 0x00, /* 8B */
  195. 0x00, /* 8C */
  196. 0x00, /* 8D */
  197. 0x00, /* 8E */
  198. 0x00, /* 8F */
  199. 0x00, /* 90 */
  200. 0x00, /* 91 */
  201. 0x30, /* 92 */
  202. 0xF0, /* 93 */
  203. 0x00, /* 94 */
  204. 0x00, /* 95 */
  205. 0x3F, /* 96 */
  206. 0x00, /* 97 */
  207. 0x00, /* 98 */
  208. 0x00, /* 99 */
  209. 0x00, /* 9A */
  210. 0x00, /* 9B */
  211. 0x00, /* 9C */
  212. 0x00, /* 9D */
  213. 0x00, /* 9E */
  214. 0x00, /* 9F */
  215. 0x00, /* A0 */
  216. 0x00, /* A1 */
  217. 0x00, /* A2 */
  218. 0x00, /* A3 */
  219. 0x00, /* A4 */
  220. 0x00, /* A5 */
  221. 0x00, /* A6 */
  222. 0x00, /* A7 */
  223. 0x00, /* A8 */
  224. 0x00, /* A9 */
  225. 0x00, /* AA */
  226. 0x00, /* AB */
  227. 0x00, /* AC */
  228. 0x00, /* AD */
  229. 0x00, /* AE */
  230. 0x00, /* AF */
  231. 0x00, /* B0 */
  232. 0x00, /* B1 */
  233. 0x00, /* B2 */
  234. 0x00, /* B3 */
  235. 0x00, /* B4 */
  236. 0x00, /* B5 */
  237. 0x00, /* B6 */
  238. 0x00, /* B7 */
  239. 0x00, /* B8 */
  240. 0x00, /* B9 */
  241. 0x00, /* BA */
  242. 0x00, /* BB */
  243. 0x00, /* BC */
  244. 0x00, /* BD */
  245. 0x00, /* BE */
  246. 0x00, /* BF */
  247. 0x00, /* C0 */
  248. 0x00, /* C1 */
  249. 0x00, /* C2 */
  250. 0x00, /* C3 */
  251. 0x00, /* C4 */
  252. 0x00, /* C5 */
  253. 0x00, /* C6 */
  254. 0x00, /* C7 */
  255. 0x00, /* C8 */
  256. 0x00, /* C9 */
  257. 0x00, /* CA */
  258. 0x00, /* CB */
  259. 0x00, /* CC */
  260. 0x00, /* CD */
  261. 0x00, /* CE */
  262. 0x00, /* CF */
  263. 0x00, /* D0 */
  264. 0x00, /* D1 */
  265. 0x00, /* D2 */
  266. 0x00, /* D3 */
  267. 0x00, /* D4 */
  268. 0x00, /* D5 */
  269. 0x00, /* D6 */
  270. 0x00, /* D7 */
  271. 0x00, /* D8 */
  272. 0x00, /* D9 */
  273. 0x00, /* DA */
  274. 0x00, /* DB */
  275. 0x00, /* DC */
  276. 0x00, /* DD */
  277. 0x00, /* DE */
  278. 0x00, /* DF */
  279. 0x00, /* E0 */
  280. 0x00, /* E1 */
  281. 0x00, /* E2 */
  282. 0x00, /* E3 */
  283. 0x00, /* E4 */
  284. 0x00, /* E5 */
  285. 0x00, /* E6 */
  286. 0x00, /* E7 */
  287. 0x00, /* E8 */
  288. 0x00, /* E9 */
  289. 0x00, /* EA */
  290. 0x00, /* EB */
  291. 0x00, /* EC */
  292. 0x00, /* ED */
  293. 0x00, /* EE */
  294. 0x00, /* EF */
  295. 0x00, /* F0 */
  296. 0x00, /* F1 */
  297. 0x00, /* F2 */
  298. 0x00, /* F3 */
  299. 0x00, /* F4 */
  300. 0x00, /* F5 */
  301. 0x00, /* F6 */
  302. 0x00, /* F7 */
  303. 0x00, /* F8 */
  304. 0x00, /* F9 */
  305. 0x00, /* FA */
  306. 0x00, /* FB */
  307. 0x00, /* FC */
  308. 0x00, /* FD */
  309. 0x00, /* FE */
  310. 0x00, /* FF */
  311. };
  312. static struct {
  313. int readable;
  314. int writable;
  315. } max98095_access[M98095_REG_CNT] = {
  316. { 0x00, 0x00 }, /* 00 */
  317. { 0xFF, 0x00 }, /* 01 */
  318. { 0xFF, 0x00 }, /* 02 */
  319. { 0xFF, 0x00 }, /* 03 */
  320. { 0xFF, 0x00 }, /* 04 */
  321. { 0xFF, 0x00 }, /* 05 */
  322. { 0xFF, 0x00 }, /* 06 */
  323. { 0xFF, 0x00 }, /* 07 */
  324. { 0xFF, 0x00 }, /* 08 */
  325. { 0xFF, 0x00 }, /* 09 */
  326. { 0xFF, 0x00 }, /* 0A */
  327. { 0xFF, 0x00 }, /* 0B */
  328. { 0xFF, 0x00 }, /* 0C */
  329. { 0xFF, 0x00 }, /* 0D */
  330. { 0xFF, 0x00 }, /* 0E */
  331. { 0xFF, 0x9F }, /* 0F */
  332. { 0xFF, 0xFF }, /* 10 */
  333. { 0xFF, 0xFF }, /* 11 */
  334. { 0xFF, 0xFF }, /* 12 */
  335. { 0xFF, 0xFF }, /* 13 */
  336. { 0xFF, 0xFF }, /* 14 */
  337. { 0xFF, 0xFF }, /* 15 */
  338. { 0xFF, 0xFF }, /* 16 */
  339. { 0xFF, 0xFF }, /* 17 */
  340. { 0xFF, 0xFF }, /* 18 */
  341. { 0xFF, 0xFF }, /* 19 */
  342. { 0xFF, 0xFF }, /* 1A */
  343. { 0xFF, 0xFF }, /* 1B */
  344. { 0xFF, 0xFF }, /* 1C */
  345. { 0xFF, 0xFF }, /* 1D */
  346. { 0xFF, 0x77 }, /* 1E */
  347. { 0xFF, 0x77 }, /* 1F */
  348. { 0xFF, 0x77 }, /* 20 */
  349. { 0xFF, 0x77 }, /* 21 */
  350. { 0xFF, 0x77 }, /* 22 */
  351. { 0xFF, 0x77 }, /* 23 */
  352. { 0xFF, 0xFF }, /* 24 */
  353. { 0xFF, 0x7F }, /* 25 */
  354. { 0xFF, 0x31 }, /* 26 */
  355. { 0xFF, 0xFF }, /* 27 */
  356. { 0xFF, 0xFF }, /* 28 */
  357. { 0xFF, 0xFF }, /* 29 */
  358. { 0xFF, 0xF7 }, /* 2A */
  359. { 0xFF, 0x2F }, /* 2B */
  360. { 0xFF, 0xEF }, /* 2C */
  361. { 0xFF, 0xFF }, /* 2D */
  362. { 0xFF, 0xFF }, /* 2E */
  363. { 0xFF, 0xFF }, /* 2F */
  364. { 0xFF, 0xFF }, /* 30 */
  365. { 0xFF, 0xFF }, /* 31 */
  366. { 0xFF, 0xFF }, /* 32 */
  367. { 0xFF, 0xFF }, /* 33 */
  368. { 0xFF, 0xF7 }, /* 34 */
  369. { 0xFF, 0x2F }, /* 35 */
  370. { 0xFF, 0xCF }, /* 36 */
  371. { 0xFF, 0xFF }, /* 37 */
  372. { 0xFF, 0xFF }, /* 38 */
  373. { 0xFF, 0xFF }, /* 39 */
  374. { 0xFF, 0xFF }, /* 3A */
  375. { 0xFF, 0xFF }, /* 3B */
  376. { 0xFF, 0xFF }, /* 3C */
  377. { 0xFF, 0xFF }, /* 3D */
  378. { 0xFF, 0xF7 }, /* 3E */
  379. { 0xFF, 0x2F }, /* 3F */
  380. { 0xFF, 0xCF }, /* 40 */
  381. { 0xFF, 0xFF }, /* 41 */
  382. { 0xFF, 0x77 }, /* 42 */
  383. { 0xFF, 0xFF }, /* 43 */
  384. { 0xFF, 0xFF }, /* 44 */
  385. { 0xFF, 0xFF }, /* 45 */
  386. { 0xFF, 0xFF }, /* 46 */
  387. { 0xFF, 0xFF }, /* 47 */
  388. { 0xFF, 0xFF }, /* 48 */
  389. { 0xFF, 0x0F }, /* 49 */
  390. { 0xFF, 0xFF }, /* 4A */
  391. { 0xFF, 0xFF }, /* 4B */
  392. { 0xFF, 0x3F }, /* 4C */
  393. { 0xFF, 0x3F }, /* 4D */
  394. { 0xFF, 0x3F }, /* 4E */
  395. { 0xFF, 0xFF }, /* 4F */
  396. { 0xFF, 0x7F }, /* 50 */
  397. { 0xFF, 0x7F }, /* 51 */
  398. { 0xFF, 0x0F }, /* 52 */
  399. { 0xFF, 0x3F }, /* 53 */
  400. { 0xFF, 0x3F }, /* 54 */
  401. { 0xFF, 0x3F }, /* 55 */
  402. { 0xFF, 0xFF }, /* 56 */
  403. { 0xFF, 0xFF }, /* 57 */
  404. { 0xFF, 0xBF }, /* 58 */
  405. { 0xFF, 0x1F }, /* 59 */
  406. { 0xFF, 0xBF }, /* 5A */
  407. { 0xFF, 0x1F }, /* 5B */
  408. { 0xFF, 0xBF }, /* 5C */
  409. { 0xFF, 0x3F }, /* 5D */
  410. { 0xFF, 0x3F }, /* 5E */
  411. { 0xFF, 0x7F }, /* 5F */
  412. { 0xFF, 0x7F }, /* 60 */
  413. { 0xFF, 0x47 }, /* 61 */
  414. { 0xFF, 0x9F }, /* 62 */
  415. { 0xFF, 0x9F }, /* 63 */
  416. { 0xFF, 0x9F }, /* 64 */
  417. { 0xFF, 0x9F }, /* 65 */
  418. { 0xFF, 0x9F }, /* 66 */
  419. { 0xFF, 0xBF }, /* 67 */
  420. { 0xFF, 0xBF }, /* 68 */
  421. { 0xFF, 0xFF }, /* 69 */
  422. { 0xFF, 0xFF }, /* 6A */
  423. { 0xFF, 0x7F }, /* 6B */
  424. { 0xFF, 0xF7 }, /* 6C */
  425. { 0xFF, 0xFF }, /* 6D */
  426. { 0xFF, 0xFF }, /* 6E */
  427. { 0xFF, 0x1F }, /* 6F */
  428. { 0xFF, 0xF7 }, /* 70 */
  429. { 0xFF, 0xFF }, /* 71 */
  430. { 0xFF, 0xFF }, /* 72 */
  431. { 0xFF, 0x1F }, /* 73 */
  432. { 0xFF, 0xF7 }, /* 74 */
  433. { 0xFF, 0xFF }, /* 75 */
  434. { 0xFF, 0xFF }, /* 76 */
  435. { 0xFF, 0x1F }, /* 77 */
  436. { 0xFF, 0xF7 }, /* 78 */
  437. { 0xFF, 0xFF }, /* 79 */
  438. { 0xFF, 0xFF }, /* 7A */
  439. { 0xFF, 0x1F }, /* 7B */
  440. { 0xFF, 0xF7 }, /* 7C */
  441. { 0xFF, 0xFF }, /* 7D */
  442. { 0xFF, 0xFF }, /* 7E */
  443. { 0xFF, 0x1F }, /* 7F */
  444. { 0xFF, 0xF7 }, /* 80 */
  445. { 0xFF, 0xFF }, /* 81 */
  446. { 0xFF, 0xFF }, /* 82 */
  447. { 0xFF, 0x1F }, /* 83 */
  448. { 0xFF, 0x7F }, /* 84 */
  449. { 0xFF, 0x0F }, /* 85 */
  450. { 0xFF, 0xD8 }, /* 86 */
  451. { 0xFF, 0xFF }, /* 87 */
  452. { 0xFF, 0xEF }, /* 88 */
  453. { 0xFF, 0xFE }, /* 89 */
  454. { 0xFF, 0xFE }, /* 8A */
  455. { 0xFF, 0xFF }, /* 8B */
  456. { 0xFF, 0xFF }, /* 8C */
  457. { 0xFF, 0x3F }, /* 8D */
  458. { 0xFF, 0xFF }, /* 8E */
  459. { 0xFF, 0x3F }, /* 8F */
  460. { 0xFF, 0x8F }, /* 90 */
  461. { 0xFF, 0xFF }, /* 91 */
  462. { 0xFF, 0x3F }, /* 92 */
  463. { 0xFF, 0xFF }, /* 93 */
  464. { 0xFF, 0xFF }, /* 94 */
  465. { 0xFF, 0x0F }, /* 95 */
  466. { 0xFF, 0x3F }, /* 96 */
  467. { 0xFF, 0x8C }, /* 97 */
  468. { 0x00, 0x00 }, /* 98 */
  469. { 0x00, 0x00 }, /* 99 */
  470. { 0x00, 0x00 }, /* 9A */
  471. { 0x00, 0x00 }, /* 9B */
  472. { 0x00, 0x00 }, /* 9C */
  473. { 0x00, 0x00 }, /* 9D */
  474. { 0x00, 0x00 }, /* 9E */
  475. { 0x00, 0x00 }, /* 9F */
  476. { 0x00, 0x00 }, /* A0 */
  477. { 0x00, 0x00 }, /* A1 */
  478. { 0x00, 0x00 }, /* A2 */
  479. { 0x00, 0x00 }, /* A3 */
  480. { 0x00, 0x00 }, /* A4 */
  481. { 0x00, 0x00 }, /* A5 */
  482. { 0x00, 0x00 }, /* A6 */
  483. { 0x00, 0x00 }, /* A7 */
  484. { 0x00, 0x00 }, /* A8 */
  485. { 0x00, 0x00 }, /* A9 */
  486. { 0x00, 0x00 }, /* AA */
  487. { 0x00, 0x00 }, /* AB */
  488. { 0x00, 0x00 }, /* AC */
  489. { 0x00, 0x00 }, /* AD */
  490. { 0x00, 0x00 }, /* AE */
  491. { 0x00, 0x00 }, /* AF */
  492. { 0x00, 0x00 }, /* B0 */
  493. { 0x00, 0x00 }, /* B1 */
  494. { 0x00, 0x00 }, /* B2 */
  495. { 0x00, 0x00 }, /* B3 */
  496. { 0x00, 0x00 }, /* B4 */
  497. { 0x00, 0x00 }, /* B5 */
  498. { 0x00, 0x00 }, /* B6 */
  499. { 0x00, 0x00 }, /* B7 */
  500. { 0x00, 0x00 }, /* B8 */
  501. { 0x00, 0x00 }, /* B9 */
  502. { 0x00, 0x00 }, /* BA */
  503. { 0x00, 0x00 }, /* BB */
  504. { 0x00, 0x00 }, /* BC */
  505. { 0x00, 0x00 }, /* BD */
  506. { 0x00, 0x00 }, /* BE */
  507. { 0x00, 0x00 }, /* BF */
  508. { 0x00, 0x00 }, /* C0 */
  509. { 0x00, 0x00 }, /* C1 */
  510. { 0x00, 0x00 }, /* C2 */
  511. { 0x00, 0x00 }, /* C3 */
  512. { 0x00, 0x00 }, /* C4 */
  513. { 0x00, 0x00 }, /* C5 */
  514. { 0x00, 0x00 }, /* C6 */
  515. { 0x00, 0x00 }, /* C7 */
  516. { 0x00, 0x00 }, /* C8 */
  517. { 0x00, 0x00 }, /* C9 */
  518. { 0x00, 0x00 }, /* CA */
  519. { 0x00, 0x00 }, /* CB */
  520. { 0x00, 0x00 }, /* CC */
  521. { 0x00, 0x00 }, /* CD */
  522. { 0x00, 0x00 }, /* CE */
  523. { 0x00, 0x00 }, /* CF */
  524. { 0x00, 0x00 }, /* D0 */
  525. { 0x00, 0x00 }, /* D1 */
  526. { 0x00, 0x00 }, /* D2 */
  527. { 0x00, 0x00 }, /* D3 */
  528. { 0x00, 0x00 }, /* D4 */
  529. { 0x00, 0x00 }, /* D5 */
  530. { 0x00, 0x00 }, /* D6 */
  531. { 0x00, 0x00 }, /* D7 */
  532. { 0x00, 0x00 }, /* D8 */
  533. { 0x00, 0x00 }, /* D9 */
  534. { 0x00, 0x00 }, /* DA */
  535. { 0x00, 0x00 }, /* DB */
  536. { 0x00, 0x00 }, /* DC */
  537. { 0x00, 0x00 }, /* DD */
  538. { 0x00, 0x00 }, /* DE */
  539. { 0x00, 0x00 }, /* DF */
  540. { 0x00, 0x00 }, /* E0 */
  541. { 0x00, 0x00 }, /* E1 */
  542. { 0x00, 0x00 }, /* E2 */
  543. { 0x00, 0x00 }, /* E3 */
  544. { 0x00, 0x00 }, /* E4 */
  545. { 0x00, 0x00 }, /* E5 */
  546. { 0x00, 0x00 }, /* E6 */
  547. { 0x00, 0x00 }, /* E7 */
  548. { 0x00, 0x00 }, /* E8 */
  549. { 0x00, 0x00 }, /* E9 */
  550. { 0x00, 0x00 }, /* EA */
  551. { 0x00, 0x00 }, /* EB */
  552. { 0x00, 0x00 }, /* EC */
  553. { 0x00, 0x00 }, /* ED */
  554. { 0x00, 0x00 }, /* EE */
  555. { 0x00, 0x00 }, /* EF */
  556. { 0x00, 0x00 }, /* F0 */
  557. { 0x00, 0x00 }, /* F1 */
  558. { 0x00, 0x00 }, /* F2 */
  559. { 0x00, 0x00 }, /* F3 */
  560. { 0x00, 0x00 }, /* F4 */
  561. { 0x00, 0x00 }, /* F5 */
  562. { 0x00, 0x00 }, /* F6 */
  563. { 0x00, 0x00 }, /* F7 */
  564. { 0x00, 0x00 }, /* F8 */
  565. { 0x00, 0x00 }, /* F9 */
  566. { 0x00, 0x00 }, /* FA */
  567. { 0x00, 0x00 }, /* FB */
  568. { 0x00, 0x00 }, /* FC */
  569. { 0x00, 0x00 }, /* FD */
  570. { 0x00, 0x00 }, /* FE */
  571. { 0xFF, 0x00 }, /* FF */
  572. };
  573. static int max98095_readable(struct snd_soc_codec *codec, unsigned int reg)
  574. {
  575. if (reg >= M98095_REG_CNT)
  576. return 0;
  577. return max98095_access[reg].readable != 0;
  578. }
  579. static int max98095_volatile(struct snd_soc_codec *codec, unsigned int reg)
  580. {
  581. if (reg > M98095_REG_MAX_CACHED)
  582. return 1;
  583. switch (reg) {
  584. case M98095_000_HOST_DATA:
  585. case M98095_001_HOST_INT_STS:
  586. case M98095_002_HOST_RSP_STS:
  587. case M98095_003_HOST_CMD_STS:
  588. case M98095_004_CODEC_STS:
  589. case M98095_005_DAI1_ALC_STS:
  590. case M98095_006_DAI2_ALC_STS:
  591. case M98095_007_JACK_AUTO_STS:
  592. case M98095_008_JACK_MANUAL_STS:
  593. case M98095_009_JACK_VBAT_STS:
  594. case M98095_00A_ACC_ADC_STS:
  595. case M98095_00B_MIC_NG_AGC_STS:
  596. case M98095_00C_SPK_L_VOLT_STS:
  597. case M98095_00D_SPK_R_VOLT_STS:
  598. case M98095_00E_TEMP_SENSOR_STS:
  599. return 1;
  600. }
  601. return 0;
  602. }
  603. /*
  604. * Filter coefficients are in a separate register segment
  605. * and they share the address space of the normal registers.
  606. * The coefficient registers do not need or share the cache.
  607. */
  608. static int max98095_hw_write(struct snd_soc_codec *codec, unsigned int reg,
  609. unsigned int value)
  610. {
  611. int ret;
  612. codec->cache_bypass = 1;
  613. ret = snd_soc_write(codec, reg, value);
  614. codec->cache_bypass = 0;
  615. return ret ? -EIO : 0;
  616. }
  617. /*
  618. * Load equalizer DSP coefficient configurations registers
  619. */
  620. static void m98095_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  621. unsigned int band, u16 *coefs)
  622. {
  623. unsigned int eq_reg;
  624. unsigned int i;
  625. BUG_ON(band > 4);
  626. BUG_ON(dai > 1);
  627. /* Load the base register address */
  628. eq_reg = dai ? M98095_142_DAI2_EQ_BASE : M98095_110_DAI1_EQ_BASE;
  629. /* Add the band address offset, note adjustment for word address */
  630. eq_reg += band * (M98095_COEFS_PER_BAND << 1);
  631. /* Step through the registers and coefs */
  632. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  633. max98095_hw_write(codec, eq_reg++, M98095_BYTE1(coefs[i]));
  634. max98095_hw_write(codec, eq_reg++, M98095_BYTE0(coefs[i]));
  635. }
  636. }
  637. /*
  638. * Load biquad filter coefficient configurations registers
  639. */
  640. static void m98095_biquad_band(struct snd_soc_codec *codec, unsigned int dai,
  641. unsigned int band, u16 *coefs)
  642. {
  643. unsigned int bq_reg;
  644. unsigned int i;
  645. BUG_ON(band > 1);
  646. BUG_ON(dai > 1);
  647. /* Load the base register address */
  648. bq_reg = dai ? M98095_17E_DAI2_BQ_BASE : M98095_174_DAI1_BQ_BASE;
  649. /* Add the band address offset, note adjustment for word address */
  650. bq_reg += band * (M98095_COEFS_PER_BAND << 1);
  651. /* Step through the registers and coefs */
  652. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  653. max98095_hw_write(codec, bq_reg++, M98095_BYTE1(coefs[i]));
  654. max98095_hw_write(codec, bq_reg++, M98095_BYTE0(coefs[i]));
  655. }
  656. }
  657. static const char * const max98095_fltr_mode[] = { "Voice", "Music" };
  658. static const struct soc_enum max98095_dai1_filter_mode_enum[] = {
  659. SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS, 7, 2, max98095_fltr_mode),
  660. };
  661. static const struct soc_enum max98095_dai2_filter_mode_enum[] = {
  662. SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS, 7, 2, max98095_fltr_mode),
  663. };
  664. static const char * const max98095_extmic_text[] = { "None", "MIC1", "MIC2" };
  665. static const struct soc_enum max98095_extmic_enum =
  666. SOC_ENUM_SINGLE(M98095_087_CFG_MIC, 0, 3, max98095_extmic_text);
  667. static const struct snd_kcontrol_new max98095_extmic_mux =
  668. SOC_DAPM_ENUM("External MIC Mux", max98095_extmic_enum);
  669. static const char * const max98095_linein_text[] = { "INA", "INB" };
  670. static const struct soc_enum max98095_linein_enum =
  671. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 6, 2, max98095_linein_text);
  672. static const struct snd_kcontrol_new max98095_linein_mux =
  673. SOC_DAPM_ENUM("Linein Input Mux", max98095_linein_enum);
  674. static const char * const max98095_line_mode_text[] = {
  675. "Stereo", "Differential"};
  676. static const struct soc_enum max98095_linein_mode_enum =
  677. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 7, 2, max98095_line_mode_text);
  678. static const struct soc_enum max98095_lineout_mode_enum =
  679. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 4, 2, max98095_line_mode_text);
  680. static const char * const max98095_dai_fltr[] = {
  681. "Off", "Elliptical-HPF-16k", "Butterworth-HPF-16k",
  682. "Elliptical-HPF-8k", "Butterworth-HPF-8k", "Butterworth-HPF-Fs/240"};
  683. static const struct soc_enum max98095_dai1_dac_filter_enum[] = {
  684. SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS, 0, 6, max98095_dai_fltr),
  685. };
  686. static const struct soc_enum max98095_dai2_dac_filter_enum[] = {
  687. SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS, 0, 6, max98095_dai_fltr),
  688. };
  689. static const struct soc_enum max98095_dai3_dac_filter_enum[] = {
  690. SOC_ENUM_SINGLE(M98095_042_DAI3_FILTERS, 0, 6, max98095_dai_fltr),
  691. };
  692. static int max98095_mic1pre_set(struct snd_kcontrol *kcontrol,
  693. struct snd_ctl_elem_value *ucontrol)
  694. {
  695. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  696. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  697. unsigned int sel = ucontrol->value.integer.value[0];
  698. max98095->mic1pre = sel;
  699. snd_soc_update_bits(codec, M98095_05F_LVL_MIC1, M98095_MICPRE_MASK,
  700. (1+sel)<<M98095_MICPRE_SHIFT);
  701. return 0;
  702. }
  703. static int max98095_mic1pre_get(struct snd_kcontrol *kcontrol,
  704. struct snd_ctl_elem_value *ucontrol)
  705. {
  706. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  707. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  708. ucontrol->value.integer.value[0] = max98095->mic1pre;
  709. return 0;
  710. }
  711. static int max98095_mic2pre_set(struct snd_kcontrol *kcontrol,
  712. struct snd_ctl_elem_value *ucontrol)
  713. {
  714. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  715. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  716. unsigned int sel = ucontrol->value.integer.value[0];
  717. max98095->mic2pre = sel;
  718. snd_soc_update_bits(codec, M98095_060_LVL_MIC2, M98095_MICPRE_MASK,
  719. (1+sel)<<M98095_MICPRE_SHIFT);
  720. return 0;
  721. }
  722. static int max98095_mic2pre_get(struct snd_kcontrol *kcontrol,
  723. struct snd_ctl_elem_value *ucontrol)
  724. {
  725. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  726. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  727. ucontrol->value.integer.value[0] = max98095->mic2pre;
  728. return 0;
  729. }
  730. static const unsigned int max98095_micboost_tlv[] = {
  731. TLV_DB_RANGE_HEAD(2),
  732. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  733. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  734. };
  735. static const DECLARE_TLV_DB_SCALE(max98095_mic_tlv, 0, 100, 0);
  736. static const DECLARE_TLV_DB_SCALE(max98095_adc_tlv, -1200, 100, 0);
  737. static const DECLARE_TLV_DB_SCALE(max98095_adcboost_tlv, 0, 600, 0);
  738. static const unsigned int max98095_hp_tlv[] = {
  739. TLV_DB_RANGE_HEAD(5),
  740. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  741. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  742. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  743. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  744. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  745. };
  746. static const unsigned int max98095_spk_tlv[] = {
  747. TLV_DB_RANGE_HEAD(4),
  748. 0, 10, TLV_DB_SCALE_ITEM(-5900, 400, 0),
  749. 11, 18, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  750. 19, 27, TLV_DB_SCALE_ITEM(-200, 100, 0),
  751. 28, 39, TLV_DB_SCALE_ITEM(650, 50, 0),
  752. };
  753. static const unsigned int max98095_rcv_lout_tlv[] = {
  754. TLV_DB_RANGE_HEAD(5),
  755. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  756. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  757. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  758. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  759. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  760. };
  761. static const unsigned int max98095_lin_tlv[] = {
  762. TLV_DB_RANGE_HEAD(3),
  763. 0, 2, TLV_DB_SCALE_ITEM(-600, 300, 0),
  764. 3, 3, TLV_DB_SCALE_ITEM(300, 1100, 0),
  765. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
  766. };
  767. static const struct snd_kcontrol_new max98095_snd_controls[] = {
  768. SOC_DOUBLE_R_TLV("Headphone Volume", M98095_064_LVL_HP_L,
  769. M98095_065_LVL_HP_R, 0, 31, 0, max98095_hp_tlv),
  770. SOC_DOUBLE_R_TLV("Speaker Volume", M98095_067_LVL_SPK_L,
  771. M98095_068_LVL_SPK_R, 0, 39, 0, max98095_spk_tlv),
  772. SOC_SINGLE_TLV("Receiver Volume", M98095_066_LVL_RCV,
  773. 0, 31, 0, max98095_rcv_lout_tlv),
  774. SOC_DOUBLE_R_TLV("Lineout Volume", M98095_062_LVL_LINEOUT1,
  775. M98095_063_LVL_LINEOUT2, 0, 31, 0, max98095_rcv_lout_tlv),
  776. SOC_DOUBLE_R("Headphone Switch", M98095_064_LVL_HP_L,
  777. M98095_065_LVL_HP_R, 7, 1, 1),
  778. SOC_DOUBLE_R("Speaker Switch", M98095_067_LVL_SPK_L,
  779. M98095_068_LVL_SPK_R, 7, 1, 1),
  780. SOC_SINGLE("Receiver Switch", M98095_066_LVL_RCV, 7, 1, 1),
  781. SOC_DOUBLE_R("Lineout Switch", M98095_062_LVL_LINEOUT1,
  782. M98095_063_LVL_LINEOUT2, 7, 1, 1),
  783. SOC_SINGLE_TLV("MIC1 Volume", M98095_05F_LVL_MIC1, 0, 20, 1,
  784. max98095_mic_tlv),
  785. SOC_SINGLE_TLV("MIC2 Volume", M98095_060_LVL_MIC2, 0, 20, 1,
  786. max98095_mic_tlv),
  787. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  788. M98095_05F_LVL_MIC1, 5, 2, 0,
  789. max98095_mic1pre_get, max98095_mic1pre_set,
  790. max98095_micboost_tlv),
  791. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  792. M98095_060_LVL_MIC2, 5, 2, 0,
  793. max98095_mic2pre_get, max98095_mic2pre_set,
  794. max98095_micboost_tlv),
  795. SOC_SINGLE_TLV("Linein Volume", M98095_061_LVL_LINEIN, 0, 5, 1,
  796. max98095_lin_tlv),
  797. SOC_SINGLE_TLV("ADCL Volume", M98095_05D_LVL_ADC_L, 0, 15, 1,
  798. max98095_adc_tlv),
  799. SOC_SINGLE_TLV("ADCR Volume", M98095_05E_LVL_ADC_R, 0, 15, 1,
  800. max98095_adc_tlv),
  801. SOC_SINGLE_TLV("ADCL Boost Volume", M98095_05D_LVL_ADC_L, 4, 3, 0,
  802. max98095_adcboost_tlv),
  803. SOC_SINGLE_TLV("ADCR Boost Volume", M98095_05E_LVL_ADC_R, 4, 3, 0,
  804. max98095_adcboost_tlv),
  805. SOC_SINGLE("EQ1 Switch", M98095_088_CFG_LEVEL, 0, 1, 0),
  806. SOC_SINGLE("EQ2 Switch", M98095_088_CFG_LEVEL, 1, 1, 0),
  807. SOC_SINGLE("Biquad1 Switch", M98095_088_CFG_LEVEL, 2, 1, 0),
  808. SOC_SINGLE("Biquad2 Switch", M98095_088_CFG_LEVEL, 3, 1, 0),
  809. SOC_ENUM("DAI1 Filter Mode", max98095_dai1_filter_mode_enum),
  810. SOC_ENUM("DAI2 Filter Mode", max98095_dai2_filter_mode_enum),
  811. SOC_ENUM("DAI1 DAC Filter", max98095_dai1_dac_filter_enum),
  812. SOC_ENUM("DAI2 DAC Filter", max98095_dai2_dac_filter_enum),
  813. SOC_ENUM("DAI3 DAC Filter", max98095_dai3_dac_filter_enum),
  814. SOC_ENUM("Linein Mode", max98095_linein_mode_enum),
  815. SOC_ENUM("Lineout Mode", max98095_lineout_mode_enum),
  816. };
  817. /* Left speaker mixer switch */
  818. static const struct snd_kcontrol_new max98095_left_speaker_mixer_controls[] = {
  819. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_050_MIX_SPK_LEFT, 0, 1, 0),
  820. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_050_MIX_SPK_LEFT, 6, 1, 0),
  821. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  822. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  823. SOC_DAPM_SINGLE("MIC1 Switch", M98095_050_MIX_SPK_LEFT, 4, 1, 0),
  824. SOC_DAPM_SINGLE("MIC2 Switch", M98095_050_MIX_SPK_LEFT, 5, 1, 0),
  825. SOC_DAPM_SINGLE("IN1 Switch", M98095_050_MIX_SPK_LEFT, 1, 1, 0),
  826. SOC_DAPM_SINGLE("IN2 Switch", M98095_050_MIX_SPK_LEFT, 2, 1, 0),
  827. };
  828. /* Right speaker mixer switch */
  829. static const struct snd_kcontrol_new max98095_right_speaker_mixer_controls[] = {
  830. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 6, 1, 0),
  831. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 0, 1, 0),
  832. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  833. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  834. SOC_DAPM_SINGLE("MIC1 Switch", M98095_051_MIX_SPK_RIGHT, 5, 1, 0),
  835. SOC_DAPM_SINGLE("MIC2 Switch", M98095_051_MIX_SPK_RIGHT, 4, 1, 0),
  836. SOC_DAPM_SINGLE("IN1 Switch", M98095_051_MIX_SPK_RIGHT, 1, 1, 0),
  837. SOC_DAPM_SINGLE("IN2 Switch", M98095_051_MIX_SPK_RIGHT, 2, 1, 0),
  838. };
  839. /* Left headphone mixer switch */
  840. static const struct snd_kcontrol_new max98095_left_hp_mixer_controls[] = {
  841. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04C_MIX_HP_LEFT, 0, 1, 0),
  842. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04C_MIX_HP_LEFT, 5, 1, 0),
  843. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04C_MIX_HP_LEFT, 3, 1, 0),
  844. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04C_MIX_HP_LEFT, 4, 1, 0),
  845. SOC_DAPM_SINGLE("IN1 Switch", M98095_04C_MIX_HP_LEFT, 1, 1, 0),
  846. SOC_DAPM_SINGLE("IN2 Switch", M98095_04C_MIX_HP_LEFT, 2, 1, 0),
  847. };
  848. /* Right headphone mixer switch */
  849. static const struct snd_kcontrol_new max98095_right_hp_mixer_controls[] = {
  850. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 5, 1, 0),
  851. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 0, 1, 0),
  852. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04D_MIX_HP_RIGHT, 3, 1, 0),
  853. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04D_MIX_HP_RIGHT, 4, 1, 0),
  854. SOC_DAPM_SINGLE("IN1 Switch", M98095_04D_MIX_HP_RIGHT, 1, 1, 0),
  855. SOC_DAPM_SINGLE("IN2 Switch", M98095_04D_MIX_HP_RIGHT, 2, 1, 0),
  856. };
  857. /* Receiver earpiece mixer switch */
  858. static const struct snd_kcontrol_new max98095_mono_rcv_mixer_controls[] = {
  859. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04F_MIX_RCV, 0, 1, 0),
  860. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04F_MIX_RCV, 5, 1, 0),
  861. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04F_MIX_RCV, 3, 1, 0),
  862. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04F_MIX_RCV, 4, 1, 0),
  863. SOC_DAPM_SINGLE("IN1 Switch", M98095_04F_MIX_RCV, 1, 1, 0),
  864. SOC_DAPM_SINGLE("IN2 Switch", M98095_04F_MIX_RCV, 2, 1, 0),
  865. };
  866. /* Left lineout mixer switch */
  867. static const struct snd_kcontrol_new max98095_left_lineout_mixer_controls[] = {
  868. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_053_MIX_LINEOUT1, 5, 1, 0),
  869. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_053_MIX_LINEOUT1, 0, 1, 0),
  870. SOC_DAPM_SINGLE("MIC1 Switch", M98095_053_MIX_LINEOUT1, 3, 1, 0),
  871. SOC_DAPM_SINGLE("MIC2 Switch", M98095_053_MIX_LINEOUT1, 4, 1, 0),
  872. SOC_DAPM_SINGLE("IN1 Switch", M98095_053_MIX_LINEOUT1, 1, 1, 0),
  873. SOC_DAPM_SINGLE("IN2 Switch", M98095_053_MIX_LINEOUT1, 2, 1, 0),
  874. };
  875. /* Right lineout mixer switch */
  876. static const struct snd_kcontrol_new max98095_right_lineout_mixer_controls[] = {
  877. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_054_MIX_LINEOUT2, 0, 1, 0),
  878. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_054_MIX_LINEOUT2, 5, 1, 0),
  879. SOC_DAPM_SINGLE("MIC1 Switch", M98095_054_MIX_LINEOUT2, 3, 1, 0),
  880. SOC_DAPM_SINGLE("MIC2 Switch", M98095_054_MIX_LINEOUT2, 4, 1, 0),
  881. SOC_DAPM_SINGLE("IN1 Switch", M98095_054_MIX_LINEOUT2, 1, 1, 0),
  882. SOC_DAPM_SINGLE("IN2 Switch", M98095_054_MIX_LINEOUT2, 2, 1, 0),
  883. };
  884. /* Left ADC mixer switch */
  885. static const struct snd_kcontrol_new max98095_left_ADC_mixer_controls[] = {
  886. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04A_MIX_ADC_LEFT, 7, 1, 0),
  887. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04A_MIX_ADC_LEFT, 6, 1, 0),
  888. SOC_DAPM_SINGLE("IN1 Switch", M98095_04A_MIX_ADC_LEFT, 3, 1, 0),
  889. SOC_DAPM_SINGLE("IN2 Switch", M98095_04A_MIX_ADC_LEFT, 2, 1, 0),
  890. };
  891. /* Right ADC mixer switch */
  892. static const struct snd_kcontrol_new max98095_right_ADC_mixer_controls[] = {
  893. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04B_MIX_ADC_RIGHT, 7, 1, 0),
  894. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04B_MIX_ADC_RIGHT, 6, 1, 0),
  895. SOC_DAPM_SINGLE("IN1 Switch", M98095_04B_MIX_ADC_RIGHT, 3, 1, 0),
  896. SOC_DAPM_SINGLE("IN2 Switch", M98095_04B_MIX_ADC_RIGHT, 2, 1, 0),
  897. };
  898. static int max98095_mic_event(struct snd_soc_dapm_widget *w,
  899. struct snd_kcontrol *kcontrol, int event)
  900. {
  901. struct snd_soc_codec *codec = w->codec;
  902. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  903. switch (event) {
  904. case SND_SOC_DAPM_POST_PMU:
  905. if (w->reg == M98095_05F_LVL_MIC1) {
  906. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  907. (1+max98095->mic1pre)<<M98095_MICPRE_SHIFT);
  908. } else {
  909. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  910. (1+max98095->mic2pre)<<M98095_MICPRE_SHIFT);
  911. }
  912. break;
  913. case SND_SOC_DAPM_POST_PMD:
  914. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK, 0);
  915. break;
  916. default:
  917. return -EINVAL;
  918. }
  919. return 0;
  920. }
  921. /*
  922. * The line inputs are stereo inputs with the left and right
  923. * channels sharing a common PGA power control signal.
  924. */
  925. static int max98095_line_pga(struct snd_soc_dapm_widget *w,
  926. int event, u8 channel)
  927. {
  928. struct snd_soc_codec *codec = w->codec;
  929. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  930. u8 *state;
  931. BUG_ON(!((channel == 1) || (channel == 2)));
  932. state = &max98095->lin_state;
  933. switch (event) {
  934. case SND_SOC_DAPM_POST_PMU:
  935. *state |= channel;
  936. snd_soc_update_bits(codec, w->reg,
  937. (1 << w->shift), (1 << w->shift));
  938. break;
  939. case SND_SOC_DAPM_POST_PMD:
  940. *state &= ~channel;
  941. if (*state == 0) {
  942. snd_soc_update_bits(codec, w->reg,
  943. (1 << w->shift), 0);
  944. }
  945. break;
  946. default:
  947. return -EINVAL;
  948. }
  949. return 0;
  950. }
  951. static int max98095_pga_in1_event(struct snd_soc_dapm_widget *w,
  952. struct snd_kcontrol *k, int event)
  953. {
  954. return max98095_line_pga(w, event, 1);
  955. }
  956. static int max98095_pga_in2_event(struct snd_soc_dapm_widget *w,
  957. struct snd_kcontrol *k, int event)
  958. {
  959. return max98095_line_pga(w, event, 2);
  960. }
  961. /*
  962. * The stereo line out mixer outputs to two stereo line outs.
  963. * The 2nd pair has a separate set of enables.
  964. */
  965. static int max98095_lineout_event(struct snd_soc_dapm_widget *w,
  966. struct snd_kcontrol *kcontrol, int event)
  967. {
  968. struct snd_soc_codec *codec = w->codec;
  969. switch (event) {
  970. case SND_SOC_DAPM_POST_PMU:
  971. snd_soc_update_bits(codec, w->reg,
  972. (1 << (w->shift+2)), (1 << (w->shift+2)));
  973. break;
  974. case SND_SOC_DAPM_POST_PMD:
  975. snd_soc_update_bits(codec, w->reg,
  976. (1 << (w->shift+2)), 0);
  977. break;
  978. default:
  979. return -EINVAL;
  980. }
  981. return 0;
  982. }
  983. static const struct snd_soc_dapm_widget max98095_dapm_widgets[] = {
  984. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98095_090_PWR_EN_IN, 0, 0),
  985. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98095_090_PWR_EN_IN, 1, 0),
  986. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  987. M98095_091_PWR_EN_OUT, 0, 0),
  988. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  989. M98095_091_PWR_EN_OUT, 1, 0),
  990. SND_SOC_DAPM_DAC("DACM2", "Aux Playback",
  991. M98095_091_PWR_EN_OUT, 2, 0),
  992. SND_SOC_DAPM_DAC("DACM3", "Voice Playback",
  993. M98095_091_PWR_EN_OUT, 2, 0),
  994. SND_SOC_DAPM_PGA("HP Left Out", M98095_091_PWR_EN_OUT,
  995. 6, 0, NULL, 0),
  996. SND_SOC_DAPM_PGA("HP Right Out", M98095_091_PWR_EN_OUT,
  997. 7, 0, NULL, 0),
  998. SND_SOC_DAPM_PGA("SPK Left Out", M98095_091_PWR_EN_OUT,
  999. 4, 0, NULL, 0),
  1000. SND_SOC_DAPM_PGA("SPK Right Out", M98095_091_PWR_EN_OUT,
  1001. 5, 0, NULL, 0),
  1002. SND_SOC_DAPM_PGA("RCV Mono Out", M98095_091_PWR_EN_OUT,
  1003. 3, 0, NULL, 0),
  1004. SND_SOC_DAPM_PGA_E("LINE Left Out", M98095_092_PWR_EN_OUT,
  1005. 0, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  1006. SND_SOC_DAPM_PGA_E("LINE Right Out", M98095_092_PWR_EN_OUT,
  1007. 1, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  1008. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  1009. &max98095_extmic_mux),
  1010. SND_SOC_DAPM_MUX("Linein Mux", SND_SOC_NOPM, 0, 0,
  1011. &max98095_linein_mux),
  1012. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1013. &max98095_left_hp_mixer_controls[0],
  1014. ARRAY_SIZE(max98095_left_hp_mixer_controls)),
  1015. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1016. &max98095_right_hp_mixer_controls[0],
  1017. ARRAY_SIZE(max98095_right_hp_mixer_controls)),
  1018. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1019. &max98095_left_speaker_mixer_controls[0],
  1020. ARRAY_SIZE(max98095_left_speaker_mixer_controls)),
  1021. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1022. &max98095_right_speaker_mixer_controls[0],
  1023. ARRAY_SIZE(max98095_right_speaker_mixer_controls)),
  1024. SND_SOC_DAPM_MIXER("Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1025. &max98095_mono_rcv_mixer_controls[0],
  1026. ARRAY_SIZE(max98095_mono_rcv_mixer_controls)),
  1027. SND_SOC_DAPM_MIXER("Left Lineout Mixer", SND_SOC_NOPM, 0, 0,
  1028. &max98095_left_lineout_mixer_controls[0],
  1029. ARRAY_SIZE(max98095_left_lineout_mixer_controls)),
  1030. SND_SOC_DAPM_MIXER("Right Lineout Mixer", SND_SOC_NOPM, 0, 0,
  1031. &max98095_right_lineout_mixer_controls[0],
  1032. ARRAY_SIZE(max98095_right_lineout_mixer_controls)),
  1033. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  1034. &max98095_left_ADC_mixer_controls[0],
  1035. ARRAY_SIZE(max98095_left_ADC_mixer_controls)),
  1036. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  1037. &max98095_right_ADC_mixer_controls[0],
  1038. ARRAY_SIZE(max98095_right_ADC_mixer_controls)),
  1039. SND_SOC_DAPM_PGA_E("MIC1 Input", M98095_05F_LVL_MIC1,
  1040. 5, 0, NULL, 0, max98095_mic_event,
  1041. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1042. SND_SOC_DAPM_PGA_E("MIC2 Input", M98095_060_LVL_MIC2,
  1043. 5, 0, NULL, 0, max98095_mic_event,
  1044. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1045. SND_SOC_DAPM_PGA_E("IN1 Input", M98095_090_PWR_EN_IN,
  1046. 7, 0, NULL, 0, max98095_pga_in1_event,
  1047. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1048. SND_SOC_DAPM_PGA_E("IN2 Input", M98095_090_PWR_EN_IN,
  1049. 7, 0, NULL, 0, max98095_pga_in2_event,
  1050. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1051. SND_SOC_DAPM_MICBIAS("MICBIAS1", M98095_090_PWR_EN_IN, 2, 0),
  1052. SND_SOC_DAPM_MICBIAS("MICBIAS2", M98095_090_PWR_EN_IN, 3, 0),
  1053. SND_SOC_DAPM_OUTPUT("HPL"),
  1054. SND_SOC_DAPM_OUTPUT("HPR"),
  1055. SND_SOC_DAPM_OUTPUT("SPKL"),
  1056. SND_SOC_DAPM_OUTPUT("SPKR"),
  1057. SND_SOC_DAPM_OUTPUT("RCV"),
  1058. SND_SOC_DAPM_OUTPUT("OUT1"),
  1059. SND_SOC_DAPM_OUTPUT("OUT2"),
  1060. SND_SOC_DAPM_OUTPUT("OUT3"),
  1061. SND_SOC_DAPM_OUTPUT("OUT4"),
  1062. SND_SOC_DAPM_INPUT("MIC1"),
  1063. SND_SOC_DAPM_INPUT("MIC2"),
  1064. SND_SOC_DAPM_INPUT("INA1"),
  1065. SND_SOC_DAPM_INPUT("INA2"),
  1066. SND_SOC_DAPM_INPUT("INB1"),
  1067. SND_SOC_DAPM_INPUT("INB2"),
  1068. };
  1069. static const struct snd_soc_dapm_route max98095_audio_map[] = {
  1070. /* Left headphone output mixer */
  1071. {"Left Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  1072. {"Left Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  1073. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1074. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1075. {"Left Headphone Mixer", "IN1 Switch", "IN1 Input"},
  1076. {"Left Headphone Mixer", "IN2 Switch", "IN2 Input"},
  1077. /* Right headphone output mixer */
  1078. {"Right Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  1079. {"Right Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  1080. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1081. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1082. {"Right Headphone Mixer", "IN1 Switch", "IN1 Input"},
  1083. {"Right Headphone Mixer", "IN2 Switch", "IN2 Input"},
  1084. /* Left speaker output mixer */
  1085. {"Left Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  1086. {"Left Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  1087. {"Left Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  1088. {"Left Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  1089. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1090. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1091. {"Left Speaker Mixer", "IN1 Switch", "IN1 Input"},
  1092. {"Left Speaker Mixer", "IN2 Switch", "IN2 Input"},
  1093. /* Right speaker output mixer */
  1094. {"Right Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  1095. {"Right Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  1096. {"Right Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  1097. {"Right Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  1098. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1099. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1100. {"Right Speaker Mixer", "IN1 Switch", "IN1 Input"},
  1101. {"Right Speaker Mixer", "IN2 Switch", "IN2 Input"},
  1102. /* Earpiece/Receiver output mixer */
  1103. {"Receiver Mixer", "Left DAC1 Switch", "DACL1"},
  1104. {"Receiver Mixer", "Right DAC1 Switch", "DACR1"},
  1105. {"Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1106. {"Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1107. {"Receiver Mixer", "IN1 Switch", "IN1 Input"},
  1108. {"Receiver Mixer", "IN2 Switch", "IN2 Input"},
  1109. /* Left Lineout output mixer */
  1110. {"Left Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  1111. {"Left Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1112. {"Left Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1113. {"Left Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1114. {"Left Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1115. {"Left Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1116. /* Right lineout output mixer */
  1117. {"Right Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  1118. {"Right Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1119. {"Right Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1120. {"Right Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1121. {"Right Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1122. {"Right Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1123. {"HP Left Out", NULL, "Left Headphone Mixer"},
  1124. {"HP Right Out", NULL, "Right Headphone Mixer"},
  1125. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1126. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1127. {"RCV Mono Out", NULL, "Receiver Mixer"},
  1128. {"LINE Left Out", NULL, "Left Lineout Mixer"},
  1129. {"LINE Right Out", NULL, "Right Lineout Mixer"},
  1130. {"HPL", NULL, "HP Left Out"},
  1131. {"HPR", NULL, "HP Right Out"},
  1132. {"SPKL", NULL, "SPK Left Out"},
  1133. {"SPKR", NULL, "SPK Right Out"},
  1134. {"RCV", NULL, "RCV Mono Out"},
  1135. {"OUT1", NULL, "LINE Left Out"},
  1136. {"OUT2", NULL, "LINE Right Out"},
  1137. {"OUT3", NULL, "LINE Left Out"},
  1138. {"OUT4", NULL, "LINE Right Out"},
  1139. /* Left ADC input mixer */
  1140. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1141. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1142. {"Left ADC Mixer", "IN1 Switch", "IN1 Input"},
  1143. {"Left ADC Mixer", "IN2 Switch", "IN2 Input"},
  1144. /* Right ADC input mixer */
  1145. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1146. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1147. {"Right ADC Mixer", "IN1 Switch", "IN1 Input"},
  1148. {"Right ADC Mixer", "IN2 Switch", "IN2 Input"},
  1149. /* Inputs */
  1150. {"ADCL", NULL, "Left ADC Mixer"},
  1151. {"ADCR", NULL, "Right ADC Mixer"},
  1152. {"IN1 Input", NULL, "INA1"},
  1153. {"IN2 Input", NULL, "INA2"},
  1154. {"MIC1 Input", NULL, "MIC1"},
  1155. {"MIC2 Input", NULL, "MIC2"},
  1156. };
  1157. static int max98095_add_widgets(struct snd_soc_codec *codec)
  1158. {
  1159. snd_soc_add_codec_controls(codec, max98095_snd_controls,
  1160. ARRAY_SIZE(max98095_snd_controls));
  1161. return 0;
  1162. }
  1163. /* codec mclk clock divider coefficients */
  1164. static const struct {
  1165. u32 rate;
  1166. u8 sr;
  1167. } rate_table[] = {
  1168. {8000, 0x01},
  1169. {11025, 0x02},
  1170. {16000, 0x03},
  1171. {22050, 0x04},
  1172. {24000, 0x05},
  1173. {32000, 0x06},
  1174. {44100, 0x07},
  1175. {48000, 0x08},
  1176. {88200, 0x09},
  1177. {96000, 0x0A},
  1178. };
  1179. static int rate_value(int rate, u8 *value)
  1180. {
  1181. int i;
  1182. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1183. if (rate_table[i].rate >= rate) {
  1184. *value = rate_table[i].sr;
  1185. return 0;
  1186. }
  1187. }
  1188. *value = rate_table[0].sr;
  1189. return -EINVAL;
  1190. }
  1191. static int max98095_dai1_hw_params(struct snd_pcm_substream *substream,
  1192. struct snd_pcm_hw_params *params,
  1193. struct snd_soc_dai *dai)
  1194. {
  1195. struct snd_soc_codec *codec = dai->codec;
  1196. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1197. struct max98095_cdata *cdata;
  1198. unsigned long long ni;
  1199. unsigned int rate;
  1200. u8 regval;
  1201. cdata = &max98095->dai[0];
  1202. rate = params_rate(params);
  1203. switch (params_format(params)) {
  1204. case SNDRV_PCM_FORMAT_S16_LE:
  1205. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1206. M98095_DAI_WS, 0);
  1207. break;
  1208. case SNDRV_PCM_FORMAT_S24_LE:
  1209. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1210. M98095_DAI_WS, M98095_DAI_WS);
  1211. break;
  1212. default:
  1213. return -EINVAL;
  1214. }
  1215. if (rate_value(rate, &regval))
  1216. return -EINVAL;
  1217. snd_soc_update_bits(codec, M98095_027_DAI1_CLKMODE,
  1218. M98095_CLKMODE_MASK, regval);
  1219. cdata->rate = rate;
  1220. /* Configure NI when operating as master */
  1221. if (snd_soc_read(codec, M98095_02A_DAI1_FORMAT) & M98095_DAI_MAS) {
  1222. if (max98095->sysclk == 0) {
  1223. dev_err(codec->dev, "Invalid system clock frequency\n");
  1224. return -EINVAL;
  1225. }
  1226. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1227. * (unsigned long long int)rate;
  1228. do_div(ni, (unsigned long long int)max98095->sysclk);
  1229. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1230. (ni >> 8) & 0x7F);
  1231. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1232. ni & 0xFF);
  1233. }
  1234. /* Update sample rate mode */
  1235. if (rate < 50000)
  1236. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1237. M98095_DAI_DHF, 0);
  1238. else
  1239. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1240. M98095_DAI_DHF, M98095_DAI_DHF);
  1241. return 0;
  1242. }
  1243. static int max98095_dai2_hw_params(struct snd_pcm_substream *substream,
  1244. struct snd_pcm_hw_params *params,
  1245. struct snd_soc_dai *dai)
  1246. {
  1247. struct snd_soc_codec *codec = dai->codec;
  1248. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1249. struct max98095_cdata *cdata;
  1250. unsigned long long ni;
  1251. unsigned int rate;
  1252. u8 regval;
  1253. cdata = &max98095->dai[1];
  1254. rate = params_rate(params);
  1255. switch (params_format(params)) {
  1256. case SNDRV_PCM_FORMAT_S16_LE:
  1257. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1258. M98095_DAI_WS, 0);
  1259. break;
  1260. case SNDRV_PCM_FORMAT_S24_LE:
  1261. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1262. M98095_DAI_WS, M98095_DAI_WS);
  1263. break;
  1264. default:
  1265. return -EINVAL;
  1266. }
  1267. if (rate_value(rate, &regval))
  1268. return -EINVAL;
  1269. snd_soc_update_bits(codec, M98095_031_DAI2_CLKMODE,
  1270. M98095_CLKMODE_MASK, regval);
  1271. cdata->rate = rate;
  1272. /* Configure NI when operating as master */
  1273. if (snd_soc_read(codec, M98095_034_DAI2_FORMAT) & M98095_DAI_MAS) {
  1274. if (max98095->sysclk == 0) {
  1275. dev_err(codec->dev, "Invalid system clock frequency\n");
  1276. return -EINVAL;
  1277. }
  1278. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1279. * (unsigned long long int)rate;
  1280. do_div(ni, (unsigned long long int)max98095->sysclk);
  1281. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1282. (ni >> 8) & 0x7F);
  1283. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1284. ni & 0xFF);
  1285. }
  1286. /* Update sample rate mode */
  1287. if (rate < 50000)
  1288. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1289. M98095_DAI_DHF, 0);
  1290. else
  1291. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1292. M98095_DAI_DHF, M98095_DAI_DHF);
  1293. return 0;
  1294. }
  1295. static int max98095_dai3_hw_params(struct snd_pcm_substream *substream,
  1296. struct snd_pcm_hw_params *params,
  1297. struct snd_soc_dai *dai)
  1298. {
  1299. struct snd_soc_codec *codec = dai->codec;
  1300. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1301. struct max98095_cdata *cdata;
  1302. unsigned long long ni;
  1303. unsigned int rate;
  1304. u8 regval;
  1305. cdata = &max98095->dai[2];
  1306. rate = params_rate(params);
  1307. switch (params_format(params)) {
  1308. case SNDRV_PCM_FORMAT_S16_LE:
  1309. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1310. M98095_DAI_WS, 0);
  1311. break;
  1312. case SNDRV_PCM_FORMAT_S24_LE:
  1313. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1314. M98095_DAI_WS, M98095_DAI_WS);
  1315. break;
  1316. default:
  1317. return -EINVAL;
  1318. }
  1319. if (rate_value(rate, &regval))
  1320. return -EINVAL;
  1321. snd_soc_update_bits(codec, M98095_03B_DAI3_CLKMODE,
  1322. M98095_CLKMODE_MASK, regval);
  1323. cdata->rate = rate;
  1324. /* Configure NI when operating as master */
  1325. if (snd_soc_read(codec, M98095_03E_DAI3_FORMAT) & M98095_DAI_MAS) {
  1326. if (max98095->sysclk == 0) {
  1327. dev_err(codec->dev, "Invalid system clock frequency\n");
  1328. return -EINVAL;
  1329. }
  1330. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1331. * (unsigned long long int)rate;
  1332. do_div(ni, (unsigned long long int)max98095->sysclk);
  1333. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1334. (ni >> 8) & 0x7F);
  1335. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1336. ni & 0xFF);
  1337. }
  1338. /* Update sample rate mode */
  1339. if (rate < 50000)
  1340. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1341. M98095_DAI_DHF, 0);
  1342. else
  1343. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1344. M98095_DAI_DHF, M98095_DAI_DHF);
  1345. return 0;
  1346. }
  1347. static int max98095_dai_set_sysclk(struct snd_soc_dai *dai,
  1348. int clk_id, unsigned int freq, int dir)
  1349. {
  1350. struct snd_soc_codec *codec = dai->codec;
  1351. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1352. /* Requested clock frequency is already setup */
  1353. if (freq == max98095->sysclk)
  1354. return 0;
  1355. /* Setup clocks for slave mode, and using the PLL
  1356. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1357. * 0x02 (when master clk is 20MHz to 40MHz)..
  1358. * 0x03 (when master clk is 40MHz to 60MHz)..
  1359. */
  1360. if ((freq >= 10000000) && (freq < 20000000)) {
  1361. snd_soc_write(codec, M98095_026_SYS_CLK, 0x10);
  1362. } else if ((freq >= 20000000) && (freq < 40000000)) {
  1363. snd_soc_write(codec, M98095_026_SYS_CLK, 0x20);
  1364. } else if ((freq >= 40000000) && (freq < 60000000)) {
  1365. snd_soc_write(codec, M98095_026_SYS_CLK, 0x30);
  1366. } else {
  1367. dev_err(codec->dev, "Invalid master clock frequency\n");
  1368. return -EINVAL;
  1369. }
  1370. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1371. max98095->sysclk = freq;
  1372. return 0;
  1373. }
  1374. static int max98095_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1375. unsigned int fmt)
  1376. {
  1377. struct snd_soc_codec *codec = codec_dai->codec;
  1378. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1379. struct max98095_cdata *cdata;
  1380. u8 regval = 0;
  1381. cdata = &max98095->dai[0];
  1382. if (fmt != cdata->fmt) {
  1383. cdata->fmt = fmt;
  1384. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1385. case SND_SOC_DAIFMT_CBS_CFS:
  1386. /* Slave mode PLL */
  1387. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1388. 0x80);
  1389. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1390. 0x00);
  1391. break;
  1392. case SND_SOC_DAIFMT_CBM_CFM:
  1393. /* Set to master mode */
  1394. regval |= M98095_DAI_MAS;
  1395. break;
  1396. case SND_SOC_DAIFMT_CBS_CFM:
  1397. case SND_SOC_DAIFMT_CBM_CFS:
  1398. default:
  1399. dev_err(codec->dev, "Clock mode unsupported");
  1400. return -EINVAL;
  1401. }
  1402. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1403. case SND_SOC_DAIFMT_I2S:
  1404. regval |= M98095_DAI_DLY;
  1405. break;
  1406. case SND_SOC_DAIFMT_LEFT_J:
  1407. break;
  1408. default:
  1409. return -EINVAL;
  1410. }
  1411. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1412. case SND_SOC_DAIFMT_NB_NF:
  1413. break;
  1414. case SND_SOC_DAIFMT_NB_IF:
  1415. regval |= M98095_DAI_WCI;
  1416. break;
  1417. case SND_SOC_DAIFMT_IB_NF:
  1418. regval |= M98095_DAI_BCI;
  1419. break;
  1420. case SND_SOC_DAIFMT_IB_IF:
  1421. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1422. break;
  1423. default:
  1424. return -EINVAL;
  1425. }
  1426. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1427. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1428. M98095_DAI_WCI, regval);
  1429. snd_soc_write(codec, M98095_02B_DAI1_CLOCK, M98095_DAI_BSEL64);
  1430. }
  1431. return 0;
  1432. }
  1433. static int max98095_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1434. unsigned int fmt)
  1435. {
  1436. struct snd_soc_codec *codec = codec_dai->codec;
  1437. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1438. struct max98095_cdata *cdata;
  1439. u8 regval = 0;
  1440. cdata = &max98095->dai[1];
  1441. if (fmt != cdata->fmt) {
  1442. cdata->fmt = fmt;
  1443. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1444. case SND_SOC_DAIFMT_CBS_CFS:
  1445. /* Slave mode PLL */
  1446. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1447. 0x80);
  1448. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1449. 0x00);
  1450. break;
  1451. case SND_SOC_DAIFMT_CBM_CFM:
  1452. /* Set to master mode */
  1453. regval |= M98095_DAI_MAS;
  1454. break;
  1455. case SND_SOC_DAIFMT_CBS_CFM:
  1456. case SND_SOC_DAIFMT_CBM_CFS:
  1457. default:
  1458. dev_err(codec->dev, "Clock mode unsupported");
  1459. return -EINVAL;
  1460. }
  1461. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1462. case SND_SOC_DAIFMT_I2S:
  1463. regval |= M98095_DAI_DLY;
  1464. break;
  1465. case SND_SOC_DAIFMT_LEFT_J:
  1466. break;
  1467. default:
  1468. return -EINVAL;
  1469. }
  1470. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1471. case SND_SOC_DAIFMT_NB_NF:
  1472. break;
  1473. case SND_SOC_DAIFMT_NB_IF:
  1474. regval |= M98095_DAI_WCI;
  1475. break;
  1476. case SND_SOC_DAIFMT_IB_NF:
  1477. regval |= M98095_DAI_BCI;
  1478. break;
  1479. case SND_SOC_DAIFMT_IB_IF:
  1480. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1481. break;
  1482. default:
  1483. return -EINVAL;
  1484. }
  1485. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1486. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1487. M98095_DAI_WCI, regval);
  1488. snd_soc_write(codec, M98095_035_DAI2_CLOCK,
  1489. M98095_DAI_BSEL64);
  1490. }
  1491. return 0;
  1492. }
  1493. static int max98095_dai3_set_fmt(struct snd_soc_dai *codec_dai,
  1494. unsigned int fmt)
  1495. {
  1496. struct snd_soc_codec *codec = codec_dai->codec;
  1497. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1498. struct max98095_cdata *cdata;
  1499. u8 regval = 0;
  1500. cdata = &max98095->dai[2];
  1501. if (fmt != cdata->fmt) {
  1502. cdata->fmt = fmt;
  1503. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1504. case SND_SOC_DAIFMT_CBS_CFS:
  1505. /* Slave mode PLL */
  1506. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1507. 0x80);
  1508. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1509. 0x00);
  1510. break;
  1511. case SND_SOC_DAIFMT_CBM_CFM:
  1512. /* Set to master mode */
  1513. regval |= M98095_DAI_MAS;
  1514. break;
  1515. case SND_SOC_DAIFMT_CBS_CFM:
  1516. case SND_SOC_DAIFMT_CBM_CFS:
  1517. default:
  1518. dev_err(codec->dev, "Clock mode unsupported");
  1519. return -EINVAL;
  1520. }
  1521. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1522. case SND_SOC_DAIFMT_I2S:
  1523. regval |= M98095_DAI_DLY;
  1524. break;
  1525. case SND_SOC_DAIFMT_LEFT_J:
  1526. break;
  1527. default:
  1528. return -EINVAL;
  1529. }
  1530. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1531. case SND_SOC_DAIFMT_NB_NF:
  1532. break;
  1533. case SND_SOC_DAIFMT_NB_IF:
  1534. regval |= M98095_DAI_WCI;
  1535. break;
  1536. case SND_SOC_DAIFMT_IB_NF:
  1537. regval |= M98095_DAI_BCI;
  1538. break;
  1539. case SND_SOC_DAIFMT_IB_IF:
  1540. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1541. break;
  1542. default:
  1543. return -EINVAL;
  1544. }
  1545. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1546. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1547. M98095_DAI_WCI, regval);
  1548. snd_soc_write(codec, M98095_03F_DAI3_CLOCK,
  1549. M98095_DAI_BSEL64);
  1550. }
  1551. return 0;
  1552. }
  1553. static int max98095_set_bias_level(struct snd_soc_codec *codec,
  1554. enum snd_soc_bias_level level)
  1555. {
  1556. int ret;
  1557. switch (level) {
  1558. case SND_SOC_BIAS_ON:
  1559. break;
  1560. case SND_SOC_BIAS_PREPARE:
  1561. break;
  1562. case SND_SOC_BIAS_STANDBY:
  1563. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1564. ret = snd_soc_cache_sync(codec);
  1565. if (ret != 0) {
  1566. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1567. return ret;
  1568. }
  1569. }
  1570. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1571. M98095_MBEN, M98095_MBEN);
  1572. break;
  1573. case SND_SOC_BIAS_OFF:
  1574. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1575. M98095_MBEN, 0);
  1576. codec->cache_sync = 1;
  1577. break;
  1578. }
  1579. codec->dapm.bias_level = level;
  1580. return 0;
  1581. }
  1582. #define MAX98095_RATES SNDRV_PCM_RATE_8000_96000
  1583. #define MAX98095_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1584. static const struct snd_soc_dai_ops max98095_dai1_ops = {
  1585. .set_sysclk = max98095_dai_set_sysclk,
  1586. .set_fmt = max98095_dai1_set_fmt,
  1587. .hw_params = max98095_dai1_hw_params,
  1588. };
  1589. static const struct snd_soc_dai_ops max98095_dai2_ops = {
  1590. .set_sysclk = max98095_dai_set_sysclk,
  1591. .set_fmt = max98095_dai2_set_fmt,
  1592. .hw_params = max98095_dai2_hw_params,
  1593. };
  1594. static const struct snd_soc_dai_ops max98095_dai3_ops = {
  1595. .set_sysclk = max98095_dai_set_sysclk,
  1596. .set_fmt = max98095_dai3_set_fmt,
  1597. .hw_params = max98095_dai3_hw_params,
  1598. };
  1599. static struct snd_soc_dai_driver max98095_dai[] = {
  1600. {
  1601. .name = "HiFi",
  1602. .playback = {
  1603. .stream_name = "HiFi Playback",
  1604. .channels_min = 1,
  1605. .channels_max = 2,
  1606. .rates = MAX98095_RATES,
  1607. .formats = MAX98095_FORMATS,
  1608. },
  1609. .capture = {
  1610. .stream_name = "HiFi Capture",
  1611. .channels_min = 1,
  1612. .channels_max = 2,
  1613. .rates = MAX98095_RATES,
  1614. .formats = MAX98095_FORMATS,
  1615. },
  1616. .ops = &max98095_dai1_ops,
  1617. },
  1618. {
  1619. .name = "Aux",
  1620. .playback = {
  1621. .stream_name = "Aux Playback",
  1622. .channels_min = 1,
  1623. .channels_max = 1,
  1624. .rates = MAX98095_RATES,
  1625. .formats = MAX98095_FORMATS,
  1626. },
  1627. .ops = &max98095_dai2_ops,
  1628. },
  1629. {
  1630. .name = "Voice",
  1631. .playback = {
  1632. .stream_name = "Voice Playback",
  1633. .channels_min = 1,
  1634. .channels_max = 1,
  1635. .rates = MAX98095_RATES,
  1636. .formats = MAX98095_FORMATS,
  1637. },
  1638. .ops = &max98095_dai3_ops,
  1639. }
  1640. };
  1641. static int max98095_get_eq_channel(const char *name)
  1642. {
  1643. if (strcmp(name, "EQ1 Mode") == 0)
  1644. return 0;
  1645. if (strcmp(name, "EQ2 Mode") == 0)
  1646. return 1;
  1647. return -EINVAL;
  1648. }
  1649. static int max98095_put_eq_enum(struct snd_kcontrol *kcontrol,
  1650. struct snd_ctl_elem_value *ucontrol)
  1651. {
  1652. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1653. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1654. struct max98095_pdata *pdata = max98095->pdata;
  1655. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1656. struct max98095_cdata *cdata;
  1657. int sel = ucontrol->value.integer.value[0];
  1658. struct max98095_eq_cfg *coef_set;
  1659. int fs, best, best_val, i;
  1660. int regmask, regsave;
  1661. BUG_ON(channel > 1);
  1662. if (!pdata || !max98095->eq_textcnt)
  1663. return 0;
  1664. if (sel >= pdata->eq_cfgcnt)
  1665. return -EINVAL;
  1666. cdata = &max98095->dai[channel];
  1667. cdata->eq_sel = sel;
  1668. fs = cdata->rate;
  1669. /* Find the selected configuration with nearest sample rate */
  1670. best = 0;
  1671. best_val = INT_MAX;
  1672. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1673. if (strcmp(pdata->eq_cfg[i].name, max98095->eq_texts[sel]) == 0 &&
  1674. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1675. best = i;
  1676. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1677. }
  1678. }
  1679. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1680. pdata->eq_cfg[best].name,
  1681. pdata->eq_cfg[best].rate, fs);
  1682. coef_set = &pdata->eq_cfg[best];
  1683. regmask = (channel == 0) ? M98095_EQ1EN : M98095_EQ2EN;
  1684. /* Disable filter while configuring, and save current on/off state */
  1685. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1686. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1687. mutex_lock(&codec->mutex);
  1688. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1689. m98095_eq_band(codec, channel, 0, coef_set->band1);
  1690. m98095_eq_band(codec, channel, 1, coef_set->band2);
  1691. m98095_eq_band(codec, channel, 2, coef_set->band3);
  1692. m98095_eq_band(codec, channel, 3, coef_set->band4);
  1693. m98095_eq_band(codec, channel, 4, coef_set->band5);
  1694. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1695. mutex_unlock(&codec->mutex);
  1696. /* Restore the original on/off state */
  1697. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1698. return 0;
  1699. }
  1700. static int max98095_get_eq_enum(struct snd_kcontrol *kcontrol,
  1701. struct snd_ctl_elem_value *ucontrol)
  1702. {
  1703. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1704. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1705. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1706. struct max98095_cdata *cdata;
  1707. cdata = &max98095->dai[channel];
  1708. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1709. return 0;
  1710. }
  1711. static void max98095_handle_eq_pdata(struct snd_soc_codec *codec)
  1712. {
  1713. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1714. struct max98095_pdata *pdata = max98095->pdata;
  1715. struct max98095_eq_cfg *cfg;
  1716. unsigned int cfgcnt;
  1717. int i, j;
  1718. const char **t;
  1719. int ret;
  1720. struct snd_kcontrol_new controls[] = {
  1721. SOC_ENUM_EXT("EQ1 Mode",
  1722. max98095->eq_enum,
  1723. max98095_get_eq_enum,
  1724. max98095_put_eq_enum),
  1725. SOC_ENUM_EXT("EQ2 Mode",
  1726. max98095->eq_enum,
  1727. max98095_get_eq_enum,
  1728. max98095_put_eq_enum),
  1729. };
  1730. cfg = pdata->eq_cfg;
  1731. cfgcnt = pdata->eq_cfgcnt;
  1732. /* Setup an array of texts for the equalizer enum.
  1733. * This is based on Mark Brown's equalizer driver code.
  1734. */
  1735. max98095->eq_textcnt = 0;
  1736. max98095->eq_texts = NULL;
  1737. for (i = 0; i < cfgcnt; i++) {
  1738. for (j = 0; j < max98095->eq_textcnt; j++) {
  1739. if (strcmp(cfg[i].name, max98095->eq_texts[j]) == 0)
  1740. break;
  1741. }
  1742. if (j != max98095->eq_textcnt)
  1743. continue;
  1744. /* Expand the array */
  1745. t = krealloc(max98095->eq_texts,
  1746. sizeof(char *) * (max98095->eq_textcnt + 1),
  1747. GFP_KERNEL);
  1748. if (t == NULL)
  1749. continue;
  1750. /* Store the new entry */
  1751. t[max98095->eq_textcnt] = cfg[i].name;
  1752. max98095->eq_textcnt++;
  1753. max98095->eq_texts = t;
  1754. }
  1755. /* Now point the soc_enum to .texts array items */
  1756. max98095->eq_enum.texts = max98095->eq_texts;
  1757. max98095->eq_enum.max = max98095->eq_textcnt;
  1758. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1759. if (ret != 0)
  1760. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1761. }
  1762. static const char *bq_mode_name[] = {"Biquad1 Mode", "Biquad2 Mode"};
  1763. static int max98095_get_bq_channel(struct snd_soc_codec *codec,
  1764. const char *name)
  1765. {
  1766. int i;
  1767. for (i = 0; i < ARRAY_SIZE(bq_mode_name); i++)
  1768. if (strcmp(name, bq_mode_name[i]) == 0)
  1769. return i;
  1770. /* Shouldn't happen */
  1771. dev_err(codec->dev, "Bad biquad channel name '%s'\n", name);
  1772. return -EINVAL;
  1773. }
  1774. static int max98095_put_bq_enum(struct snd_kcontrol *kcontrol,
  1775. struct snd_ctl_elem_value *ucontrol)
  1776. {
  1777. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1778. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1779. struct max98095_pdata *pdata = max98095->pdata;
  1780. int channel = max98095_get_bq_channel(codec, kcontrol->id.name);
  1781. struct max98095_cdata *cdata;
  1782. int sel = ucontrol->value.integer.value[0];
  1783. struct max98095_biquad_cfg *coef_set;
  1784. int fs, best, best_val, i;
  1785. int regmask, regsave;
  1786. if (channel < 0)
  1787. return channel;
  1788. if (!pdata || !max98095->bq_textcnt)
  1789. return 0;
  1790. if (sel >= pdata->bq_cfgcnt)
  1791. return -EINVAL;
  1792. cdata = &max98095->dai[channel];
  1793. cdata->bq_sel = sel;
  1794. fs = cdata->rate;
  1795. /* Find the selected configuration with nearest sample rate */
  1796. best = 0;
  1797. best_val = INT_MAX;
  1798. for (i = 0; i < pdata->bq_cfgcnt; i++) {
  1799. if (strcmp(pdata->bq_cfg[i].name, max98095->bq_texts[sel]) == 0 &&
  1800. abs(pdata->bq_cfg[i].rate - fs) < best_val) {
  1801. best = i;
  1802. best_val = abs(pdata->bq_cfg[i].rate - fs);
  1803. }
  1804. }
  1805. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1806. pdata->bq_cfg[best].name,
  1807. pdata->bq_cfg[best].rate, fs);
  1808. coef_set = &pdata->bq_cfg[best];
  1809. regmask = (channel == 0) ? M98095_BQ1EN : M98095_BQ2EN;
  1810. /* Disable filter while configuring, and save current on/off state */
  1811. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1812. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1813. mutex_lock(&codec->mutex);
  1814. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1815. m98095_biquad_band(codec, channel, 0, coef_set->band1);
  1816. m98095_biquad_band(codec, channel, 1, coef_set->band2);
  1817. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1818. mutex_unlock(&codec->mutex);
  1819. /* Restore the original on/off state */
  1820. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1821. return 0;
  1822. }
  1823. static int max98095_get_bq_enum(struct snd_kcontrol *kcontrol,
  1824. struct snd_ctl_elem_value *ucontrol)
  1825. {
  1826. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1827. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1828. int channel = max98095_get_bq_channel(codec, kcontrol->id.name);
  1829. struct max98095_cdata *cdata;
  1830. if (channel < 0)
  1831. return channel;
  1832. cdata = &max98095->dai[channel];
  1833. ucontrol->value.enumerated.item[0] = cdata->bq_sel;
  1834. return 0;
  1835. }
  1836. static void max98095_handle_bq_pdata(struct snd_soc_codec *codec)
  1837. {
  1838. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1839. struct max98095_pdata *pdata = max98095->pdata;
  1840. struct max98095_biquad_cfg *cfg;
  1841. unsigned int cfgcnt;
  1842. int i, j;
  1843. const char **t;
  1844. int ret;
  1845. struct snd_kcontrol_new controls[] = {
  1846. SOC_ENUM_EXT((char *)bq_mode_name[0],
  1847. max98095->bq_enum,
  1848. max98095_get_bq_enum,
  1849. max98095_put_bq_enum),
  1850. SOC_ENUM_EXT((char *)bq_mode_name[1],
  1851. max98095->bq_enum,
  1852. max98095_get_bq_enum,
  1853. max98095_put_bq_enum),
  1854. };
  1855. BUILD_BUG_ON(ARRAY_SIZE(controls) != ARRAY_SIZE(bq_mode_name));
  1856. cfg = pdata->bq_cfg;
  1857. cfgcnt = pdata->bq_cfgcnt;
  1858. /* Setup an array of texts for the biquad enum.
  1859. * This is based on Mark Brown's equalizer driver code.
  1860. */
  1861. max98095->bq_textcnt = 0;
  1862. max98095->bq_texts = NULL;
  1863. for (i = 0; i < cfgcnt; i++) {
  1864. for (j = 0; j < max98095->bq_textcnt; j++) {
  1865. if (strcmp(cfg[i].name, max98095->bq_texts[j]) == 0)
  1866. break;
  1867. }
  1868. if (j != max98095->bq_textcnt)
  1869. continue;
  1870. /* Expand the array */
  1871. t = krealloc(max98095->bq_texts,
  1872. sizeof(char *) * (max98095->bq_textcnt + 1),
  1873. GFP_KERNEL);
  1874. if (t == NULL)
  1875. continue;
  1876. /* Store the new entry */
  1877. t[max98095->bq_textcnt] = cfg[i].name;
  1878. max98095->bq_textcnt++;
  1879. max98095->bq_texts = t;
  1880. }
  1881. /* Now point the soc_enum to .texts array items */
  1882. max98095->bq_enum.texts = max98095->bq_texts;
  1883. max98095->bq_enum.max = max98095->bq_textcnt;
  1884. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  1885. if (ret != 0)
  1886. dev_err(codec->dev, "Failed to add Biquad control: %d\n", ret);
  1887. }
  1888. static void max98095_handle_pdata(struct snd_soc_codec *codec)
  1889. {
  1890. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1891. struct max98095_pdata *pdata = max98095->pdata;
  1892. u8 regval = 0;
  1893. if (!pdata) {
  1894. dev_dbg(codec->dev, "No platform data\n");
  1895. return;
  1896. }
  1897. /* Configure mic for analog/digital mic mode */
  1898. if (pdata->digmic_left_mode)
  1899. regval |= M98095_DIGMIC_L;
  1900. if (pdata->digmic_right_mode)
  1901. regval |= M98095_DIGMIC_R;
  1902. snd_soc_write(codec, M98095_087_CFG_MIC, regval);
  1903. /* Configure equalizers */
  1904. if (pdata->eq_cfgcnt)
  1905. max98095_handle_eq_pdata(codec);
  1906. /* Configure bi-quad filters */
  1907. if (pdata->bq_cfgcnt)
  1908. max98095_handle_bq_pdata(codec);
  1909. }
  1910. static irqreturn_t max98095_report_jack(int irq, void *data)
  1911. {
  1912. struct snd_soc_codec *codec = data;
  1913. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1914. unsigned int value;
  1915. int hp_report = 0;
  1916. int mic_report = 0;
  1917. /* Read the Jack Status Register */
  1918. value = snd_soc_read(codec, M98095_007_JACK_AUTO_STS);
  1919. /* If ddone is not set, then detection isn't finished yet */
  1920. if ((value & M98095_DDONE) == 0)
  1921. return IRQ_NONE;
  1922. /* if hp, check its bit, and if set, clear it */
  1923. if ((value & M98095_HP_IN || value & M98095_LO_IN) &&
  1924. max98095->headphone_jack)
  1925. hp_report |= SND_JACK_HEADPHONE;
  1926. /* if mic, check its bit, and if set, clear it */
  1927. if ((value & M98095_MIC_IN) && max98095->mic_jack)
  1928. mic_report |= SND_JACK_MICROPHONE;
  1929. if (max98095->headphone_jack == max98095->mic_jack) {
  1930. snd_soc_jack_report(max98095->headphone_jack,
  1931. hp_report | mic_report,
  1932. SND_JACK_HEADSET);
  1933. } else {
  1934. if (max98095->headphone_jack)
  1935. snd_soc_jack_report(max98095->headphone_jack,
  1936. hp_report, SND_JACK_HEADPHONE);
  1937. if (max98095->mic_jack)
  1938. snd_soc_jack_report(max98095->mic_jack,
  1939. mic_report, SND_JACK_MICROPHONE);
  1940. }
  1941. return IRQ_HANDLED;
  1942. }
  1943. static int max98095_jack_detect_enable(struct snd_soc_codec *codec)
  1944. {
  1945. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1946. int ret = 0;
  1947. int detect_enable = M98095_JDEN;
  1948. unsigned int slew = M98095_DEFAULT_SLEW_DELAY;
  1949. if (max98095->pdata->jack_detect_pin5en)
  1950. detect_enable |= M98095_PIN5EN;
  1951. if (max98095->pdata->jack_detect_delay)
  1952. slew = max98095->pdata->jack_detect_delay;
  1953. ret = snd_soc_write(codec, M98095_08E_JACK_DC_SLEW, slew);
  1954. if (ret < 0) {
  1955. dev_err(codec->dev, "Failed to cfg auto detect %d\n", ret);
  1956. return ret;
  1957. }
  1958. /* configure auto detection to be enabled */
  1959. ret = snd_soc_write(codec, M98095_089_JACK_DET_AUTO, detect_enable);
  1960. if (ret < 0) {
  1961. dev_err(codec->dev, "Failed to cfg auto detect %d\n", ret);
  1962. return ret;
  1963. }
  1964. return ret;
  1965. }
  1966. static int max98095_jack_detect_disable(struct snd_soc_codec *codec)
  1967. {
  1968. int ret = 0;
  1969. /* configure auto detection to be disabled */
  1970. ret = snd_soc_write(codec, M98095_089_JACK_DET_AUTO, 0x0);
  1971. if (ret < 0) {
  1972. dev_err(codec->dev, "Failed to cfg auto detect %d\n", ret);
  1973. return ret;
  1974. }
  1975. return ret;
  1976. }
  1977. int max98095_jack_detect(struct snd_soc_codec *codec,
  1978. struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack)
  1979. {
  1980. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1981. struct i2c_client *client = to_i2c_client(codec->dev);
  1982. int ret = 0;
  1983. max98095->headphone_jack = hp_jack;
  1984. max98095->mic_jack = mic_jack;
  1985. /* only progress if we have at least 1 jack pointer */
  1986. if (!hp_jack && !mic_jack)
  1987. return -EINVAL;
  1988. max98095_jack_detect_enable(codec);
  1989. /* enable interrupts for headphone jack detection */
  1990. ret = snd_soc_update_bits(codec, M98095_013_JACK_INT_EN,
  1991. M98095_IDDONE, M98095_IDDONE);
  1992. if (ret < 0) {
  1993. dev_err(codec->dev, "Failed to cfg jack irqs %d\n", ret);
  1994. return ret;
  1995. }
  1996. max98095_report_jack(client->irq, codec);
  1997. return 0;
  1998. }
  1999. EXPORT_SYMBOL_GPL(max98095_jack_detect);
  2000. #ifdef CONFIG_PM
  2001. static int max98095_suspend(struct snd_soc_codec *codec)
  2002. {
  2003. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  2004. if (max98095->headphone_jack || max98095->mic_jack)
  2005. max98095_jack_detect_disable(codec);
  2006. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2007. return 0;
  2008. }
  2009. static int max98095_resume(struct snd_soc_codec *codec)
  2010. {
  2011. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  2012. struct i2c_client *client = to_i2c_client(codec->dev);
  2013. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2014. if (max98095->headphone_jack || max98095->mic_jack) {
  2015. max98095_jack_detect_enable(codec);
  2016. max98095_report_jack(client->irq, codec);
  2017. }
  2018. return 0;
  2019. }
  2020. #else
  2021. #define max98095_suspend NULL
  2022. #define max98095_resume NULL
  2023. #endif
  2024. static int max98095_reset(struct snd_soc_codec *codec)
  2025. {
  2026. int i, ret;
  2027. /* Gracefully reset the DSP core and the codec hardware
  2028. * in a proper sequence */
  2029. ret = snd_soc_write(codec, M98095_00F_HOST_CFG, 0);
  2030. if (ret < 0) {
  2031. dev_err(codec->dev, "Failed to reset DSP: %d\n", ret);
  2032. return ret;
  2033. }
  2034. ret = snd_soc_write(codec, M98095_097_PWR_SYS, 0);
  2035. if (ret < 0) {
  2036. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  2037. return ret;
  2038. }
  2039. /* Reset to hardware default for registers, as there is not
  2040. * a soft reset hardware control register */
  2041. for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
  2042. ret = snd_soc_write(codec, i, max98095_reg_def[i]);
  2043. if (ret < 0) {
  2044. dev_err(codec->dev, "Failed to reset: %d\n", ret);
  2045. return ret;
  2046. }
  2047. }
  2048. return ret;
  2049. }
  2050. static int max98095_probe(struct snd_soc_codec *codec)
  2051. {
  2052. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  2053. struct max98095_cdata *cdata;
  2054. struct i2c_client *client;
  2055. int ret = 0;
  2056. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_I2C);
  2057. if (ret != 0) {
  2058. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2059. return ret;
  2060. }
  2061. /* reset the codec, the DSP core, and disable all interrupts */
  2062. max98095_reset(codec);
  2063. client = to_i2c_client(codec->dev);
  2064. /* initialize private data */
  2065. max98095->sysclk = (unsigned)-1;
  2066. max98095->eq_textcnt = 0;
  2067. max98095->bq_textcnt = 0;
  2068. cdata = &max98095->dai[0];
  2069. cdata->rate = (unsigned)-1;
  2070. cdata->fmt = (unsigned)-1;
  2071. cdata->eq_sel = 0;
  2072. cdata->bq_sel = 0;
  2073. cdata = &max98095->dai[1];
  2074. cdata->rate = (unsigned)-1;
  2075. cdata->fmt = (unsigned)-1;
  2076. cdata->eq_sel = 0;
  2077. cdata->bq_sel = 0;
  2078. cdata = &max98095->dai[2];
  2079. cdata->rate = (unsigned)-1;
  2080. cdata->fmt = (unsigned)-1;
  2081. cdata->eq_sel = 0;
  2082. cdata->bq_sel = 0;
  2083. max98095->lin_state = 0;
  2084. max98095->mic1pre = 0;
  2085. max98095->mic2pre = 0;
  2086. if (client->irq) {
  2087. /* register an audio interrupt */
  2088. ret = request_threaded_irq(client->irq, NULL,
  2089. max98095_report_jack,
  2090. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  2091. "max98095", codec);
  2092. if (ret) {
  2093. dev_err(codec->dev, "Failed to request IRQ: %d\n", ret);
  2094. goto err_access;
  2095. }
  2096. }
  2097. ret = snd_soc_read(codec, M98095_0FF_REV_ID);
  2098. if (ret < 0) {
  2099. dev_err(codec->dev, "Failure reading hardware revision: %d\n",
  2100. ret);
  2101. goto err_irq;
  2102. }
  2103. dev_info(codec->dev, "Hardware revision: %c\n", ret - 0x40 + 'A');
  2104. snd_soc_write(codec, M98095_097_PWR_SYS, M98095_PWRSV);
  2105. /* initialize registers cache to hardware default */
  2106. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2107. snd_soc_write(codec, M98095_048_MIX_DAC_LR,
  2108. M98095_DAI1L_TO_DACL|M98095_DAI1R_TO_DACR);
  2109. snd_soc_write(codec, M98095_049_MIX_DAC_M,
  2110. M98095_DAI2M_TO_DACM|M98095_DAI3M_TO_DACM);
  2111. snd_soc_write(codec, M98095_092_PWR_EN_OUT, M98095_SPK_SPREADSPECTRUM);
  2112. snd_soc_write(codec, M98095_045_CFG_DSP, M98095_DSPNORMAL);
  2113. snd_soc_write(codec, M98095_04E_CFG_HP, M98095_HPNORMAL);
  2114. snd_soc_write(codec, M98095_02C_DAI1_IOCFG,
  2115. M98095_S1NORMAL|M98095_SDATA);
  2116. snd_soc_write(codec, M98095_036_DAI2_IOCFG,
  2117. M98095_S2NORMAL|M98095_SDATA);
  2118. snd_soc_write(codec, M98095_040_DAI3_IOCFG,
  2119. M98095_S3NORMAL|M98095_SDATA);
  2120. max98095_handle_pdata(codec);
  2121. /* take the codec out of the shut down */
  2122. snd_soc_update_bits(codec, M98095_097_PWR_SYS, M98095_SHDNRUN,
  2123. M98095_SHDNRUN);
  2124. max98095_add_widgets(codec);
  2125. return 0;
  2126. err_irq:
  2127. if (client->irq)
  2128. free_irq(client->irq, codec);
  2129. err_access:
  2130. return ret;
  2131. }
  2132. static int max98095_remove(struct snd_soc_codec *codec)
  2133. {
  2134. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  2135. struct i2c_client *client = to_i2c_client(codec->dev);
  2136. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2137. if (max98095->headphone_jack || max98095->mic_jack)
  2138. max98095_jack_detect_disable(codec);
  2139. if (client->irq)
  2140. free_irq(client->irq, codec);
  2141. return 0;
  2142. }
  2143. static struct snd_soc_codec_driver soc_codec_dev_max98095 = {
  2144. .probe = max98095_probe,
  2145. .remove = max98095_remove,
  2146. .suspend = max98095_suspend,
  2147. .resume = max98095_resume,
  2148. .set_bias_level = max98095_set_bias_level,
  2149. .reg_cache_size = ARRAY_SIZE(max98095_reg_def),
  2150. .reg_word_size = sizeof(u8),
  2151. .reg_cache_default = max98095_reg_def,
  2152. .readable_register = max98095_readable,
  2153. .volatile_register = max98095_volatile,
  2154. .dapm_widgets = max98095_dapm_widgets,
  2155. .num_dapm_widgets = ARRAY_SIZE(max98095_dapm_widgets),
  2156. .dapm_routes = max98095_audio_map,
  2157. .num_dapm_routes = ARRAY_SIZE(max98095_audio_map),
  2158. };
  2159. static int max98095_i2c_probe(struct i2c_client *i2c,
  2160. const struct i2c_device_id *id)
  2161. {
  2162. struct max98095_priv *max98095;
  2163. int ret;
  2164. max98095 = devm_kzalloc(&i2c->dev, sizeof(struct max98095_priv),
  2165. GFP_KERNEL);
  2166. if (max98095 == NULL)
  2167. return -ENOMEM;
  2168. max98095->devtype = id->driver_data;
  2169. i2c_set_clientdata(i2c, max98095);
  2170. max98095->pdata = i2c->dev.platform_data;
  2171. ret = snd_soc_register_codec(&i2c->dev, &soc_codec_dev_max98095,
  2172. max98095_dai, ARRAY_SIZE(max98095_dai));
  2173. return ret;
  2174. }
  2175. static int max98095_i2c_remove(struct i2c_client *client)
  2176. {
  2177. snd_soc_unregister_codec(&client->dev);
  2178. return 0;
  2179. }
  2180. static const struct i2c_device_id max98095_i2c_id[] = {
  2181. { "max98095", MAX98095 },
  2182. { }
  2183. };
  2184. MODULE_DEVICE_TABLE(i2c, max98095_i2c_id);
  2185. static struct i2c_driver max98095_i2c_driver = {
  2186. .driver = {
  2187. .name = "max98095",
  2188. .owner = THIS_MODULE,
  2189. },
  2190. .probe = max98095_i2c_probe,
  2191. .remove = max98095_i2c_remove,
  2192. .id_table = max98095_i2c_id,
  2193. };
  2194. module_i2c_driver(max98095_i2c_driver);
  2195. MODULE_DESCRIPTION("ALSA SoC MAX98095 driver");
  2196. MODULE_AUTHOR("Peter Hsiang");
  2197. MODULE_LICENSE("GPL");