ep93xx-i2s.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * linux/sound/soc/ep93xx-i2s.c
  3. * EP93xx I2S driver
  4. *
  5. * Copyright (C) 2010 Ryan Mallon
  6. *
  7. * Based on the original driver by:
  8. * Copyright (C) 2007 Chase Douglas <chasedouglas@gmail>
  9. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/slab.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/initval.h>
  25. #include <sound/soc.h>
  26. #include <mach/hardware.h>
  27. #include <mach/ep93xx-regs.h>
  28. #include <linux/platform_data/dma-ep93xx.h>
  29. #include "ep93xx-pcm.h"
  30. #define EP93XX_I2S_TXCLKCFG 0x00
  31. #define EP93XX_I2S_RXCLKCFG 0x04
  32. #define EP93XX_I2S_GLCTRL 0x0C
  33. #define EP93XX_I2S_TXLINCTRLDATA 0x28
  34. #define EP93XX_I2S_TXCTRL 0x2C
  35. #define EP93XX_I2S_TXWRDLEN 0x30
  36. #define EP93XX_I2S_TX0EN 0x34
  37. #define EP93XX_I2S_RXLINCTRLDATA 0x58
  38. #define EP93XX_I2S_RXCTRL 0x5C
  39. #define EP93XX_I2S_RXWRDLEN 0x60
  40. #define EP93XX_I2S_RX0EN 0x64
  41. #define EP93XX_I2S_WRDLEN_16 (0 << 0)
  42. #define EP93XX_I2S_WRDLEN_24 (1 << 0)
  43. #define EP93XX_I2S_WRDLEN_32 (2 << 0)
  44. #define EP93XX_I2S_LINCTRLDATA_R_JUST (1 << 2) /* Right justify */
  45. #define EP93XX_I2S_CLKCFG_LRS (1 << 0) /* lrclk polarity */
  46. #define EP93XX_I2S_CLKCFG_CKP (1 << 1) /* Bit clock polarity */
  47. #define EP93XX_I2S_CLKCFG_REL (1 << 2) /* First bit transition */
  48. #define EP93XX_I2S_CLKCFG_MASTER (1 << 3) /* Master mode */
  49. #define EP93XX_I2S_CLKCFG_NBCG (1 << 4) /* Not bit clock gating */
  50. struct ep93xx_i2s_info {
  51. struct clk *mclk;
  52. struct clk *sclk;
  53. struct clk *lrclk;
  54. struct ep93xx_pcm_dma_params *dma_params;
  55. void __iomem *regs;
  56. };
  57. struct ep93xx_pcm_dma_params ep93xx_i2s_dma_params[] = {
  58. [SNDRV_PCM_STREAM_PLAYBACK] = {
  59. .name = "i2s-pcm-out",
  60. .dma_port = EP93XX_DMA_I2S1,
  61. },
  62. [SNDRV_PCM_STREAM_CAPTURE] = {
  63. .name = "i2s-pcm-in",
  64. .dma_port = EP93XX_DMA_I2S1,
  65. },
  66. };
  67. static inline void ep93xx_i2s_write_reg(struct ep93xx_i2s_info *info,
  68. unsigned reg, unsigned val)
  69. {
  70. __raw_writel(val, info->regs + reg);
  71. }
  72. static inline unsigned ep93xx_i2s_read_reg(struct ep93xx_i2s_info *info,
  73. unsigned reg)
  74. {
  75. return __raw_readl(info->regs + reg);
  76. }
  77. static void ep93xx_i2s_enable(struct ep93xx_i2s_info *info, int stream)
  78. {
  79. unsigned base_reg;
  80. int i;
  81. if ((ep93xx_i2s_read_reg(info, EP93XX_I2S_TX0EN) & 0x1) == 0 &&
  82. (ep93xx_i2s_read_reg(info, EP93XX_I2S_RX0EN) & 0x1) == 0) {
  83. /* Enable clocks */
  84. clk_enable(info->mclk);
  85. clk_enable(info->sclk);
  86. clk_enable(info->lrclk);
  87. /* Enable i2s */
  88. ep93xx_i2s_write_reg(info, EP93XX_I2S_GLCTRL, 1);
  89. }
  90. /* Enable fifos */
  91. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  92. base_reg = EP93XX_I2S_TX0EN;
  93. else
  94. base_reg = EP93XX_I2S_RX0EN;
  95. for (i = 0; i < 3; i++)
  96. ep93xx_i2s_write_reg(info, base_reg + (i * 4), 1);
  97. }
  98. static void ep93xx_i2s_disable(struct ep93xx_i2s_info *info, int stream)
  99. {
  100. unsigned base_reg;
  101. int i;
  102. /* Disable fifos */
  103. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  104. base_reg = EP93XX_I2S_TX0EN;
  105. else
  106. base_reg = EP93XX_I2S_RX0EN;
  107. for (i = 0; i < 3; i++)
  108. ep93xx_i2s_write_reg(info, base_reg + (i * 4), 0);
  109. if ((ep93xx_i2s_read_reg(info, EP93XX_I2S_TX0EN) & 0x1) == 0 &&
  110. (ep93xx_i2s_read_reg(info, EP93XX_I2S_RX0EN) & 0x1) == 0) {
  111. /* Disable i2s */
  112. ep93xx_i2s_write_reg(info, EP93XX_I2S_GLCTRL, 0);
  113. /* Disable clocks */
  114. clk_disable(info->lrclk);
  115. clk_disable(info->sclk);
  116. clk_disable(info->mclk);
  117. }
  118. }
  119. static int ep93xx_i2s_startup(struct snd_pcm_substream *substream,
  120. struct snd_soc_dai *dai)
  121. {
  122. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  123. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  124. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  125. snd_soc_dai_set_dma_data(cpu_dai, substream,
  126. &info->dma_params[substream->stream]);
  127. return 0;
  128. }
  129. static void ep93xx_i2s_shutdown(struct snd_pcm_substream *substream,
  130. struct snd_soc_dai *dai)
  131. {
  132. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  133. ep93xx_i2s_disable(info, substream->stream);
  134. }
  135. static int ep93xx_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  136. unsigned int fmt)
  137. {
  138. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(cpu_dai);
  139. unsigned int clk_cfg, lin_ctrl;
  140. clk_cfg = ep93xx_i2s_read_reg(info, EP93XX_I2S_RXCLKCFG);
  141. lin_ctrl = ep93xx_i2s_read_reg(info, EP93XX_I2S_RXLINCTRLDATA);
  142. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  143. case SND_SOC_DAIFMT_I2S:
  144. clk_cfg |= EP93XX_I2S_CLKCFG_REL;
  145. lin_ctrl &= ~EP93XX_I2S_LINCTRLDATA_R_JUST;
  146. break;
  147. case SND_SOC_DAIFMT_LEFT_J:
  148. clk_cfg &= ~EP93XX_I2S_CLKCFG_REL;
  149. lin_ctrl &= ~EP93XX_I2S_LINCTRLDATA_R_JUST;
  150. break;
  151. case SND_SOC_DAIFMT_RIGHT_J:
  152. clk_cfg &= ~EP93XX_I2S_CLKCFG_REL;
  153. lin_ctrl |= EP93XX_I2S_LINCTRLDATA_R_JUST;
  154. break;
  155. default:
  156. return -EINVAL;
  157. }
  158. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  159. case SND_SOC_DAIFMT_CBS_CFS:
  160. /* CPU is master */
  161. clk_cfg |= EP93XX_I2S_CLKCFG_MASTER;
  162. break;
  163. case SND_SOC_DAIFMT_CBM_CFM:
  164. /* Codec is master */
  165. clk_cfg &= ~EP93XX_I2S_CLKCFG_MASTER;
  166. break;
  167. default:
  168. return -EINVAL;
  169. }
  170. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  171. case SND_SOC_DAIFMT_NB_NF:
  172. /* Negative bit clock, lrclk low on left word */
  173. clk_cfg &= ~(EP93XX_I2S_CLKCFG_CKP | EP93XX_I2S_CLKCFG_REL);
  174. break;
  175. case SND_SOC_DAIFMT_NB_IF:
  176. /* Negative bit clock, lrclk low on right word */
  177. clk_cfg &= ~EP93XX_I2S_CLKCFG_CKP;
  178. clk_cfg |= EP93XX_I2S_CLKCFG_REL;
  179. break;
  180. case SND_SOC_DAIFMT_IB_NF:
  181. /* Positive bit clock, lrclk low on left word */
  182. clk_cfg |= EP93XX_I2S_CLKCFG_CKP;
  183. clk_cfg &= ~EP93XX_I2S_CLKCFG_REL;
  184. break;
  185. case SND_SOC_DAIFMT_IB_IF:
  186. /* Positive bit clock, lrclk low on right word */
  187. clk_cfg |= EP93XX_I2S_CLKCFG_CKP | EP93XX_I2S_CLKCFG_REL;
  188. break;
  189. }
  190. /* Write new register values */
  191. ep93xx_i2s_write_reg(info, EP93XX_I2S_RXCLKCFG, clk_cfg);
  192. ep93xx_i2s_write_reg(info, EP93XX_I2S_TXCLKCFG, clk_cfg);
  193. ep93xx_i2s_write_reg(info, EP93XX_I2S_RXLINCTRLDATA, lin_ctrl);
  194. ep93xx_i2s_write_reg(info, EP93XX_I2S_TXLINCTRLDATA, lin_ctrl);
  195. return 0;
  196. }
  197. static int ep93xx_i2s_hw_params(struct snd_pcm_substream *substream,
  198. struct snd_pcm_hw_params *params,
  199. struct snd_soc_dai *dai)
  200. {
  201. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  202. unsigned word_len, div, sdiv, lrdiv;
  203. int err;
  204. switch (params_format(params)) {
  205. case SNDRV_PCM_FORMAT_S16_LE:
  206. word_len = EP93XX_I2S_WRDLEN_16;
  207. break;
  208. case SNDRV_PCM_FORMAT_S24_LE:
  209. word_len = EP93XX_I2S_WRDLEN_24;
  210. break;
  211. case SNDRV_PCM_FORMAT_S32_LE:
  212. word_len = EP93XX_I2S_WRDLEN_32;
  213. break;
  214. default:
  215. return -EINVAL;
  216. }
  217. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  218. ep93xx_i2s_write_reg(info, EP93XX_I2S_TXWRDLEN, word_len);
  219. else
  220. ep93xx_i2s_write_reg(info, EP93XX_I2S_RXWRDLEN, word_len);
  221. /*
  222. * EP93xx I2S module can be setup so SCLK / LRCLK value can be
  223. * 32, 64, 128. MCLK / SCLK value can be 2 and 4.
  224. * We set LRCLK equal to `rate' and minimum SCLK / LRCLK
  225. * value is 64, because our sample size is 32 bit * 2 channels.
  226. * I2S standard permits us to transmit more bits than
  227. * the codec uses.
  228. */
  229. div = clk_get_rate(info->mclk) / params_rate(params);
  230. sdiv = 4;
  231. if (div > (256 + 512) / 2) {
  232. lrdiv = 128;
  233. } else {
  234. lrdiv = 64;
  235. if (div < (128 + 256) / 2)
  236. sdiv = 2;
  237. }
  238. err = clk_set_rate(info->sclk, clk_get_rate(info->mclk) / sdiv);
  239. if (err)
  240. return err;
  241. err = clk_set_rate(info->lrclk, clk_get_rate(info->sclk) / lrdiv);
  242. if (err)
  243. return err;
  244. ep93xx_i2s_enable(info, substream->stream);
  245. return 0;
  246. }
  247. static int ep93xx_i2s_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
  248. unsigned int freq, int dir)
  249. {
  250. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(cpu_dai);
  251. if (dir == SND_SOC_CLOCK_IN || clk_id != 0)
  252. return -EINVAL;
  253. return clk_set_rate(info->mclk, freq);
  254. }
  255. #ifdef CONFIG_PM
  256. static int ep93xx_i2s_suspend(struct snd_soc_dai *dai)
  257. {
  258. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  259. if (!dai->active)
  260. return 0;
  261. ep93xx_i2s_disable(info, SNDRV_PCM_STREAM_PLAYBACK);
  262. ep93xx_i2s_disable(info, SNDRV_PCM_STREAM_CAPTURE);
  263. return 0;
  264. }
  265. static int ep93xx_i2s_resume(struct snd_soc_dai *dai)
  266. {
  267. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  268. if (!dai->active)
  269. return 0;
  270. ep93xx_i2s_enable(info, SNDRV_PCM_STREAM_PLAYBACK);
  271. ep93xx_i2s_enable(info, SNDRV_PCM_STREAM_CAPTURE);
  272. return 0;
  273. }
  274. #else
  275. #define ep93xx_i2s_suspend NULL
  276. #define ep93xx_i2s_resume NULL
  277. #endif
  278. static const struct snd_soc_dai_ops ep93xx_i2s_dai_ops = {
  279. .startup = ep93xx_i2s_startup,
  280. .shutdown = ep93xx_i2s_shutdown,
  281. .hw_params = ep93xx_i2s_hw_params,
  282. .set_sysclk = ep93xx_i2s_set_sysclk,
  283. .set_fmt = ep93xx_i2s_set_dai_fmt,
  284. };
  285. #define EP93XX_I2S_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  286. static struct snd_soc_dai_driver ep93xx_i2s_dai = {
  287. .symmetric_rates= 1,
  288. .suspend = ep93xx_i2s_suspend,
  289. .resume = ep93xx_i2s_resume,
  290. .playback = {
  291. .channels_min = 2,
  292. .channels_max = 2,
  293. .rates = SNDRV_PCM_RATE_8000_192000,
  294. .formats = EP93XX_I2S_FORMATS,
  295. },
  296. .capture = {
  297. .channels_min = 2,
  298. .channels_max = 2,
  299. .rates = SNDRV_PCM_RATE_8000_192000,
  300. .formats = EP93XX_I2S_FORMATS,
  301. },
  302. .ops = &ep93xx_i2s_dai_ops,
  303. };
  304. static int ep93xx_i2s_probe(struct platform_device *pdev)
  305. {
  306. struct ep93xx_i2s_info *info;
  307. struct resource *res;
  308. int err;
  309. info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
  310. if (!info)
  311. return -ENOMEM;
  312. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  313. if (!res)
  314. return -ENODEV;
  315. info->regs = devm_request_and_ioremap(&pdev->dev, res);
  316. if (!info->regs)
  317. return -ENXIO;
  318. info->mclk = clk_get(&pdev->dev, "mclk");
  319. if (IS_ERR(info->mclk)) {
  320. err = PTR_ERR(info->mclk);
  321. goto fail;
  322. }
  323. info->sclk = clk_get(&pdev->dev, "sclk");
  324. if (IS_ERR(info->sclk)) {
  325. err = PTR_ERR(info->sclk);
  326. goto fail_put_mclk;
  327. }
  328. info->lrclk = clk_get(&pdev->dev, "lrclk");
  329. if (IS_ERR(info->lrclk)) {
  330. err = PTR_ERR(info->lrclk);
  331. goto fail_put_sclk;
  332. }
  333. dev_set_drvdata(&pdev->dev, info);
  334. info->dma_params = ep93xx_i2s_dma_params;
  335. err = snd_soc_register_dai(&pdev->dev, &ep93xx_i2s_dai);
  336. if (err)
  337. goto fail_put_lrclk;
  338. return 0;
  339. fail_put_lrclk:
  340. dev_set_drvdata(&pdev->dev, NULL);
  341. clk_put(info->lrclk);
  342. fail_put_sclk:
  343. clk_put(info->sclk);
  344. fail_put_mclk:
  345. clk_put(info->mclk);
  346. fail:
  347. return err;
  348. }
  349. static int ep93xx_i2s_remove(struct platform_device *pdev)
  350. {
  351. struct ep93xx_i2s_info *info = dev_get_drvdata(&pdev->dev);
  352. snd_soc_unregister_dai(&pdev->dev);
  353. dev_set_drvdata(&pdev->dev, NULL);
  354. clk_put(info->lrclk);
  355. clk_put(info->sclk);
  356. clk_put(info->mclk);
  357. return 0;
  358. }
  359. static struct platform_driver ep93xx_i2s_driver = {
  360. .probe = ep93xx_i2s_probe,
  361. .remove = ep93xx_i2s_remove,
  362. .driver = {
  363. .name = "ep93xx-i2s",
  364. .owner = THIS_MODULE,
  365. },
  366. };
  367. module_platform_driver(ep93xx_i2s_driver);
  368. MODULE_ALIAS("platform:ep93xx-i2s");
  369. MODULE_AUTHOR("Ryan Mallon");
  370. MODULE_DESCRIPTION("EP93XX I2S driver");
  371. MODULE_LICENSE("GPL");