ehci-hcd.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460
  1. /*
  2. * Enhanced Host Controller Interface (EHCI) driver for USB.
  3. *
  4. * Maintainer: Alan Stern <stern@rowland.harvard.edu>
  5. *
  6. * Copyright (c) 2000-2004 by David Brownell
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/dmapool.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/errno.h>
  31. #include <linux/init.h>
  32. #include <linux/hrtimer.h>
  33. #include <linux/list.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/usb.h>
  36. #include <linux/usb/hcd.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/debugfs.h>
  40. #include <linux/slab.h>
  41. #include <asm/byteorder.h>
  42. #include <asm/io.h>
  43. #include <asm/irq.h>
  44. #include <asm/unaligned.h>
  45. #if defined(CONFIG_PPC_PS3)
  46. #include <asm/firmware.h>
  47. #endif
  48. /*-------------------------------------------------------------------------*/
  49. /*
  50. * EHCI hc_driver implementation ... experimental, incomplete.
  51. * Based on the final 1.0 register interface specification.
  52. *
  53. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  54. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  55. * Next comes "CardBay", using USB 2.0 signals.
  56. *
  57. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  58. * Special thanks to Intel and VIA for providing host controllers to
  59. * test this driver on, and Cypress (including In-System Design) for
  60. * providing early devices for those host controllers to talk to!
  61. */
  62. #define DRIVER_AUTHOR "David Brownell"
  63. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  64. static const char hcd_name [] = "ehci_hcd";
  65. #undef VERBOSE_DEBUG
  66. #undef EHCI_URB_TRACE
  67. #ifdef DEBUG
  68. #define EHCI_STATS
  69. #endif
  70. /* magic numbers that can affect system performance */
  71. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  72. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  73. #define EHCI_TUNE_RL_TT 0
  74. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  75. #define EHCI_TUNE_MULT_TT 1
  76. /*
  77. * Some drivers think it's safe to schedule isochronous transfers more than
  78. * 256 ms into the future (partly as a result of an old bug in the scheduling
  79. * code). In an attempt to avoid trouble, we will use a minimum scheduling
  80. * length of 512 frames instead of 256.
  81. */
  82. #define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
  83. /* Initial IRQ latency: faster than hw default */
  84. static int log2_irq_thresh = 0; // 0 to 6
  85. module_param (log2_irq_thresh, int, S_IRUGO);
  86. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  87. /* initial park setting: slower than hw default */
  88. static unsigned park = 0;
  89. module_param (park, uint, S_IRUGO);
  90. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  91. /* for flakey hardware, ignore overcurrent indicators */
  92. static bool ignore_oc = 0;
  93. module_param (ignore_oc, bool, S_IRUGO);
  94. MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
  95. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  96. /*-------------------------------------------------------------------------*/
  97. #include "ehci.h"
  98. #include "pci-quirks.h"
  99. /*
  100. * The MosChip MCS9990 controller updates its microframe counter
  101. * a little before the frame counter, and occasionally we will read
  102. * the invalid intermediate value. Avoid problems by checking the
  103. * microframe number (the low-order 3 bits); if they are 0 then
  104. * re-read the register to get the correct value.
  105. */
  106. static unsigned ehci_moschip_read_frame_index(struct ehci_hcd *ehci)
  107. {
  108. unsigned uf;
  109. uf = ehci_readl(ehci, &ehci->regs->frame_index);
  110. if (unlikely((uf & 7) == 0))
  111. uf = ehci_readl(ehci, &ehci->regs->frame_index);
  112. return uf;
  113. }
  114. static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
  115. {
  116. if (ehci->frame_index_bug)
  117. return ehci_moschip_read_frame_index(ehci);
  118. return ehci_readl(ehci, &ehci->regs->frame_index);
  119. }
  120. #include "ehci-dbg.c"
  121. /*-------------------------------------------------------------------------*/
  122. /*
  123. * handshake - spin reading hc until handshake completes or fails
  124. * @ptr: address of hc register to be read
  125. * @mask: bits to look at in result of read
  126. * @done: value of those bits when handshake succeeds
  127. * @usec: timeout in microseconds
  128. *
  129. * Returns negative errno, or zero on success
  130. *
  131. * Success happens when the "mask" bits have the specified value (hardware
  132. * handshake done). There are two failure modes: "usec" have passed (major
  133. * hardware flakeout), or the register reads as all-ones (hardware removed).
  134. *
  135. * That last failure should_only happen in cases like physical cardbus eject
  136. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  137. * bridge shutdown: shutting down the bridge before the devices using it.
  138. */
  139. static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
  140. u32 mask, u32 done, int usec)
  141. {
  142. u32 result;
  143. do {
  144. result = ehci_readl(ehci, ptr);
  145. if (result == ~(u32)0) /* card removed */
  146. return -ENODEV;
  147. result &= mask;
  148. if (result == done)
  149. return 0;
  150. udelay (1);
  151. usec--;
  152. } while (usec > 0);
  153. return -ETIMEDOUT;
  154. }
  155. /* check TDI/ARC silicon is in host mode */
  156. static int tdi_in_host_mode (struct ehci_hcd *ehci)
  157. {
  158. u32 tmp;
  159. tmp = ehci_readl(ehci, &ehci->regs->usbmode);
  160. return (tmp & 3) == USBMODE_CM_HC;
  161. }
  162. /*
  163. * Force HC to halt state from unknown (EHCI spec section 2.3).
  164. * Must be called with interrupts enabled and the lock not held.
  165. */
  166. static int ehci_halt (struct ehci_hcd *ehci)
  167. {
  168. u32 temp;
  169. spin_lock_irq(&ehci->lock);
  170. /* disable any irqs left enabled by previous code */
  171. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  172. if (ehci_is_TDI(ehci) && !tdi_in_host_mode(ehci)) {
  173. spin_unlock_irq(&ehci->lock);
  174. return 0;
  175. }
  176. /*
  177. * This routine gets called during probe before ehci->command
  178. * has been initialized, so we can't rely on its value.
  179. */
  180. ehci->command &= ~CMD_RUN;
  181. temp = ehci_readl(ehci, &ehci->regs->command);
  182. temp &= ~(CMD_RUN | CMD_IAAD);
  183. ehci_writel(ehci, temp, &ehci->regs->command);
  184. spin_unlock_irq(&ehci->lock);
  185. synchronize_irq(ehci_to_hcd(ehci)->irq);
  186. return handshake(ehci, &ehci->regs->status,
  187. STS_HALT, STS_HALT, 16 * 125);
  188. }
  189. /* put TDI/ARC silicon into EHCI mode */
  190. static void tdi_reset (struct ehci_hcd *ehci)
  191. {
  192. u32 tmp;
  193. tmp = ehci_readl(ehci, &ehci->regs->usbmode);
  194. tmp |= USBMODE_CM_HC;
  195. /* The default byte access to MMR space is LE after
  196. * controller reset. Set the required endian mode
  197. * for transfer buffers to match the host microprocessor
  198. */
  199. if (ehci_big_endian_mmio(ehci))
  200. tmp |= USBMODE_BE;
  201. ehci_writel(ehci, tmp, &ehci->regs->usbmode);
  202. }
  203. /*
  204. * Reset a non-running (STS_HALT == 1) controller.
  205. * Must be called with interrupts enabled and the lock not held.
  206. */
  207. static int ehci_reset (struct ehci_hcd *ehci)
  208. {
  209. int retval;
  210. u32 command = ehci_readl(ehci, &ehci->regs->command);
  211. /* If the EHCI debug controller is active, special care must be
  212. * taken before and after a host controller reset */
  213. if (ehci->debug && !dbgp_reset_prep(ehci_to_hcd(ehci)))
  214. ehci->debug = NULL;
  215. command |= CMD_RESET;
  216. dbg_cmd (ehci, "reset", command);
  217. ehci_writel(ehci, command, &ehci->regs->command);
  218. ehci->rh_state = EHCI_RH_HALTED;
  219. ehci->next_statechange = jiffies;
  220. retval = handshake (ehci, &ehci->regs->command,
  221. CMD_RESET, 0, 250 * 1000);
  222. if (ehci->has_hostpc) {
  223. ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
  224. &ehci->regs->usbmode_ex);
  225. ehci_writel(ehci, TXFIFO_DEFAULT, &ehci->regs->txfill_tuning);
  226. }
  227. if (retval)
  228. return retval;
  229. if (ehci_is_TDI(ehci))
  230. tdi_reset (ehci);
  231. if (ehci->debug)
  232. dbgp_external_startup(ehci_to_hcd(ehci));
  233. ehci->port_c_suspend = ehci->suspended_ports =
  234. ehci->resuming_ports = 0;
  235. return retval;
  236. }
  237. /*
  238. * Idle the controller (turn off the schedules).
  239. * Must be called with interrupts enabled and the lock not held.
  240. */
  241. static void ehci_quiesce (struct ehci_hcd *ehci)
  242. {
  243. u32 temp;
  244. if (ehci->rh_state != EHCI_RH_RUNNING)
  245. return;
  246. /* wait for any schedule enables/disables to take effect */
  247. temp = (ehci->command << 10) & (STS_ASS | STS_PSS);
  248. handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, temp, 16 * 125);
  249. /* then disable anything that's still active */
  250. spin_lock_irq(&ehci->lock);
  251. ehci->command &= ~(CMD_ASE | CMD_PSE);
  252. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  253. spin_unlock_irq(&ehci->lock);
  254. /* hardware can take 16 microframes to turn off ... */
  255. handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, 0, 16 * 125);
  256. }
  257. /*-------------------------------------------------------------------------*/
  258. static void end_unlink_async(struct ehci_hcd *ehci);
  259. static void unlink_empty_async(struct ehci_hcd *ehci);
  260. static void ehci_work(struct ehci_hcd *ehci);
  261. static void start_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh);
  262. static void end_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh);
  263. #include "ehci-timer.c"
  264. #include "ehci-hub.c"
  265. #include "ehci-mem.c"
  266. #include "ehci-q.c"
  267. #include "ehci-sched.c"
  268. #include "ehci-sysfs.c"
  269. /*-------------------------------------------------------------------------*/
  270. /* On some systems, leaving remote wakeup enabled prevents system shutdown.
  271. * The firmware seems to think that powering off is a wakeup event!
  272. * This routine turns off remote wakeup and everything else, on all ports.
  273. */
  274. static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
  275. {
  276. int port = HCS_N_PORTS(ehci->hcs_params);
  277. while (port--)
  278. ehci_writel(ehci, PORT_RWC_BITS,
  279. &ehci->regs->port_status[port]);
  280. }
  281. /*
  282. * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
  283. * Must be called with interrupts enabled and the lock not held.
  284. */
  285. static void ehci_silence_controller(struct ehci_hcd *ehci)
  286. {
  287. ehci_halt(ehci);
  288. spin_lock_irq(&ehci->lock);
  289. ehci->rh_state = EHCI_RH_HALTED;
  290. ehci_turn_off_all_ports(ehci);
  291. /* make BIOS/etc use companion controller during reboot */
  292. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  293. /* unblock posted writes */
  294. ehci_readl(ehci, &ehci->regs->configured_flag);
  295. spin_unlock_irq(&ehci->lock);
  296. }
  297. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  298. * This forcibly disables dma and IRQs, helping kexec and other cases
  299. * where the next system software may expect clean state.
  300. */
  301. static void ehci_shutdown(struct usb_hcd *hcd)
  302. {
  303. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  304. spin_lock_irq(&ehci->lock);
  305. ehci->shutdown = true;
  306. ehci->rh_state = EHCI_RH_STOPPING;
  307. ehci->enabled_hrtimer_events = 0;
  308. spin_unlock_irq(&ehci->lock);
  309. ehci_silence_controller(ehci);
  310. hrtimer_cancel(&ehci->hrtimer);
  311. }
  312. /*-------------------------------------------------------------------------*/
  313. /*
  314. * ehci_work is called from some interrupts, timers, and so on.
  315. * it calls driver completion functions, after dropping ehci->lock.
  316. */
  317. static void ehci_work (struct ehci_hcd *ehci)
  318. {
  319. /* another CPU may drop ehci->lock during a schedule scan while
  320. * it reports urb completions. this flag guards against bogus
  321. * attempts at re-entrant schedule scanning.
  322. */
  323. if (ehci->scanning) {
  324. ehci->need_rescan = true;
  325. return;
  326. }
  327. ehci->scanning = true;
  328. rescan:
  329. ehci->need_rescan = false;
  330. if (ehci->async_count)
  331. scan_async(ehci);
  332. if (ehci->intr_count > 0)
  333. scan_intr(ehci);
  334. if (ehci->isoc_count > 0)
  335. scan_isoc(ehci);
  336. if (ehci->need_rescan)
  337. goto rescan;
  338. ehci->scanning = false;
  339. /* the IO watchdog guards against hardware or driver bugs that
  340. * misplace IRQs, and should let us run completely without IRQs.
  341. * such lossage has been observed on both VT6202 and VT8235.
  342. */
  343. turn_on_io_watchdog(ehci);
  344. }
  345. /*
  346. * Called when the ehci_hcd module is removed.
  347. */
  348. static void ehci_stop (struct usb_hcd *hcd)
  349. {
  350. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  351. ehci_dbg (ehci, "stop\n");
  352. /* no more interrupts ... */
  353. spin_lock_irq(&ehci->lock);
  354. ehci->enabled_hrtimer_events = 0;
  355. spin_unlock_irq(&ehci->lock);
  356. ehci_quiesce(ehci);
  357. ehci_silence_controller(ehci);
  358. ehci_reset (ehci);
  359. hrtimer_cancel(&ehci->hrtimer);
  360. remove_sysfs_files(ehci);
  361. remove_debug_files (ehci);
  362. /* root hub is shut down separately (first, when possible) */
  363. spin_lock_irq (&ehci->lock);
  364. end_free_itds(ehci);
  365. spin_unlock_irq (&ehci->lock);
  366. ehci_mem_cleanup (ehci);
  367. if (ehci->amd_pll_fix == 1)
  368. usb_amd_dev_put();
  369. #ifdef EHCI_STATS
  370. ehci_dbg(ehci, "irq normal %ld err %ld iaa %ld (lost %ld)\n",
  371. ehci->stats.normal, ehci->stats.error, ehci->stats.iaa,
  372. ehci->stats.lost_iaa);
  373. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  374. ehci->stats.complete, ehci->stats.unlink);
  375. #endif
  376. dbg_status (ehci, "ehci_stop completed",
  377. ehci_readl(ehci, &ehci->regs->status));
  378. }
  379. /* one-time init, only for memory state */
  380. static int ehci_init(struct usb_hcd *hcd)
  381. {
  382. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  383. u32 temp;
  384. int retval;
  385. u32 hcc_params;
  386. struct ehci_qh_hw *hw;
  387. spin_lock_init(&ehci->lock);
  388. /*
  389. * keep io watchdog by default, those good HCDs could turn off it later
  390. */
  391. ehci->need_io_watchdog = 1;
  392. hrtimer_init(&ehci->hrtimer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  393. ehci->hrtimer.function = ehci_hrtimer_func;
  394. ehci->next_hrtimer_event = EHCI_HRTIMER_NO_EVENT;
  395. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  396. /*
  397. * by default set standard 80% (== 100 usec/uframe) max periodic
  398. * bandwidth as required by USB 2.0
  399. */
  400. ehci->uframe_periodic_max = 100;
  401. /*
  402. * hw default: 1K periodic list heads, one per frame.
  403. * periodic_size can shrink by USBCMD update if hcc_params allows.
  404. */
  405. ehci->periodic_size = DEFAULT_I_TDPS;
  406. INIT_LIST_HEAD(&ehci->intr_qh_list);
  407. INIT_LIST_HEAD(&ehci->cached_itd_list);
  408. INIT_LIST_HEAD(&ehci->cached_sitd_list);
  409. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  410. /* periodic schedule size can be smaller than default */
  411. switch (EHCI_TUNE_FLS) {
  412. case 0: ehci->periodic_size = 1024; break;
  413. case 1: ehci->periodic_size = 512; break;
  414. case 2: ehci->periodic_size = 256; break;
  415. default: BUG();
  416. }
  417. }
  418. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  419. return retval;
  420. /* controllers may cache some of the periodic schedule ... */
  421. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  422. ehci->i_thresh = 0;
  423. else // N microframes cached
  424. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  425. /*
  426. * dedicate a qh for the async ring head, since we couldn't unlink
  427. * a 'real' qh without stopping the async schedule [4.8]. use it
  428. * as the 'reclamation list head' too.
  429. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  430. * from automatically advancing to the next td after short reads.
  431. */
  432. ehci->async->qh_next.qh = NULL;
  433. hw = ehci->async->hw;
  434. hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
  435. hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
  436. #if defined(CONFIG_PPC_PS3)
  437. hw->hw_info1 |= cpu_to_hc32(ehci, QH_INACTIVATE);
  438. #endif
  439. hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
  440. hw->hw_qtd_next = EHCI_LIST_END(ehci);
  441. ehci->async->qh_state = QH_STATE_LINKED;
  442. hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
  443. /* clear interrupt enables, set irq latency */
  444. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  445. log2_irq_thresh = 0;
  446. temp = 1 << (16 + log2_irq_thresh);
  447. if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
  448. ehci->has_ppcd = 1;
  449. ehci_dbg(ehci, "enable per-port change event\n");
  450. temp |= CMD_PPCEE;
  451. }
  452. if (HCC_CANPARK(hcc_params)) {
  453. /* HW default park == 3, on hardware that supports it (like
  454. * NVidia and ALI silicon), maximizes throughput on the async
  455. * schedule by avoiding QH fetches between transfers.
  456. *
  457. * With fast usb storage devices and NForce2, "park" seems to
  458. * make problems: throughput reduction (!), data errors...
  459. */
  460. if (park) {
  461. park = min(park, (unsigned) 3);
  462. temp |= CMD_PARK;
  463. temp |= park << 8;
  464. }
  465. ehci_dbg(ehci, "park %d\n", park);
  466. }
  467. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  468. /* periodic schedule size can be smaller than default */
  469. temp &= ~(3 << 2);
  470. temp |= (EHCI_TUNE_FLS << 2);
  471. }
  472. ehci->command = temp;
  473. /* Accept arbitrarily long scatter-gather lists */
  474. if (!(hcd->driver->flags & HCD_LOCAL_MEM))
  475. hcd->self.sg_tablesize = ~0;
  476. return 0;
  477. }
  478. /* start HC running; it's halted, ehci_init() has been run (once) */
  479. static int ehci_run (struct usb_hcd *hcd)
  480. {
  481. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  482. u32 temp;
  483. u32 hcc_params;
  484. hcd->uses_new_polling = 1;
  485. /* EHCI spec section 4.1 */
  486. ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
  487. ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
  488. /*
  489. * hcc_params controls whether ehci->regs->segment must (!!!)
  490. * be used; it constrains QH/ITD/SITD and QTD locations.
  491. * pci_pool consistent memory always uses segment zero.
  492. * streaming mappings for I/O buffers, like pci_map_single(),
  493. * can return segments above 4GB, if the device allows.
  494. *
  495. * NOTE: the dma mask is visible through dma_supported(), so
  496. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  497. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  498. * host side drivers though.
  499. */
  500. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  501. if (HCC_64BIT_ADDR(hcc_params)) {
  502. ehci_writel(ehci, 0, &ehci->regs->segment);
  503. #if 0
  504. // this is deeply broken on almost all architectures
  505. if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
  506. ehci_info(ehci, "enabled 64bit DMA\n");
  507. #endif
  508. }
  509. // Philips, Intel, and maybe others need CMD_RUN before the
  510. // root hub will detect new devices (why?); NEC doesn't
  511. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  512. ehci->command |= CMD_RUN;
  513. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  514. dbg_cmd (ehci, "init", ehci->command);
  515. /*
  516. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  517. * are explicitly handed to companion controller(s), so no TT is
  518. * involved with the root hub. (Except where one is integrated,
  519. * and there's no companion controller unless maybe for USB OTG.)
  520. *
  521. * Turning on the CF flag will transfer ownership of all ports
  522. * from the companions to the EHCI controller. If any of the
  523. * companions are in the middle of a port reset at the time, it
  524. * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
  525. * guarantees that no resets are in progress. After we set CF,
  526. * a short delay lets the hardware catch up; new resets shouldn't
  527. * be started before the port switching actions could complete.
  528. */
  529. down_write(&ehci_cf_port_reset_rwsem);
  530. ehci->rh_state = EHCI_RH_RUNNING;
  531. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  532. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  533. msleep(5);
  534. up_write(&ehci_cf_port_reset_rwsem);
  535. ehci->last_periodic_enable = ktime_get_real();
  536. temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  537. ehci_info (ehci,
  538. "USB %x.%x started, EHCI %x.%02x%s\n",
  539. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  540. temp >> 8, temp & 0xff,
  541. ignore_oc ? ", overcurrent ignored" : "");
  542. ehci_writel(ehci, INTR_MASK,
  543. &ehci->regs->intr_enable); /* Turn On Interrupts */
  544. /* GRR this is run-once init(), being done every time the HC starts.
  545. * So long as they're part of class devices, we can't do it init()
  546. * since the class device isn't created that early.
  547. */
  548. create_debug_files(ehci);
  549. create_sysfs_files(ehci);
  550. return 0;
  551. }
  552. int ehci_setup(struct usb_hcd *hcd)
  553. {
  554. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  555. int retval;
  556. ehci->regs = (void __iomem *)ehci->caps +
  557. HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  558. dbg_hcs_params(ehci, "reset");
  559. dbg_hcc_params(ehci, "reset");
  560. /* cache this readonly data; minimize chip reads */
  561. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  562. ehci->sbrn = HCD_USB2;
  563. /* data structure init */
  564. retval = ehci_init(hcd);
  565. if (retval)
  566. return retval;
  567. retval = ehci_halt(ehci);
  568. if (retval)
  569. return retval;
  570. if (ehci_is_TDI(ehci))
  571. tdi_reset(ehci);
  572. ehci_reset(ehci);
  573. return 0;
  574. }
  575. EXPORT_SYMBOL_GPL(ehci_setup);
  576. /*-------------------------------------------------------------------------*/
  577. static irqreturn_t ehci_irq (struct usb_hcd *hcd)
  578. {
  579. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  580. u32 status, masked_status, pcd_status = 0, cmd;
  581. int bh;
  582. spin_lock (&ehci->lock);
  583. status = ehci_readl(ehci, &ehci->regs->status);
  584. /* e.g. cardbus physical eject */
  585. if (status == ~(u32) 0) {
  586. ehci_dbg (ehci, "device removed\n");
  587. goto dead;
  588. }
  589. /*
  590. * We don't use STS_FLR, but some controllers don't like it to
  591. * remain on, so mask it out along with the other status bits.
  592. */
  593. masked_status = status & (INTR_MASK | STS_FLR);
  594. /* Shared IRQ? */
  595. if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
  596. spin_unlock(&ehci->lock);
  597. return IRQ_NONE;
  598. }
  599. /* clear (just) interrupts */
  600. ehci_writel(ehci, masked_status, &ehci->regs->status);
  601. cmd = ehci_readl(ehci, &ehci->regs->command);
  602. bh = 0;
  603. #ifdef VERBOSE_DEBUG
  604. /* unrequested/ignored: Frame List Rollover */
  605. dbg_status (ehci, "irq", status);
  606. #endif
  607. /* INT, ERR, and IAA interrupt rates can be throttled */
  608. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  609. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  610. if (likely ((status & STS_ERR) == 0))
  611. COUNT (ehci->stats.normal);
  612. else
  613. COUNT (ehci->stats.error);
  614. bh = 1;
  615. }
  616. /* complete the unlinking of some qh [4.15.2.3] */
  617. if (status & STS_IAA) {
  618. /* Turn off the IAA watchdog */
  619. ehci->enabled_hrtimer_events &= ~BIT(EHCI_HRTIMER_IAA_WATCHDOG);
  620. /*
  621. * Mild optimization: Allow another IAAD to reset the
  622. * hrtimer, if one occurs before the next expiration.
  623. * In theory we could always cancel the hrtimer, but
  624. * tests show that about half the time it will be reset
  625. * for some other event anyway.
  626. */
  627. if (ehci->next_hrtimer_event == EHCI_HRTIMER_IAA_WATCHDOG)
  628. ++ehci->next_hrtimer_event;
  629. /* guard against (alleged) silicon errata */
  630. if (cmd & CMD_IAAD)
  631. ehci_dbg(ehci, "IAA with IAAD still set?\n");
  632. if (ehci->async_iaa) {
  633. COUNT(ehci->stats.iaa);
  634. end_unlink_async(ehci);
  635. } else
  636. ehci_dbg(ehci, "IAA with nothing unlinked?\n");
  637. }
  638. /* remote wakeup [4.3.1] */
  639. if (status & STS_PCD) {
  640. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  641. u32 ppcd = 0;
  642. /* kick root hub later */
  643. pcd_status = status;
  644. /* resume root hub? */
  645. if (ehci->rh_state == EHCI_RH_SUSPENDED)
  646. usb_hcd_resume_root_hub(hcd);
  647. /* get per-port change detect bits */
  648. if (ehci->has_ppcd)
  649. ppcd = status >> 16;
  650. while (i--) {
  651. int pstatus;
  652. /* leverage per-port change bits feature */
  653. if (ehci->has_ppcd && !(ppcd & (1 << i)))
  654. continue;
  655. pstatus = ehci_readl(ehci,
  656. &ehci->regs->port_status[i]);
  657. if (pstatus & PORT_OWNER)
  658. continue;
  659. if (!(test_bit(i, &ehci->suspended_ports) &&
  660. ((pstatus & PORT_RESUME) ||
  661. !(pstatus & PORT_SUSPEND)) &&
  662. (pstatus & PORT_PE) &&
  663. ehci->reset_done[i] == 0))
  664. continue;
  665. /* start 20 msec resume signaling from this port,
  666. * and make khubd collect PORT_STAT_C_SUSPEND to
  667. * stop that signaling. Use 5 ms extra for safety,
  668. * like usb_port_resume() does.
  669. */
  670. ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
  671. set_bit(i, &ehci->resuming_ports);
  672. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  673. mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
  674. }
  675. }
  676. /* PCI errors [4.15.2.4] */
  677. if (unlikely ((status & STS_FATAL) != 0)) {
  678. ehci_err(ehci, "fatal error\n");
  679. dbg_cmd(ehci, "fatal", cmd);
  680. dbg_status(ehci, "fatal", status);
  681. dead:
  682. usb_hc_died(hcd);
  683. /* Don't let the controller do anything more */
  684. ehci->shutdown = true;
  685. ehci->rh_state = EHCI_RH_STOPPING;
  686. ehci->command &= ~(CMD_RUN | CMD_ASE | CMD_PSE);
  687. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  688. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  689. ehci_handle_controller_death(ehci);
  690. /* Handle completions when the controller stops */
  691. bh = 0;
  692. }
  693. if (bh)
  694. ehci_work (ehci);
  695. spin_unlock (&ehci->lock);
  696. if (pcd_status)
  697. usb_hcd_poll_rh_status(hcd);
  698. return IRQ_HANDLED;
  699. }
  700. /*-------------------------------------------------------------------------*/
  701. /*
  702. * non-error returns are a promise to giveback() the urb later
  703. * we drop ownership so next owner (or urb unlink) can get it
  704. *
  705. * urb + dev is in hcd.self.controller.urb_list
  706. * we're queueing TDs onto software and hardware lists
  707. *
  708. * hcd-specific init for hcpriv hasn't been done yet
  709. *
  710. * NOTE: control, bulk, and interrupt share the same code to append TDs
  711. * to a (possibly active) QH, and the same QH scanning code.
  712. */
  713. static int ehci_urb_enqueue (
  714. struct usb_hcd *hcd,
  715. struct urb *urb,
  716. gfp_t mem_flags
  717. ) {
  718. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  719. struct list_head qtd_list;
  720. INIT_LIST_HEAD (&qtd_list);
  721. switch (usb_pipetype (urb->pipe)) {
  722. case PIPE_CONTROL:
  723. /* qh_completions() code doesn't handle all the fault cases
  724. * in multi-TD control transfers. Even 1KB is rare anyway.
  725. */
  726. if (urb->transfer_buffer_length > (16 * 1024))
  727. return -EMSGSIZE;
  728. /* FALLTHROUGH */
  729. /* case PIPE_BULK: */
  730. default:
  731. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  732. return -ENOMEM;
  733. return submit_async(ehci, urb, &qtd_list, mem_flags);
  734. case PIPE_INTERRUPT:
  735. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  736. return -ENOMEM;
  737. return intr_submit(ehci, urb, &qtd_list, mem_flags);
  738. case PIPE_ISOCHRONOUS:
  739. if (urb->dev->speed == USB_SPEED_HIGH)
  740. return itd_submit (ehci, urb, mem_flags);
  741. else
  742. return sitd_submit (ehci, urb, mem_flags);
  743. }
  744. }
  745. /* remove from hardware lists
  746. * completions normally happen asynchronously
  747. */
  748. static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  749. {
  750. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  751. struct ehci_qh *qh;
  752. unsigned long flags;
  753. int rc;
  754. spin_lock_irqsave (&ehci->lock, flags);
  755. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  756. if (rc)
  757. goto done;
  758. switch (usb_pipetype (urb->pipe)) {
  759. // case PIPE_CONTROL:
  760. // case PIPE_BULK:
  761. default:
  762. qh = (struct ehci_qh *) urb->hcpriv;
  763. if (!qh)
  764. break;
  765. switch (qh->qh_state) {
  766. case QH_STATE_LINKED:
  767. case QH_STATE_COMPLETING:
  768. start_unlink_async(ehci, qh);
  769. break;
  770. case QH_STATE_UNLINK:
  771. case QH_STATE_UNLINK_WAIT:
  772. /* already started */
  773. break;
  774. case QH_STATE_IDLE:
  775. /* QH might be waiting for a Clear-TT-Buffer */
  776. qh_completions(ehci, qh);
  777. break;
  778. }
  779. break;
  780. case PIPE_INTERRUPT:
  781. qh = (struct ehci_qh *) urb->hcpriv;
  782. if (!qh)
  783. break;
  784. switch (qh->qh_state) {
  785. case QH_STATE_LINKED:
  786. case QH_STATE_COMPLETING:
  787. start_unlink_intr(ehci, qh);
  788. break;
  789. case QH_STATE_IDLE:
  790. qh_completions (ehci, qh);
  791. break;
  792. default:
  793. ehci_dbg (ehci, "bogus qh %p state %d\n",
  794. qh, qh->qh_state);
  795. goto done;
  796. }
  797. break;
  798. case PIPE_ISOCHRONOUS:
  799. // itd or sitd ...
  800. // wait till next completion, do it then.
  801. // completion irqs can wait up to 1024 msec,
  802. break;
  803. }
  804. done:
  805. spin_unlock_irqrestore (&ehci->lock, flags);
  806. return rc;
  807. }
  808. /*-------------------------------------------------------------------------*/
  809. // bulk qh holds the data toggle
  810. static void
  811. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  812. {
  813. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  814. unsigned long flags;
  815. struct ehci_qh *qh, *tmp;
  816. /* ASSERT: any requests/urbs are being unlinked */
  817. /* ASSERT: nobody can be submitting urbs for this any more */
  818. rescan:
  819. spin_lock_irqsave (&ehci->lock, flags);
  820. qh = ep->hcpriv;
  821. if (!qh)
  822. goto done;
  823. /* endpoints can be iso streams. for now, we don't
  824. * accelerate iso completions ... so spin a while.
  825. */
  826. if (qh->hw == NULL) {
  827. struct ehci_iso_stream *stream = ep->hcpriv;
  828. if (!list_empty(&stream->td_list))
  829. goto idle_timeout;
  830. /* BUG_ON(!list_empty(&stream->free_list)); */
  831. kfree(stream);
  832. goto done;
  833. }
  834. if (ehci->rh_state < EHCI_RH_RUNNING)
  835. qh->qh_state = QH_STATE_IDLE;
  836. switch (qh->qh_state) {
  837. case QH_STATE_LINKED:
  838. case QH_STATE_COMPLETING:
  839. for (tmp = ehci->async->qh_next.qh;
  840. tmp && tmp != qh;
  841. tmp = tmp->qh_next.qh)
  842. continue;
  843. /* periodic qh self-unlinks on empty, and a COMPLETING qh
  844. * may already be unlinked.
  845. */
  846. if (tmp)
  847. start_unlink_async(ehci, qh);
  848. /* FALL THROUGH */
  849. case QH_STATE_UNLINK: /* wait for hw to finish? */
  850. case QH_STATE_UNLINK_WAIT:
  851. idle_timeout:
  852. spin_unlock_irqrestore (&ehci->lock, flags);
  853. schedule_timeout_uninterruptible(1);
  854. goto rescan;
  855. case QH_STATE_IDLE: /* fully unlinked */
  856. if (qh->clearing_tt)
  857. goto idle_timeout;
  858. if (list_empty (&qh->qtd_list)) {
  859. qh_destroy(ehci, qh);
  860. break;
  861. }
  862. /* else FALL THROUGH */
  863. default:
  864. /* caller was supposed to have unlinked any requests;
  865. * that's not our job. just leak this memory.
  866. */
  867. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  868. qh, ep->desc.bEndpointAddress, qh->qh_state,
  869. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  870. break;
  871. }
  872. done:
  873. ep->hcpriv = NULL;
  874. spin_unlock_irqrestore (&ehci->lock, flags);
  875. }
  876. static void
  877. ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  878. {
  879. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  880. struct ehci_qh *qh;
  881. int eptype = usb_endpoint_type(&ep->desc);
  882. int epnum = usb_endpoint_num(&ep->desc);
  883. int is_out = usb_endpoint_dir_out(&ep->desc);
  884. unsigned long flags;
  885. if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
  886. return;
  887. spin_lock_irqsave(&ehci->lock, flags);
  888. qh = ep->hcpriv;
  889. /* For Bulk and Interrupt endpoints we maintain the toggle state
  890. * in the hardware; the toggle bits in udev aren't used at all.
  891. * When an endpoint is reset by usb_clear_halt() we must reset
  892. * the toggle bit in the QH.
  893. */
  894. if (qh) {
  895. usb_settoggle(qh->dev, epnum, is_out, 0);
  896. if (!list_empty(&qh->qtd_list)) {
  897. WARN_ONCE(1, "clear_halt for a busy endpoint\n");
  898. } else if (qh->qh_state == QH_STATE_LINKED ||
  899. qh->qh_state == QH_STATE_COMPLETING) {
  900. /* The toggle value in the QH can't be updated
  901. * while the QH is active. Unlink it now;
  902. * re-linking will call qh_refresh().
  903. */
  904. if (eptype == USB_ENDPOINT_XFER_BULK)
  905. start_unlink_async(ehci, qh);
  906. else
  907. start_unlink_intr(ehci, qh);
  908. }
  909. }
  910. spin_unlock_irqrestore(&ehci->lock, flags);
  911. }
  912. static int ehci_get_frame (struct usb_hcd *hcd)
  913. {
  914. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  915. return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
  916. }
  917. /*-------------------------------------------------------------------------*/
  918. #ifdef CONFIG_PM
  919. /* suspend/resume, section 4.3 */
  920. /* These routines handle the generic parts of controller suspend/resume */
  921. int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  922. {
  923. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  924. if (time_before(jiffies, ehci->next_statechange))
  925. msleep(10);
  926. /*
  927. * Root hub was already suspended. Disable IRQ emission and
  928. * mark HW unaccessible. The PM and USB cores make sure that
  929. * the root hub is either suspended or stopped.
  930. */
  931. ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
  932. spin_lock_irq(&ehci->lock);
  933. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  934. (void) ehci_readl(ehci, &ehci->regs->intr_enable);
  935. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  936. spin_unlock_irq(&ehci->lock);
  937. return 0;
  938. }
  939. EXPORT_SYMBOL_GPL(ehci_suspend);
  940. /* Returns 0 if power was preserved, 1 if power was lost */
  941. int ehci_resume(struct usb_hcd *hcd, bool hibernated)
  942. {
  943. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  944. if (time_before(jiffies, ehci->next_statechange))
  945. msleep(100);
  946. /* Mark hardware accessible again as we are back to full power by now */
  947. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  948. if (ehci->shutdown)
  949. return 0; /* Controller is dead */
  950. /*
  951. * If CF is still set and we aren't resuming from hibernation
  952. * then we maintained suspend power.
  953. * Just undo the effect of ehci_suspend().
  954. */
  955. if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
  956. !hibernated) {
  957. int mask = INTR_MASK;
  958. ehci_prepare_ports_for_controller_resume(ehci);
  959. spin_lock_irq(&ehci->lock);
  960. if (ehci->shutdown)
  961. goto skip;
  962. if (!hcd->self.root_hub->do_remote_wakeup)
  963. mask &= ~STS_PCD;
  964. ehci_writel(ehci, mask, &ehci->regs->intr_enable);
  965. ehci_readl(ehci, &ehci->regs->intr_enable);
  966. skip:
  967. spin_unlock_irq(&ehci->lock);
  968. return 0;
  969. }
  970. /*
  971. * Else reset, to cope with power loss or resume from hibernation
  972. * having let the firmware kick in during reboot.
  973. */
  974. usb_root_hub_lost_power(hcd->self.root_hub);
  975. (void) ehci_halt(ehci);
  976. (void) ehci_reset(ehci);
  977. spin_lock_irq(&ehci->lock);
  978. if (ehci->shutdown)
  979. goto skip;
  980. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  981. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  982. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  983. ehci->rh_state = EHCI_RH_SUSPENDED;
  984. spin_unlock_irq(&ehci->lock);
  985. return 1;
  986. }
  987. EXPORT_SYMBOL_GPL(ehci_resume);
  988. #endif
  989. /*-------------------------------------------------------------------------*/
  990. /*
  991. * Generic structure: This gets copied for platform drivers so that
  992. * individual entries can be overridden as needed.
  993. */
  994. static const struct hc_driver ehci_hc_driver = {
  995. .description = hcd_name,
  996. .product_desc = "EHCI Host Controller",
  997. .hcd_priv_size = sizeof(struct ehci_hcd),
  998. /*
  999. * generic hardware linkage
  1000. */
  1001. .irq = ehci_irq,
  1002. .flags = HCD_MEMORY | HCD_USB2,
  1003. /*
  1004. * basic lifecycle operations
  1005. */
  1006. .reset = ehci_setup,
  1007. .start = ehci_run,
  1008. .stop = ehci_stop,
  1009. .shutdown = ehci_shutdown,
  1010. /*
  1011. * managing i/o requests and associated device resources
  1012. */
  1013. .urb_enqueue = ehci_urb_enqueue,
  1014. .urb_dequeue = ehci_urb_dequeue,
  1015. .endpoint_disable = ehci_endpoint_disable,
  1016. .endpoint_reset = ehci_endpoint_reset,
  1017. .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
  1018. /*
  1019. * scheduling support
  1020. */
  1021. .get_frame_number = ehci_get_frame,
  1022. /*
  1023. * root hub support
  1024. */
  1025. .hub_status_data = ehci_hub_status_data,
  1026. .hub_control = ehci_hub_control,
  1027. .bus_suspend = ehci_bus_suspend,
  1028. .bus_resume = ehci_bus_resume,
  1029. .relinquish_port = ehci_relinquish_port,
  1030. .port_handed_over = ehci_port_handed_over,
  1031. };
  1032. void ehci_init_driver(struct hc_driver *drv,
  1033. const struct ehci_driver_overrides *over)
  1034. {
  1035. /* Copy the generic table to drv and then apply the overrides */
  1036. *drv = ehci_hc_driver;
  1037. if (over) {
  1038. drv->hcd_priv_size += over->extra_priv_size;
  1039. if (over->reset)
  1040. drv->reset = over->reset;
  1041. }
  1042. }
  1043. EXPORT_SYMBOL_GPL(ehci_init_driver);
  1044. /*-------------------------------------------------------------------------*/
  1045. MODULE_DESCRIPTION(DRIVER_DESC);
  1046. MODULE_AUTHOR (DRIVER_AUTHOR);
  1047. MODULE_LICENSE ("GPL");
  1048. #ifdef CONFIG_USB_EHCI_FSL
  1049. #include "ehci-fsl.c"
  1050. #define PLATFORM_DRIVER ehci_fsl_driver
  1051. #endif
  1052. #ifdef CONFIG_USB_EHCI_MXC
  1053. #include "ehci-mxc.c"
  1054. #define PLATFORM_DRIVER ehci_mxc_driver
  1055. #endif
  1056. #ifdef CONFIG_USB_EHCI_SH
  1057. #include "ehci-sh.c"
  1058. #define PLATFORM_DRIVER ehci_hcd_sh_driver
  1059. #endif
  1060. #ifdef CONFIG_USB_EHCI_HCD_OMAP
  1061. #include "ehci-omap.c"
  1062. #define PLATFORM_DRIVER ehci_hcd_omap_driver
  1063. #endif
  1064. #ifdef CONFIG_PPC_PS3
  1065. #include "ehci-ps3.c"
  1066. #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
  1067. #endif
  1068. #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
  1069. #include "ehci-ppc-of.c"
  1070. #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
  1071. #endif
  1072. #ifdef CONFIG_XPS_USB_HCD_XILINX
  1073. #include "ehci-xilinx-of.c"
  1074. #define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
  1075. #endif
  1076. #ifdef CONFIG_PLAT_ORION
  1077. #include "ehci-orion.c"
  1078. #define PLATFORM_DRIVER ehci_orion_driver
  1079. #endif
  1080. #ifdef CONFIG_USB_W90X900_EHCI
  1081. #include "ehci-w90x900.c"
  1082. #define PLATFORM_DRIVER ehci_hcd_w90x900_driver
  1083. #endif
  1084. #ifdef CONFIG_ARCH_AT91
  1085. #include "ehci-atmel.c"
  1086. #define PLATFORM_DRIVER ehci_atmel_driver
  1087. #endif
  1088. #ifdef CONFIG_USB_OCTEON_EHCI
  1089. #include "ehci-octeon.c"
  1090. #define PLATFORM_DRIVER ehci_octeon_driver
  1091. #endif
  1092. #ifdef CONFIG_ARCH_VT8500
  1093. #include "ehci-vt8500.c"
  1094. #define PLATFORM_DRIVER vt8500_ehci_driver
  1095. #endif
  1096. #ifdef CONFIG_PLAT_SPEAR
  1097. #include "ehci-spear.c"
  1098. #define PLATFORM_DRIVER spear_ehci_hcd_driver
  1099. #endif
  1100. #ifdef CONFIG_USB_EHCI_MSM
  1101. #include "ehci-msm.c"
  1102. #define PLATFORM_DRIVER ehci_msm_driver
  1103. #endif
  1104. #ifdef CONFIG_TILE_USB
  1105. #include "ehci-tilegx.c"
  1106. #define PLATFORM_DRIVER ehci_hcd_tilegx_driver
  1107. #endif
  1108. #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
  1109. #include "ehci-pmcmsp.c"
  1110. #define PLATFORM_DRIVER ehci_hcd_msp_driver
  1111. #endif
  1112. #ifdef CONFIG_USB_EHCI_TEGRA
  1113. #include "ehci-tegra.c"
  1114. #define PLATFORM_DRIVER tegra_ehci_driver
  1115. #endif
  1116. #ifdef CONFIG_USB_EHCI_S5P
  1117. #include "ehci-s5p.c"
  1118. #define PLATFORM_DRIVER s5p_ehci_driver
  1119. #endif
  1120. #ifdef CONFIG_SPARC_LEON
  1121. #include "ehci-grlib.c"
  1122. #define PLATFORM_DRIVER ehci_grlib_driver
  1123. #endif
  1124. #ifdef CONFIG_USB_EHCI_MV
  1125. #include "ehci-mv.c"
  1126. #define PLATFORM_DRIVER ehci_mv_driver
  1127. #endif
  1128. #ifdef CONFIG_MIPS_SEAD3
  1129. #include "ehci-sead3.c"
  1130. #define PLATFORM_DRIVER ehci_hcd_sead3_driver
  1131. #endif
  1132. #if !IS_ENABLED(CONFIG_USB_EHCI_PCI) && \
  1133. !IS_ENABLED(CONFIG_USB_EHCI_HCD_PLATFORM) && \
  1134. !defined(CONFIG_USB_CHIPIDEA_HOST) && \
  1135. !defined(PLATFORM_DRIVER) && \
  1136. !defined(PS3_SYSTEM_BUS_DRIVER) && \
  1137. !defined(OF_PLATFORM_DRIVER) && \
  1138. !defined(XILINX_OF_PLATFORM_DRIVER)
  1139. #error "missing bus glue for ehci-hcd"
  1140. #endif
  1141. static int __init ehci_hcd_init(void)
  1142. {
  1143. int retval = 0;
  1144. if (usb_disabled())
  1145. return -ENODEV;
  1146. printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
  1147. set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1148. if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
  1149. test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
  1150. printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
  1151. " before uhci_hcd and ohci_hcd, not after\n");
  1152. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  1153. hcd_name,
  1154. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  1155. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  1156. #ifdef DEBUG
  1157. ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
  1158. if (!ehci_debug_root) {
  1159. retval = -ENOENT;
  1160. goto err_debug;
  1161. }
  1162. #endif
  1163. #ifdef PLATFORM_DRIVER
  1164. retval = platform_driver_register(&PLATFORM_DRIVER);
  1165. if (retval < 0)
  1166. goto clean0;
  1167. #endif
  1168. #ifdef PS3_SYSTEM_BUS_DRIVER
  1169. retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  1170. if (retval < 0)
  1171. goto clean2;
  1172. #endif
  1173. #ifdef OF_PLATFORM_DRIVER
  1174. retval = platform_driver_register(&OF_PLATFORM_DRIVER);
  1175. if (retval < 0)
  1176. goto clean3;
  1177. #endif
  1178. #ifdef XILINX_OF_PLATFORM_DRIVER
  1179. retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
  1180. if (retval < 0)
  1181. goto clean4;
  1182. #endif
  1183. return retval;
  1184. #ifdef XILINX_OF_PLATFORM_DRIVER
  1185. /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
  1186. clean4:
  1187. #endif
  1188. #ifdef OF_PLATFORM_DRIVER
  1189. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1190. clean3:
  1191. #endif
  1192. #ifdef PS3_SYSTEM_BUS_DRIVER
  1193. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1194. clean2:
  1195. #endif
  1196. #ifdef PLATFORM_DRIVER
  1197. platform_driver_unregister(&PLATFORM_DRIVER);
  1198. clean0:
  1199. #endif
  1200. #ifdef DEBUG
  1201. debugfs_remove(ehci_debug_root);
  1202. ehci_debug_root = NULL;
  1203. err_debug:
  1204. #endif
  1205. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1206. return retval;
  1207. }
  1208. module_init(ehci_hcd_init);
  1209. static void __exit ehci_hcd_cleanup(void)
  1210. {
  1211. #ifdef XILINX_OF_PLATFORM_DRIVER
  1212. platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
  1213. #endif
  1214. #ifdef OF_PLATFORM_DRIVER
  1215. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1216. #endif
  1217. #ifdef PLATFORM_DRIVER
  1218. platform_driver_unregister(&PLATFORM_DRIVER);
  1219. #endif
  1220. #ifdef PS3_SYSTEM_BUS_DRIVER
  1221. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1222. #endif
  1223. #ifdef DEBUG
  1224. debugfs_remove(ehci_debug_root);
  1225. #endif
  1226. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1227. }
  1228. module_exit(ehci_hcd_cleanup);