omap-serial.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <linux/platform_data/serial-omap.h>
  43. #define OMAP_MAX_HSUART_PORTS 6
  44. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  45. #define OMAP_UART_REV_42 0x0402
  46. #define OMAP_UART_REV_46 0x0406
  47. #define OMAP_UART_REV_52 0x0502
  48. #define OMAP_UART_REV_63 0x0603
  49. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  50. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  51. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  52. /* SCR register bitmasks */
  53. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  54. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  55. /* FCR register bitmasks */
  56. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  57. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  58. /* MVR register bitmasks */
  59. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  60. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  61. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  62. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  63. #define OMAP_UART_MVR_MAJ_MASK 0x700
  64. #define OMAP_UART_MVR_MAJ_SHIFT 8
  65. #define OMAP_UART_MVR_MIN_MASK 0x3f
  66. #define OMAP_UART_DMA_CH_FREE -1
  67. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  68. #define OMAP_MODE13X_SPEED 230400
  69. /* WER = 0x7F
  70. * Enable module level wakeup in WER reg
  71. */
  72. #define OMAP_UART_WER_MOD_WKUP 0X7F
  73. /* Enable XON/XOFF flow control on output */
  74. #define OMAP_UART_SW_TX 0x08
  75. /* Enable XON/XOFF flow control on input */
  76. #define OMAP_UART_SW_RX 0x02
  77. #define OMAP_UART_SW_CLR 0xF0
  78. #define OMAP_UART_TCR_TRIG 0x0F
  79. struct uart_omap_dma {
  80. u8 uart_dma_tx;
  81. u8 uart_dma_rx;
  82. int rx_dma_channel;
  83. int tx_dma_channel;
  84. dma_addr_t rx_buf_dma_phys;
  85. dma_addr_t tx_buf_dma_phys;
  86. unsigned int uart_base;
  87. /*
  88. * Buffer for rx dma.It is not required for tx because the buffer
  89. * comes from port structure.
  90. */
  91. unsigned char *rx_buf;
  92. unsigned int prev_rx_dma_pos;
  93. int tx_buf_size;
  94. int tx_dma_used;
  95. int rx_dma_used;
  96. spinlock_t tx_lock;
  97. spinlock_t rx_lock;
  98. /* timer to poll activity on rx dma */
  99. struct timer_list rx_timer;
  100. unsigned int rx_buf_size;
  101. unsigned int rx_poll_rate;
  102. unsigned int rx_timeout;
  103. };
  104. struct uart_omap_port {
  105. struct uart_port port;
  106. struct uart_omap_dma uart_dma;
  107. struct device *dev;
  108. unsigned char ier;
  109. unsigned char lcr;
  110. unsigned char mcr;
  111. unsigned char fcr;
  112. unsigned char efr;
  113. unsigned char dll;
  114. unsigned char dlh;
  115. unsigned char mdr1;
  116. unsigned char scr;
  117. int use_dma;
  118. /*
  119. * Some bits in registers are cleared on a read, so they must
  120. * be saved whenever the register is read but the bits will not
  121. * be immediately processed.
  122. */
  123. unsigned int lsr_break_flag;
  124. unsigned char msr_saved_flags;
  125. char name[20];
  126. unsigned long port_activity;
  127. int context_loss_cnt;
  128. u32 errata;
  129. u8 wakeups_enabled;
  130. int DTR_gpio;
  131. int DTR_inverted;
  132. int DTR_active;
  133. struct pm_qos_request pm_qos_request;
  134. u32 latency;
  135. u32 calc_latency;
  136. struct work_struct qos_work;
  137. struct pinctrl *pins;
  138. };
  139. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  140. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  141. /* Forward declaration of functions */
  142. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  143. static struct workqueue_struct *serial_omap_uart_wq;
  144. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  145. {
  146. offset <<= up->port.regshift;
  147. return readw(up->port.membase + offset);
  148. }
  149. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  150. {
  151. offset <<= up->port.regshift;
  152. writew(value, up->port.membase + offset);
  153. }
  154. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  155. {
  156. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  157. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  158. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  159. serial_out(up, UART_FCR, 0);
  160. }
  161. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  162. {
  163. struct omap_uart_port_info *pdata = up->dev->platform_data;
  164. if (!pdata || !pdata->get_context_loss_count)
  165. return 0;
  166. return pdata->get_context_loss_count(up->dev);
  167. }
  168. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  169. {
  170. struct omap_uart_port_info *pdata = up->dev->platform_data;
  171. if (!pdata || !pdata->set_forceidle)
  172. return;
  173. pdata->set_forceidle(up->dev);
  174. }
  175. static void serial_omap_set_noidle(struct uart_omap_port *up)
  176. {
  177. struct omap_uart_port_info *pdata = up->dev->platform_data;
  178. if (!pdata || !pdata->set_noidle)
  179. return;
  180. pdata->set_noidle(up->dev);
  181. }
  182. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  183. {
  184. struct omap_uart_port_info *pdata = up->dev->platform_data;
  185. if (!pdata || !pdata->enable_wakeup)
  186. return;
  187. pdata->enable_wakeup(up->dev, enable);
  188. }
  189. /*
  190. * serial_omap_get_divisor - calculate divisor value
  191. * @port: uart port info
  192. * @baud: baudrate for which divisor needs to be calculated.
  193. *
  194. * We have written our own function to get the divisor so as to support
  195. * 13x mode. 3Mbps Baudrate as an different divisor.
  196. * Reference OMAP TRM Chapter 17:
  197. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  198. * referring to oversampling - divisor value
  199. * baudrate 460,800 to 3,686,400 all have divisor 13
  200. * except 3,000,000 which has divisor value 16
  201. */
  202. static unsigned int
  203. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  204. {
  205. unsigned int divisor;
  206. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  207. divisor = 13;
  208. else
  209. divisor = 16;
  210. return port->uartclk/(baud * divisor);
  211. }
  212. static void serial_omap_enable_ms(struct uart_port *port)
  213. {
  214. struct uart_omap_port *up = to_uart_omap_port(port);
  215. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  216. pm_runtime_get_sync(up->dev);
  217. up->ier |= UART_IER_MSI;
  218. serial_out(up, UART_IER, up->ier);
  219. pm_runtime_mark_last_busy(up->dev);
  220. pm_runtime_put_autosuspend(up->dev);
  221. }
  222. static void serial_omap_stop_tx(struct uart_port *port)
  223. {
  224. struct uart_omap_port *up = to_uart_omap_port(port);
  225. pm_runtime_get_sync(up->dev);
  226. if (up->ier & UART_IER_THRI) {
  227. up->ier &= ~UART_IER_THRI;
  228. serial_out(up, UART_IER, up->ier);
  229. }
  230. serial_omap_set_forceidle(up);
  231. pm_runtime_mark_last_busy(up->dev);
  232. pm_runtime_put_autosuspend(up->dev);
  233. }
  234. static void serial_omap_stop_rx(struct uart_port *port)
  235. {
  236. struct uart_omap_port *up = to_uart_omap_port(port);
  237. pm_runtime_get_sync(up->dev);
  238. up->ier &= ~UART_IER_RLSI;
  239. up->port.read_status_mask &= ~UART_LSR_DR;
  240. serial_out(up, UART_IER, up->ier);
  241. pm_runtime_mark_last_busy(up->dev);
  242. pm_runtime_put_autosuspend(up->dev);
  243. }
  244. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  245. {
  246. struct circ_buf *xmit = &up->port.state->xmit;
  247. int count;
  248. if (!(lsr & UART_LSR_THRE))
  249. return;
  250. if (up->port.x_char) {
  251. serial_out(up, UART_TX, up->port.x_char);
  252. up->port.icount.tx++;
  253. up->port.x_char = 0;
  254. return;
  255. }
  256. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  257. serial_omap_stop_tx(&up->port);
  258. return;
  259. }
  260. count = up->port.fifosize / 4;
  261. do {
  262. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  263. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  264. up->port.icount.tx++;
  265. if (uart_circ_empty(xmit))
  266. break;
  267. } while (--count > 0);
  268. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  269. spin_unlock(&up->port.lock);
  270. uart_write_wakeup(&up->port);
  271. spin_lock(&up->port.lock);
  272. }
  273. if (uart_circ_empty(xmit))
  274. serial_omap_stop_tx(&up->port);
  275. }
  276. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  277. {
  278. if (!(up->ier & UART_IER_THRI)) {
  279. up->ier |= UART_IER_THRI;
  280. serial_out(up, UART_IER, up->ier);
  281. }
  282. }
  283. static void serial_omap_start_tx(struct uart_port *port)
  284. {
  285. struct uart_omap_port *up = to_uart_omap_port(port);
  286. pm_runtime_get_sync(up->dev);
  287. serial_omap_enable_ier_thri(up);
  288. serial_omap_set_noidle(up);
  289. pm_runtime_mark_last_busy(up->dev);
  290. pm_runtime_put_autosuspend(up->dev);
  291. }
  292. static void serial_omap_throttle(struct uart_port *port)
  293. {
  294. struct uart_omap_port *up = to_uart_omap_port(port);
  295. unsigned long flags;
  296. pm_runtime_get_sync(up->dev);
  297. spin_lock_irqsave(&up->port.lock, flags);
  298. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  299. serial_out(up, UART_IER, up->ier);
  300. spin_unlock_irqrestore(&up->port.lock, flags);
  301. pm_runtime_mark_last_busy(up->dev);
  302. pm_runtime_put_autosuspend(up->dev);
  303. }
  304. static void serial_omap_unthrottle(struct uart_port *port)
  305. {
  306. struct uart_omap_port *up = to_uart_omap_port(port);
  307. unsigned long flags;
  308. pm_runtime_get_sync(up->dev);
  309. spin_lock_irqsave(&up->port.lock, flags);
  310. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  311. serial_out(up, UART_IER, up->ier);
  312. spin_unlock_irqrestore(&up->port.lock, flags);
  313. pm_runtime_mark_last_busy(up->dev);
  314. pm_runtime_put_autosuspend(up->dev);
  315. }
  316. static unsigned int check_modem_status(struct uart_omap_port *up)
  317. {
  318. unsigned int status;
  319. status = serial_in(up, UART_MSR);
  320. status |= up->msr_saved_flags;
  321. up->msr_saved_flags = 0;
  322. if ((status & UART_MSR_ANY_DELTA) == 0)
  323. return status;
  324. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  325. up->port.state != NULL) {
  326. if (status & UART_MSR_TERI)
  327. up->port.icount.rng++;
  328. if (status & UART_MSR_DDSR)
  329. up->port.icount.dsr++;
  330. if (status & UART_MSR_DDCD)
  331. uart_handle_dcd_change
  332. (&up->port, status & UART_MSR_DCD);
  333. if (status & UART_MSR_DCTS)
  334. uart_handle_cts_change
  335. (&up->port, status & UART_MSR_CTS);
  336. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  337. }
  338. return status;
  339. }
  340. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  341. {
  342. unsigned int flag;
  343. unsigned char ch = 0;
  344. if (likely(lsr & UART_LSR_DR))
  345. ch = serial_in(up, UART_RX);
  346. up->port.icount.rx++;
  347. flag = TTY_NORMAL;
  348. if (lsr & UART_LSR_BI) {
  349. flag = TTY_BREAK;
  350. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  351. up->port.icount.brk++;
  352. /*
  353. * We do the SysRQ and SAK checking
  354. * here because otherwise the break
  355. * may get masked by ignore_status_mask
  356. * or read_status_mask.
  357. */
  358. if (uart_handle_break(&up->port))
  359. return;
  360. }
  361. if (lsr & UART_LSR_PE) {
  362. flag = TTY_PARITY;
  363. up->port.icount.parity++;
  364. }
  365. if (lsr & UART_LSR_FE) {
  366. flag = TTY_FRAME;
  367. up->port.icount.frame++;
  368. }
  369. if (lsr & UART_LSR_OE)
  370. up->port.icount.overrun++;
  371. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  372. if (up->port.line == up->port.cons->index) {
  373. /* Recover the break flag from console xmit */
  374. lsr |= up->lsr_break_flag;
  375. }
  376. #endif
  377. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  378. }
  379. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  380. {
  381. unsigned char ch = 0;
  382. unsigned int flag;
  383. if (!(lsr & UART_LSR_DR))
  384. return;
  385. ch = serial_in(up, UART_RX);
  386. flag = TTY_NORMAL;
  387. up->port.icount.rx++;
  388. if (uart_handle_sysrq_char(&up->port, ch))
  389. return;
  390. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  391. }
  392. /**
  393. * serial_omap_irq() - This handles the interrupt from one port
  394. * @irq: uart port irq number
  395. * @dev_id: uart port info
  396. */
  397. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  398. {
  399. struct uart_omap_port *up = dev_id;
  400. struct tty_struct *tty = up->port.state->port.tty;
  401. unsigned int iir, lsr;
  402. unsigned int type;
  403. irqreturn_t ret = IRQ_NONE;
  404. int max_count = 256;
  405. spin_lock(&up->port.lock);
  406. pm_runtime_get_sync(up->dev);
  407. do {
  408. iir = serial_in(up, UART_IIR);
  409. if (iir & UART_IIR_NO_INT)
  410. break;
  411. ret = IRQ_HANDLED;
  412. lsr = serial_in(up, UART_LSR);
  413. /* extract IRQ type from IIR register */
  414. type = iir & 0x3e;
  415. switch (type) {
  416. case UART_IIR_MSI:
  417. check_modem_status(up);
  418. break;
  419. case UART_IIR_THRI:
  420. transmit_chars(up, lsr);
  421. break;
  422. case UART_IIR_RX_TIMEOUT:
  423. /* FALLTHROUGH */
  424. case UART_IIR_RDI:
  425. serial_omap_rdi(up, lsr);
  426. break;
  427. case UART_IIR_RLSI:
  428. serial_omap_rlsi(up, lsr);
  429. break;
  430. case UART_IIR_CTS_RTS_DSR:
  431. /* simply try again */
  432. break;
  433. case UART_IIR_XOFF:
  434. /* FALLTHROUGH */
  435. default:
  436. break;
  437. }
  438. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  439. spin_unlock(&up->port.lock);
  440. tty_flip_buffer_push(tty);
  441. pm_runtime_mark_last_busy(up->dev);
  442. pm_runtime_put_autosuspend(up->dev);
  443. up->port_activity = jiffies;
  444. return ret;
  445. }
  446. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  447. {
  448. struct uart_omap_port *up = to_uart_omap_port(port);
  449. unsigned long flags = 0;
  450. unsigned int ret = 0;
  451. pm_runtime_get_sync(up->dev);
  452. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  453. spin_lock_irqsave(&up->port.lock, flags);
  454. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  455. spin_unlock_irqrestore(&up->port.lock, flags);
  456. pm_runtime_mark_last_busy(up->dev);
  457. pm_runtime_put_autosuspend(up->dev);
  458. return ret;
  459. }
  460. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  461. {
  462. struct uart_omap_port *up = to_uart_omap_port(port);
  463. unsigned int status;
  464. unsigned int ret = 0;
  465. pm_runtime_get_sync(up->dev);
  466. status = check_modem_status(up);
  467. pm_runtime_mark_last_busy(up->dev);
  468. pm_runtime_put_autosuspend(up->dev);
  469. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  470. if (status & UART_MSR_DCD)
  471. ret |= TIOCM_CAR;
  472. if (status & UART_MSR_RI)
  473. ret |= TIOCM_RNG;
  474. if (status & UART_MSR_DSR)
  475. ret |= TIOCM_DSR;
  476. if (status & UART_MSR_CTS)
  477. ret |= TIOCM_CTS;
  478. return ret;
  479. }
  480. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  481. {
  482. struct uart_omap_port *up = to_uart_omap_port(port);
  483. unsigned char mcr = 0, old_mcr;
  484. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  485. if (mctrl & TIOCM_RTS)
  486. mcr |= UART_MCR_RTS;
  487. if (mctrl & TIOCM_DTR)
  488. mcr |= UART_MCR_DTR;
  489. if (mctrl & TIOCM_OUT1)
  490. mcr |= UART_MCR_OUT1;
  491. if (mctrl & TIOCM_OUT2)
  492. mcr |= UART_MCR_OUT2;
  493. if (mctrl & TIOCM_LOOP)
  494. mcr |= UART_MCR_LOOP;
  495. pm_runtime_get_sync(up->dev);
  496. old_mcr = serial_in(up, UART_MCR);
  497. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  498. UART_MCR_DTR | UART_MCR_RTS);
  499. up->mcr = old_mcr | mcr;
  500. serial_out(up, UART_MCR, up->mcr);
  501. pm_runtime_mark_last_busy(up->dev);
  502. pm_runtime_put_autosuspend(up->dev);
  503. if (gpio_is_valid(up->DTR_gpio) &&
  504. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  505. up->DTR_active = !up->DTR_active;
  506. if (gpio_cansleep(up->DTR_gpio))
  507. schedule_work(&up->qos_work);
  508. else
  509. gpio_set_value(up->DTR_gpio,
  510. up->DTR_active != up->DTR_inverted);
  511. }
  512. }
  513. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  514. {
  515. struct uart_omap_port *up = to_uart_omap_port(port);
  516. unsigned long flags = 0;
  517. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  518. pm_runtime_get_sync(up->dev);
  519. spin_lock_irqsave(&up->port.lock, flags);
  520. if (break_state == -1)
  521. up->lcr |= UART_LCR_SBC;
  522. else
  523. up->lcr &= ~UART_LCR_SBC;
  524. serial_out(up, UART_LCR, up->lcr);
  525. spin_unlock_irqrestore(&up->port.lock, flags);
  526. pm_runtime_mark_last_busy(up->dev);
  527. pm_runtime_put_autosuspend(up->dev);
  528. }
  529. static int serial_omap_startup(struct uart_port *port)
  530. {
  531. struct uart_omap_port *up = to_uart_omap_port(port);
  532. unsigned long flags = 0;
  533. int retval;
  534. /*
  535. * Allocate the IRQ
  536. */
  537. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  538. up->name, up);
  539. if (retval)
  540. return retval;
  541. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  542. pm_runtime_get_sync(up->dev);
  543. /*
  544. * Clear the FIFO buffers and disable them.
  545. * (they will be reenabled in set_termios())
  546. */
  547. serial_omap_clear_fifos(up);
  548. /* For Hardware flow control */
  549. serial_out(up, UART_MCR, UART_MCR_RTS);
  550. /*
  551. * Clear the interrupt registers.
  552. */
  553. (void) serial_in(up, UART_LSR);
  554. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  555. (void) serial_in(up, UART_RX);
  556. (void) serial_in(up, UART_IIR);
  557. (void) serial_in(up, UART_MSR);
  558. /*
  559. * Now, initialize the UART
  560. */
  561. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  562. spin_lock_irqsave(&up->port.lock, flags);
  563. /*
  564. * Most PC uarts need OUT2 raised to enable interrupts.
  565. */
  566. up->port.mctrl |= TIOCM_OUT2;
  567. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  568. spin_unlock_irqrestore(&up->port.lock, flags);
  569. up->msr_saved_flags = 0;
  570. /*
  571. * Finally, enable interrupts. Note: Modem status interrupts
  572. * are set via set_termios(), which will be occurring imminently
  573. * anyway, so we don't enable them here.
  574. */
  575. up->ier = UART_IER_RLSI | UART_IER_RDI;
  576. serial_out(up, UART_IER, up->ier);
  577. /* Enable module level wake up */
  578. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  579. pm_runtime_mark_last_busy(up->dev);
  580. pm_runtime_put_autosuspend(up->dev);
  581. up->port_activity = jiffies;
  582. return 0;
  583. }
  584. static void serial_omap_shutdown(struct uart_port *port)
  585. {
  586. struct uart_omap_port *up = to_uart_omap_port(port);
  587. unsigned long flags = 0;
  588. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  589. pm_runtime_get_sync(up->dev);
  590. /*
  591. * Disable interrupts from this port
  592. */
  593. up->ier = 0;
  594. serial_out(up, UART_IER, 0);
  595. spin_lock_irqsave(&up->port.lock, flags);
  596. up->port.mctrl &= ~TIOCM_OUT2;
  597. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  598. spin_unlock_irqrestore(&up->port.lock, flags);
  599. /*
  600. * Disable break condition and FIFOs
  601. */
  602. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  603. serial_omap_clear_fifos(up);
  604. /*
  605. * Read data port to reset things, and then free the irq
  606. */
  607. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  608. (void) serial_in(up, UART_RX);
  609. pm_runtime_mark_last_busy(up->dev);
  610. pm_runtime_put_autosuspend(up->dev);
  611. free_irq(up->port.irq, up);
  612. }
  613. static void serial_omap_uart_qos_work(struct work_struct *work)
  614. {
  615. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  616. qos_work);
  617. pm_qos_update_request(&up->pm_qos_request, up->latency);
  618. if (gpio_is_valid(up->DTR_gpio))
  619. gpio_set_value_cansleep(up->DTR_gpio,
  620. up->DTR_active != up->DTR_inverted);
  621. }
  622. static void
  623. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  624. struct ktermios *old)
  625. {
  626. struct uart_omap_port *up = to_uart_omap_port(port);
  627. unsigned char cval = 0;
  628. unsigned long flags = 0;
  629. unsigned int baud, quot;
  630. switch (termios->c_cflag & CSIZE) {
  631. case CS5:
  632. cval = UART_LCR_WLEN5;
  633. break;
  634. case CS6:
  635. cval = UART_LCR_WLEN6;
  636. break;
  637. case CS7:
  638. cval = UART_LCR_WLEN7;
  639. break;
  640. default:
  641. case CS8:
  642. cval = UART_LCR_WLEN8;
  643. break;
  644. }
  645. if (termios->c_cflag & CSTOPB)
  646. cval |= UART_LCR_STOP;
  647. if (termios->c_cflag & PARENB)
  648. cval |= UART_LCR_PARITY;
  649. if (!(termios->c_cflag & PARODD))
  650. cval |= UART_LCR_EPAR;
  651. /*
  652. * Ask the core to calculate the divisor for us.
  653. */
  654. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  655. quot = serial_omap_get_divisor(port, baud);
  656. /* calculate wakeup latency constraint */
  657. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  658. up->latency = up->calc_latency;
  659. schedule_work(&up->qos_work);
  660. up->dll = quot & 0xff;
  661. up->dlh = quot >> 8;
  662. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  663. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  664. UART_FCR_ENABLE_FIFO;
  665. /*
  666. * Ok, we're now changing the port state. Do it with
  667. * interrupts disabled.
  668. */
  669. pm_runtime_get_sync(up->dev);
  670. spin_lock_irqsave(&up->port.lock, flags);
  671. /*
  672. * Update the per-port timeout.
  673. */
  674. uart_update_timeout(port, termios->c_cflag, baud);
  675. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  676. if (termios->c_iflag & INPCK)
  677. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  678. if (termios->c_iflag & (BRKINT | PARMRK))
  679. up->port.read_status_mask |= UART_LSR_BI;
  680. /*
  681. * Characters to ignore
  682. */
  683. up->port.ignore_status_mask = 0;
  684. if (termios->c_iflag & IGNPAR)
  685. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  686. if (termios->c_iflag & IGNBRK) {
  687. up->port.ignore_status_mask |= UART_LSR_BI;
  688. /*
  689. * If we're ignoring parity and break indicators,
  690. * ignore overruns too (for real raw support).
  691. */
  692. if (termios->c_iflag & IGNPAR)
  693. up->port.ignore_status_mask |= UART_LSR_OE;
  694. }
  695. /*
  696. * ignore all characters if CREAD is not set
  697. */
  698. if ((termios->c_cflag & CREAD) == 0)
  699. up->port.ignore_status_mask |= UART_LSR_DR;
  700. /*
  701. * Modem status interrupts
  702. */
  703. up->ier &= ~UART_IER_MSI;
  704. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  705. up->ier |= UART_IER_MSI;
  706. serial_out(up, UART_IER, up->ier);
  707. serial_out(up, UART_LCR, cval); /* reset DLAB */
  708. up->lcr = cval;
  709. up->scr = OMAP_UART_SCR_TX_EMPTY;
  710. /* FIFOs and DMA Settings */
  711. /* FCR can be changed only when the
  712. * baud clock is not running
  713. * DLL_REG and DLH_REG set to 0.
  714. */
  715. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  716. serial_out(up, UART_DLL, 0);
  717. serial_out(up, UART_DLM, 0);
  718. serial_out(up, UART_LCR, 0);
  719. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  720. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  721. up->efr &= ~UART_EFR_SCD;
  722. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  723. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  724. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  725. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  726. /* FIFO ENABLE, DMA MODE */
  727. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  728. /* Set receive FIFO threshold to 16 characters and
  729. * transmit FIFO threshold to 16 spaces
  730. */
  731. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  732. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  733. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  734. UART_FCR_ENABLE_FIFO;
  735. serial_out(up, UART_FCR, up->fcr);
  736. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  737. serial_out(up, UART_OMAP_SCR, up->scr);
  738. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  739. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  740. serial_out(up, UART_MCR, up->mcr);
  741. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  742. serial_out(up, UART_EFR, up->efr);
  743. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  744. /* Protocol, Baud Rate, and Interrupt Settings */
  745. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  746. serial_omap_mdr1_errataset(up, up->mdr1);
  747. else
  748. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  749. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  750. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  751. serial_out(up, UART_LCR, 0);
  752. serial_out(up, UART_IER, 0);
  753. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  754. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  755. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  756. serial_out(up, UART_LCR, 0);
  757. serial_out(up, UART_IER, up->ier);
  758. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  759. serial_out(up, UART_EFR, up->efr);
  760. serial_out(up, UART_LCR, cval);
  761. if (baud > 230400 && baud != 3000000)
  762. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  763. else
  764. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  765. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  766. serial_omap_mdr1_errataset(up, up->mdr1);
  767. else
  768. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  769. /* Configure flow control */
  770. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  771. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  772. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  773. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  774. /* Enable access to TCR/TLR */
  775. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  776. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  777. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  778. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  779. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  780. /* Enable AUTORTS and AUTOCTS */
  781. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  782. /* Ensure MCR RTS is asserted */
  783. up->mcr |= UART_MCR_RTS;
  784. } else {
  785. /* Disable AUTORTS and AUTOCTS */
  786. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  787. }
  788. if (up->port.flags & UPF_SOFT_FLOW) {
  789. /* clear SW control mode bits */
  790. up->efr &= OMAP_UART_SW_CLR;
  791. /*
  792. * IXON Flag:
  793. * Enable XON/XOFF flow control on input.
  794. * Receiver compares XON1, XOFF1.
  795. */
  796. if (termios->c_iflag & IXON)
  797. up->efr |= OMAP_UART_SW_RX;
  798. /*
  799. * IXOFF Flag:
  800. * Enable XON/XOFF flow control on output.
  801. * Transmit XON1, XOFF1
  802. */
  803. if (termios->c_iflag & IXOFF)
  804. up->efr |= OMAP_UART_SW_TX;
  805. /*
  806. * IXANY Flag:
  807. * Enable any character to restart output.
  808. * Operation resumes after receiving any
  809. * character after recognition of the XOFF character
  810. */
  811. if (termios->c_iflag & IXANY)
  812. up->mcr |= UART_MCR_XONANY;
  813. else
  814. up->mcr &= ~UART_MCR_XONANY;
  815. }
  816. serial_out(up, UART_MCR, up->mcr);
  817. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  818. serial_out(up, UART_EFR, up->efr);
  819. serial_out(up, UART_LCR, up->lcr);
  820. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  821. spin_unlock_irqrestore(&up->port.lock, flags);
  822. pm_runtime_mark_last_busy(up->dev);
  823. pm_runtime_put_autosuspend(up->dev);
  824. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  825. }
  826. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  827. {
  828. struct uart_omap_port *up = to_uart_omap_port(port);
  829. serial_omap_enable_wakeup(up, state);
  830. return 0;
  831. }
  832. static void
  833. serial_omap_pm(struct uart_port *port, unsigned int state,
  834. unsigned int oldstate)
  835. {
  836. struct uart_omap_port *up = to_uart_omap_port(port);
  837. unsigned char efr;
  838. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  839. pm_runtime_get_sync(up->dev);
  840. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  841. efr = serial_in(up, UART_EFR);
  842. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  843. serial_out(up, UART_LCR, 0);
  844. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  845. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  846. serial_out(up, UART_EFR, efr);
  847. serial_out(up, UART_LCR, 0);
  848. if (!device_may_wakeup(up->dev)) {
  849. if (!state)
  850. pm_runtime_forbid(up->dev);
  851. else
  852. pm_runtime_allow(up->dev);
  853. }
  854. pm_runtime_mark_last_busy(up->dev);
  855. pm_runtime_put_autosuspend(up->dev);
  856. }
  857. static void serial_omap_release_port(struct uart_port *port)
  858. {
  859. dev_dbg(port->dev, "serial_omap_release_port+\n");
  860. }
  861. static int serial_omap_request_port(struct uart_port *port)
  862. {
  863. dev_dbg(port->dev, "serial_omap_request_port+\n");
  864. return 0;
  865. }
  866. static void serial_omap_config_port(struct uart_port *port, int flags)
  867. {
  868. struct uart_omap_port *up = to_uart_omap_port(port);
  869. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  870. up->port.line);
  871. up->port.type = PORT_OMAP;
  872. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  873. }
  874. static int
  875. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  876. {
  877. /* we don't want the core code to modify any port params */
  878. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  879. return -EINVAL;
  880. }
  881. static const char *
  882. serial_omap_type(struct uart_port *port)
  883. {
  884. struct uart_omap_port *up = to_uart_omap_port(port);
  885. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  886. return up->name;
  887. }
  888. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  889. static inline void wait_for_xmitr(struct uart_omap_port *up)
  890. {
  891. unsigned int status, tmout = 10000;
  892. /* Wait up to 10ms for the character(s) to be sent. */
  893. do {
  894. status = serial_in(up, UART_LSR);
  895. if (status & UART_LSR_BI)
  896. up->lsr_break_flag = UART_LSR_BI;
  897. if (--tmout == 0)
  898. break;
  899. udelay(1);
  900. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  901. /* Wait up to 1s for flow control if necessary */
  902. if (up->port.flags & UPF_CONS_FLOW) {
  903. tmout = 1000000;
  904. for (tmout = 1000000; tmout; tmout--) {
  905. unsigned int msr = serial_in(up, UART_MSR);
  906. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  907. if (msr & UART_MSR_CTS)
  908. break;
  909. udelay(1);
  910. }
  911. }
  912. }
  913. #ifdef CONFIG_CONSOLE_POLL
  914. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  915. {
  916. struct uart_omap_port *up = to_uart_omap_port(port);
  917. pm_runtime_get_sync(up->dev);
  918. wait_for_xmitr(up);
  919. serial_out(up, UART_TX, ch);
  920. pm_runtime_mark_last_busy(up->dev);
  921. pm_runtime_put_autosuspend(up->dev);
  922. }
  923. static int serial_omap_poll_get_char(struct uart_port *port)
  924. {
  925. struct uart_omap_port *up = to_uart_omap_port(port);
  926. unsigned int status;
  927. pm_runtime_get_sync(up->dev);
  928. status = serial_in(up, UART_LSR);
  929. if (!(status & UART_LSR_DR)) {
  930. status = NO_POLL_CHAR;
  931. goto out;
  932. }
  933. status = serial_in(up, UART_RX);
  934. out:
  935. pm_runtime_mark_last_busy(up->dev);
  936. pm_runtime_put_autosuspend(up->dev);
  937. return status;
  938. }
  939. #endif /* CONFIG_CONSOLE_POLL */
  940. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  941. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  942. static struct uart_driver serial_omap_reg;
  943. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  944. {
  945. struct uart_omap_port *up = to_uart_omap_port(port);
  946. wait_for_xmitr(up);
  947. serial_out(up, UART_TX, ch);
  948. }
  949. static void
  950. serial_omap_console_write(struct console *co, const char *s,
  951. unsigned int count)
  952. {
  953. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  954. unsigned long flags;
  955. unsigned int ier;
  956. int locked = 1;
  957. pm_runtime_get_sync(up->dev);
  958. local_irq_save(flags);
  959. if (up->port.sysrq)
  960. locked = 0;
  961. else if (oops_in_progress)
  962. locked = spin_trylock(&up->port.lock);
  963. else
  964. spin_lock(&up->port.lock);
  965. /*
  966. * First save the IER then disable the interrupts
  967. */
  968. ier = serial_in(up, UART_IER);
  969. serial_out(up, UART_IER, 0);
  970. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  971. /*
  972. * Finally, wait for transmitter to become empty
  973. * and restore the IER
  974. */
  975. wait_for_xmitr(up);
  976. serial_out(up, UART_IER, ier);
  977. /*
  978. * The receive handling will happen properly because the
  979. * receive ready bit will still be set; it is not cleared
  980. * on read. However, modem control will not, we must
  981. * call it if we have saved something in the saved flags
  982. * while processing with interrupts off.
  983. */
  984. if (up->msr_saved_flags)
  985. check_modem_status(up);
  986. pm_runtime_mark_last_busy(up->dev);
  987. pm_runtime_put_autosuspend(up->dev);
  988. if (locked)
  989. spin_unlock(&up->port.lock);
  990. local_irq_restore(flags);
  991. }
  992. static int __init
  993. serial_omap_console_setup(struct console *co, char *options)
  994. {
  995. struct uart_omap_port *up;
  996. int baud = 115200;
  997. int bits = 8;
  998. int parity = 'n';
  999. int flow = 'n';
  1000. if (serial_omap_console_ports[co->index] == NULL)
  1001. return -ENODEV;
  1002. up = serial_omap_console_ports[co->index];
  1003. if (options)
  1004. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1005. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1006. }
  1007. static struct console serial_omap_console = {
  1008. .name = OMAP_SERIAL_NAME,
  1009. .write = serial_omap_console_write,
  1010. .device = uart_console_device,
  1011. .setup = serial_omap_console_setup,
  1012. .flags = CON_PRINTBUFFER,
  1013. .index = -1,
  1014. .data = &serial_omap_reg,
  1015. };
  1016. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1017. {
  1018. serial_omap_console_ports[up->port.line] = up;
  1019. }
  1020. #define OMAP_CONSOLE (&serial_omap_console)
  1021. #else
  1022. #define OMAP_CONSOLE NULL
  1023. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1024. {}
  1025. #endif
  1026. static struct uart_ops serial_omap_pops = {
  1027. .tx_empty = serial_omap_tx_empty,
  1028. .set_mctrl = serial_omap_set_mctrl,
  1029. .get_mctrl = serial_omap_get_mctrl,
  1030. .stop_tx = serial_omap_stop_tx,
  1031. .start_tx = serial_omap_start_tx,
  1032. .throttle = serial_omap_throttle,
  1033. .unthrottle = serial_omap_unthrottle,
  1034. .stop_rx = serial_omap_stop_rx,
  1035. .enable_ms = serial_omap_enable_ms,
  1036. .break_ctl = serial_omap_break_ctl,
  1037. .startup = serial_omap_startup,
  1038. .shutdown = serial_omap_shutdown,
  1039. .set_termios = serial_omap_set_termios,
  1040. .pm = serial_omap_pm,
  1041. .set_wake = serial_omap_set_wake,
  1042. .type = serial_omap_type,
  1043. .release_port = serial_omap_release_port,
  1044. .request_port = serial_omap_request_port,
  1045. .config_port = serial_omap_config_port,
  1046. .verify_port = serial_omap_verify_port,
  1047. #ifdef CONFIG_CONSOLE_POLL
  1048. .poll_put_char = serial_omap_poll_put_char,
  1049. .poll_get_char = serial_omap_poll_get_char,
  1050. #endif
  1051. };
  1052. static struct uart_driver serial_omap_reg = {
  1053. .owner = THIS_MODULE,
  1054. .driver_name = "OMAP-SERIAL",
  1055. .dev_name = OMAP_SERIAL_NAME,
  1056. .nr = OMAP_MAX_HSUART_PORTS,
  1057. .cons = OMAP_CONSOLE,
  1058. };
  1059. #ifdef CONFIG_PM_SLEEP
  1060. static int serial_omap_suspend(struct device *dev)
  1061. {
  1062. struct uart_omap_port *up = dev_get_drvdata(dev);
  1063. uart_suspend_port(&serial_omap_reg, &up->port);
  1064. flush_work(&up->qos_work);
  1065. return 0;
  1066. }
  1067. static int serial_omap_resume(struct device *dev)
  1068. {
  1069. struct uart_omap_port *up = dev_get_drvdata(dev);
  1070. uart_resume_port(&serial_omap_reg, &up->port);
  1071. return 0;
  1072. }
  1073. #endif
  1074. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1075. {
  1076. u32 mvr, scheme;
  1077. u16 revision, major, minor;
  1078. mvr = serial_in(up, UART_OMAP_MVER);
  1079. /* Check revision register scheme */
  1080. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1081. switch (scheme) {
  1082. case 0: /* Legacy Scheme: OMAP2/3 */
  1083. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1084. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1085. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1086. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1087. break;
  1088. case 1:
  1089. /* New Scheme: OMAP4+ */
  1090. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1091. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1092. OMAP_UART_MVR_MAJ_SHIFT;
  1093. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1094. break;
  1095. default:
  1096. dev_warn(up->dev,
  1097. "Unknown %s revision, defaulting to highest\n",
  1098. up->name);
  1099. /* highest possible revision */
  1100. major = 0xff;
  1101. minor = 0xff;
  1102. }
  1103. /* normalize revision for the driver */
  1104. revision = UART_BUILD_REVISION(major, minor);
  1105. switch (revision) {
  1106. case OMAP_UART_REV_46:
  1107. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1108. UART_ERRATA_i291_DMA_FORCEIDLE);
  1109. break;
  1110. case OMAP_UART_REV_52:
  1111. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1112. UART_ERRATA_i291_DMA_FORCEIDLE);
  1113. break;
  1114. case OMAP_UART_REV_63:
  1115. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1116. break;
  1117. default:
  1118. break;
  1119. }
  1120. }
  1121. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1122. {
  1123. struct omap_uart_port_info *omap_up_info;
  1124. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1125. if (!omap_up_info)
  1126. return NULL; /* out of memory */
  1127. of_property_read_u32(dev->of_node, "clock-frequency",
  1128. &omap_up_info->uartclk);
  1129. return omap_up_info;
  1130. }
  1131. static int serial_omap_probe(struct platform_device *pdev)
  1132. {
  1133. struct uart_omap_port *up;
  1134. struct resource *mem, *irq;
  1135. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1136. int ret;
  1137. if (pdev->dev.of_node)
  1138. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1139. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1140. if (!mem) {
  1141. dev_err(&pdev->dev, "no mem resource?\n");
  1142. return -ENODEV;
  1143. }
  1144. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1145. if (!irq) {
  1146. dev_err(&pdev->dev, "no irq resource?\n");
  1147. return -ENODEV;
  1148. }
  1149. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1150. pdev->dev.driver->name)) {
  1151. dev_err(&pdev->dev, "memory region already claimed\n");
  1152. return -EBUSY;
  1153. }
  1154. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1155. omap_up_info->DTR_present) {
  1156. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1157. if (ret < 0)
  1158. return ret;
  1159. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1160. omap_up_info->DTR_inverted);
  1161. if (ret < 0)
  1162. return ret;
  1163. }
  1164. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1165. if (!up)
  1166. return -ENOMEM;
  1167. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1168. omap_up_info->DTR_present) {
  1169. up->DTR_gpio = omap_up_info->DTR_gpio;
  1170. up->DTR_inverted = omap_up_info->DTR_inverted;
  1171. } else
  1172. up->DTR_gpio = -EINVAL;
  1173. up->DTR_active = 0;
  1174. up->dev = &pdev->dev;
  1175. up->port.dev = &pdev->dev;
  1176. up->port.type = PORT_OMAP;
  1177. up->port.iotype = UPIO_MEM;
  1178. up->port.irq = irq->start;
  1179. up->port.regshift = 2;
  1180. up->port.fifosize = 64;
  1181. up->port.ops = &serial_omap_pops;
  1182. if (pdev->dev.of_node)
  1183. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1184. else
  1185. up->port.line = pdev->id;
  1186. if (up->port.line < 0) {
  1187. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1188. up->port.line);
  1189. ret = -ENODEV;
  1190. goto err_port_line;
  1191. }
  1192. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1193. if (IS_ERR(up->pins)) {
  1194. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1195. up->port.line, PTR_ERR(up->pins));
  1196. up->pins = NULL;
  1197. }
  1198. sprintf(up->name, "OMAP UART%d", up->port.line);
  1199. up->port.mapbase = mem->start;
  1200. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1201. resource_size(mem));
  1202. if (!up->port.membase) {
  1203. dev_err(&pdev->dev, "can't ioremap UART\n");
  1204. ret = -ENOMEM;
  1205. goto err_ioremap;
  1206. }
  1207. up->port.flags = omap_up_info->flags;
  1208. up->port.uartclk = omap_up_info->uartclk;
  1209. if (!up->port.uartclk) {
  1210. up->port.uartclk = DEFAULT_CLK_SPEED;
  1211. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1212. "%d\n", DEFAULT_CLK_SPEED);
  1213. }
  1214. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1215. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1216. pm_qos_add_request(&up->pm_qos_request,
  1217. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1218. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1219. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1220. platform_set_drvdata(pdev, up);
  1221. pm_runtime_enable(&pdev->dev);
  1222. pm_runtime_use_autosuspend(&pdev->dev);
  1223. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1224. omap_up_info->autosuspend_timeout);
  1225. pm_runtime_irq_safe(&pdev->dev);
  1226. pm_runtime_get_sync(&pdev->dev);
  1227. omap_serial_fill_features_erratas(up);
  1228. ui[up->port.line] = up;
  1229. serial_omap_add_console_port(up);
  1230. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1231. if (ret != 0)
  1232. goto err_add_port;
  1233. pm_runtime_mark_last_busy(up->dev);
  1234. pm_runtime_put_autosuspend(up->dev);
  1235. return 0;
  1236. err_add_port:
  1237. pm_runtime_put(&pdev->dev);
  1238. pm_runtime_disable(&pdev->dev);
  1239. err_ioremap:
  1240. err_port_line:
  1241. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1242. pdev->id, __func__, ret);
  1243. return ret;
  1244. }
  1245. static int serial_omap_remove(struct platform_device *dev)
  1246. {
  1247. struct uart_omap_port *up = platform_get_drvdata(dev);
  1248. pm_runtime_put_sync(up->dev);
  1249. pm_runtime_disable(up->dev);
  1250. uart_remove_one_port(&serial_omap_reg, &up->port);
  1251. pm_qos_remove_request(&up->pm_qos_request);
  1252. return 0;
  1253. }
  1254. /*
  1255. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1256. * The access to uart register after MDR1 Access
  1257. * causes UART to corrupt data.
  1258. *
  1259. * Need a delay =
  1260. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1261. * give 10 times as much
  1262. */
  1263. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1264. {
  1265. u8 timeout = 255;
  1266. serial_out(up, UART_OMAP_MDR1, mdr1);
  1267. udelay(2);
  1268. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1269. UART_FCR_CLEAR_RCVR);
  1270. /*
  1271. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1272. * TX_FIFO_E bit is 1.
  1273. */
  1274. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1275. (UART_LSR_THRE | UART_LSR_DR))) {
  1276. timeout--;
  1277. if (!timeout) {
  1278. /* Should *never* happen. we warn and carry on */
  1279. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1280. serial_in(up, UART_LSR));
  1281. break;
  1282. }
  1283. udelay(1);
  1284. }
  1285. }
  1286. #ifdef CONFIG_PM_RUNTIME
  1287. static void serial_omap_restore_context(struct uart_omap_port *up)
  1288. {
  1289. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1290. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1291. else
  1292. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1293. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1294. serial_out(up, UART_EFR, UART_EFR_ECB);
  1295. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1296. serial_out(up, UART_IER, 0x0);
  1297. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1298. serial_out(up, UART_DLL, up->dll);
  1299. serial_out(up, UART_DLM, up->dlh);
  1300. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1301. serial_out(up, UART_IER, up->ier);
  1302. serial_out(up, UART_FCR, up->fcr);
  1303. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1304. serial_out(up, UART_MCR, up->mcr);
  1305. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1306. serial_out(up, UART_OMAP_SCR, up->scr);
  1307. serial_out(up, UART_EFR, up->efr);
  1308. serial_out(up, UART_LCR, up->lcr);
  1309. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1310. serial_omap_mdr1_errataset(up, up->mdr1);
  1311. else
  1312. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1313. }
  1314. static int serial_omap_runtime_suspend(struct device *dev)
  1315. {
  1316. struct uart_omap_port *up = dev_get_drvdata(dev);
  1317. struct omap_uart_port_info *pdata = dev->platform_data;
  1318. if (!up)
  1319. return -EINVAL;
  1320. if (!pdata)
  1321. return 0;
  1322. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1323. if (device_may_wakeup(dev)) {
  1324. if (!up->wakeups_enabled) {
  1325. serial_omap_enable_wakeup(up, true);
  1326. up->wakeups_enabled = true;
  1327. }
  1328. } else {
  1329. if (up->wakeups_enabled) {
  1330. serial_omap_enable_wakeup(up, false);
  1331. up->wakeups_enabled = false;
  1332. }
  1333. }
  1334. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1335. schedule_work(&up->qos_work);
  1336. return 0;
  1337. }
  1338. static int serial_omap_runtime_resume(struct device *dev)
  1339. {
  1340. struct uart_omap_port *up = dev_get_drvdata(dev);
  1341. int loss_cnt = serial_omap_get_context_loss_count(up);
  1342. if (loss_cnt < 0) {
  1343. dev_err(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1344. loss_cnt);
  1345. serial_omap_restore_context(up);
  1346. } else if (up->context_loss_cnt != loss_cnt) {
  1347. serial_omap_restore_context(up);
  1348. }
  1349. up->latency = up->calc_latency;
  1350. schedule_work(&up->qos_work);
  1351. return 0;
  1352. }
  1353. #endif
  1354. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1355. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1356. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1357. serial_omap_runtime_resume, NULL)
  1358. };
  1359. #if defined(CONFIG_OF)
  1360. static const struct of_device_id omap_serial_of_match[] = {
  1361. { .compatible = "ti,omap2-uart" },
  1362. { .compatible = "ti,omap3-uart" },
  1363. { .compatible = "ti,omap4-uart" },
  1364. {},
  1365. };
  1366. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1367. #endif
  1368. static struct platform_driver serial_omap_driver = {
  1369. .probe = serial_omap_probe,
  1370. .remove = serial_omap_remove,
  1371. .driver = {
  1372. .name = DRIVER_NAME,
  1373. .pm = &serial_omap_dev_pm_ops,
  1374. .of_match_table = of_match_ptr(omap_serial_of_match),
  1375. },
  1376. };
  1377. static int __init serial_omap_init(void)
  1378. {
  1379. int ret;
  1380. ret = uart_register_driver(&serial_omap_reg);
  1381. if (ret != 0)
  1382. return ret;
  1383. ret = platform_driver_register(&serial_omap_driver);
  1384. if (ret != 0)
  1385. uart_unregister_driver(&serial_omap_reg);
  1386. return ret;
  1387. }
  1388. static void __exit serial_omap_exit(void)
  1389. {
  1390. platform_driver_unregister(&serial_omap_driver);
  1391. uart_unregister_driver(&serial_omap_reg);
  1392. }
  1393. module_init(serial_omap_init);
  1394. module_exit(serial_omap_exit);
  1395. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1396. MODULE_LICENSE("GPL");
  1397. MODULE_AUTHOR("Texas Instruments Inc");