qla_nx.c 114 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include <linux/vmalloc.h>
  12. #include <scsi/scsi_tcq.h>
  13. #define MASK(n) ((1ULL<<(n))-1)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  17. ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. #define BLOCK_PROTECT_BITS 0x0F
  25. /* CRB window related */
  26. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  27. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  28. #define CRB_WINDOW_2M (0x130060)
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  31. ((off) & 0xf0000))
  32. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #define MAX_CRB_XFORM 60
  35. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  36. static int qla82xx_crb_table_initialized;
  37. #define qla82xx_crb_addr_transform(name) \
  38. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  39. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  40. static void qla82xx_crb_addr_transform_setup(void)
  41. {
  42. qla82xx_crb_addr_transform(XDMA);
  43. qla82xx_crb_addr_transform(TIMR);
  44. qla82xx_crb_addr_transform(SRE);
  45. qla82xx_crb_addr_transform(SQN3);
  46. qla82xx_crb_addr_transform(SQN2);
  47. qla82xx_crb_addr_transform(SQN1);
  48. qla82xx_crb_addr_transform(SQN0);
  49. qla82xx_crb_addr_transform(SQS3);
  50. qla82xx_crb_addr_transform(SQS2);
  51. qla82xx_crb_addr_transform(SQS1);
  52. qla82xx_crb_addr_transform(SQS0);
  53. qla82xx_crb_addr_transform(RPMX7);
  54. qla82xx_crb_addr_transform(RPMX6);
  55. qla82xx_crb_addr_transform(RPMX5);
  56. qla82xx_crb_addr_transform(RPMX4);
  57. qla82xx_crb_addr_transform(RPMX3);
  58. qla82xx_crb_addr_transform(RPMX2);
  59. qla82xx_crb_addr_transform(RPMX1);
  60. qla82xx_crb_addr_transform(RPMX0);
  61. qla82xx_crb_addr_transform(ROMUSB);
  62. qla82xx_crb_addr_transform(SN);
  63. qla82xx_crb_addr_transform(QMN);
  64. qla82xx_crb_addr_transform(QMS);
  65. qla82xx_crb_addr_transform(PGNI);
  66. qla82xx_crb_addr_transform(PGND);
  67. qla82xx_crb_addr_transform(PGN3);
  68. qla82xx_crb_addr_transform(PGN2);
  69. qla82xx_crb_addr_transform(PGN1);
  70. qla82xx_crb_addr_transform(PGN0);
  71. qla82xx_crb_addr_transform(PGSI);
  72. qla82xx_crb_addr_transform(PGSD);
  73. qla82xx_crb_addr_transform(PGS3);
  74. qla82xx_crb_addr_transform(PGS2);
  75. qla82xx_crb_addr_transform(PGS1);
  76. qla82xx_crb_addr_transform(PGS0);
  77. qla82xx_crb_addr_transform(PS);
  78. qla82xx_crb_addr_transform(PH);
  79. qla82xx_crb_addr_transform(NIU);
  80. qla82xx_crb_addr_transform(I2Q);
  81. qla82xx_crb_addr_transform(EG);
  82. qla82xx_crb_addr_transform(MN);
  83. qla82xx_crb_addr_transform(MS);
  84. qla82xx_crb_addr_transform(CAS2);
  85. qla82xx_crb_addr_transform(CAS1);
  86. qla82xx_crb_addr_transform(CAS0);
  87. qla82xx_crb_addr_transform(CAM);
  88. qla82xx_crb_addr_transform(C2C1);
  89. qla82xx_crb_addr_transform(C2C0);
  90. qla82xx_crb_addr_transform(SMB);
  91. qla82xx_crb_addr_transform(OCM0);
  92. /*
  93. * Used only in P3 just define it for P2 also.
  94. */
  95. qla82xx_crb_addr_transform(I2C0);
  96. qla82xx_crb_table_initialized = 1;
  97. }
  98. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  99. {{{0, 0, 0, 0} } },
  100. {{{1, 0x0100000, 0x0102000, 0x120000},
  101. {1, 0x0110000, 0x0120000, 0x130000},
  102. {1, 0x0120000, 0x0122000, 0x124000},
  103. {1, 0x0130000, 0x0132000, 0x126000},
  104. {1, 0x0140000, 0x0142000, 0x128000},
  105. {1, 0x0150000, 0x0152000, 0x12a000},
  106. {1, 0x0160000, 0x0170000, 0x110000},
  107. {1, 0x0170000, 0x0172000, 0x12e000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x01e0000, 0x01e0800, 0x122000},
  115. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  116. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  117. {{{0, 0, 0, 0} } },
  118. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  119. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  120. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  121. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  122. {{{1, 0x0800000, 0x0802000, 0x170000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  138. {{{1, 0x0900000, 0x0902000, 0x174000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  154. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  170. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  186. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  187. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  188. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  189. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  190. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  191. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  192. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  193. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  194. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  195. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  196. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{0, 0, 0, 0} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  204. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  205. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  206. {{{0} } },
  207. {{{1, 0x2100000, 0x2102000, 0x120000},
  208. {1, 0x2110000, 0x2120000, 0x130000},
  209. {1, 0x2120000, 0x2122000, 0x124000},
  210. {1, 0x2130000, 0x2132000, 0x126000},
  211. {1, 0x2140000, 0x2142000, 0x128000},
  212. {1, 0x2150000, 0x2152000, 0x12a000},
  213. {1, 0x2160000, 0x2170000, 0x110000},
  214. {1, 0x2170000, 0x2172000, 0x12e000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000} } },
  223. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{0} } },
  228. {{{0} } },
  229. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  230. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  231. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  232. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  233. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  234. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  235. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  236. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  237. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  238. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  239. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  240. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  241. {{{0} } },
  242. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  243. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  244. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  245. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  246. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  247. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  248. {{{0} } },
  249. {{{0} } },
  250. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  251. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  252. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  253. };
  254. /*
  255. * top 12 bits of crb internal address (hub, agent)
  256. */
  257. static unsigned qla82xx_crb_hub_agt[64] = {
  258. 0,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  293. 0,
  294. 0,
  295. 0,
  296. 0,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  310. 0,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  321. 0,
  322. };
  323. /* Device states */
  324. static char *q_dev_state[] = {
  325. "Unknown",
  326. "Cold",
  327. "Initializing",
  328. "Ready",
  329. "Need Reset",
  330. "Need Quiescent",
  331. "Failed",
  332. "Quiescent",
  333. };
  334. char *qdev_state(uint32_t dev_state)
  335. {
  336. return q_dev_state[dev_state];
  337. }
  338. /*
  339. * In: 'off' is offset from CRB space in 128M pci map
  340. * Out: 'off' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  345. {
  346. u32 win_read;
  347. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  348. ha->crb_win = CRB_HI(*off);
  349. writel(ha->crb_win,
  350. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  351. /* Read back value to make sure write has gone through before trying
  352. * to use it.
  353. */
  354. win_read = RD_REG_DWORD((void __iomem *)
  355. (CRB_WINDOW_2M + ha->nx_pcibase));
  356. if (win_read != ha->crb_win) {
  357. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  358. "%s: Written crbwin (0x%x) "
  359. "!= Read crbwin (0x%x), off=0x%lx.\n",
  360. __func__, ha->crb_win, win_read, *off);
  361. }
  362. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  363. }
  364. static inline unsigned long
  365. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  366. {
  367. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  368. /* See if we are currently pointing to the region we want to use next */
  369. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  370. /* No need to change window. PCIX and PCIEregs are in both
  371. * regs are in both windows.
  372. */
  373. return off;
  374. }
  375. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  376. /* We are in first CRB window */
  377. if (ha->curr_window != 0)
  378. WARN_ON(1);
  379. return off;
  380. }
  381. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  382. /* We are in second CRB window */
  383. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  384. if (ha->curr_window != 1)
  385. return off;
  386. /* We are in the QM or direct access
  387. * register region - do nothing
  388. */
  389. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  390. (off < QLA82XX_PCI_CAMQM_MAX))
  391. return off;
  392. }
  393. /* strange address given */
  394. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  395. "%s: Warning: unm_nic_pci_set_crbwindow "
  396. "called with an unknown address(%llx).\n",
  397. QLA2XXX_DRIVER_NAME, off);
  398. return off;
  399. }
  400. static int
  401. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  402. {
  403. struct crb_128M_2M_sub_block_map *m;
  404. if (*off >= QLA82XX_CRB_MAX)
  405. return -1;
  406. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  407. *off = (*off - QLA82XX_PCI_CAMQM) +
  408. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  409. return 0;
  410. }
  411. if (*off < QLA82XX_PCI_CRBSPACE)
  412. return -1;
  413. *off -= QLA82XX_PCI_CRBSPACE;
  414. /* Try direct map */
  415. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  416. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  417. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  418. return 0;
  419. }
  420. /* Not in direct map, use crb window */
  421. return 1;
  422. }
  423. #define CRB_WIN_LOCK_TIMEOUT 100000000
  424. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  425. {
  426. int done = 0, timeout = 0;
  427. while (!done) {
  428. /* acquire semaphore3 from PCI HW block */
  429. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  430. if (done == 1)
  431. break;
  432. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  433. return -1;
  434. timeout++;
  435. }
  436. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  437. return 0;
  438. }
  439. int
  440. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  441. {
  442. unsigned long flags = 0;
  443. int rv;
  444. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  445. BUG_ON(rv == -1);
  446. if (rv == 1) {
  447. write_lock_irqsave(&ha->hw_lock, flags);
  448. qla82xx_crb_win_lock(ha);
  449. qla82xx_pci_set_crbwindow_2M(ha, &off);
  450. }
  451. writel(data, (void __iomem *)off);
  452. if (rv == 1) {
  453. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  454. write_unlock_irqrestore(&ha->hw_lock, flags);
  455. }
  456. return 0;
  457. }
  458. int
  459. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  460. {
  461. unsigned long flags = 0;
  462. int rv;
  463. u32 data;
  464. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  465. BUG_ON(rv == -1);
  466. if (rv == 1) {
  467. write_lock_irqsave(&ha->hw_lock, flags);
  468. qla82xx_crb_win_lock(ha);
  469. qla82xx_pci_set_crbwindow_2M(ha, &off);
  470. }
  471. data = RD_REG_DWORD((void __iomem *)off);
  472. if (rv == 1) {
  473. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  474. write_unlock_irqrestore(&ha->hw_lock, flags);
  475. }
  476. return data;
  477. }
  478. #define IDC_LOCK_TIMEOUT 100000000
  479. int qla82xx_idc_lock(struct qla_hw_data *ha)
  480. {
  481. int i;
  482. int done = 0, timeout = 0;
  483. while (!done) {
  484. /* acquire semaphore5 from PCI HW block */
  485. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  486. if (done == 1)
  487. break;
  488. if (timeout >= IDC_LOCK_TIMEOUT)
  489. return -1;
  490. timeout++;
  491. /* Yield CPU */
  492. if (!in_interrupt())
  493. schedule();
  494. else {
  495. for (i = 0; i < 20; i++)
  496. cpu_relax();
  497. }
  498. }
  499. return 0;
  500. }
  501. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  502. {
  503. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  504. }
  505. /* PCI Windowing for DDR regions. */
  506. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  507. (((addr) <= (high)) && ((addr) >= (low)))
  508. /*
  509. * check memory access boundary.
  510. * used by test agent. support ddr access only for now
  511. */
  512. static unsigned long
  513. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  514. unsigned long long addr, int size)
  515. {
  516. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  517. QLA82XX_ADDR_DDR_NET_MAX) ||
  518. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  519. QLA82XX_ADDR_DDR_NET_MAX) ||
  520. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  521. return 0;
  522. else
  523. return 1;
  524. }
  525. static int qla82xx_pci_set_window_warning_count;
  526. static unsigned long
  527. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  528. {
  529. int window;
  530. u32 win_read;
  531. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  532. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  533. QLA82XX_ADDR_DDR_NET_MAX)) {
  534. /* DDR network side */
  535. window = MN_WIN(addr);
  536. ha->ddr_mn_window = window;
  537. qla82xx_wr_32(ha,
  538. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  539. win_read = qla82xx_rd_32(ha,
  540. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  541. if ((win_read << 17) != window) {
  542. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  543. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  544. __func__, window, win_read);
  545. }
  546. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  547. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  548. QLA82XX_ADDR_OCM0_MAX)) {
  549. unsigned int temp1;
  550. if ((addr & 0x00ff800) == 0xff800) {
  551. ql_log(ql_log_warn, vha, 0xb004,
  552. "%s: QM access not handled.\n", __func__);
  553. addr = -1UL;
  554. }
  555. window = OCM_WIN(addr);
  556. ha->ddr_mn_window = window;
  557. qla82xx_wr_32(ha,
  558. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  559. win_read = qla82xx_rd_32(ha,
  560. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  561. temp1 = ((window & 0x1FF) << 7) |
  562. ((window & 0x0FFFE0000) >> 17);
  563. if (win_read != temp1) {
  564. ql_log(ql_log_warn, vha, 0xb005,
  565. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  566. __func__, temp1, win_read);
  567. }
  568. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  569. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  570. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  571. /* QDR network side */
  572. window = MS_WIN(addr);
  573. ha->qdr_sn_window = window;
  574. qla82xx_wr_32(ha,
  575. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  576. win_read = qla82xx_rd_32(ha,
  577. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  578. if (win_read != window) {
  579. ql_log(ql_log_warn, vha, 0xb006,
  580. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  581. __func__, window, win_read);
  582. }
  583. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  584. } else {
  585. /*
  586. * peg gdb frequently accesses memory that doesn't exist,
  587. * this limits the chit chat so debugging isn't slowed down.
  588. */
  589. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  590. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  591. ql_log(ql_log_warn, vha, 0xb007,
  592. "%s: Warning:%s Unknown address range!.\n",
  593. __func__, QLA2XXX_DRIVER_NAME);
  594. }
  595. addr = -1UL;
  596. }
  597. return addr;
  598. }
  599. /* check if address is in the same windows as the previous access */
  600. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  601. unsigned long long addr)
  602. {
  603. int window;
  604. unsigned long long qdr_max;
  605. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  606. /* DDR network side */
  607. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  608. QLA82XX_ADDR_DDR_NET_MAX))
  609. BUG();
  610. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  611. QLA82XX_ADDR_OCM0_MAX))
  612. return 1;
  613. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  614. QLA82XX_ADDR_OCM1_MAX))
  615. return 1;
  616. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  617. /* QDR network side */
  618. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  619. if (ha->qdr_sn_window == window)
  620. return 1;
  621. }
  622. return 0;
  623. }
  624. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  625. u64 off, void *data, int size)
  626. {
  627. unsigned long flags;
  628. void __iomem *addr = NULL;
  629. int ret = 0;
  630. u64 start;
  631. uint8_t __iomem *mem_ptr = NULL;
  632. unsigned long mem_base;
  633. unsigned long mem_page;
  634. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  635. write_lock_irqsave(&ha->hw_lock, flags);
  636. /*
  637. * If attempting to access unknown address or straddle hw windows,
  638. * do not access.
  639. */
  640. start = qla82xx_pci_set_window(ha, off);
  641. if ((start == -1UL) ||
  642. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  643. write_unlock_irqrestore(&ha->hw_lock, flags);
  644. ql_log(ql_log_fatal, vha, 0xb008,
  645. "%s out of bound pci memory "
  646. "access, offset is 0x%llx.\n",
  647. QLA2XXX_DRIVER_NAME, off);
  648. return -1;
  649. }
  650. write_unlock_irqrestore(&ha->hw_lock, flags);
  651. mem_base = pci_resource_start(ha->pdev, 0);
  652. mem_page = start & PAGE_MASK;
  653. /* Map two pages whenever user tries to access addresses in two
  654. * consecutive pages.
  655. */
  656. if (mem_page != ((start + size - 1) & PAGE_MASK))
  657. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  658. else
  659. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  660. if (mem_ptr == NULL) {
  661. *(u8 *)data = 0;
  662. return -1;
  663. }
  664. addr = mem_ptr;
  665. addr += start & (PAGE_SIZE - 1);
  666. write_lock_irqsave(&ha->hw_lock, flags);
  667. switch (size) {
  668. case 1:
  669. *(u8 *)data = readb(addr);
  670. break;
  671. case 2:
  672. *(u16 *)data = readw(addr);
  673. break;
  674. case 4:
  675. *(u32 *)data = readl(addr);
  676. break;
  677. case 8:
  678. *(u64 *)data = readq(addr);
  679. break;
  680. default:
  681. ret = -1;
  682. break;
  683. }
  684. write_unlock_irqrestore(&ha->hw_lock, flags);
  685. if (mem_ptr)
  686. iounmap(mem_ptr);
  687. return ret;
  688. }
  689. static int
  690. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  691. u64 off, void *data, int size)
  692. {
  693. unsigned long flags;
  694. void __iomem *addr = NULL;
  695. int ret = 0;
  696. u64 start;
  697. uint8_t __iomem *mem_ptr = NULL;
  698. unsigned long mem_base;
  699. unsigned long mem_page;
  700. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  701. write_lock_irqsave(&ha->hw_lock, flags);
  702. /*
  703. * If attempting to access unknown address or straddle hw windows,
  704. * do not access.
  705. */
  706. start = qla82xx_pci_set_window(ha, off);
  707. if ((start == -1UL) ||
  708. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  709. write_unlock_irqrestore(&ha->hw_lock, flags);
  710. ql_log(ql_log_fatal, vha, 0xb009,
  711. "%s out of bount memory "
  712. "access, offset is 0x%llx.\n",
  713. QLA2XXX_DRIVER_NAME, off);
  714. return -1;
  715. }
  716. write_unlock_irqrestore(&ha->hw_lock, flags);
  717. mem_base = pci_resource_start(ha->pdev, 0);
  718. mem_page = start & PAGE_MASK;
  719. /* Map two pages whenever user tries to access addresses in two
  720. * consecutive pages.
  721. */
  722. if (mem_page != ((start + size - 1) & PAGE_MASK))
  723. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  724. else
  725. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  726. if (mem_ptr == NULL)
  727. return -1;
  728. addr = mem_ptr;
  729. addr += start & (PAGE_SIZE - 1);
  730. write_lock_irqsave(&ha->hw_lock, flags);
  731. switch (size) {
  732. case 1:
  733. writeb(*(u8 *)data, addr);
  734. break;
  735. case 2:
  736. writew(*(u16 *)data, addr);
  737. break;
  738. case 4:
  739. writel(*(u32 *)data, addr);
  740. break;
  741. case 8:
  742. writeq(*(u64 *)data, addr);
  743. break;
  744. default:
  745. ret = -1;
  746. break;
  747. }
  748. write_unlock_irqrestore(&ha->hw_lock, flags);
  749. if (mem_ptr)
  750. iounmap(mem_ptr);
  751. return ret;
  752. }
  753. #define MTU_FUDGE_FACTOR 100
  754. static unsigned long
  755. qla82xx_decode_crb_addr(unsigned long addr)
  756. {
  757. int i;
  758. unsigned long base_addr, offset, pci_base;
  759. if (!qla82xx_crb_table_initialized)
  760. qla82xx_crb_addr_transform_setup();
  761. pci_base = ADDR_ERROR;
  762. base_addr = addr & 0xfff00000;
  763. offset = addr & 0x000fffff;
  764. for (i = 0; i < MAX_CRB_XFORM; i++) {
  765. if (crb_addr_xform[i] == base_addr) {
  766. pci_base = i << 20;
  767. break;
  768. }
  769. }
  770. if (pci_base == ADDR_ERROR)
  771. return pci_base;
  772. return pci_base + offset;
  773. }
  774. static long rom_max_timeout = 100;
  775. static long qla82xx_rom_lock_timeout = 100;
  776. static int
  777. qla82xx_rom_lock(struct qla_hw_data *ha)
  778. {
  779. int done = 0, timeout = 0;
  780. while (!done) {
  781. /* acquire semaphore2 from PCI HW block */
  782. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  783. if (done == 1)
  784. break;
  785. if (timeout >= qla82xx_rom_lock_timeout)
  786. return -1;
  787. timeout++;
  788. }
  789. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  790. return 0;
  791. }
  792. static void
  793. qla82xx_rom_unlock(struct qla_hw_data *ha)
  794. {
  795. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  796. }
  797. static int
  798. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  799. {
  800. long timeout = 0;
  801. long done = 0 ;
  802. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  803. while (done == 0) {
  804. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  805. done &= 4;
  806. timeout++;
  807. if (timeout >= rom_max_timeout) {
  808. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  809. "%s: Timeout reached waiting for rom busy.\n",
  810. QLA2XXX_DRIVER_NAME);
  811. return -1;
  812. }
  813. }
  814. return 0;
  815. }
  816. static int
  817. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  818. {
  819. long timeout = 0;
  820. long done = 0 ;
  821. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  822. while (done == 0) {
  823. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  824. done &= 2;
  825. timeout++;
  826. if (timeout >= rom_max_timeout) {
  827. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  828. "%s: Timeout reached waiting for rom done.\n",
  829. QLA2XXX_DRIVER_NAME);
  830. return -1;
  831. }
  832. }
  833. return 0;
  834. }
  835. static int
  836. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  837. {
  838. uint32_t off_value, rval = 0;
  839. WRT_REG_DWORD((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase),
  840. (off & 0xFFFF0000));
  841. /* Read back value to make sure write has gone through */
  842. RD_REG_DWORD((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  843. off_value = (off & 0x0000FFFF);
  844. if (flag)
  845. WRT_REG_DWORD((void __iomem *)
  846. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase),
  847. data);
  848. else
  849. rval = RD_REG_DWORD((void __iomem *)
  850. (off_value + CRB_INDIRECT_2M + ha->nx_pcibase));
  851. return rval;
  852. }
  853. static int
  854. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  855. {
  856. /* Dword reads to flash. */
  857. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
  858. *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
  859. (addr & 0x0000FFFF), 0, 0);
  860. return 0;
  861. }
  862. static int
  863. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  864. {
  865. int ret, loops = 0;
  866. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  867. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  868. udelay(100);
  869. schedule();
  870. loops++;
  871. }
  872. if (loops >= 50000) {
  873. ql_log(ql_log_fatal, vha, 0x00b9,
  874. "Failed to acquire SEM2 lock.\n");
  875. return -1;
  876. }
  877. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  878. qla82xx_rom_unlock(ha);
  879. return ret;
  880. }
  881. static int
  882. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  883. {
  884. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  885. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  886. qla82xx_wait_rom_busy(ha);
  887. if (qla82xx_wait_rom_done(ha)) {
  888. ql_log(ql_log_warn, vha, 0xb00c,
  889. "Error waiting for rom done.\n");
  890. return -1;
  891. }
  892. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  893. return 0;
  894. }
  895. static int
  896. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  897. {
  898. long timeout = 0;
  899. uint32_t done = 1 ;
  900. uint32_t val;
  901. int ret = 0;
  902. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  903. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  904. while ((done != 0) && (ret == 0)) {
  905. ret = qla82xx_read_status_reg(ha, &val);
  906. done = val & 1;
  907. timeout++;
  908. udelay(10);
  909. cond_resched();
  910. if (timeout >= 50000) {
  911. ql_log(ql_log_warn, vha, 0xb00d,
  912. "Timeout reached waiting for write finish.\n");
  913. return -1;
  914. }
  915. }
  916. return ret;
  917. }
  918. static int
  919. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  920. {
  921. uint32_t val;
  922. qla82xx_wait_rom_busy(ha);
  923. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  924. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  925. qla82xx_wait_rom_busy(ha);
  926. if (qla82xx_wait_rom_done(ha))
  927. return -1;
  928. if (qla82xx_read_status_reg(ha, &val) != 0)
  929. return -1;
  930. if ((val & 2) != 2)
  931. return -1;
  932. return 0;
  933. }
  934. static int
  935. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  936. {
  937. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  938. if (qla82xx_flash_set_write_enable(ha))
  939. return -1;
  940. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  941. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  942. if (qla82xx_wait_rom_done(ha)) {
  943. ql_log(ql_log_warn, vha, 0xb00e,
  944. "Error waiting for rom done.\n");
  945. return -1;
  946. }
  947. return qla82xx_flash_wait_write_finish(ha);
  948. }
  949. static int
  950. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  951. {
  952. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  953. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  954. if (qla82xx_wait_rom_done(ha)) {
  955. ql_log(ql_log_warn, vha, 0xb00f,
  956. "Error waiting for rom done.\n");
  957. return -1;
  958. }
  959. return 0;
  960. }
  961. static int
  962. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  963. {
  964. int loops = 0;
  965. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  966. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  967. udelay(100);
  968. cond_resched();
  969. loops++;
  970. }
  971. if (loops >= 50000) {
  972. ql_log(ql_log_warn, vha, 0xb010,
  973. "ROM lock failed.\n");
  974. return -1;
  975. }
  976. return 0;
  977. }
  978. static int
  979. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  980. uint32_t data)
  981. {
  982. int ret = 0;
  983. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  984. ret = ql82xx_rom_lock_d(ha);
  985. if (ret < 0) {
  986. ql_log(ql_log_warn, vha, 0xb011,
  987. "ROM lock failed.\n");
  988. return ret;
  989. }
  990. if (qla82xx_flash_set_write_enable(ha))
  991. goto done_write;
  992. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  993. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  994. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  995. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  996. qla82xx_wait_rom_busy(ha);
  997. if (qla82xx_wait_rom_done(ha)) {
  998. ql_log(ql_log_warn, vha, 0xb012,
  999. "Error waiting for rom done.\n");
  1000. ret = -1;
  1001. goto done_write;
  1002. }
  1003. ret = qla82xx_flash_wait_write_finish(ha);
  1004. done_write:
  1005. qla82xx_rom_unlock(ha);
  1006. return ret;
  1007. }
  1008. /* This routine does CRB initialize sequence
  1009. * to put the ISP into operational state
  1010. */
  1011. static int
  1012. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1013. {
  1014. int addr, val;
  1015. int i ;
  1016. struct crb_addr_pair *buf;
  1017. unsigned long off;
  1018. unsigned offset, n;
  1019. struct qla_hw_data *ha = vha->hw;
  1020. struct crb_addr_pair {
  1021. long addr;
  1022. long data;
  1023. };
  1024. /* Halt all the individual PEGs and other blocks of the ISP */
  1025. qla82xx_rom_lock(ha);
  1026. /* disable all I2Q */
  1027. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1028. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1029. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1030. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1031. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1032. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1033. /* disable all niu interrupts */
  1034. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1035. /* disable xge rx/tx */
  1036. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1037. /* disable xg1 rx/tx */
  1038. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1039. /* disable sideband mac */
  1040. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1041. /* disable ap0 mac */
  1042. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1043. /* disable ap1 mac */
  1044. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1045. /* halt sre */
  1046. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1047. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1048. /* halt epg */
  1049. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1050. /* halt timers */
  1051. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1052. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1053. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1054. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1056. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1057. /* halt pegs */
  1058. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1059. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1060. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1061. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1062. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1063. msleep(20);
  1064. /* big hammer */
  1065. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1066. /* don't reset CAM block on reset */
  1067. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1068. else
  1069. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1070. qla82xx_rom_unlock(ha);
  1071. /* Read the signature value from the flash.
  1072. * Offset 0: Contain signature (0xcafecafe)
  1073. * Offset 4: Offset and number of addr/value pairs
  1074. * that present in CRB initialize sequence
  1075. */
  1076. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1077. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1078. ql_log(ql_log_fatal, vha, 0x006e,
  1079. "Error Reading crb_init area: n: %08x.\n", n);
  1080. return -1;
  1081. }
  1082. /* Offset in flash = lower 16 bits
  1083. * Number of entries = upper 16 bits
  1084. */
  1085. offset = n & 0xffffU;
  1086. n = (n >> 16) & 0xffffU;
  1087. /* number of addr/value pair should not exceed 1024 entries */
  1088. if (n >= 1024) {
  1089. ql_log(ql_log_fatal, vha, 0x0071,
  1090. "Card flash not initialized:n=0x%x.\n", n);
  1091. return -1;
  1092. }
  1093. ql_log(ql_log_info, vha, 0x0072,
  1094. "%d CRB init values found in ROM.\n", n);
  1095. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1096. if (buf == NULL) {
  1097. ql_log(ql_log_fatal, vha, 0x010c,
  1098. "Unable to allocate memory.\n");
  1099. return -1;
  1100. }
  1101. for (i = 0; i < n; i++) {
  1102. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1103. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1104. kfree(buf);
  1105. return -1;
  1106. }
  1107. buf[i].addr = addr;
  1108. buf[i].data = val;
  1109. }
  1110. for (i = 0; i < n; i++) {
  1111. /* Translate internal CRB initialization
  1112. * address to PCI bus address
  1113. */
  1114. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1115. QLA82XX_PCI_CRBSPACE;
  1116. /* Not all CRB addr/value pair to be written,
  1117. * some of them are skipped
  1118. */
  1119. /* skipping cold reboot MAGIC */
  1120. if (off == QLA82XX_CAM_RAM(0x1fc))
  1121. continue;
  1122. /* do not reset PCI */
  1123. if (off == (ROMUSB_GLB + 0xbc))
  1124. continue;
  1125. /* skip core clock, so that firmware can increase the clock */
  1126. if (off == (ROMUSB_GLB + 0xc8))
  1127. continue;
  1128. /* skip the function enable register */
  1129. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1130. continue;
  1131. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1132. continue;
  1133. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1134. continue;
  1135. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1136. continue;
  1137. if (off == ADDR_ERROR) {
  1138. ql_log(ql_log_fatal, vha, 0x0116,
  1139. "Unknow addr: 0x%08lx.\n", buf[i].addr);
  1140. continue;
  1141. }
  1142. qla82xx_wr_32(ha, off, buf[i].data);
  1143. /* ISP requires much bigger delay to settle down,
  1144. * else crb_window returns 0xffffffff
  1145. */
  1146. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1147. msleep(1000);
  1148. /* ISP requires millisec delay between
  1149. * successive CRB register updation
  1150. */
  1151. msleep(1);
  1152. }
  1153. kfree(buf);
  1154. /* Resetting the data and instruction cache */
  1155. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1156. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1157. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1158. /* Clear all protocol processing engines */
  1159. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1160. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1161. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1162. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1163. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1164. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1165. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1166. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1167. return 0;
  1168. }
  1169. static int
  1170. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1171. u64 off, void *data, int size)
  1172. {
  1173. int i, j, ret = 0, loop, sz[2], off0;
  1174. int scale, shift_amount, startword;
  1175. uint32_t temp;
  1176. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1177. /*
  1178. * If not MN, go check for MS or invalid.
  1179. */
  1180. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1181. mem_crb = QLA82XX_CRB_QDR_NET;
  1182. else {
  1183. mem_crb = QLA82XX_CRB_DDR_NET;
  1184. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1185. return qla82xx_pci_mem_write_direct(ha,
  1186. off, data, size);
  1187. }
  1188. off0 = off & 0x7;
  1189. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1190. sz[1] = size - sz[0];
  1191. off8 = off & 0xfffffff0;
  1192. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1193. shift_amount = 4;
  1194. scale = 2;
  1195. startword = (off & 0xf)/8;
  1196. for (i = 0; i < loop; i++) {
  1197. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1198. (i << shift_amount), &word[i * scale], 8))
  1199. return -1;
  1200. }
  1201. switch (size) {
  1202. case 1:
  1203. tmpw = *((uint8_t *)data);
  1204. break;
  1205. case 2:
  1206. tmpw = *((uint16_t *)data);
  1207. break;
  1208. case 4:
  1209. tmpw = *((uint32_t *)data);
  1210. break;
  1211. case 8:
  1212. default:
  1213. tmpw = *((uint64_t *)data);
  1214. break;
  1215. }
  1216. if (sz[0] == 8) {
  1217. word[startword] = tmpw;
  1218. } else {
  1219. word[startword] &=
  1220. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1221. word[startword] |= tmpw << (off0 * 8);
  1222. }
  1223. if (sz[1] != 0) {
  1224. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1225. word[startword+1] |= tmpw >> (sz[0] * 8);
  1226. }
  1227. for (i = 0; i < loop; i++) {
  1228. temp = off8 + (i << shift_amount);
  1229. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1230. temp = 0;
  1231. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1232. temp = word[i * scale] & 0xffffffff;
  1233. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1234. temp = (word[i * scale] >> 32) & 0xffffffff;
  1235. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1236. temp = word[i*scale + 1] & 0xffffffff;
  1237. qla82xx_wr_32(ha, mem_crb +
  1238. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1239. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1240. qla82xx_wr_32(ha, mem_crb +
  1241. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1242. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1243. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1244. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1245. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1246. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1247. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1248. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1249. break;
  1250. }
  1251. if (j >= MAX_CTL_CHECK) {
  1252. if (printk_ratelimit())
  1253. dev_err(&ha->pdev->dev,
  1254. "failed to write through agent.\n");
  1255. ret = -1;
  1256. break;
  1257. }
  1258. }
  1259. return ret;
  1260. }
  1261. static int
  1262. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1263. {
  1264. int i;
  1265. long size = 0;
  1266. long flashaddr = ha->flt_region_bootload << 2;
  1267. long memaddr = BOOTLD_START;
  1268. u64 data;
  1269. u32 high, low;
  1270. size = (IMAGE_START - BOOTLD_START) / 8;
  1271. for (i = 0; i < size; i++) {
  1272. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1273. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1274. return -1;
  1275. }
  1276. data = ((u64)high << 32) | low ;
  1277. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1278. flashaddr += 8;
  1279. memaddr += 8;
  1280. if (i % 0x1000 == 0)
  1281. msleep(1);
  1282. }
  1283. udelay(100);
  1284. read_lock(&ha->hw_lock);
  1285. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1286. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1287. read_unlock(&ha->hw_lock);
  1288. return 0;
  1289. }
  1290. int
  1291. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1292. u64 off, void *data, int size)
  1293. {
  1294. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1295. int shift_amount;
  1296. uint32_t temp;
  1297. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1298. /*
  1299. * If not MN, go check for MS or invalid.
  1300. */
  1301. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1302. mem_crb = QLA82XX_CRB_QDR_NET;
  1303. else {
  1304. mem_crb = QLA82XX_CRB_DDR_NET;
  1305. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1306. return qla82xx_pci_mem_read_direct(ha,
  1307. off, data, size);
  1308. }
  1309. off8 = off & 0xfffffff0;
  1310. off0[0] = off & 0xf;
  1311. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1312. shift_amount = 4;
  1313. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1314. off0[1] = 0;
  1315. sz[1] = size - sz[0];
  1316. for (i = 0; i < loop; i++) {
  1317. temp = off8 + (i << shift_amount);
  1318. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1319. temp = 0;
  1320. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1321. temp = MIU_TA_CTL_ENABLE;
  1322. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1323. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1324. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1325. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1326. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1327. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1328. break;
  1329. }
  1330. if (j >= MAX_CTL_CHECK) {
  1331. if (printk_ratelimit())
  1332. dev_err(&ha->pdev->dev,
  1333. "failed to read through agent.\n");
  1334. break;
  1335. }
  1336. start = off0[i] >> 2;
  1337. end = (off0[i] + sz[i] - 1) >> 2;
  1338. for (k = start; k <= end; k++) {
  1339. temp = qla82xx_rd_32(ha,
  1340. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1341. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1342. }
  1343. }
  1344. if (j >= MAX_CTL_CHECK)
  1345. return -1;
  1346. if ((off0[0] & 7) == 0) {
  1347. val = word[0];
  1348. } else {
  1349. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1350. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1351. }
  1352. switch (size) {
  1353. case 1:
  1354. *(uint8_t *)data = val;
  1355. break;
  1356. case 2:
  1357. *(uint16_t *)data = val;
  1358. break;
  1359. case 4:
  1360. *(uint32_t *)data = val;
  1361. break;
  1362. case 8:
  1363. *(uint64_t *)data = val;
  1364. break;
  1365. }
  1366. return 0;
  1367. }
  1368. static struct qla82xx_uri_table_desc *
  1369. qla82xx_get_table_desc(const u8 *unirom, int section)
  1370. {
  1371. uint32_t i;
  1372. struct qla82xx_uri_table_desc *directory =
  1373. (struct qla82xx_uri_table_desc *)&unirom[0];
  1374. __le32 offset;
  1375. __le32 tab_type;
  1376. __le32 entries = cpu_to_le32(directory->num_entries);
  1377. for (i = 0; i < entries; i++) {
  1378. offset = cpu_to_le32(directory->findex) +
  1379. (i * cpu_to_le32(directory->entry_size));
  1380. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1381. if (tab_type == section)
  1382. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1383. }
  1384. return NULL;
  1385. }
  1386. static struct qla82xx_uri_data_desc *
  1387. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1388. u32 section, u32 idx_offset)
  1389. {
  1390. const u8 *unirom = ha->hablob->fw->data;
  1391. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1392. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1393. __le32 offset;
  1394. tab_desc = qla82xx_get_table_desc(unirom, section);
  1395. if (!tab_desc)
  1396. return NULL;
  1397. offset = cpu_to_le32(tab_desc->findex) +
  1398. (cpu_to_le32(tab_desc->entry_size) * idx);
  1399. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1400. }
  1401. static u8 *
  1402. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1403. {
  1404. u32 offset = BOOTLD_START;
  1405. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1406. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1407. uri_desc = qla82xx_get_data_desc(ha,
  1408. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1409. if (uri_desc)
  1410. offset = cpu_to_le32(uri_desc->findex);
  1411. }
  1412. return (u8 *)&ha->hablob->fw->data[offset];
  1413. }
  1414. static __le32
  1415. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1416. {
  1417. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1418. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1419. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1420. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1421. if (uri_desc)
  1422. return cpu_to_le32(uri_desc->size);
  1423. }
  1424. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1425. }
  1426. static u8 *
  1427. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1428. {
  1429. u32 offset = IMAGE_START;
  1430. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1431. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1432. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1433. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1434. if (uri_desc)
  1435. offset = cpu_to_le32(uri_desc->findex);
  1436. }
  1437. return (u8 *)&ha->hablob->fw->data[offset];
  1438. }
  1439. /* PCI related functions */
  1440. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1441. {
  1442. unsigned long val = 0;
  1443. u32 control;
  1444. switch (region) {
  1445. case 0:
  1446. val = 0;
  1447. break;
  1448. case 1:
  1449. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1450. val = control + QLA82XX_MSIX_TBL_SPACE;
  1451. break;
  1452. }
  1453. return val;
  1454. }
  1455. int
  1456. qla82xx_iospace_config(struct qla_hw_data *ha)
  1457. {
  1458. uint32_t len = 0;
  1459. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1460. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1461. "Failed to reserver selected regions.\n");
  1462. goto iospace_error_exit;
  1463. }
  1464. /* Use MMIO operations for all accesses. */
  1465. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1466. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1467. "Region #0 not an MMIO resource, aborting.\n");
  1468. goto iospace_error_exit;
  1469. }
  1470. len = pci_resource_len(ha->pdev, 0);
  1471. ha->nx_pcibase =
  1472. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1473. if (!ha->nx_pcibase) {
  1474. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1475. "Cannot remap pcibase MMIO, aborting.\n");
  1476. goto iospace_error_exit;
  1477. }
  1478. /* Mapping of IO base pointer */
  1479. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1480. 0xbc000 + (ha->pdev->devfn << 11));
  1481. if (!ql2xdbwr) {
  1482. ha->nxdb_wr_ptr =
  1483. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1484. (ha->pdev->devfn << 12)), 4);
  1485. if (!ha->nxdb_wr_ptr) {
  1486. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1487. "Cannot remap MMIO, aborting.\n");
  1488. goto iospace_error_exit;
  1489. }
  1490. /* Mapping of IO base pointer,
  1491. * door bell read and write pointer
  1492. */
  1493. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1494. (ha->pdev->devfn * 8);
  1495. } else {
  1496. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1497. QLA82XX_CAMRAM_DB1 :
  1498. QLA82XX_CAMRAM_DB2);
  1499. }
  1500. ha->max_req_queues = ha->max_rsp_queues = 1;
  1501. ha->msix_count = ha->max_rsp_queues + 1;
  1502. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1503. "nx_pci_base=%p iobase=%p "
  1504. "max_req_queues=%d msix_count=%d.\n",
  1505. (void *)ha->nx_pcibase, ha->iobase,
  1506. ha->max_req_queues, ha->msix_count);
  1507. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1508. "nx_pci_base=%p iobase=%p "
  1509. "max_req_queues=%d msix_count=%d.\n",
  1510. (void *)ha->nx_pcibase, ha->iobase,
  1511. ha->max_req_queues, ha->msix_count);
  1512. return 0;
  1513. iospace_error_exit:
  1514. return -ENOMEM;
  1515. }
  1516. /* GS related functions */
  1517. /* Initialization related functions */
  1518. /**
  1519. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1520. * @ha: HA context
  1521. *
  1522. * Returns 0 on success.
  1523. */
  1524. int
  1525. qla82xx_pci_config(scsi_qla_host_t *vha)
  1526. {
  1527. struct qla_hw_data *ha = vha->hw;
  1528. int ret;
  1529. pci_set_master(ha->pdev);
  1530. ret = pci_set_mwi(ha->pdev);
  1531. ha->chip_revision = ha->pdev->revision;
  1532. ql_dbg(ql_dbg_init, vha, 0x0043,
  1533. "Chip revision:%d.\n",
  1534. ha->chip_revision);
  1535. return 0;
  1536. }
  1537. /**
  1538. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1539. * @ha: HA context
  1540. *
  1541. * Returns 0 on success.
  1542. */
  1543. void
  1544. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1545. {
  1546. struct qla_hw_data *ha = vha->hw;
  1547. ha->isp_ops->disable_intrs(ha);
  1548. }
  1549. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1550. {
  1551. struct qla_hw_data *ha = vha->hw;
  1552. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1553. struct init_cb_81xx *icb;
  1554. struct req_que *req = ha->req_q_map[0];
  1555. struct rsp_que *rsp = ha->rsp_q_map[0];
  1556. /* Setup ring parameters in initialization control block. */
  1557. icb = (struct init_cb_81xx *)ha->init_cb;
  1558. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1559. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1560. icb->request_q_length = cpu_to_le16(req->length);
  1561. icb->response_q_length = cpu_to_le16(rsp->length);
  1562. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1563. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1564. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1565. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1566. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1567. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1568. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1569. }
  1570. static int
  1571. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1572. {
  1573. u64 *ptr64;
  1574. u32 i, flashaddr, size;
  1575. __le64 data;
  1576. size = (IMAGE_START - BOOTLD_START) / 8;
  1577. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1578. flashaddr = BOOTLD_START;
  1579. for (i = 0; i < size; i++) {
  1580. data = cpu_to_le64(ptr64[i]);
  1581. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1582. return -EIO;
  1583. flashaddr += 8;
  1584. }
  1585. flashaddr = FLASH_ADDR_START;
  1586. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1587. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1588. for (i = 0; i < size; i++) {
  1589. data = cpu_to_le64(ptr64[i]);
  1590. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1591. return -EIO;
  1592. flashaddr += 8;
  1593. }
  1594. udelay(100);
  1595. /* Write a magic value to CAMRAM register
  1596. * at a specified offset to indicate
  1597. * that all data is written and
  1598. * ready for firmware to initialize.
  1599. */
  1600. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1601. read_lock(&ha->hw_lock);
  1602. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1603. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1604. read_unlock(&ha->hw_lock);
  1605. return 0;
  1606. }
  1607. static int
  1608. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1609. {
  1610. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1611. const uint8_t *unirom = ha->hablob->fw->data;
  1612. uint32_t i;
  1613. __le32 entries;
  1614. __le32 flags, file_chiprev, offset;
  1615. uint8_t chiprev = ha->chip_revision;
  1616. /* Hardcoding mn_present flag for P3P */
  1617. int mn_present = 0;
  1618. uint32_t flagbit;
  1619. ptab_desc = qla82xx_get_table_desc(unirom,
  1620. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1621. if (!ptab_desc)
  1622. return -1;
  1623. entries = cpu_to_le32(ptab_desc->num_entries);
  1624. for (i = 0; i < entries; i++) {
  1625. offset = cpu_to_le32(ptab_desc->findex) +
  1626. (i * cpu_to_le32(ptab_desc->entry_size));
  1627. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1628. QLA82XX_URI_FLAGS_OFF));
  1629. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1630. QLA82XX_URI_CHIP_REV_OFF));
  1631. flagbit = mn_present ? 1 : 2;
  1632. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1633. ha->file_prd_off = offset;
  1634. return 0;
  1635. }
  1636. }
  1637. return -1;
  1638. }
  1639. static int
  1640. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1641. {
  1642. __le32 val;
  1643. uint32_t min_size;
  1644. struct qla_hw_data *ha = vha->hw;
  1645. const struct firmware *fw = ha->hablob->fw;
  1646. ha->fw_type = fw_type;
  1647. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1648. if (qla82xx_set_product_offset(ha))
  1649. return -EINVAL;
  1650. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1651. } else {
  1652. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1653. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1654. return -EINVAL;
  1655. min_size = QLA82XX_FW_MIN_SIZE;
  1656. }
  1657. if (fw->size < min_size)
  1658. return -EINVAL;
  1659. return 0;
  1660. }
  1661. static int
  1662. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1663. {
  1664. u32 val = 0;
  1665. int retries = 60;
  1666. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1667. do {
  1668. read_lock(&ha->hw_lock);
  1669. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1670. read_unlock(&ha->hw_lock);
  1671. switch (val) {
  1672. case PHAN_INITIALIZE_COMPLETE:
  1673. case PHAN_INITIALIZE_ACK:
  1674. return QLA_SUCCESS;
  1675. case PHAN_INITIALIZE_FAILED:
  1676. break;
  1677. default:
  1678. break;
  1679. }
  1680. ql_log(ql_log_info, vha, 0x00a8,
  1681. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1682. val, retries);
  1683. msleep(500);
  1684. } while (--retries);
  1685. ql_log(ql_log_fatal, vha, 0x00a9,
  1686. "Cmd Peg initialization failed: 0x%x.\n", val);
  1687. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1688. read_lock(&ha->hw_lock);
  1689. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1690. read_unlock(&ha->hw_lock);
  1691. return QLA_FUNCTION_FAILED;
  1692. }
  1693. static int
  1694. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1695. {
  1696. u32 val = 0;
  1697. int retries = 60;
  1698. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1699. do {
  1700. read_lock(&ha->hw_lock);
  1701. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1702. read_unlock(&ha->hw_lock);
  1703. switch (val) {
  1704. case PHAN_INITIALIZE_COMPLETE:
  1705. case PHAN_INITIALIZE_ACK:
  1706. return QLA_SUCCESS;
  1707. case PHAN_INITIALIZE_FAILED:
  1708. break;
  1709. default:
  1710. break;
  1711. }
  1712. ql_log(ql_log_info, vha, 0x00ab,
  1713. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1714. val, retries);
  1715. msleep(500);
  1716. } while (--retries);
  1717. ql_log(ql_log_fatal, vha, 0x00ac,
  1718. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1719. read_lock(&ha->hw_lock);
  1720. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1721. read_unlock(&ha->hw_lock);
  1722. return QLA_FUNCTION_FAILED;
  1723. }
  1724. /* ISR related functions */
  1725. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1726. QLA82XX_LEGACY_INTR_CONFIG;
  1727. /*
  1728. * qla82xx_mbx_completion() - Process mailbox command completions.
  1729. * @ha: SCSI driver HA context
  1730. * @mb0: Mailbox0 register
  1731. */
  1732. static void
  1733. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1734. {
  1735. uint16_t cnt;
  1736. uint16_t __iomem *wptr;
  1737. struct qla_hw_data *ha = vha->hw;
  1738. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1739. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1740. /* Load return mailbox registers. */
  1741. ha->flags.mbox_int = 1;
  1742. ha->mailbox_out[0] = mb0;
  1743. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1744. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1745. wptr++;
  1746. }
  1747. if (!ha->mcp)
  1748. ql_dbg(ql_dbg_async, vha, 0x5053,
  1749. "MBX pointer ERROR.\n");
  1750. }
  1751. /*
  1752. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1753. * @irq:
  1754. * @dev_id: SCSI driver HA context
  1755. * @regs:
  1756. *
  1757. * Called by system whenever the host adapter generates an interrupt.
  1758. *
  1759. * Returns handled flag.
  1760. */
  1761. irqreturn_t
  1762. qla82xx_intr_handler(int irq, void *dev_id)
  1763. {
  1764. scsi_qla_host_t *vha;
  1765. struct qla_hw_data *ha;
  1766. struct rsp_que *rsp;
  1767. struct device_reg_82xx __iomem *reg;
  1768. int status = 0, status1 = 0;
  1769. unsigned long flags;
  1770. unsigned long iter;
  1771. uint32_t stat = 0;
  1772. uint16_t mb[4];
  1773. rsp = (struct rsp_que *) dev_id;
  1774. if (!rsp) {
  1775. ql_log(ql_log_info, NULL, 0xb053,
  1776. "%s: NULL response queue pointer.\n", __func__);
  1777. return IRQ_NONE;
  1778. }
  1779. ha = rsp->hw;
  1780. if (!ha->flags.msi_enabled) {
  1781. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1782. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1783. return IRQ_NONE;
  1784. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1785. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1786. return IRQ_NONE;
  1787. }
  1788. /* clear the interrupt */
  1789. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1790. /* read twice to ensure write is flushed */
  1791. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1792. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1793. reg = &ha->iobase->isp82;
  1794. spin_lock_irqsave(&ha->hardware_lock, flags);
  1795. vha = pci_get_drvdata(ha->pdev);
  1796. for (iter = 1; iter--; ) {
  1797. if (RD_REG_DWORD(&reg->host_int)) {
  1798. stat = RD_REG_DWORD(&reg->host_status);
  1799. switch (stat & 0xff) {
  1800. case 0x1:
  1801. case 0x2:
  1802. case 0x10:
  1803. case 0x11:
  1804. qla82xx_mbx_completion(vha, MSW(stat));
  1805. status |= MBX_INTERRUPT;
  1806. break;
  1807. case 0x12:
  1808. mb[0] = MSW(stat);
  1809. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1810. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1811. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1812. qla2x00_async_event(vha, rsp, mb);
  1813. break;
  1814. case 0x13:
  1815. qla24xx_process_response_queue(vha, rsp);
  1816. break;
  1817. default:
  1818. ql_dbg(ql_dbg_async, vha, 0x5054,
  1819. "Unrecognized interrupt type (%d).\n",
  1820. stat & 0xff);
  1821. break;
  1822. }
  1823. }
  1824. WRT_REG_DWORD(&reg->host_int, 0);
  1825. }
  1826. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1827. if (!ha->flags.msi_enabled)
  1828. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1829. #ifdef QL_DEBUG_LEVEL_17
  1830. if (!irq && ha->flags.eeh_busy)
  1831. ql_log(ql_log_warn, vha, 0x503d,
  1832. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1833. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1834. #endif
  1835. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1836. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1837. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1838. complete(&ha->mbx_intr_comp);
  1839. }
  1840. return IRQ_HANDLED;
  1841. }
  1842. irqreturn_t
  1843. qla82xx_msix_default(int irq, void *dev_id)
  1844. {
  1845. scsi_qla_host_t *vha;
  1846. struct qla_hw_data *ha;
  1847. struct rsp_que *rsp;
  1848. struct device_reg_82xx __iomem *reg;
  1849. int status = 0;
  1850. unsigned long flags;
  1851. uint32_t stat = 0;
  1852. uint16_t mb[4];
  1853. rsp = (struct rsp_que *) dev_id;
  1854. if (!rsp) {
  1855. printk(KERN_INFO
  1856. "%s(): NULL response queue pointer.\n", __func__);
  1857. return IRQ_NONE;
  1858. }
  1859. ha = rsp->hw;
  1860. reg = &ha->iobase->isp82;
  1861. spin_lock_irqsave(&ha->hardware_lock, flags);
  1862. vha = pci_get_drvdata(ha->pdev);
  1863. do {
  1864. if (RD_REG_DWORD(&reg->host_int)) {
  1865. stat = RD_REG_DWORD(&reg->host_status);
  1866. switch (stat & 0xff) {
  1867. case 0x1:
  1868. case 0x2:
  1869. case 0x10:
  1870. case 0x11:
  1871. qla82xx_mbx_completion(vha, MSW(stat));
  1872. status |= MBX_INTERRUPT;
  1873. break;
  1874. case 0x12:
  1875. mb[0] = MSW(stat);
  1876. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1877. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1878. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1879. qla2x00_async_event(vha, rsp, mb);
  1880. break;
  1881. case 0x13:
  1882. qla24xx_process_response_queue(vha, rsp);
  1883. break;
  1884. default:
  1885. ql_dbg(ql_dbg_async, vha, 0x5041,
  1886. "Unrecognized interrupt type (%d).\n",
  1887. stat & 0xff);
  1888. break;
  1889. }
  1890. }
  1891. WRT_REG_DWORD(&reg->host_int, 0);
  1892. } while (0);
  1893. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1894. #ifdef QL_DEBUG_LEVEL_17
  1895. if (!irq && ha->flags.eeh_busy)
  1896. ql_log(ql_log_warn, vha, 0x5044,
  1897. "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n",
  1898. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1899. #endif
  1900. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1901. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1902. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1903. complete(&ha->mbx_intr_comp);
  1904. }
  1905. return IRQ_HANDLED;
  1906. }
  1907. irqreturn_t
  1908. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1909. {
  1910. scsi_qla_host_t *vha;
  1911. struct qla_hw_data *ha;
  1912. struct rsp_que *rsp;
  1913. struct device_reg_82xx __iomem *reg;
  1914. unsigned long flags;
  1915. rsp = (struct rsp_que *) dev_id;
  1916. if (!rsp) {
  1917. printk(KERN_INFO
  1918. "%s(): NULL response queue pointer.\n", __func__);
  1919. return IRQ_NONE;
  1920. }
  1921. ha = rsp->hw;
  1922. reg = &ha->iobase->isp82;
  1923. spin_lock_irqsave(&ha->hardware_lock, flags);
  1924. vha = pci_get_drvdata(ha->pdev);
  1925. qla24xx_process_response_queue(vha, rsp);
  1926. WRT_REG_DWORD(&reg->host_int, 0);
  1927. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1928. return IRQ_HANDLED;
  1929. }
  1930. void
  1931. qla82xx_poll(int irq, void *dev_id)
  1932. {
  1933. scsi_qla_host_t *vha;
  1934. struct qla_hw_data *ha;
  1935. struct rsp_que *rsp;
  1936. struct device_reg_82xx __iomem *reg;
  1937. int status = 0;
  1938. uint32_t stat;
  1939. uint16_t mb[4];
  1940. unsigned long flags;
  1941. rsp = (struct rsp_que *) dev_id;
  1942. if (!rsp) {
  1943. printk(KERN_INFO
  1944. "%s(): NULL response queue pointer.\n", __func__);
  1945. return;
  1946. }
  1947. ha = rsp->hw;
  1948. reg = &ha->iobase->isp82;
  1949. spin_lock_irqsave(&ha->hardware_lock, flags);
  1950. vha = pci_get_drvdata(ha->pdev);
  1951. if (RD_REG_DWORD(&reg->host_int)) {
  1952. stat = RD_REG_DWORD(&reg->host_status);
  1953. switch (stat & 0xff) {
  1954. case 0x1:
  1955. case 0x2:
  1956. case 0x10:
  1957. case 0x11:
  1958. qla82xx_mbx_completion(vha, MSW(stat));
  1959. status |= MBX_INTERRUPT;
  1960. break;
  1961. case 0x12:
  1962. mb[0] = MSW(stat);
  1963. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1964. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1965. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1966. qla2x00_async_event(vha, rsp, mb);
  1967. break;
  1968. case 0x13:
  1969. qla24xx_process_response_queue(vha, rsp);
  1970. break;
  1971. default:
  1972. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  1973. "Unrecognized interrupt type (%d).\n",
  1974. stat * 0xff);
  1975. break;
  1976. }
  1977. }
  1978. WRT_REG_DWORD(&reg->host_int, 0);
  1979. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1980. }
  1981. void
  1982. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1983. {
  1984. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1985. qla82xx_mbx_intr_enable(vha);
  1986. spin_lock_irq(&ha->hardware_lock);
  1987. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1988. spin_unlock_irq(&ha->hardware_lock);
  1989. ha->interrupts_on = 1;
  1990. }
  1991. void
  1992. qla82xx_disable_intrs(struct qla_hw_data *ha)
  1993. {
  1994. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1995. qla82xx_mbx_intr_disable(vha);
  1996. spin_lock_irq(&ha->hardware_lock);
  1997. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  1998. spin_unlock_irq(&ha->hardware_lock);
  1999. ha->interrupts_on = 0;
  2000. }
  2001. void qla82xx_init_flags(struct qla_hw_data *ha)
  2002. {
  2003. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2004. /* ISP 8021 initializations */
  2005. rwlock_init(&ha->hw_lock);
  2006. ha->qdr_sn_window = -1;
  2007. ha->ddr_mn_window = -1;
  2008. ha->curr_window = 255;
  2009. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2010. nx_legacy_intr = &legacy_intr[ha->portnum];
  2011. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2012. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2013. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2014. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2015. }
  2016. inline void
  2017. qla82xx_set_idc_version(scsi_qla_host_t *vha)
  2018. {
  2019. int idc_ver;
  2020. uint32_t drv_active;
  2021. struct qla_hw_data *ha = vha->hw;
  2022. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2023. if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
  2024. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
  2025. QLA82XX_IDC_VERSION);
  2026. ql_log(ql_log_info, vha, 0xb082,
  2027. "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
  2028. } else {
  2029. idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
  2030. if (idc_ver != QLA82XX_IDC_VERSION)
  2031. ql_log(ql_log_info, vha, 0xb083,
  2032. "qla2xxx driver IDC version %d is not compatible "
  2033. "with IDC version %d of the other drivers\n",
  2034. QLA82XX_IDC_VERSION, idc_ver);
  2035. }
  2036. }
  2037. inline void
  2038. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2039. {
  2040. uint32_t drv_active;
  2041. struct qla_hw_data *ha = vha->hw;
  2042. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2043. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2044. if (drv_active == 0xffffffff) {
  2045. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2046. QLA82XX_DRV_NOT_ACTIVE);
  2047. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2048. }
  2049. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2050. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2051. }
  2052. inline void
  2053. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2054. {
  2055. uint32_t drv_active;
  2056. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2057. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2058. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2059. }
  2060. static inline int
  2061. qla82xx_need_reset(struct qla_hw_data *ha)
  2062. {
  2063. uint32_t drv_state;
  2064. int rval;
  2065. if (ha->flags.nic_core_reset_owner)
  2066. return 1;
  2067. else {
  2068. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2069. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2070. return rval;
  2071. }
  2072. }
  2073. static inline void
  2074. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2075. {
  2076. uint32_t drv_state;
  2077. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2078. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2079. /* If reset value is all FF's, initialize DRV_STATE */
  2080. if (drv_state == 0xffffffff) {
  2081. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2082. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2083. }
  2084. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2085. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2086. "drv_state = 0x%08x.\n", drv_state);
  2087. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2088. }
  2089. static inline void
  2090. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2091. {
  2092. uint32_t drv_state;
  2093. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2094. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2095. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2096. }
  2097. static inline void
  2098. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2099. {
  2100. uint32_t qsnt_state;
  2101. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2102. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2103. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2104. }
  2105. void
  2106. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2107. {
  2108. struct qla_hw_data *ha = vha->hw;
  2109. uint32_t qsnt_state;
  2110. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2111. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2112. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2113. }
  2114. static int
  2115. qla82xx_load_fw(scsi_qla_host_t *vha)
  2116. {
  2117. int rst;
  2118. struct fw_blob *blob;
  2119. struct qla_hw_data *ha = vha->hw;
  2120. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2121. ql_log(ql_log_fatal, vha, 0x009f,
  2122. "Error during CRB initialization.\n");
  2123. return QLA_FUNCTION_FAILED;
  2124. }
  2125. udelay(500);
  2126. /* Bring QM and CAMRAM out of reset */
  2127. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2128. rst &= ~((1 << 28) | (1 << 24));
  2129. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2130. /*
  2131. * FW Load priority:
  2132. * 1) Operational firmware residing in flash.
  2133. * 2) Firmware via request-firmware interface (.bin file).
  2134. */
  2135. if (ql2xfwloadbin == 2)
  2136. goto try_blob_fw;
  2137. ql_log(ql_log_info, vha, 0x00a0,
  2138. "Attempting to load firmware from flash.\n");
  2139. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2140. ql_log(ql_log_info, vha, 0x00a1,
  2141. "Firmware loaded successfully from flash.\n");
  2142. return QLA_SUCCESS;
  2143. } else {
  2144. ql_log(ql_log_warn, vha, 0x0108,
  2145. "Firmware load from flash failed.\n");
  2146. }
  2147. try_blob_fw:
  2148. ql_log(ql_log_info, vha, 0x00a2,
  2149. "Attempting to load firmware from blob.\n");
  2150. /* Load firmware blob. */
  2151. blob = ha->hablob = qla2x00_request_firmware(vha);
  2152. if (!blob) {
  2153. ql_log(ql_log_fatal, vha, 0x00a3,
  2154. "Firmware image not present.\n");
  2155. goto fw_load_failed;
  2156. }
  2157. /* Validating firmware blob */
  2158. if (qla82xx_validate_firmware_blob(vha,
  2159. QLA82XX_FLASH_ROMIMAGE)) {
  2160. /* Fallback to URI format */
  2161. if (qla82xx_validate_firmware_blob(vha,
  2162. QLA82XX_UNIFIED_ROMIMAGE)) {
  2163. ql_log(ql_log_fatal, vha, 0x00a4,
  2164. "No valid firmware image found.\n");
  2165. return QLA_FUNCTION_FAILED;
  2166. }
  2167. }
  2168. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2169. ql_log(ql_log_info, vha, 0x00a5,
  2170. "Firmware loaded successfully from binary blob.\n");
  2171. return QLA_SUCCESS;
  2172. } else {
  2173. ql_log(ql_log_fatal, vha, 0x00a6,
  2174. "Firmware load failed for binary blob.\n");
  2175. blob->fw = NULL;
  2176. blob = NULL;
  2177. goto fw_load_failed;
  2178. }
  2179. return QLA_SUCCESS;
  2180. fw_load_failed:
  2181. return QLA_FUNCTION_FAILED;
  2182. }
  2183. int
  2184. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2185. {
  2186. uint16_t lnk;
  2187. struct qla_hw_data *ha = vha->hw;
  2188. /* scrub dma mask expansion register */
  2189. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2190. /* Put both the PEG CMD and RCV PEG to default state
  2191. * of 0 before resetting the hardware
  2192. */
  2193. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2194. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2195. /* Overwrite stale initialization register values */
  2196. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2197. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2198. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2199. ql_log(ql_log_fatal, vha, 0x00a7,
  2200. "Error trying to start fw.\n");
  2201. return QLA_FUNCTION_FAILED;
  2202. }
  2203. /* Handshake with the card before we register the devices. */
  2204. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2205. ql_log(ql_log_fatal, vha, 0x00aa,
  2206. "Error during card handshake.\n");
  2207. return QLA_FUNCTION_FAILED;
  2208. }
  2209. /* Negotiated Link width */
  2210. pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
  2211. ha->link_width = (lnk >> 4) & 0x3f;
  2212. /* Synchronize with Receive peg */
  2213. return qla82xx_check_rcvpeg_state(ha);
  2214. }
  2215. static uint32_t *
  2216. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2217. uint32_t length)
  2218. {
  2219. uint32_t i;
  2220. uint32_t val;
  2221. struct qla_hw_data *ha = vha->hw;
  2222. /* Dword reads to flash. */
  2223. for (i = 0; i < length/4; i++, faddr += 4) {
  2224. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2225. ql_log(ql_log_warn, vha, 0x0106,
  2226. "Do ROM fast read failed.\n");
  2227. goto done_read;
  2228. }
  2229. dwptr[i] = __constant_cpu_to_le32(val);
  2230. }
  2231. done_read:
  2232. return dwptr;
  2233. }
  2234. static int
  2235. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2236. {
  2237. int ret;
  2238. uint32_t val;
  2239. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2240. ret = ql82xx_rom_lock_d(ha);
  2241. if (ret < 0) {
  2242. ql_log(ql_log_warn, vha, 0xb014,
  2243. "ROM Lock failed.\n");
  2244. return ret;
  2245. }
  2246. ret = qla82xx_read_status_reg(ha, &val);
  2247. if (ret < 0)
  2248. goto done_unprotect;
  2249. val &= ~(BLOCK_PROTECT_BITS << 2);
  2250. ret = qla82xx_write_status_reg(ha, val);
  2251. if (ret < 0) {
  2252. val |= (BLOCK_PROTECT_BITS << 2);
  2253. qla82xx_write_status_reg(ha, val);
  2254. }
  2255. if (qla82xx_write_disable_flash(ha) != 0)
  2256. ql_log(ql_log_warn, vha, 0xb015,
  2257. "Write disable failed.\n");
  2258. done_unprotect:
  2259. qla82xx_rom_unlock(ha);
  2260. return ret;
  2261. }
  2262. static int
  2263. qla82xx_protect_flash(struct qla_hw_data *ha)
  2264. {
  2265. int ret;
  2266. uint32_t val;
  2267. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2268. ret = ql82xx_rom_lock_d(ha);
  2269. if (ret < 0) {
  2270. ql_log(ql_log_warn, vha, 0xb016,
  2271. "ROM Lock failed.\n");
  2272. return ret;
  2273. }
  2274. ret = qla82xx_read_status_reg(ha, &val);
  2275. if (ret < 0)
  2276. goto done_protect;
  2277. val |= (BLOCK_PROTECT_BITS << 2);
  2278. /* LOCK all sectors */
  2279. ret = qla82xx_write_status_reg(ha, val);
  2280. if (ret < 0)
  2281. ql_log(ql_log_warn, vha, 0xb017,
  2282. "Write status register failed.\n");
  2283. if (qla82xx_write_disable_flash(ha) != 0)
  2284. ql_log(ql_log_warn, vha, 0xb018,
  2285. "Write disable failed.\n");
  2286. done_protect:
  2287. qla82xx_rom_unlock(ha);
  2288. return ret;
  2289. }
  2290. static int
  2291. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2292. {
  2293. int ret = 0;
  2294. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2295. ret = ql82xx_rom_lock_d(ha);
  2296. if (ret < 0) {
  2297. ql_log(ql_log_warn, vha, 0xb019,
  2298. "ROM Lock failed.\n");
  2299. return ret;
  2300. }
  2301. qla82xx_flash_set_write_enable(ha);
  2302. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2303. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2304. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2305. if (qla82xx_wait_rom_done(ha)) {
  2306. ql_log(ql_log_warn, vha, 0xb01a,
  2307. "Error waiting for rom done.\n");
  2308. ret = -1;
  2309. goto done;
  2310. }
  2311. ret = qla82xx_flash_wait_write_finish(ha);
  2312. done:
  2313. qla82xx_rom_unlock(ha);
  2314. return ret;
  2315. }
  2316. /*
  2317. * Address and length are byte address
  2318. */
  2319. uint8_t *
  2320. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2321. uint32_t offset, uint32_t length)
  2322. {
  2323. scsi_block_requests(vha->host);
  2324. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2325. scsi_unblock_requests(vha->host);
  2326. return buf;
  2327. }
  2328. static int
  2329. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2330. uint32_t faddr, uint32_t dwords)
  2331. {
  2332. int ret;
  2333. uint32_t liter;
  2334. uint32_t sec_mask, rest_addr;
  2335. dma_addr_t optrom_dma;
  2336. void *optrom = NULL;
  2337. int page_mode = 0;
  2338. struct qla_hw_data *ha = vha->hw;
  2339. ret = -1;
  2340. /* Prepare burst-capable write on supported ISPs. */
  2341. if (page_mode && !(faddr & 0xfff) &&
  2342. dwords > OPTROM_BURST_DWORDS) {
  2343. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2344. &optrom_dma, GFP_KERNEL);
  2345. if (!optrom) {
  2346. ql_log(ql_log_warn, vha, 0xb01b,
  2347. "Unable to allocate memory "
  2348. "for optrom burst write (%x KB).\n",
  2349. OPTROM_BURST_SIZE / 1024);
  2350. }
  2351. }
  2352. rest_addr = ha->fdt_block_size - 1;
  2353. sec_mask = ~rest_addr;
  2354. ret = qla82xx_unprotect_flash(ha);
  2355. if (ret) {
  2356. ql_log(ql_log_warn, vha, 0xb01c,
  2357. "Unable to unprotect flash for update.\n");
  2358. goto write_done;
  2359. }
  2360. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2361. /* Are we at the beginning of a sector? */
  2362. if ((faddr & rest_addr) == 0) {
  2363. ret = qla82xx_erase_sector(ha, faddr);
  2364. if (ret) {
  2365. ql_log(ql_log_warn, vha, 0xb01d,
  2366. "Unable to erase sector: address=%x.\n",
  2367. faddr);
  2368. break;
  2369. }
  2370. }
  2371. /* Go with burst-write. */
  2372. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2373. /* Copy data to DMA'ble buffer. */
  2374. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2375. ret = qla2x00_load_ram(vha, optrom_dma,
  2376. (ha->flash_data_off | faddr),
  2377. OPTROM_BURST_DWORDS);
  2378. if (ret != QLA_SUCCESS) {
  2379. ql_log(ql_log_warn, vha, 0xb01e,
  2380. "Unable to burst-write optrom segment "
  2381. "(%x/%x/%llx).\n", ret,
  2382. (ha->flash_data_off | faddr),
  2383. (unsigned long long)optrom_dma);
  2384. ql_log(ql_log_warn, vha, 0xb01f,
  2385. "Reverting to slow-write.\n");
  2386. dma_free_coherent(&ha->pdev->dev,
  2387. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2388. optrom = NULL;
  2389. } else {
  2390. liter += OPTROM_BURST_DWORDS - 1;
  2391. faddr += OPTROM_BURST_DWORDS - 1;
  2392. dwptr += OPTROM_BURST_DWORDS - 1;
  2393. continue;
  2394. }
  2395. }
  2396. ret = qla82xx_write_flash_dword(ha, faddr,
  2397. cpu_to_le32(*dwptr));
  2398. if (ret) {
  2399. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2400. "Unable to program flash address=%x data=%x.\n",
  2401. faddr, *dwptr);
  2402. break;
  2403. }
  2404. }
  2405. ret = qla82xx_protect_flash(ha);
  2406. if (ret)
  2407. ql_log(ql_log_warn, vha, 0xb021,
  2408. "Unable to protect flash after update.\n");
  2409. write_done:
  2410. if (optrom)
  2411. dma_free_coherent(&ha->pdev->dev,
  2412. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2413. return ret;
  2414. }
  2415. int
  2416. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2417. uint32_t offset, uint32_t length)
  2418. {
  2419. int rval;
  2420. /* Suspend HBA. */
  2421. scsi_block_requests(vha->host);
  2422. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2423. length >> 2);
  2424. scsi_unblock_requests(vha->host);
  2425. /* Convert return ISP82xx to generic */
  2426. if (rval)
  2427. rval = QLA_FUNCTION_FAILED;
  2428. else
  2429. rval = QLA_SUCCESS;
  2430. return rval;
  2431. }
  2432. void
  2433. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2434. {
  2435. struct qla_hw_data *ha = vha->hw;
  2436. struct req_que *req = ha->req_q_map[0];
  2437. struct device_reg_82xx __iomem *reg;
  2438. uint32_t dbval;
  2439. /* Adjust ring index. */
  2440. req->ring_index++;
  2441. if (req->ring_index == req->length) {
  2442. req->ring_index = 0;
  2443. req->ring_ptr = req->ring;
  2444. } else
  2445. req->ring_ptr++;
  2446. reg = &ha->iobase->isp82;
  2447. dbval = 0x04 | (ha->portnum << 5);
  2448. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2449. if (ql2xdbwr)
  2450. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2451. else {
  2452. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2453. wmb();
  2454. while (RD_REG_DWORD((void __iomem *)ha->nxdb_rd_ptr) != dbval) {
  2455. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2456. dbval);
  2457. wmb();
  2458. }
  2459. }
  2460. }
  2461. static void
  2462. qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2463. {
  2464. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2465. if (qla82xx_rom_lock(ha))
  2466. /* Someone else is holding the lock. */
  2467. ql_log(ql_log_info, vha, 0xb022,
  2468. "Resetting rom_lock.\n");
  2469. /*
  2470. * Either we got the lock, or someone
  2471. * else died while holding it.
  2472. * In either case, unlock.
  2473. */
  2474. qla82xx_rom_unlock(ha);
  2475. }
  2476. /*
  2477. * qla82xx_device_bootstrap
  2478. * Initialize device, set DEV_READY, start fw
  2479. *
  2480. * Note:
  2481. * IDC lock must be held upon entry
  2482. *
  2483. * Return:
  2484. * Success : 0
  2485. * Failed : 1
  2486. */
  2487. static int
  2488. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2489. {
  2490. int rval = QLA_SUCCESS;
  2491. int i, timeout;
  2492. uint32_t old_count, count;
  2493. struct qla_hw_data *ha = vha->hw;
  2494. int need_reset = 0, peg_stuck = 1;
  2495. need_reset = qla82xx_need_reset(ha);
  2496. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2497. for (i = 0; i < 10; i++) {
  2498. timeout = msleep_interruptible(200);
  2499. if (timeout) {
  2500. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2501. QLA8XXX_DEV_FAILED);
  2502. return QLA_FUNCTION_FAILED;
  2503. }
  2504. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2505. if (count != old_count)
  2506. peg_stuck = 0;
  2507. }
  2508. if (need_reset) {
  2509. /* We are trying to perform a recovery here. */
  2510. if (peg_stuck)
  2511. qla82xx_rom_lock_recovery(ha);
  2512. goto dev_initialize;
  2513. } else {
  2514. /* Start of day for this ha context. */
  2515. if (peg_stuck) {
  2516. /* Either we are the first or recovery in progress. */
  2517. qla82xx_rom_lock_recovery(ha);
  2518. goto dev_initialize;
  2519. } else
  2520. /* Firmware already running. */
  2521. goto dev_ready;
  2522. }
  2523. return rval;
  2524. dev_initialize:
  2525. /* set to DEV_INITIALIZING */
  2526. ql_log(ql_log_info, vha, 0x009e,
  2527. "HW State: INITIALIZING.\n");
  2528. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
  2529. qla82xx_idc_unlock(ha);
  2530. rval = qla82xx_start_firmware(vha);
  2531. qla82xx_idc_lock(ha);
  2532. if (rval != QLA_SUCCESS) {
  2533. ql_log(ql_log_fatal, vha, 0x00ad,
  2534. "HW State: FAILED.\n");
  2535. qla82xx_clear_drv_active(ha);
  2536. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
  2537. return rval;
  2538. }
  2539. dev_ready:
  2540. ql_log(ql_log_info, vha, 0x00ae,
  2541. "HW State: READY.\n");
  2542. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2543. return QLA_SUCCESS;
  2544. }
  2545. /*
  2546. * qla82xx_need_qsnt_handler
  2547. * Code to start quiescence sequence
  2548. *
  2549. * Note:
  2550. * IDC lock must be held upon entry
  2551. *
  2552. * Return: void
  2553. */
  2554. static void
  2555. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2556. {
  2557. struct qla_hw_data *ha = vha->hw;
  2558. uint32_t dev_state, drv_state, drv_active;
  2559. unsigned long reset_timeout;
  2560. if (vha->flags.online) {
  2561. /*Block any further I/O and wait for pending cmnds to complete*/
  2562. qla2x00_quiesce_io(vha);
  2563. }
  2564. /* Set the quiescence ready bit */
  2565. qla82xx_set_qsnt_ready(ha);
  2566. /*wait for 30 secs for other functions to ack */
  2567. reset_timeout = jiffies + (30 * HZ);
  2568. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2569. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2570. /* Its 2 that is written when qsnt is acked, moving one bit */
  2571. drv_active = drv_active << 0x01;
  2572. while (drv_state != drv_active) {
  2573. if (time_after_eq(jiffies, reset_timeout)) {
  2574. /* quiescence timeout, other functions didn't ack
  2575. * changing the state to DEV_READY
  2576. */
  2577. ql_log(ql_log_info, vha, 0xb023,
  2578. "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
  2579. "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
  2580. drv_active, drv_state);
  2581. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2582. QLA8XXX_DEV_READY);
  2583. ql_log(ql_log_info, vha, 0xb025,
  2584. "HW State: DEV_READY.\n");
  2585. qla82xx_idc_unlock(ha);
  2586. qla2x00_perform_loop_resync(vha);
  2587. qla82xx_idc_lock(ha);
  2588. qla82xx_clear_qsnt_ready(vha);
  2589. return;
  2590. }
  2591. qla82xx_idc_unlock(ha);
  2592. msleep(1000);
  2593. qla82xx_idc_lock(ha);
  2594. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2595. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2596. drv_active = drv_active << 0x01;
  2597. }
  2598. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2599. /* everyone acked so set the state to DEV_QUIESCENCE */
  2600. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  2601. ql_log(ql_log_info, vha, 0xb026,
  2602. "HW State: DEV_QUIESCENT.\n");
  2603. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
  2604. }
  2605. }
  2606. /*
  2607. * qla82xx_wait_for_state_change
  2608. * Wait for device state to change from given current state
  2609. *
  2610. * Note:
  2611. * IDC lock must not be held upon entry
  2612. *
  2613. * Return:
  2614. * Changed device state.
  2615. */
  2616. uint32_t
  2617. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2618. {
  2619. struct qla_hw_data *ha = vha->hw;
  2620. uint32_t dev_state;
  2621. do {
  2622. msleep(1000);
  2623. qla82xx_idc_lock(ha);
  2624. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2625. qla82xx_idc_unlock(ha);
  2626. } while (dev_state == curr_state);
  2627. return dev_state;
  2628. }
  2629. void
  2630. qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
  2631. {
  2632. struct qla_hw_data *ha = vha->hw;
  2633. /* Disable the board */
  2634. ql_log(ql_log_fatal, vha, 0x00b8,
  2635. "Disabling the board.\n");
  2636. if (IS_QLA82XX(ha)) {
  2637. qla82xx_clear_drv_active(ha);
  2638. qla82xx_idc_unlock(ha);
  2639. }
  2640. /* Set DEV_FAILED flag to disable timer */
  2641. vha->device_flags |= DFLG_DEV_FAILED;
  2642. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2643. qla2x00_mark_all_devices_lost(vha, 0);
  2644. vha->flags.online = 0;
  2645. vha->flags.init_done = 0;
  2646. }
  2647. /*
  2648. * qla82xx_need_reset_handler
  2649. * Code to start reset sequence
  2650. *
  2651. * Note:
  2652. * IDC lock must be held upon entry
  2653. *
  2654. * Return:
  2655. * Success : 0
  2656. * Failed : 1
  2657. */
  2658. static void
  2659. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2660. {
  2661. uint32_t dev_state, drv_state, drv_active;
  2662. uint32_t active_mask = 0;
  2663. unsigned long reset_timeout;
  2664. struct qla_hw_data *ha = vha->hw;
  2665. struct req_que *req = ha->req_q_map[0];
  2666. if (vha->flags.online) {
  2667. qla82xx_idc_unlock(ha);
  2668. qla2x00_abort_isp_cleanup(vha);
  2669. ha->isp_ops->get_flash_version(vha, req->ring);
  2670. ha->isp_ops->nvram_config(vha);
  2671. qla82xx_idc_lock(ha);
  2672. }
  2673. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2674. if (!ha->flags.nic_core_reset_owner) {
  2675. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2676. "reset_acknowledged by 0x%x\n", ha->portnum);
  2677. qla82xx_set_rst_ready(ha);
  2678. } else {
  2679. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2680. drv_active &= active_mask;
  2681. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2682. "active_mask: 0x%08x\n", active_mask);
  2683. }
  2684. /* wait for 10 seconds for reset ack from all functions */
  2685. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  2686. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2687. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2688. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2689. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2690. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2691. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2692. drv_state, drv_active, dev_state, active_mask);
  2693. while (drv_state != drv_active &&
  2694. dev_state != QLA8XXX_DEV_INITIALIZING) {
  2695. if (time_after_eq(jiffies, reset_timeout)) {
  2696. ql_log(ql_log_warn, vha, 0x00b5,
  2697. "Reset timeout.\n");
  2698. break;
  2699. }
  2700. qla82xx_idc_unlock(ha);
  2701. msleep(1000);
  2702. qla82xx_idc_lock(ha);
  2703. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2704. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2705. if (ha->flags.nic_core_reset_owner)
  2706. drv_active &= active_mask;
  2707. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2708. }
  2709. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2710. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2711. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2712. drv_state, drv_active, dev_state, active_mask);
  2713. ql_log(ql_log_info, vha, 0x00b6,
  2714. "Device state is 0x%x = %s.\n",
  2715. dev_state,
  2716. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2717. /* Force to DEV_COLD unless someone else is starting a reset */
  2718. if (dev_state != QLA8XXX_DEV_INITIALIZING &&
  2719. dev_state != QLA8XXX_DEV_COLD) {
  2720. ql_log(ql_log_info, vha, 0x00b7,
  2721. "HW State: COLD/RE-INIT.\n");
  2722. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2723. qla82xx_set_rst_ready(ha);
  2724. if (ql2xmdenable) {
  2725. if (qla82xx_md_collect(vha))
  2726. ql_log(ql_log_warn, vha, 0xb02c,
  2727. "Minidump not collected.\n");
  2728. } else
  2729. ql_log(ql_log_warn, vha, 0xb04f,
  2730. "Minidump disabled.\n");
  2731. }
  2732. }
  2733. int
  2734. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2735. {
  2736. struct qla_hw_data *ha = vha->hw;
  2737. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2738. int rval = QLA_SUCCESS;
  2739. fw_major_version = ha->fw_major_version;
  2740. fw_minor_version = ha->fw_minor_version;
  2741. fw_subminor_version = ha->fw_subminor_version;
  2742. rval = qla2x00_get_fw_version(vha);
  2743. if (rval != QLA_SUCCESS)
  2744. return rval;
  2745. if (ql2xmdenable) {
  2746. if (!ha->fw_dumped) {
  2747. if (fw_major_version != ha->fw_major_version ||
  2748. fw_minor_version != ha->fw_minor_version ||
  2749. fw_subminor_version != ha->fw_subminor_version) {
  2750. ql_log(ql_log_info, vha, 0xb02d,
  2751. "Firmware version differs "
  2752. "Previous version: %d:%d:%d - "
  2753. "New version: %d:%d:%d\n",
  2754. fw_major_version, fw_minor_version,
  2755. fw_subminor_version,
  2756. ha->fw_major_version,
  2757. ha->fw_minor_version,
  2758. ha->fw_subminor_version);
  2759. /* Release MiniDump resources */
  2760. qla82xx_md_free(vha);
  2761. /* ALlocate MiniDump resources */
  2762. qla82xx_md_prep(vha);
  2763. }
  2764. } else
  2765. ql_log(ql_log_info, vha, 0xb02e,
  2766. "Firmware dump available to retrieve\n");
  2767. }
  2768. return rval;
  2769. }
  2770. static int
  2771. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2772. {
  2773. uint32_t fw_heartbeat_counter;
  2774. int status = 0;
  2775. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2776. QLA82XX_PEG_ALIVE_COUNTER);
  2777. /* all 0xff, assume AER/EEH in progress, ignore */
  2778. if (fw_heartbeat_counter == 0xffffffff) {
  2779. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2780. "FW heartbeat counter is 0xffffffff, "
  2781. "returning status=%d.\n", status);
  2782. return status;
  2783. }
  2784. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2785. vha->seconds_since_last_heartbeat++;
  2786. /* FW not alive after 2 seconds */
  2787. if (vha->seconds_since_last_heartbeat == 2) {
  2788. vha->seconds_since_last_heartbeat = 0;
  2789. status = 1;
  2790. }
  2791. } else
  2792. vha->seconds_since_last_heartbeat = 0;
  2793. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2794. if (status)
  2795. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2796. "Returning status=%d.\n", status);
  2797. return status;
  2798. }
  2799. /*
  2800. * qla82xx_device_state_handler
  2801. * Main state handler
  2802. *
  2803. * Note:
  2804. * IDC lock must be held upon entry
  2805. *
  2806. * Return:
  2807. * Success : 0
  2808. * Failed : 1
  2809. */
  2810. int
  2811. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2812. {
  2813. uint32_t dev_state;
  2814. uint32_t old_dev_state;
  2815. int rval = QLA_SUCCESS;
  2816. unsigned long dev_init_timeout;
  2817. struct qla_hw_data *ha = vha->hw;
  2818. int loopcount = 0;
  2819. qla82xx_idc_lock(ha);
  2820. if (!vha->flags.init_done) {
  2821. qla82xx_set_drv_active(vha);
  2822. qla82xx_set_idc_version(vha);
  2823. }
  2824. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2825. old_dev_state = dev_state;
  2826. ql_log(ql_log_info, vha, 0x009b,
  2827. "Device state is 0x%x = %s.\n",
  2828. dev_state,
  2829. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2830. /* wait for 30 seconds for device to go ready */
  2831. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  2832. while (1) {
  2833. if (time_after_eq(jiffies, dev_init_timeout)) {
  2834. ql_log(ql_log_fatal, vha, 0x009c,
  2835. "Device init failed.\n");
  2836. rval = QLA_FUNCTION_FAILED;
  2837. break;
  2838. }
  2839. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2840. if (old_dev_state != dev_state) {
  2841. loopcount = 0;
  2842. old_dev_state = dev_state;
  2843. }
  2844. if (loopcount < 5) {
  2845. ql_log(ql_log_info, vha, 0x009d,
  2846. "Device state is 0x%x = %s.\n",
  2847. dev_state,
  2848. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2849. "Unknown");
  2850. }
  2851. switch (dev_state) {
  2852. case QLA8XXX_DEV_READY:
  2853. ha->flags.nic_core_reset_owner = 0;
  2854. goto rel_lock;
  2855. case QLA8XXX_DEV_COLD:
  2856. rval = qla82xx_device_bootstrap(vha);
  2857. break;
  2858. case QLA8XXX_DEV_INITIALIZING:
  2859. qla82xx_idc_unlock(ha);
  2860. msleep(1000);
  2861. qla82xx_idc_lock(ha);
  2862. break;
  2863. case QLA8XXX_DEV_NEED_RESET:
  2864. if (!ql2xdontresethba)
  2865. qla82xx_need_reset_handler(vha);
  2866. else {
  2867. qla82xx_idc_unlock(ha);
  2868. msleep(1000);
  2869. qla82xx_idc_lock(ha);
  2870. }
  2871. dev_init_timeout = jiffies +
  2872. (ha->fcoe_dev_init_timeout * HZ);
  2873. break;
  2874. case QLA8XXX_DEV_NEED_QUIESCENT:
  2875. qla82xx_need_qsnt_handler(vha);
  2876. /* Reset timeout value after quiescence handler */
  2877. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2878. * HZ);
  2879. break;
  2880. case QLA8XXX_DEV_QUIESCENT:
  2881. /* Owner will exit and other will wait for the state
  2882. * to get changed
  2883. */
  2884. if (ha->flags.quiesce_owner)
  2885. goto rel_lock;
  2886. qla82xx_idc_unlock(ha);
  2887. msleep(1000);
  2888. qla82xx_idc_lock(ha);
  2889. /* Reset timeout value after quiescence handler */
  2890. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2891. * HZ);
  2892. break;
  2893. case QLA8XXX_DEV_FAILED:
  2894. qla8xxx_dev_failed_handler(vha);
  2895. rval = QLA_FUNCTION_FAILED;
  2896. goto exit;
  2897. default:
  2898. qla82xx_idc_unlock(ha);
  2899. msleep(1000);
  2900. qla82xx_idc_lock(ha);
  2901. }
  2902. loopcount++;
  2903. }
  2904. rel_lock:
  2905. qla82xx_idc_unlock(ha);
  2906. exit:
  2907. return rval;
  2908. }
  2909. static int qla82xx_check_temp(scsi_qla_host_t *vha)
  2910. {
  2911. uint32_t temp, temp_state, temp_val;
  2912. struct qla_hw_data *ha = vha->hw;
  2913. temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
  2914. temp_state = qla82xx_get_temp_state(temp);
  2915. temp_val = qla82xx_get_temp_val(temp);
  2916. if (temp_state == QLA82XX_TEMP_PANIC) {
  2917. ql_log(ql_log_warn, vha, 0x600e,
  2918. "Device temperature %d degrees C exceeds "
  2919. " maximum allowed. Hardware has been shut down.\n",
  2920. temp_val);
  2921. return 1;
  2922. } else if (temp_state == QLA82XX_TEMP_WARN) {
  2923. ql_log(ql_log_warn, vha, 0x600f,
  2924. "Device temperature %d degrees C exceeds "
  2925. "operating range. Immediate action needed.\n",
  2926. temp_val);
  2927. }
  2928. return 0;
  2929. }
  2930. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2931. {
  2932. struct qla_hw_data *ha = vha->hw;
  2933. if (ha->flags.mbox_busy) {
  2934. ha->flags.mbox_int = 1;
  2935. ha->flags.mbox_busy = 0;
  2936. ql_log(ql_log_warn, vha, 0x6010,
  2937. "Doing premature completion of mbx command.\n");
  2938. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2939. complete(&ha->mbx_intr_comp);
  2940. }
  2941. }
  2942. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2943. {
  2944. uint32_t dev_state, halt_status;
  2945. struct qla_hw_data *ha = vha->hw;
  2946. /* don't poll if reset is going on */
  2947. if (!ha->flags.nic_core_reset_hdlr_active) {
  2948. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2949. if (qla82xx_check_temp(vha)) {
  2950. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2951. ha->flags.isp82xx_fw_hung = 1;
  2952. qla82xx_clear_pending_mbx(vha);
  2953. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  2954. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2955. ql_log(ql_log_warn, vha, 0x6001,
  2956. "Adapter reset needed.\n");
  2957. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2958. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  2959. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2960. ql_log(ql_log_warn, vha, 0x6002,
  2961. "Quiescent needed.\n");
  2962. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2963. } else if (dev_state == QLA8XXX_DEV_FAILED &&
  2964. !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
  2965. vha->flags.online == 1) {
  2966. ql_log(ql_log_warn, vha, 0xb055,
  2967. "Adapter state is failed. Offlining.\n");
  2968. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2969. ha->flags.isp82xx_fw_hung = 1;
  2970. qla82xx_clear_pending_mbx(vha);
  2971. } else {
  2972. if (qla82xx_check_fw_alive(vha)) {
  2973. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2974. "disabling pause transmit on port 0 & 1.\n");
  2975. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2976. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2977. halt_status = qla82xx_rd_32(ha,
  2978. QLA82XX_PEG_HALT_STATUS1);
  2979. ql_log(ql_log_info, vha, 0x6005,
  2980. "dumping hw/fw registers:.\n "
  2981. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2982. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2983. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2984. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  2985. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  2986. qla82xx_rd_32(ha,
  2987. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  2988. qla82xx_rd_32(ha,
  2989. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  2990. qla82xx_rd_32(ha,
  2991. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  2992. qla82xx_rd_32(ha,
  2993. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  2994. qla82xx_rd_32(ha,
  2995. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  2996. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  2997. ql_log(ql_log_warn, vha, 0xb052,
  2998. "Firmware aborted with "
  2999. "error code 0x00006700. Device is "
  3000. "being reset.\n");
  3001. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3002. set_bit(ISP_UNRECOVERABLE,
  3003. &vha->dpc_flags);
  3004. } else {
  3005. ql_log(ql_log_info, vha, 0x6006,
  3006. "Detect abort needed.\n");
  3007. set_bit(ISP_ABORT_NEEDED,
  3008. &vha->dpc_flags);
  3009. }
  3010. ha->flags.isp82xx_fw_hung = 1;
  3011. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  3012. qla82xx_clear_pending_mbx(vha);
  3013. }
  3014. }
  3015. }
  3016. }
  3017. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3018. {
  3019. int rval;
  3020. rval = qla82xx_device_state_handler(vha);
  3021. return rval;
  3022. }
  3023. void
  3024. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3025. {
  3026. struct qla_hw_data *ha = vha->hw;
  3027. uint32_t dev_state;
  3028. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3029. if (dev_state == QLA8XXX_DEV_READY) {
  3030. ql_log(ql_log_info, vha, 0xb02f,
  3031. "HW State: NEED RESET\n");
  3032. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3033. QLA8XXX_DEV_NEED_RESET);
  3034. ha->flags.nic_core_reset_owner = 1;
  3035. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3036. "reset_owner is 0x%x\n", ha->portnum);
  3037. } else
  3038. ql_log(ql_log_info, vha, 0xb031,
  3039. "Device state is 0x%x = %s.\n",
  3040. dev_state,
  3041. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3042. }
  3043. /*
  3044. * qla82xx_abort_isp
  3045. * Resets ISP and aborts all outstanding commands.
  3046. *
  3047. * Input:
  3048. * ha = adapter block pointer.
  3049. *
  3050. * Returns:
  3051. * 0 = success
  3052. */
  3053. int
  3054. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3055. {
  3056. int rval;
  3057. struct qla_hw_data *ha = vha->hw;
  3058. if (vha->device_flags & DFLG_DEV_FAILED) {
  3059. ql_log(ql_log_warn, vha, 0x8024,
  3060. "Device in failed state, exiting.\n");
  3061. return QLA_SUCCESS;
  3062. }
  3063. ha->flags.nic_core_reset_hdlr_active = 1;
  3064. qla82xx_idc_lock(ha);
  3065. qla82xx_set_reset_owner(vha);
  3066. qla82xx_idc_unlock(ha);
  3067. rval = qla82xx_device_state_handler(vha);
  3068. qla82xx_idc_lock(ha);
  3069. qla82xx_clear_rst_ready(ha);
  3070. qla82xx_idc_unlock(ha);
  3071. if (rval == QLA_SUCCESS) {
  3072. ha->flags.isp82xx_fw_hung = 0;
  3073. ha->flags.nic_core_reset_hdlr_active = 0;
  3074. qla82xx_restart_isp(vha);
  3075. }
  3076. if (rval) {
  3077. vha->flags.online = 1;
  3078. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3079. if (ha->isp_abort_cnt == 0) {
  3080. ql_log(ql_log_warn, vha, 0x8027,
  3081. "ISP error recover failed - board "
  3082. "disabled.\n");
  3083. /*
  3084. * The next call disables the board
  3085. * completely.
  3086. */
  3087. ha->isp_ops->reset_adapter(vha);
  3088. vha->flags.online = 0;
  3089. clear_bit(ISP_ABORT_RETRY,
  3090. &vha->dpc_flags);
  3091. rval = QLA_SUCCESS;
  3092. } else { /* schedule another ISP abort */
  3093. ha->isp_abort_cnt--;
  3094. ql_log(ql_log_warn, vha, 0x8036,
  3095. "ISP abort - retry remaining %d.\n",
  3096. ha->isp_abort_cnt);
  3097. rval = QLA_FUNCTION_FAILED;
  3098. }
  3099. } else {
  3100. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3101. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3102. "ISP error recovery - retrying (%d) more times.\n",
  3103. ha->isp_abort_cnt);
  3104. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3105. rval = QLA_FUNCTION_FAILED;
  3106. }
  3107. }
  3108. return rval;
  3109. }
  3110. /*
  3111. * qla82xx_fcoe_ctx_reset
  3112. * Perform a quick reset and aborts all outstanding commands.
  3113. * This will only perform an FCoE context reset and avoids a full blown
  3114. * chip reset.
  3115. *
  3116. * Input:
  3117. * ha = adapter block pointer.
  3118. * is_reset_path = flag for identifying the reset path.
  3119. *
  3120. * Returns:
  3121. * 0 = success
  3122. */
  3123. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3124. {
  3125. int rval = QLA_FUNCTION_FAILED;
  3126. if (vha->flags.online) {
  3127. /* Abort all outstanding commands, so as to be requeued later */
  3128. qla2x00_abort_isp_cleanup(vha);
  3129. }
  3130. /* Stop currently executing firmware.
  3131. * This will destroy existing FCoE context at the F/W end.
  3132. */
  3133. qla2x00_try_to_stop_firmware(vha);
  3134. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3135. rval = qla82xx_restart_isp(vha);
  3136. return rval;
  3137. }
  3138. /*
  3139. * qla2x00_wait_for_fcoe_ctx_reset
  3140. * Wait till the FCoE context is reset.
  3141. *
  3142. * Note:
  3143. * Does context switching here.
  3144. * Release SPIN_LOCK (if any) before calling this routine.
  3145. *
  3146. * Return:
  3147. * Success (fcoe_ctx reset is done) : 0
  3148. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3149. */
  3150. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3151. {
  3152. int status = QLA_FUNCTION_FAILED;
  3153. unsigned long wait_reset;
  3154. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3155. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3156. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3157. && time_before(jiffies, wait_reset)) {
  3158. set_current_state(TASK_UNINTERRUPTIBLE);
  3159. schedule_timeout(HZ);
  3160. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3161. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3162. status = QLA_SUCCESS;
  3163. break;
  3164. }
  3165. }
  3166. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3167. "%s: status=%d.\n", __func__, status);
  3168. return status;
  3169. }
  3170. void
  3171. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3172. {
  3173. int i;
  3174. unsigned long flags;
  3175. struct qla_hw_data *ha = vha->hw;
  3176. /* Check if 82XX firmware is alive or not
  3177. * We may have arrived here from NEED_RESET
  3178. * detection only
  3179. */
  3180. if (!ha->flags.isp82xx_fw_hung) {
  3181. for (i = 0; i < 2; i++) {
  3182. msleep(1000);
  3183. if (qla82xx_check_fw_alive(vha)) {
  3184. ha->flags.isp82xx_fw_hung = 1;
  3185. qla82xx_clear_pending_mbx(vha);
  3186. break;
  3187. }
  3188. }
  3189. }
  3190. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3191. "Entered %s fw_hung=%d.\n",
  3192. __func__, ha->flags.isp82xx_fw_hung);
  3193. /* Abort all commands gracefully if fw NOT hung */
  3194. if (!ha->flags.isp82xx_fw_hung) {
  3195. int cnt, que;
  3196. srb_t *sp;
  3197. struct req_que *req;
  3198. spin_lock_irqsave(&ha->hardware_lock, flags);
  3199. for (que = 0; que < ha->max_req_queues; que++) {
  3200. req = ha->req_q_map[que];
  3201. if (!req)
  3202. continue;
  3203. for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) {
  3204. sp = req->outstanding_cmds[cnt];
  3205. if (sp) {
  3206. if (!sp->u.scmd.ctx ||
  3207. (sp->flags & SRB_FCP_CMND_DMA_VALID)) {
  3208. spin_unlock_irqrestore(
  3209. &ha->hardware_lock, flags);
  3210. if (ha->isp_ops->abort_command(sp)) {
  3211. ql_log(ql_log_info, vha,
  3212. 0x00b1,
  3213. "mbx abort failed.\n");
  3214. } else {
  3215. ql_log(ql_log_info, vha,
  3216. 0x00b2,
  3217. "mbx abort success.\n");
  3218. }
  3219. spin_lock_irqsave(&ha->hardware_lock, flags);
  3220. }
  3221. }
  3222. }
  3223. }
  3224. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3225. /* Wait for pending cmds (physical and virtual) to complete */
  3226. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3227. WAIT_HOST) == QLA_SUCCESS) {
  3228. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3229. "Done wait for "
  3230. "pending commands.\n");
  3231. }
  3232. }
  3233. }
  3234. /* Minidump related functions */
  3235. static int
  3236. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3237. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3238. {
  3239. struct qla_hw_data *ha = vha->hw;
  3240. struct qla82xx_md_entry_crb *crb_entry;
  3241. uint32_t read_value, opcode, poll_time;
  3242. uint32_t addr, index, crb_addr;
  3243. unsigned long wtime;
  3244. struct qla82xx_md_template_hdr *tmplt_hdr;
  3245. uint32_t rval = QLA_SUCCESS;
  3246. int i;
  3247. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3248. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3249. crb_addr = crb_entry->addr;
  3250. for (i = 0; i < crb_entry->op_count; i++) {
  3251. opcode = crb_entry->crb_ctrl.opcode;
  3252. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3253. qla82xx_md_rw_32(ha, crb_addr,
  3254. crb_entry->value_1, 1);
  3255. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3256. }
  3257. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3258. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3259. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3260. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3261. }
  3262. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3263. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3264. read_value &= crb_entry->value_2;
  3265. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3266. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3267. read_value |= crb_entry->value_3;
  3268. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3269. }
  3270. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3271. }
  3272. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3273. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3274. read_value |= crb_entry->value_3;
  3275. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3276. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3277. }
  3278. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3279. poll_time = crb_entry->crb_strd.poll_timeout;
  3280. wtime = jiffies + poll_time;
  3281. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3282. do {
  3283. if ((read_value & crb_entry->value_2)
  3284. == crb_entry->value_1)
  3285. break;
  3286. else if (time_after_eq(jiffies, wtime)) {
  3287. /* capturing dump failed */
  3288. rval = QLA_FUNCTION_FAILED;
  3289. break;
  3290. } else
  3291. read_value = qla82xx_md_rw_32(ha,
  3292. crb_addr, 0, 0);
  3293. } while (1);
  3294. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3295. }
  3296. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3297. if (crb_entry->crb_strd.state_index_a) {
  3298. index = crb_entry->crb_strd.state_index_a;
  3299. addr = tmplt_hdr->saved_state_array[index];
  3300. } else
  3301. addr = crb_addr;
  3302. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3303. index = crb_entry->crb_ctrl.state_index_v;
  3304. tmplt_hdr->saved_state_array[index] = read_value;
  3305. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3306. }
  3307. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3308. if (crb_entry->crb_strd.state_index_a) {
  3309. index = crb_entry->crb_strd.state_index_a;
  3310. addr = tmplt_hdr->saved_state_array[index];
  3311. } else
  3312. addr = crb_addr;
  3313. if (crb_entry->crb_ctrl.state_index_v) {
  3314. index = crb_entry->crb_ctrl.state_index_v;
  3315. read_value =
  3316. tmplt_hdr->saved_state_array[index];
  3317. } else
  3318. read_value = crb_entry->value_1;
  3319. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3320. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3321. }
  3322. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3323. index = crb_entry->crb_ctrl.state_index_v;
  3324. read_value = tmplt_hdr->saved_state_array[index];
  3325. read_value <<= crb_entry->crb_ctrl.shl;
  3326. read_value >>= crb_entry->crb_ctrl.shr;
  3327. if (crb_entry->value_2)
  3328. read_value &= crb_entry->value_2;
  3329. read_value |= crb_entry->value_3;
  3330. read_value += crb_entry->value_1;
  3331. tmplt_hdr->saved_state_array[index] = read_value;
  3332. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3333. }
  3334. crb_addr += crb_entry->crb_strd.addr_stride;
  3335. }
  3336. return rval;
  3337. }
  3338. static void
  3339. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3340. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3341. {
  3342. struct qla_hw_data *ha = vha->hw;
  3343. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3344. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3345. uint32_t *data_ptr = *d_ptr;
  3346. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3347. r_addr = ocm_hdr->read_addr;
  3348. r_stride = ocm_hdr->read_addr_stride;
  3349. loop_cnt = ocm_hdr->op_count;
  3350. for (i = 0; i < loop_cnt; i++) {
  3351. r_value = RD_REG_DWORD((void __iomem *)
  3352. (r_addr + ha->nx_pcibase));
  3353. *data_ptr++ = cpu_to_le32(r_value);
  3354. r_addr += r_stride;
  3355. }
  3356. *d_ptr = data_ptr;
  3357. }
  3358. static void
  3359. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3360. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3361. {
  3362. struct qla_hw_data *ha = vha->hw;
  3363. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3364. struct qla82xx_md_entry_mux *mux_hdr;
  3365. uint32_t *data_ptr = *d_ptr;
  3366. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3367. r_addr = mux_hdr->read_addr;
  3368. s_addr = mux_hdr->select_addr;
  3369. s_stride = mux_hdr->select_value_stride;
  3370. s_value = mux_hdr->select_value;
  3371. loop_cnt = mux_hdr->op_count;
  3372. for (i = 0; i < loop_cnt; i++) {
  3373. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3374. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3375. *data_ptr++ = cpu_to_le32(s_value);
  3376. *data_ptr++ = cpu_to_le32(r_value);
  3377. s_value += s_stride;
  3378. }
  3379. *d_ptr = data_ptr;
  3380. }
  3381. static void
  3382. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3383. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3384. {
  3385. struct qla_hw_data *ha = vha->hw;
  3386. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3387. struct qla82xx_md_entry_crb *crb_hdr;
  3388. uint32_t *data_ptr = *d_ptr;
  3389. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3390. r_addr = crb_hdr->addr;
  3391. r_stride = crb_hdr->crb_strd.addr_stride;
  3392. loop_cnt = crb_hdr->op_count;
  3393. for (i = 0; i < loop_cnt; i++) {
  3394. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3395. *data_ptr++ = cpu_to_le32(r_addr);
  3396. *data_ptr++ = cpu_to_le32(r_value);
  3397. r_addr += r_stride;
  3398. }
  3399. *d_ptr = data_ptr;
  3400. }
  3401. static int
  3402. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3403. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3404. {
  3405. struct qla_hw_data *ha = vha->hw;
  3406. uint32_t addr, r_addr, c_addr, t_r_addr;
  3407. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3408. unsigned long p_wait, w_time, p_mask;
  3409. uint32_t c_value_w, c_value_r;
  3410. struct qla82xx_md_entry_cache *cache_hdr;
  3411. int rval = QLA_FUNCTION_FAILED;
  3412. uint32_t *data_ptr = *d_ptr;
  3413. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3414. loop_count = cache_hdr->op_count;
  3415. r_addr = cache_hdr->read_addr;
  3416. c_addr = cache_hdr->control_addr;
  3417. c_value_w = cache_hdr->cache_ctrl.write_value;
  3418. t_r_addr = cache_hdr->tag_reg_addr;
  3419. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3420. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3421. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3422. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3423. for (i = 0; i < loop_count; i++) {
  3424. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3425. if (c_value_w)
  3426. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3427. if (p_mask) {
  3428. w_time = jiffies + p_wait;
  3429. do {
  3430. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3431. if ((c_value_r & p_mask) == 0)
  3432. break;
  3433. else if (time_after_eq(jiffies, w_time)) {
  3434. /* capturing dump failed */
  3435. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3436. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3437. "w_time: 0x%lx\n",
  3438. c_value_r, p_mask, w_time);
  3439. return rval;
  3440. }
  3441. } while (1);
  3442. }
  3443. addr = r_addr;
  3444. for (k = 0; k < r_cnt; k++) {
  3445. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3446. *data_ptr++ = cpu_to_le32(r_value);
  3447. addr += cache_hdr->read_ctrl.read_addr_stride;
  3448. }
  3449. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3450. }
  3451. *d_ptr = data_ptr;
  3452. return QLA_SUCCESS;
  3453. }
  3454. static void
  3455. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3456. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3457. {
  3458. struct qla_hw_data *ha = vha->hw;
  3459. uint32_t addr, r_addr, c_addr, t_r_addr;
  3460. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3461. uint32_t c_value_w;
  3462. struct qla82xx_md_entry_cache *cache_hdr;
  3463. uint32_t *data_ptr = *d_ptr;
  3464. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3465. loop_count = cache_hdr->op_count;
  3466. r_addr = cache_hdr->read_addr;
  3467. c_addr = cache_hdr->control_addr;
  3468. c_value_w = cache_hdr->cache_ctrl.write_value;
  3469. t_r_addr = cache_hdr->tag_reg_addr;
  3470. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3471. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3472. for (i = 0; i < loop_count; i++) {
  3473. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3474. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3475. addr = r_addr;
  3476. for (k = 0; k < r_cnt; k++) {
  3477. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3478. *data_ptr++ = cpu_to_le32(r_value);
  3479. addr += cache_hdr->read_ctrl.read_addr_stride;
  3480. }
  3481. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3482. }
  3483. *d_ptr = data_ptr;
  3484. }
  3485. static void
  3486. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3487. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3488. {
  3489. struct qla_hw_data *ha = vha->hw;
  3490. uint32_t s_addr, r_addr;
  3491. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3492. uint32_t i, k, loop_cnt;
  3493. struct qla82xx_md_entry_queue *q_hdr;
  3494. uint32_t *data_ptr = *d_ptr;
  3495. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3496. s_addr = q_hdr->select_addr;
  3497. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3498. r_stride = q_hdr->rd_strd.read_addr_stride;
  3499. loop_cnt = q_hdr->op_count;
  3500. for (i = 0; i < loop_cnt; i++) {
  3501. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3502. r_addr = q_hdr->read_addr;
  3503. for (k = 0; k < r_cnt; k++) {
  3504. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3505. *data_ptr++ = cpu_to_le32(r_value);
  3506. r_addr += r_stride;
  3507. }
  3508. qid += q_hdr->q_strd.queue_id_stride;
  3509. }
  3510. *d_ptr = data_ptr;
  3511. }
  3512. static void
  3513. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3514. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3515. {
  3516. struct qla_hw_data *ha = vha->hw;
  3517. uint32_t r_addr, r_value;
  3518. uint32_t i, loop_cnt;
  3519. struct qla82xx_md_entry_rdrom *rom_hdr;
  3520. uint32_t *data_ptr = *d_ptr;
  3521. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3522. r_addr = rom_hdr->read_addr;
  3523. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3524. for (i = 0; i < loop_cnt; i++) {
  3525. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3526. (r_addr & 0xFFFF0000), 1);
  3527. r_value = qla82xx_md_rw_32(ha,
  3528. MD_DIRECT_ROM_READ_BASE +
  3529. (r_addr & 0x0000FFFF), 0, 0);
  3530. *data_ptr++ = cpu_to_le32(r_value);
  3531. r_addr += sizeof(uint32_t);
  3532. }
  3533. *d_ptr = data_ptr;
  3534. }
  3535. static int
  3536. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3537. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3538. {
  3539. struct qla_hw_data *ha = vha->hw;
  3540. uint32_t r_addr, r_value, r_data;
  3541. uint32_t i, j, loop_cnt;
  3542. struct qla82xx_md_entry_rdmem *m_hdr;
  3543. unsigned long flags;
  3544. int rval = QLA_FUNCTION_FAILED;
  3545. uint32_t *data_ptr = *d_ptr;
  3546. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3547. r_addr = m_hdr->read_addr;
  3548. loop_cnt = m_hdr->read_data_size/16;
  3549. if (r_addr & 0xf) {
  3550. ql_log(ql_log_warn, vha, 0xb033,
  3551. "Read addr 0x%x not 16 bytes aligned\n", r_addr);
  3552. return rval;
  3553. }
  3554. if (m_hdr->read_data_size % 16) {
  3555. ql_log(ql_log_warn, vha, 0xb034,
  3556. "Read data[0x%x] not multiple of 16 bytes\n",
  3557. m_hdr->read_data_size);
  3558. return rval;
  3559. }
  3560. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3561. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3562. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3563. write_lock_irqsave(&ha->hw_lock, flags);
  3564. for (i = 0; i < loop_cnt; i++) {
  3565. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3566. r_value = 0;
  3567. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3568. r_value = MIU_TA_CTL_ENABLE;
  3569. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3570. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3571. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3572. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3573. r_value = qla82xx_md_rw_32(ha,
  3574. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3575. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3576. break;
  3577. }
  3578. if (j >= MAX_CTL_CHECK) {
  3579. printk_ratelimited(KERN_ERR
  3580. "failed to read through agent\n");
  3581. write_unlock_irqrestore(&ha->hw_lock, flags);
  3582. return rval;
  3583. }
  3584. for (j = 0; j < 4; j++) {
  3585. r_data = qla82xx_md_rw_32(ha,
  3586. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3587. *data_ptr++ = cpu_to_le32(r_data);
  3588. }
  3589. r_addr += 16;
  3590. }
  3591. write_unlock_irqrestore(&ha->hw_lock, flags);
  3592. *d_ptr = data_ptr;
  3593. return QLA_SUCCESS;
  3594. }
  3595. static int
  3596. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3597. {
  3598. struct qla_hw_data *ha = vha->hw;
  3599. uint64_t chksum = 0;
  3600. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3601. int count = ha->md_template_size/sizeof(uint32_t);
  3602. while (count-- > 0)
  3603. chksum += *d_ptr++;
  3604. while (chksum >> 32)
  3605. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3606. return ~chksum;
  3607. }
  3608. static void
  3609. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3610. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3611. {
  3612. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3613. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3614. "Skipping entry[%d]: "
  3615. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3616. index, entry_hdr->entry_type,
  3617. entry_hdr->d_ctrl.entry_capture_mask);
  3618. }
  3619. int
  3620. qla82xx_md_collect(scsi_qla_host_t *vha)
  3621. {
  3622. struct qla_hw_data *ha = vha->hw;
  3623. int no_entry_hdr = 0;
  3624. qla82xx_md_entry_hdr_t *entry_hdr;
  3625. struct qla82xx_md_template_hdr *tmplt_hdr;
  3626. uint32_t *data_ptr;
  3627. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3628. int i = 0, rval = QLA_FUNCTION_FAILED;
  3629. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3630. data_ptr = (uint32_t *)ha->md_dump;
  3631. if (ha->fw_dumped) {
  3632. ql_log(ql_log_warn, vha, 0xb037,
  3633. "Firmware has been previously dumped (%p) "
  3634. "-- ignoring request.\n", ha->fw_dump);
  3635. goto md_failed;
  3636. }
  3637. ha->fw_dumped = 0;
  3638. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3639. ql_log(ql_log_warn, vha, 0xb038,
  3640. "Memory not allocated for minidump capture\n");
  3641. goto md_failed;
  3642. }
  3643. if (ha->flags.isp82xx_no_md_cap) {
  3644. ql_log(ql_log_warn, vha, 0xb054,
  3645. "Forced reset from application, "
  3646. "ignore minidump capture\n");
  3647. ha->flags.isp82xx_no_md_cap = 0;
  3648. goto md_failed;
  3649. }
  3650. if (qla82xx_validate_template_chksum(vha)) {
  3651. ql_log(ql_log_info, vha, 0xb039,
  3652. "Template checksum validation error\n");
  3653. goto md_failed;
  3654. }
  3655. no_entry_hdr = tmplt_hdr->num_of_entries;
  3656. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3657. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3658. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3659. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3660. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3661. /* Validate whether required debug level is set */
  3662. if ((f_capture_mask & 0x3) != 0x3) {
  3663. ql_log(ql_log_warn, vha, 0xb03c,
  3664. "Minimum required capture mask[0x%x] level not set\n",
  3665. f_capture_mask);
  3666. goto md_failed;
  3667. }
  3668. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3669. tmplt_hdr->driver_info[0] = vha->host_no;
  3670. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3671. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3672. QLA_DRIVER_BETA_VER;
  3673. total_data_size = ha->md_dump_size;
  3674. ql_dbg(ql_dbg_p3p, vha, 0xb03d,
  3675. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3676. /* Check whether template obtained is valid */
  3677. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3678. ql_log(ql_log_warn, vha, 0xb04e,
  3679. "Bad template header entry type: 0x%x obtained\n",
  3680. tmplt_hdr->entry_type);
  3681. goto md_failed;
  3682. }
  3683. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3684. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3685. /* Walk through the entry headers */
  3686. for (i = 0; i < no_entry_hdr; i++) {
  3687. if (data_collected > total_data_size) {
  3688. ql_log(ql_log_warn, vha, 0xb03e,
  3689. "More MiniDump data collected: [0x%x]\n",
  3690. data_collected);
  3691. goto md_failed;
  3692. }
  3693. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3694. ql2xmdcapmask)) {
  3695. entry_hdr->d_ctrl.driver_flags |=
  3696. QLA82XX_DBG_SKIPPED_FLAG;
  3697. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3698. "Skipping entry[%d]: "
  3699. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3700. i, entry_hdr->entry_type,
  3701. entry_hdr->d_ctrl.entry_capture_mask);
  3702. goto skip_nxt_entry;
  3703. }
  3704. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3705. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3706. "entry_type: 0x%x, captrue_mask: 0x%x\n",
  3707. __func__, i, data_ptr, entry_hdr,
  3708. entry_hdr->entry_type,
  3709. entry_hdr->d_ctrl.entry_capture_mask);
  3710. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3711. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3712. data_collected, (ha->md_dump_size - data_collected));
  3713. /* Decode the entry type and take
  3714. * required action to capture debug data */
  3715. switch (entry_hdr->entry_type) {
  3716. case QLA82XX_RDEND:
  3717. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3718. break;
  3719. case QLA82XX_CNTRL:
  3720. rval = qla82xx_minidump_process_control(vha,
  3721. entry_hdr, &data_ptr);
  3722. if (rval != QLA_SUCCESS) {
  3723. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3724. goto md_failed;
  3725. }
  3726. break;
  3727. case QLA82XX_RDCRB:
  3728. qla82xx_minidump_process_rdcrb(vha,
  3729. entry_hdr, &data_ptr);
  3730. break;
  3731. case QLA82XX_RDMEM:
  3732. rval = qla82xx_minidump_process_rdmem(vha,
  3733. entry_hdr, &data_ptr);
  3734. if (rval != QLA_SUCCESS) {
  3735. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3736. goto md_failed;
  3737. }
  3738. break;
  3739. case QLA82XX_BOARD:
  3740. case QLA82XX_RDROM:
  3741. qla82xx_minidump_process_rdrom(vha,
  3742. entry_hdr, &data_ptr);
  3743. break;
  3744. case QLA82XX_L2DTG:
  3745. case QLA82XX_L2ITG:
  3746. case QLA82XX_L2DAT:
  3747. case QLA82XX_L2INS:
  3748. rval = qla82xx_minidump_process_l2tag(vha,
  3749. entry_hdr, &data_ptr);
  3750. if (rval != QLA_SUCCESS) {
  3751. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3752. goto md_failed;
  3753. }
  3754. break;
  3755. case QLA82XX_L1DAT:
  3756. case QLA82XX_L1INS:
  3757. qla82xx_minidump_process_l1cache(vha,
  3758. entry_hdr, &data_ptr);
  3759. break;
  3760. case QLA82XX_RDOCM:
  3761. qla82xx_minidump_process_rdocm(vha,
  3762. entry_hdr, &data_ptr);
  3763. break;
  3764. case QLA82XX_RDMUX:
  3765. qla82xx_minidump_process_rdmux(vha,
  3766. entry_hdr, &data_ptr);
  3767. break;
  3768. case QLA82XX_QUEUE:
  3769. qla82xx_minidump_process_queue(vha,
  3770. entry_hdr, &data_ptr);
  3771. break;
  3772. case QLA82XX_RDNOP:
  3773. default:
  3774. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3775. break;
  3776. }
  3777. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3778. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3779. data_collected = (uint8_t *)data_ptr -
  3780. (uint8_t *)ha->md_dump;
  3781. skip_nxt_entry:
  3782. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3783. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3784. }
  3785. if (data_collected != total_data_size) {
  3786. ql_dbg(ql_dbg_p3p, vha, 0xb043,
  3787. "MiniDump data mismatch: Data collected: [0x%x],"
  3788. "total_data_size:[0x%x]\n",
  3789. data_collected, total_data_size);
  3790. goto md_failed;
  3791. }
  3792. ql_log(ql_log_info, vha, 0xb044,
  3793. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3794. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3795. ha->fw_dumped = 1;
  3796. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3797. md_failed:
  3798. return rval;
  3799. }
  3800. int
  3801. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3802. {
  3803. struct qla_hw_data *ha = vha->hw;
  3804. int i, k;
  3805. struct qla82xx_md_template_hdr *tmplt_hdr;
  3806. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3807. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3808. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3809. ql_log(ql_log_info, vha, 0xb045,
  3810. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3811. ql2xmdcapmask);
  3812. }
  3813. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3814. if (i & ql2xmdcapmask)
  3815. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3816. }
  3817. if (ha->md_dump) {
  3818. ql_log(ql_log_warn, vha, 0xb046,
  3819. "Firmware dump previously allocated.\n");
  3820. return 1;
  3821. }
  3822. ha->md_dump = vmalloc(ha->md_dump_size);
  3823. if (ha->md_dump == NULL) {
  3824. ql_log(ql_log_warn, vha, 0xb047,
  3825. "Unable to allocate memory for Minidump size "
  3826. "(0x%x).\n", ha->md_dump_size);
  3827. return 1;
  3828. }
  3829. return 0;
  3830. }
  3831. void
  3832. qla82xx_md_free(scsi_qla_host_t *vha)
  3833. {
  3834. struct qla_hw_data *ha = vha->hw;
  3835. /* Release the template header allocated */
  3836. if (ha->md_tmplt_hdr) {
  3837. ql_log(ql_log_info, vha, 0xb048,
  3838. "Free MiniDump template: %p, size (%d KB)\n",
  3839. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3840. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3841. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3842. ha->md_tmplt_hdr = NULL;
  3843. }
  3844. /* Release the template data buffer allocated */
  3845. if (ha->md_dump) {
  3846. ql_log(ql_log_info, vha, 0xb049,
  3847. "Free MiniDump memory: %p, size (%d KB)\n",
  3848. ha->md_dump, ha->md_dump_size / 1024);
  3849. vfree(ha->md_dump);
  3850. ha->md_dump_size = 0;
  3851. ha->md_dump = NULL;
  3852. }
  3853. }
  3854. void
  3855. qla82xx_md_prep(scsi_qla_host_t *vha)
  3856. {
  3857. struct qla_hw_data *ha = vha->hw;
  3858. int rval;
  3859. /* Get Minidump template size */
  3860. rval = qla82xx_md_get_template_size(vha);
  3861. if (rval == QLA_SUCCESS) {
  3862. ql_log(ql_log_info, vha, 0xb04a,
  3863. "MiniDump Template size obtained (%d KB)\n",
  3864. ha->md_template_size / 1024);
  3865. /* Get Minidump template */
  3866. rval = qla82xx_md_get_template(vha);
  3867. if (rval == QLA_SUCCESS) {
  3868. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3869. "MiniDump Template obtained\n");
  3870. /* Allocate memory for minidump */
  3871. rval = qla82xx_md_alloc(vha);
  3872. if (rval == QLA_SUCCESS)
  3873. ql_log(ql_log_info, vha, 0xb04c,
  3874. "MiniDump memory allocated (%d KB)\n",
  3875. ha->md_dump_size / 1024);
  3876. else {
  3877. ql_log(ql_log_info, vha, 0xb04d,
  3878. "Free MiniDump template: %p, size: (%d KB)\n",
  3879. ha->md_tmplt_hdr,
  3880. ha->md_template_size / 1024);
  3881. dma_free_coherent(&ha->pdev->dev,
  3882. ha->md_template_size,
  3883. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3884. ha->md_tmplt_hdr = NULL;
  3885. }
  3886. }
  3887. }
  3888. }
  3889. int
  3890. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3891. {
  3892. int rval;
  3893. struct qla_hw_data *ha = vha->hw;
  3894. qla82xx_idc_lock(ha);
  3895. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3896. if (rval) {
  3897. ql_log(ql_log_warn, vha, 0xb050,
  3898. "mbx set led config failed in %s\n", __func__);
  3899. goto exit;
  3900. }
  3901. ha->beacon_blink_led = 1;
  3902. exit:
  3903. qla82xx_idc_unlock(ha);
  3904. return rval;
  3905. }
  3906. int
  3907. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3908. {
  3909. int rval;
  3910. struct qla_hw_data *ha = vha->hw;
  3911. qla82xx_idc_lock(ha);
  3912. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3913. if (rval) {
  3914. ql_log(ql_log_warn, vha, 0xb051,
  3915. "mbx set led config failed in %s\n", __func__);
  3916. goto exit;
  3917. }
  3918. ha->beacon_blink_led = 0;
  3919. exit:
  3920. qla82xx_idc_unlock(ha);
  3921. return rval;
  3922. }