qla_mbx.c 123 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include "qla_target.h"
  9. #include <linux/delay.h>
  10. #include <linux/gfp.h>
  11. /*
  12. * qla2x00_mailbox_command
  13. * Issue mailbox command and waits for completion.
  14. *
  15. * Input:
  16. * ha = adapter block pointer.
  17. * mcp = driver internal mbx struct pointer.
  18. *
  19. * Output:
  20. * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
  21. *
  22. * Returns:
  23. * 0 : QLA_SUCCESS = cmd performed success
  24. * 1 : QLA_FUNCTION_FAILED (error encountered)
  25. * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
  26. *
  27. * Context:
  28. * Kernel context.
  29. */
  30. static int
  31. qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
  32. {
  33. int rval;
  34. unsigned long flags = 0;
  35. device_reg_t __iomem *reg;
  36. uint8_t abort_active;
  37. uint8_t io_lock_on;
  38. uint16_t command = 0;
  39. uint16_t *iptr;
  40. uint16_t __iomem *optr;
  41. uint32_t cnt;
  42. uint32_t mboxes;
  43. unsigned long wait_time;
  44. struct qla_hw_data *ha = vha->hw;
  45. scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
  46. ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
  47. if (ha->pdev->error_state > pci_channel_io_frozen) {
  48. ql_log(ql_log_warn, vha, 0x1001,
  49. "error_state is greater than pci_channel_io_frozen, "
  50. "exiting.\n");
  51. return QLA_FUNCTION_TIMEOUT;
  52. }
  53. if (vha->device_flags & DFLG_DEV_FAILED) {
  54. ql_log(ql_log_warn, vha, 0x1002,
  55. "Device in failed state, exiting.\n");
  56. return QLA_FUNCTION_TIMEOUT;
  57. }
  58. reg = ha->iobase;
  59. io_lock_on = base_vha->flags.init_done;
  60. rval = QLA_SUCCESS;
  61. abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
  62. if (ha->flags.pci_channel_io_perm_failure) {
  63. ql_log(ql_log_warn, vha, 0x1003,
  64. "Perm failure on EEH timeout MBX, exiting.\n");
  65. return QLA_FUNCTION_TIMEOUT;
  66. }
  67. if (IS_QLA82XX(ha) && ha->flags.isp82xx_fw_hung) {
  68. /* Setting Link-Down error */
  69. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  70. ql_log(ql_log_warn, vha, 0x1004,
  71. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  72. return QLA_FUNCTION_TIMEOUT;
  73. }
  74. /*
  75. * Wait for active mailbox commands to finish by waiting at most tov
  76. * seconds. This is to serialize actual issuing of mailbox cmds during
  77. * non ISP abort time.
  78. */
  79. if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
  80. /* Timeout occurred. Return error. */
  81. ql_log(ql_log_warn, vha, 0x1005,
  82. "Cmd access timeout, cmd=0x%x, Exiting.\n",
  83. mcp->mb[0]);
  84. return QLA_FUNCTION_TIMEOUT;
  85. }
  86. ha->flags.mbox_busy = 1;
  87. /* Save mailbox command for debug */
  88. ha->mcp = mcp;
  89. ql_dbg(ql_dbg_mbx, vha, 0x1006,
  90. "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
  91. spin_lock_irqsave(&ha->hardware_lock, flags);
  92. /* Load mailbox registers. */
  93. if (IS_QLA82XX(ha))
  94. optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
  95. else if (IS_FWI2_CAPABLE(ha) && !IS_QLA82XX(ha))
  96. optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
  97. else
  98. optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
  99. iptr = mcp->mb;
  100. command = mcp->mb[0];
  101. mboxes = mcp->out_mb;
  102. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  103. if (IS_QLA2200(ha) && cnt == 8)
  104. optr =
  105. (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
  106. if (mboxes & BIT_0)
  107. WRT_REG_WORD(optr, *iptr);
  108. mboxes >>= 1;
  109. optr++;
  110. iptr++;
  111. }
  112. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1111,
  113. "Loaded MBX registers (displayed in bytes) =.\n");
  114. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1112,
  115. (uint8_t *)mcp->mb, 16);
  116. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1113,
  117. ".\n");
  118. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1114,
  119. ((uint8_t *)mcp->mb + 0x10), 16);
  120. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1115,
  121. ".\n");
  122. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1116,
  123. ((uint8_t *)mcp->mb + 0x20), 8);
  124. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
  125. "I/O Address = %p.\n", optr);
  126. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x100e);
  127. /* Issue set host interrupt command to send cmd out. */
  128. ha->flags.mbox_int = 0;
  129. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  130. /* Unlock mbx registers and wait for interrupt */
  131. ql_dbg(ql_dbg_mbx, vha, 0x100f,
  132. "Going to unlock irq & waiting for interrupts. "
  133. "jiffies=%lx.\n", jiffies);
  134. /* Wait for mbx cmd completion until timeout */
  135. if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
  136. set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  137. if (IS_QLA82XX(ha)) {
  138. if (RD_REG_DWORD(&reg->isp82.hint) &
  139. HINT_MBX_INT_PENDING) {
  140. spin_unlock_irqrestore(&ha->hardware_lock,
  141. flags);
  142. ha->flags.mbox_busy = 0;
  143. ql_dbg(ql_dbg_mbx, vha, 0x1010,
  144. "Pending mailbox timeout, exiting.\n");
  145. rval = QLA_FUNCTION_TIMEOUT;
  146. goto premature_exit;
  147. }
  148. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  149. } else if (IS_FWI2_CAPABLE(ha))
  150. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  151. else
  152. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  153. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  154. wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
  155. clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
  156. } else {
  157. ql_dbg(ql_dbg_mbx, vha, 0x1011,
  158. "Cmd=%x Polling Mode.\n", command);
  159. if (IS_QLA82XX(ha)) {
  160. if (RD_REG_DWORD(&reg->isp82.hint) &
  161. HINT_MBX_INT_PENDING) {
  162. spin_unlock_irqrestore(&ha->hardware_lock,
  163. flags);
  164. ha->flags.mbox_busy = 0;
  165. ql_dbg(ql_dbg_mbx, vha, 0x1012,
  166. "Pending mailbox timeout, exiting.\n");
  167. rval = QLA_FUNCTION_TIMEOUT;
  168. goto premature_exit;
  169. }
  170. WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
  171. } else if (IS_FWI2_CAPABLE(ha))
  172. WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
  173. else
  174. WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
  175. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  176. wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
  177. while (!ha->flags.mbox_int) {
  178. if (time_after(jiffies, wait_time))
  179. break;
  180. /* Check for pending interrupts. */
  181. qla2x00_poll(ha->rsp_q_map[0]);
  182. if (!ha->flags.mbox_int &&
  183. !(IS_QLA2200(ha) &&
  184. command == MBC_LOAD_RISC_RAM_EXTENDED))
  185. msleep(10);
  186. } /* while */
  187. ql_dbg(ql_dbg_mbx, vha, 0x1013,
  188. "Waited %d sec.\n",
  189. (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
  190. }
  191. /* Check whether we timed out */
  192. if (ha->flags.mbox_int) {
  193. uint16_t *iptr2;
  194. ql_dbg(ql_dbg_mbx, vha, 0x1014,
  195. "Cmd=%x completed.\n", command);
  196. /* Got interrupt. Clear the flag. */
  197. ha->flags.mbox_int = 0;
  198. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  199. if ((IS_QLA82XX(ha) && ha->flags.isp82xx_fw_hung)) {
  200. ha->flags.mbox_busy = 0;
  201. /* Setting Link-Down error */
  202. mcp->mb[0] = MBS_LINK_DOWN_ERROR;
  203. ha->mcp = NULL;
  204. rval = QLA_FUNCTION_FAILED;
  205. ql_log(ql_log_warn, vha, 0x1015,
  206. "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
  207. goto premature_exit;
  208. }
  209. if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
  210. rval = QLA_FUNCTION_FAILED;
  211. /* Load return mailbox registers. */
  212. iptr2 = mcp->mb;
  213. iptr = (uint16_t *)&ha->mailbox_out[0];
  214. mboxes = mcp->in_mb;
  215. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  216. if (mboxes & BIT_0)
  217. *iptr2 = *iptr;
  218. mboxes >>= 1;
  219. iptr2++;
  220. iptr++;
  221. }
  222. } else {
  223. uint16_t mb0;
  224. uint32_t ictrl;
  225. if (IS_FWI2_CAPABLE(ha)) {
  226. mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
  227. ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
  228. } else {
  229. mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
  230. ictrl = RD_REG_WORD(&reg->isp.ictrl);
  231. }
  232. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
  233. "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
  234. "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
  235. ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
  236. /*
  237. * Attempt to capture a firmware dump for further analysis
  238. * of the current firmware state
  239. */
  240. ha->isp_ops->fw_dump(vha, 0);
  241. rval = QLA_FUNCTION_TIMEOUT;
  242. }
  243. ha->flags.mbox_busy = 0;
  244. /* Clean up */
  245. ha->mcp = NULL;
  246. if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
  247. ql_dbg(ql_dbg_mbx, vha, 0x101a,
  248. "Checking for additional resp interrupt.\n");
  249. /* polling mode for non isp_abort commands. */
  250. qla2x00_poll(ha->rsp_q_map[0]);
  251. }
  252. if (rval == QLA_FUNCTION_TIMEOUT &&
  253. mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
  254. if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
  255. ha->flags.eeh_busy) {
  256. /* not in dpc. schedule it for dpc to take over. */
  257. ql_dbg(ql_dbg_mbx, vha, 0x101b,
  258. "Timeout, schedule isp_abort_needed.\n");
  259. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  260. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  261. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  262. if (IS_QLA82XX(ha)) {
  263. ql_dbg(ql_dbg_mbx, vha, 0x112a,
  264. "disabling pause transmit on port "
  265. "0 & 1.\n");
  266. qla82xx_wr_32(ha,
  267. QLA82XX_CRB_NIU + 0x98,
  268. CRB_NIU_XG_PAUSE_CTL_P0|
  269. CRB_NIU_XG_PAUSE_CTL_P1);
  270. }
  271. ql_log(ql_log_info, base_vha, 0x101c,
  272. "Mailbox cmd timeout occurred, cmd=0x%x, "
  273. "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
  274. "abort.\n", command, mcp->mb[0],
  275. ha->flags.eeh_busy);
  276. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  277. qla2xxx_wake_dpc(vha);
  278. }
  279. } else if (!abort_active) {
  280. /* call abort directly since we are in the DPC thread */
  281. ql_dbg(ql_dbg_mbx, vha, 0x101d,
  282. "Timeout, calling abort_isp.\n");
  283. if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
  284. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
  285. !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  286. if (IS_QLA82XX(ha)) {
  287. ql_dbg(ql_dbg_mbx, vha, 0x112b,
  288. "disabling pause transmit on port "
  289. "0 & 1.\n");
  290. qla82xx_wr_32(ha,
  291. QLA82XX_CRB_NIU + 0x98,
  292. CRB_NIU_XG_PAUSE_CTL_P0|
  293. CRB_NIU_XG_PAUSE_CTL_P1);
  294. }
  295. ql_log(ql_log_info, base_vha, 0x101e,
  296. "Mailbox cmd timeout occurred, cmd=0x%x, "
  297. "mb[0]=0x%x. Scheduling ISP abort ",
  298. command, mcp->mb[0]);
  299. set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  300. clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  301. /* Allow next mbx cmd to come in. */
  302. complete(&ha->mbx_cmd_comp);
  303. if (ha->isp_ops->abort_isp(vha)) {
  304. /* Failed. retry later. */
  305. set_bit(ISP_ABORT_NEEDED,
  306. &vha->dpc_flags);
  307. }
  308. clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
  309. ql_dbg(ql_dbg_mbx, vha, 0x101f,
  310. "Finished abort_isp.\n");
  311. goto mbx_done;
  312. }
  313. }
  314. }
  315. premature_exit:
  316. /* Allow next mbx cmd to come in. */
  317. complete(&ha->mbx_cmd_comp);
  318. mbx_done:
  319. if (rval) {
  320. ql_log(ql_log_warn, base_vha, 0x1020,
  321. "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
  322. mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
  323. } else {
  324. ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
  325. }
  326. return rval;
  327. }
  328. int
  329. qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
  330. uint32_t risc_code_size)
  331. {
  332. int rval;
  333. struct qla_hw_data *ha = vha->hw;
  334. mbx_cmd_t mc;
  335. mbx_cmd_t *mcp = &mc;
  336. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
  337. "Entered %s.\n", __func__);
  338. if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
  339. mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
  340. mcp->mb[8] = MSW(risc_addr);
  341. mcp->out_mb = MBX_8|MBX_0;
  342. } else {
  343. mcp->mb[0] = MBC_LOAD_RISC_RAM;
  344. mcp->out_mb = MBX_0;
  345. }
  346. mcp->mb[1] = LSW(risc_addr);
  347. mcp->mb[2] = MSW(req_dma);
  348. mcp->mb[3] = LSW(req_dma);
  349. mcp->mb[6] = MSW(MSD(req_dma));
  350. mcp->mb[7] = LSW(MSD(req_dma));
  351. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  352. if (IS_FWI2_CAPABLE(ha)) {
  353. mcp->mb[4] = MSW(risc_code_size);
  354. mcp->mb[5] = LSW(risc_code_size);
  355. mcp->out_mb |= MBX_5|MBX_4;
  356. } else {
  357. mcp->mb[4] = LSW(risc_code_size);
  358. mcp->out_mb |= MBX_4;
  359. }
  360. mcp->in_mb = MBX_0;
  361. mcp->tov = MBX_TOV_SECONDS;
  362. mcp->flags = 0;
  363. rval = qla2x00_mailbox_command(vha, mcp);
  364. if (rval != QLA_SUCCESS) {
  365. ql_dbg(ql_dbg_mbx, vha, 0x1023,
  366. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  367. } else {
  368. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
  369. "Done %s.\n", __func__);
  370. }
  371. return rval;
  372. }
  373. #define EXTENDED_BB_CREDITS BIT_0
  374. /*
  375. * qla2x00_execute_fw
  376. * Start adapter firmware.
  377. *
  378. * Input:
  379. * ha = adapter block pointer.
  380. * TARGET_QUEUE_LOCK must be released.
  381. * ADAPTER_STATE_LOCK must be released.
  382. *
  383. * Returns:
  384. * qla2x00 local function return status code.
  385. *
  386. * Context:
  387. * Kernel context.
  388. */
  389. int
  390. qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
  391. {
  392. int rval;
  393. struct qla_hw_data *ha = vha->hw;
  394. mbx_cmd_t mc;
  395. mbx_cmd_t *mcp = &mc;
  396. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
  397. "Entered %s.\n", __func__);
  398. mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
  399. mcp->out_mb = MBX_0;
  400. mcp->in_mb = MBX_0;
  401. if (IS_FWI2_CAPABLE(ha)) {
  402. mcp->mb[1] = MSW(risc_addr);
  403. mcp->mb[2] = LSW(risc_addr);
  404. mcp->mb[3] = 0;
  405. if (IS_QLA81XX(ha) || IS_QLA83XX(ha)) {
  406. struct nvram_81xx *nv = ha->nvram;
  407. mcp->mb[4] = (nv->enhanced_features &
  408. EXTENDED_BB_CREDITS);
  409. } else
  410. mcp->mb[4] = 0;
  411. mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
  412. mcp->in_mb |= MBX_1;
  413. } else {
  414. mcp->mb[1] = LSW(risc_addr);
  415. mcp->out_mb |= MBX_1;
  416. if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
  417. mcp->mb[2] = 0;
  418. mcp->out_mb |= MBX_2;
  419. }
  420. }
  421. mcp->tov = MBX_TOV_SECONDS;
  422. mcp->flags = 0;
  423. rval = qla2x00_mailbox_command(vha, mcp);
  424. if (rval != QLA_SUCCESS) {
  425. ql_dbg(ql_dbg_mbx, vha, 0x1026,
  426. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  427. } else {
  428. if (IS_FWI2_CAPABLE(ha)) {
  429. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
  430. "Done exchanges=%x.\n", mcp->mb[1]);
  431. } else {
  432. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
  433. "Done %s.\n", __func__);
  434. }
  435. }
  436. return rval;
  437. }
  438. /*
  439. * qla2x00_get_fw_version
  440. * Get firmware version.
  441. *
  442. * Input:
  443. * ha: adapter state pointer.
  444. * major: pointer for major number.
  445. * minor: pointer for minor number.
  446. * subminor: pointer for subminor number.
  447. *
  448. * Returns:
  449. * qla2x00 local function return status code.
  450. *
  451. * Context:
  452. * Kernel context.
  453. */
  454. int
  455. qla2x00_get_fw_version(scsi_qla_host_t *vha)
  456. {
  457. int rval;
  458. mbx_cmd_t mc;
  459. mbx_cmd_t *mcp = &mc;
  460. struct qla_hw_data *ha = vha->hw;
  461. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
  462. "Entered %s.\n", __func__);
  463. mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
  464. mcp->out_mb = MBX_0;
  465. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  466. if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha))
  467. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
  468. if (IS_FWI2_CAPABLE(ha))
  469. mcp->in_mb |= MBX_17|MBX_16|MBX_15;
  470. mcp->flags = 0;
  471. mcp->tov = MBX_TOV_SECONDS;
  472. rval = qla2x00_mailbox_command(vha, mcp);
  473. if (rval != QLA_SUCCESS)
  474. goto failed;
  475. /* Return mailbox data. */
  476. ha->fw_major_version = mcp->mb[1];
  477. ha->fw_minor_version = mcp->mb[2];
  478. ha->fw_subminor_version = mcp->mb[3];
  479. ha->fw_attributes = mcp->mb[6];
  480. if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
  481. ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
  482. else
  483. ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
  484. if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw)) {
  485. ha->mpi_version[0] = mcp->mb[10] & 0xff;
  486. ha->mpi_version[1] = mcp->mb[11] >> 8;
  487. ha->mpi_version[2] = mcp->mb[11] & 0xff;
  488. ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
  489. ha->phy_version[0] = mcp->mb[8] & 0xff;
  490. ha->phy_version[1] = mcp->mb[9] >> 8;
  491. ha->phy_version[2] = mcp->mb[9] & 0xff;
  492. }
  493. if (IS_FWI2_CAPABLE(ha)) {
  494. ha->fw_attributes_h = mcp->mb[15];
  495. ha->fw_attributes_ext[0] = mcp->mb[16];
  496. ha->fw_attributes_ext[1] = mcp->mb[17];
  497. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
  498. "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
  499. __func__, mcp->mb[15], mcp->mb[6]);
  500. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
  501. "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
  502. __func__, mcp->mb[17], mcp->mb[16]);
  503. }
  504. failed:
  505. if (rval != QLA_SUCCESS) {
  506. /*EMPTY*/
  507. ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
  508. } else {
  509. /*EMPTY*/
  510. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
  511. "Done %s.\n", __func__);
  512. }
  513. return rval;
  514. }
  515. /*
  516. * qla2x00_get_fw_options
  517. * Set firmware options.
  518. *
  519. * Input:
  520. * ha = adapter block pointer.
  521. * fwopt = pointer for firmware options.
  522. *
  523. * Returns:
  524. * qla2x00 local function return status code.
  525. *
  526. * Context:
  527. * Kernel context.
  528. */
  529. int
  530. qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  531. {
  532. int rval;
  533. mbx_cmd_t mc;
  534. mbx_cmd_t *mcp = &mc;
  535. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
  536. "Entered %s.\n", __func__);
  537. mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
  538. mcp->out_mb = MBX_0;
  539. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  540. mcp->tov = MBX_TOV_SECONDS;
  541. mcp->flags = 0;
  542. rval = qla2x00_mailbox_command(vha, mcp);
  543. if (rval != QLA_SUCCESS) {
  544. /*EMPTY*/
  545. ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
  546. } else {
  547. fwopts[0] = mcp->mb[0];
  548. fwopts[1] = mcp->mb[1];
  549. fwopts[2] = mcp->mb[2];
  550. fwopts[3] = mcp->mb[3];
  551. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
  552. "Done %s.\n", __func__);
  553. }
  554. return rval;
  555. }
  556. /*
  557. * qla2x00_set_fw_options
  558. * Set firmware options.
  559. *
  560. * Input:
  561. * ha = adapter block pointer.
  562. * fwopt = pointer for firmware options.
  563. *
  564. * Returns:
  565. * qla2x00 local function return status code.
  566. *
  567. * Context:
  568. * Kernel context.
  569. */
  570. int
  571. qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
  572. {
  573. int rval;
  574. mbx_cmd_t mc;
  575. mbx_cmd_t *mcp = &mc;
  576. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
  577. "Entered %s.\n", __func__);
  578. mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
  579. mcp->mb[1] = fwopts[1];
  580. mcp->mb[2] = fwopts[2];
  581. mcp->mb[3] = fwopts[3];
  582. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  583. mcp->in_mb = MBX_0;
  584. if (IS_FWI2_CAPABLE(vha->hw)) {
  585. mcp->in_mb |= MBX_1;
  586. } else {
  587. mcp->mb[10] = fwopts[10];
  588. mcp->mb[11] = fwopts[11];
  589. mcp->mb[12] = 0; /* Undocumented, but used */
  590. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  591. }
  592. mcp->tov = MBX_TOV_SECONDS;
  593. mcp->flags = 0;
  594. rval = qla2x00_mailbox_command(vha, mcp);
  595. fwopts[0] = mcp->mb[0];
  596. if (rval != QLA_SUCCESS) {
  597. /*EMPTY*/
  598. ql_dbg(ql_dbg_mbx, vha, 0x1030,
  599. "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
  600. } else {
  601. /*EMPTY*/
  602. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
  603. "Done %s.\n", __func__);
  604. }
  605. return rval;
  606. }
  607. /*
  608. * qla2x00_mbx_reg_test
  609. * Mailbox register wrap test.
  610. *
  611. * Input:
  612. * ha = adapter block pointer.
  613. * TARGET_QUEUE_LOCK must be released.
  614. * ADAPTER_STATE_LOCK must be released.
  615. *
  616. * Returns:
  617. * qla2x00 local function return status code.
  618. *
  619. * Context:
  620. * Kernel context.
  621. */
  622. int
  623. qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
  624. {
  625. int rval;
  626. mbx_cmd_t mc;
  627. mbx_cmd_t *mcp = &mc;
  628. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
  629. "Entered %s.\n", __func__);
  630. mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
  631. mcp->mb[1] = 0xAAAA;
  632. mcp->mb[2] = 0x5555;
  633. mcp->mb[3] = 0xAA55;
  634. mcp->mb[4] = 0x55AA;
  635. mcp->mb[5] = 0xA5A5;
  636. mcp->mb[6] = 0x5A5A;
  637. mcp->mb[7] = 0x2525;
  638. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  639. mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  640. mcp->tov = MBX_TOV_SECONDS;
  641. mcp->flags = 0;
  642. rval = qla2x00_mailbox_command(vha, mcp);
  643. if (rval == QLA_SUCCESS) {
  644. if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
  645. mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
  646. rval = QLA_FUNCTION_FAILED;
  647. if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
  648. mcp->mb[7] != 0x2525)
  649. rval = QLA_FUNCTION_FAILED;
  650. }
  651. if (rval != QLA_SUCCESS) {
  652. /*EMPTY*/
  653. ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
  654. } else {
  655. /*EMPTY*/
  656. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
  657. "Done %s.\n", __func__);
  658. }
  659. return rval;
  660. }
  661. /*
  662. * qla2x00_verify_checksum
  663. * Verify firmware checksum.
  664. *
  665. * Input:
  666. * ha = adapter block pointer.
  667. * TARGET_QUEUE_LOCK must be released.
  668. * ADAPTER_STATE_LOCK must be released.
  669. *
  670. * Returns:
  671. * qla2x00 local function return status code.
  672. *
  673. * Context:
  674. * Kernel context.
  675. */
  676. int
  677. qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
  678. {
  679. int rval;
  680. mbx_cmd_t mc;
  681. mbx_cmd_t *mcp = &mc;
  682. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
  683. "Entered %s.\n", __func__);
  684. mcp->mb[0] = MBC_VERIFY_CHECKSUM;
  685. mcp->out_mb = MBX_0;
  686. mcp->in_mb = MBX_0;
  687. if (IS_FWI2_CAPABLE(vha->hw)) {
  688. mcp->mb[1] = MSW(risc_addr);
  689. mcp->mb[2] = LSW(risc_addr);
  690. mcp->out_mb |= MBX_2|MBX_1;
  691. mcp->in_mb |= MBX_2|MBX_1;
  692. } else {
  693. mcp->mb[1] = LSW(risc_addr);
  694. mcp->out_mb |= MBX_1;
  695. mcp->in_mb |= MBX_1;
  696. }
  697. mcp->tov = MBX_TOV_SECONDS;
  698. mcp->flags = 0;
  699. rval = qla2x00_mailbox_command(vha, mcp);
  700. if (rval != QLA_SUCCESS) {
  701. ql_dbg(ql_dbg_mbx, vha, 0x1036,
  702. "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
  703. (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
  704. } else {
  705. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
  706. "Done %s.\n", __func__);
  707. }
  708. return rval;
  709. }
  710. /*
  711. * qla2x00_issue_iocb
  712. * Issue IOCB using mailbox command
  713. *
  714. * Input:
  715. * ha = adapter state pointer.
  716. * buffer = buffer pointer.
  717. * phys_addr = physical address of buffer.
  718. * size = size of buffer.
  719. * TARGET_QUEUE_LOCK must be released.
  720. * ADAPTER_STATE_LOCK must be released.
  721. *
  722. * Returns:
  723. * qla2x00 local function return status code.
  724. *
  725. * Context:
  726. * Kernel context.
  727. */
  728. int
  729. qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
  730. dma_addr_t phys_addr, size_t size, uint32_t tov)
  731. {
  732. int rval;
  733. mbx_cmd_t mc;
  734. mbx_cmd_t *mcp = &mc;
  735. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
  736. "Entered %s.\n", __func__);
  737. mcp->mb[0] = MBC_IOCB_COMMAND_A64;
  738. mcp->mb[1] = 0;
  739. mcp->mb[2] = MSW(phys_addr);
  740. mcp->mb[3] = LSW(phys_addr);
  741. mcp->mb[6] = MSW(MSD(phys_addr));
  742. mcp->mb[7] = LSW(MSD(phys_addr));
  743. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  744. mcp->in_mb = MBX_2|MBX_0;
  745. mcp->tov = tov;
  746. mcp->flags = 0;
  747. rval = qla2x00_mailbox_command(vha, mcp);
  748. if (rval != QLA_SUCCESS) {
  749. /*EMPTY*/
  750. ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
  751. } else {
  752. sts_entry_t *sts_entry = (sts_entry_t *) buffer;
  753. /* Mask reserved bits. */
  754. sts_entry->entry_status &=
  755. IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
  756. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
  757. "Done %s.\n", __func__);
  758. }
  759. return rval;
  760. }
  761. int
  762. qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
  763. size_t size)
  764. {
  765. return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
  766. MBX_TOV_SECONDS);
  767. }
  768. /*
  769. * qla2x00_abort_command
  770. * Abort command aborts a specified IOCB.
  771. *
  772. * Input:
  773. * ha = adapter block pointer.
  774. * sp = SB structure pointer.
  775. *
  776. * Returns:
  777. * qla2x00 local function return status code.
  778. *
  779. * Context:
  780. * Kernel context.
  781. */
  782. int
  783. qla2x00_abort_command(srb_t *sp)
  784. {
  785. unsigned long flags = 0;
  786. int rval;
  787. uint32_t handle = 0;
  788. mbx_cmd_t mc;
  789. mbx_cmd_t *mcp = &mc;
  790. fc_port_t *fcport = sp->fcport;
  791. scsi_qla_host_t *vha = fcport->vha;
  792. struct qla_hw_data *ha = vha->hw;
  793. struct req_que *req = vha->req;
  794. struct scsi_cmnd *cmd = GET_CMD_SP(sp);
  795. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
  796. "Entered %s.\n", __func__);
  797. spin_lock_irqsave(&ha->hardware_lock, flags);
  798. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  799. if (req->outstanding_cmds[handle] == sp)
  800. break;
  801. }
  802. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  803. if (handle == MAX_OUTSTANDING_COMMANDS) {
  804. /* command not found */
  805. return QLA_FUNCTION_FAILED;
  806. }
  807. mcp->mb[0] = MBC_ABORT_COMMAND;
  808. if (HAS_EXTENDED_IDS(ha))
  809. mcp->mb[1] = fcport->loop_id;
  810. else
  811. mcp->mb[1] = fcport->loop_id << 8;
  812. mcp->mb[2] = (uint16_t)handle;
  813. mcp->mb[3] = (uint16_t)(handle >> 16);
  814. mcp->mb[6] = (uint16_t)cmd->device->lun;
  815. mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  816. mcp->in_mb = MBX_0;
  817. mcp->tov = MBX_TOV_SECONDS;
  818. mcp->flags = 0;
  819. rval = qla2x00_mailbox_command(vha, mcp);
  820. if (rval != QLA_SUCCESS) {
  821. ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
  822. } else {
  823. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
  824. "Done %s.\n", __func__);
  825. }
  826. return rval;
  827. }
  828. int
  829. qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  830. {
  831. int rval, rval2;
  832. mbx_cmd_t mc;
  833. mbx_cmd_t *mcp = &mc;
  834. scsi_qla_host_t *vha;
  835. struct req_que *req;
  836. struct rsp_que *rsp;
  837. l = l;
  838. vha = fcport->vha;
  839. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
  840. "Entered %s.\n", __func__);
  841. req = vha->hw->req_q_map[0];
  842. rsp = req->rsp;
  843. mcp->mb[0] = MBC_ABORT_TARGET;
  844. mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
  845. if (HAS_EXTENDED_IDS(vha->hw)) {
  846. mcp->mb[1] = fcport->loop_id;
  847. mcp->mb[10] = 0;
  848. mcp->out_mb |= MBX_10;
  849. } else {
  850. mcp->mb[1] = fcport->loop_id << 8;
  851. }
  852. mcp->mb[2] = vha->hw->loop_reset_delay;
  853. mcp->mb[9] = vha->vp_idx;
  854. mcp->in_mb = MBX_0;
  855. mcp->tov = MBX_TOV_SECONDS;
  856. mcp->flags = 0;
  857. rval = qla2x00_mailbox_command(vha, mcp);
  858. if (rval != QLA_SUCCESS) {
  859. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
  860. "Failed=%x.\n", rval);
  861. }
  862. /* Issue marker IOCB. */
  863. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
  864. MK_SYNC_ID);
  865. if (rval2 != QLA_SUCCESS) {
  866. ql_dbg(ql_dbg_mbx, vha, 0x1040,
  867. "Failed to issue marker IOCB (%x).\n", rval2);
  868. } else {
  869. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
  870. "Done %s.\n", __func__);
  871. }
  872. return rval;
  873. }
  874. int
  875. qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  876. {
  877. int rval, rval2;
  878. mbx_cmd_t mc;
  879. mbx_cmd_t *mcp = &mc;
  880. scsi_qla_host_t *vha;
  881. struct req_que *req;
  882. struct rsp_que *rsp;
  883. vha = fcport->vha;
  884. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
  885. "Entered %s.\n", __func__);
  886. req = vha->hw->req_q_map[0];
  887. rsp = req->rsp;
  888. mcp->mb[0] = MBC_LUN_RESET;
  889. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  890. if (HAS_EXTENDED_IDS(vha->hw))
  891. mcp->mb[1] = fcport->loop_id;
  892. else
  893. mcp->mb[1] = fcport->loop_id << 8;
  894. mcp->mb[2] = l;
  895. mcp->mb[3] = 0;
  896. mcp->mb[9] = vha->vp_idx;
  897. mcp->in_mb = MBX_0;
  898. mcp->tov = MBX_TOV_SECONDS;
  899. mcp->flags = 0;
  900. rval = qla2x00_mailbox_command(vha, mcp);
  901. if (rval != QLA_SUCCESS) {
  902. ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
  903. }
  904. /* Issue marker IOCB. */
  905. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  906. MK_SYNC_ID_LUN);
  907. if (rval2 != QLA_SUCCESS) {
  908. ql_dbg(ql_dbg_mbx, vha, 0x1044,
  909. "Failed to issue marker IOCB (%x).\n", rval2);
  910. } else {
  911. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
  912. "Done %s.\n", __func__);
  913. }
  914. return rval;
  915. }
  916. /*
  917. * qla2x00_get_adapter_id
  918. * Get adapter ID and topology.
  919. *
  920. * Input:
  921. * ha = adapter block pointer.
  922. * id = pointer for loop ID.
  923. * al_pa = pointer for AL_PA.
  924. * area = pointer for area.
  925. * domain = pointer for domain.
  926. * top = pointer for topology.
  927. * TARGET_QUEUE_LOCK must be released.
  928. * ADAPTER_STATE_LOCK must be released.
  929. *
  930. * Returns:
  931. * qla2x00 local function return status code.
  932. *
  933. * Context:
  934. * Kernel context.
  935. */
  936. int
  937. qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
  938. uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
  939. {
  940. int rval;
  941. mbx_cmd_t mc;
  942. mbx_cmd_t *mcp = &mc;
  943. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
  944. "Entered %s.\n", __func__);
  945. mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
  946. mcp->mb[9] = vha->vp_idx;
  947. mcp->out_mb = MBX_9|MBX_0;
  948. mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  949. if (IS_CNA_CAPABLE(vha->hw))
  950. mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
  951. mcp->tov = MBX_TOV_SECONDS;
  952. mcp->flags = 0;
  953. rval = qla2x00_mailbox_command(vha, mcp);
  954. if (mcp->mb[0] == MBS_COMMAND_ERROR)
  955. rval = QLA_COMMAND_ERROR;
  956. else if (mcp->mb[0] == MBS_INVALID_COMMAND)
  957. rval = QLA_INVALID_COMMAND;
  958. /* Return data. */
  959. *id = mcp->mb[1];
  960. *al_pa = LSB(mcp->mb[2]);
  961. *area = MSB(mcp->mb[2]);
  962. *domain = LSB(mcp->mb[3]);
  963. *top = mcp->mb[6];
  964. *sw_cap = mcp->mb[7];
  965. if (rval != QLA_SUCCESS) {
  966. /*EMPTY*/
  967. ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
  968. } else {
  969. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
  970. "Done %s.\n", __func__);
  971. if (IS_CNA_CAPABLE(vha->hw)) {
  972. vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
  973. vha->fcoe_fcf_idx = mcp->mb[10];
  974. vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
  975. vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
  976. vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
  977. vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
  978. vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
  979. vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
  980. }
  981. }
  982. return rval;
  983. }
  984. /*
  985. * qla2x00_get_retry_cnt
  986. * Get current firmware login retry count and delay.
  987. *
  988. * Input:
  989. * ha = adapter block pointer.
  990. * retry_cnt = pointer to login retry count.
  991. * tov = pointer to login timeout value.
  992. *
  993. * Returns:
  994. * qla2x00 local function return status code.
  995. *
  996. * Context:
  997. * Kernel context.
  998. */
  999. int
  1000. qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
  1001. uint16_t *r_a_tov)
  1002. {
  1003. int rval;
  1004. uint16_t ratov;
  1005. mbx_cmd_t mc;
  1006. mbx_cmd_t *mcp = &mc;
  1007. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
  1008. "Entered %s.\n", __func__);
  1009. mcp->mb[0] = MBC_GET_RETRY_COUNT;
  1010. mcp->out_mb = MBX_0;
  1011. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1012. mcp->tov = MBX_TOV_SECONDS;
  1013. mcp->flags = 0;
  1014. rval = qla2x00_mailbox_command(vha, mcp);
  1015. if (rval != QLA_SUCCESS) {
  1016. /*EMPTY*/
  1017. ql_dbg(ql_dbg_mbx, vha, 0x104a,
  1018. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  1019. } else {
  1020. /* Convert returned data and check our values. */
  1021. *r_a_tov = mcp->mb[3] / 2;
  1022. ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
  1023. if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
  1024. /* Update to the larger values */
  1025. *retry_cnt = (uint8_t)mcp->mb[1];
  1026. *tov = ratov;
  1027. }
  1028. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
  1029. "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
  1030. }
  1031. return rval;
  1032. }
  1033. /*
  1034. * qla2x00_init_firmware
  1035. * Initialize adapter firmware.
  1036. *
  1037. * Input:
  1038. * ha = adapter block pointer.
  1039. * dptr = Initialization control block pointer.
  1040. * size = size of initialization control block.
  1041. * TARGET_QUEUE_LOCK must be released.
  1042. * ADAPTER_STATE_LOCK must be released.
  1043. *
  1044. * Returns:
  1045. * qla2x00 local function return status code.
  1046. *
  1047. * Context:
  1048. * Kernel context.
  1049. */
  1050. int
  1051. qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
  1052. {
  1053. int rval;
  1054. mbx_cmd_t mc;
  1055. mbx_cmd_t *mcp = &mc;
  1056. struct qla_hw_data *ha = vha->hw;
  1057. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
  1058. "Entered %s.\n", __func__);
  1059. if (IS_QLA82XX(ha) && ql2xdbwr)
  1060. qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
  1061. (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
  1062. if (ha->flags.npiv_supported)
  1063. mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
  1064. else
  1065. mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
  1066. mcp->mb[1] = 0;
  1067. mcp->mb[2] = MSW(ha->init_cb_dma);
  1068. mcp->mb[3] = LSW(ha->init_cb_dma);
  1069. mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
  1070. mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
  1071. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1072. if ((IS_QLA81XX(ha) || IS_QLA83XX(ha)) && ha->ex_init_cb->ex_version) {
  1073. mcp->mb[1] = BIT_0;
  1074. mcp->mb[10] = MSW(ha->ex_init_cb_dma);
  1075. mcp->mb[11] = LSW(ha->ex_init_cb_dma);
  1076. mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
  1077. mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
  1078. mcp->mb[14] = sizeof(*ha->ex_init_cb);
  1079. mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
  1080. }
  1081. /* 1 and 2 should normally be captured. */
  1082. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  1083. if (IS_QLA83XX(ha))
  1084. /* mb3 is additional info about the installed SFP. */
  1085. mcp->in_mb |= MBX_3;
  1086. mcp->buf_size = size;
  1087. mcp->flags = MBX_DMA_OUT;
  1088. mcp->tov = MBX_TOV_SECONDS;
  1089. rval = qla2x00_mailbox_command(vha, mcp);
  1090. if (rval != QLA_SUCCESS) {
  1091. /*EMPTY*/
  1092. ql_dbg(ql_dbg_mbx, vha, 0x104d,
  1093. "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
  1094. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
  1095. } else {
  1096. /*EMPTY*/
  1097. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
  1098. "Done %s.\n", __func__);
  1099. }
  1100. return rval;
  1101. }
  1102. /*
  1103. * qla2x00_get_node_name_list
  1104. * Issue get node name list mailbox command, kmalloc()
  1105. * and return the resulting list. Caller must kfree() it!
  1106. *
  1107. * Input:
  1108. * ha = adapter state pointer.
  1109. * out_data = resulting list
  1110. * out_len = length of the resulting list
  1111. *
  1112. * Returns:
  1113. * qla2x00 local function return status code.
  1114. *
  1115. * Context:
  1116. * Kernel context.
  1117. */
  1118. int
  1119. qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
  1120. {
  1121. struct qla_hw_data *ha = vha->hw;
  1122. struct qla_port_24xx_data *list = NULL;
  1123. void *pmap;
  1124. mbx_cmd_t mc;
  1125. dma_addr_t pmap_dma;
  1126. ulong dma_size;
  1127. int rval, left;
  1128. left = 1;
  1129. while (left > 0) {
  1130. dma_size = left * sizeof(*list);
  1131. pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
  1132. &pmap_dma, GFP_KERNEL);
  1133. if (!pmap) {
  1134. ql_log(ql_log_warn, vha, 0x113f,
  1135. "%s(%ld): DMA Alloc failed of %ld\n",
  1136. __func__, vha->host_no, dma_size);
  1137. rval = QLA_MEMORY_ALLOC_FAILED;
  1138. goto out;
  1139. }
  1140. mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
  1141. mc.mb[1] = BIT_1 | BIT_3;
  1142. mc.mb[2] = MSW(pmap_dma);
  1143. mc.mb[3] = LSW(pmap_dma);
  1144. mc.mb[6] = MSW(MSD(pmap_dma));
  1145. mc.mb[7] = LSW(MSD(pmap_dma));
  1146. mc.mb[8] = dma_size;
  1147. mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
  1148. mc.in_mb = MBX_0|MBX_1;
  1149. mc.tov = 30;
  1150. mc.flags = MBX_DMA_IN;
  1151. rval = qla2x00_mailbox_command(vha, &mc);
  1152. if (rval != QLA_SUCCESS) {
  1153. if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
  1154. (mc.mb[1] == 0xA)) {
  1155. left += le16_to_cpu(mc.mb[2]) /
  1156. sizeof(struct qla_port_24xx_data);
  1157. goto restart;
  1158. }
  1159. goto out_free;
  1160. }
  1161. left = 0;
  1162. list = kzalloc(dma_size, GFP_KERNEL);
  1163. if (!list) {
  1164. ql_log(ql_log_warn, vha, 0x1140,
  1165. "%s(%ld): failed to allocate node names list "
  1166. "structure.\n", __func__, vha->host_no);
  1167. rval = QLA_MEMORY_ALLOC_FAILED;
  1168. goto out_free;
  1169. }
  1170. memcpy(list, pmap, dma_size);
  1171. restart:
  1172. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1173. }
  1174. *out_data = list;
  1175. *out_len = dma_size;
  1176. out:
  1177. return rval;
  1178. out_free:
  1179. dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
  1180. return rval;
  1181. }
  1182. /*
  1183. * qla2x00_get_port_database
  1184. * Issue normal/enhanced get port database mailbox command
  1185. * and copy device name as necessary.
  1186. *
  1187. * Input:
  1188. * ha = adapter state pointer.
  1189. * dev = structure pointer.
  1190. * opt = enhanced cmd option byte.
  1191. *
  1192. * Returns:
  1193. * qla2x00 local function return status code.
  1194. *
  1195. * Context:
  1196. * Kernel context.
  1197. */
  1198. int
  1199. qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
  1200. {
  1201. int rval;
  1202. mbx_cmd_t mc;
  1203. mbx_cmd_t *mcp = &mc;
  1204. port_database_t *pd;
  1205. struct port_database_24xx *pd24;
  1206. dma_addr_t pd_dma;
  1207. struct qla_hw_data *ha = vha->hw;
  1208. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
  1209. "Entered %s.\n", __func__);
  1210. pd24 = NULL;
  1211. pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
  1212. if (pd == NULL) {
  1213. ql_log(ql_log_warn, vha, 0x1050,
  1214. "Failed to allocate port database structure.\n");
  1215. return QLA_MEMORY_ALLOC_FAILED;
  1216. }
  1217. memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
  1218. mcp->mb[0] = MBC_GET_PORT_DATABASE;
  1219. if (opt != 0 && !IS_FWI2_CAPABLE(ha))
  1220. mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
  1221. mcp->mb[2] = MSW(pd_dma);
  1222. mcp->mb[3] = LSW(pd_dma);
  1223. mcp->mb[6] = MSW(MSD(pd_dma));
  1224. mcp->mb[7] = LSW(MSD(pd_dma));
  1225. mcp->mb[9] = vha->vp_idx;
  1226. mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  1227. mcp->in_mb = MBX_0;
  1228. if (IS_FWI2_CAPABLE(ha)) {
  1229. mcp->mb[1] = fcport->loop_id;
  1230. mcp->mb[10] = opt;
  1231. mcp->out_mb |= MBX_10|MBX_1;
  1232. mcp->in_mb |= MBX_1;
  1233. } else if (HAS_EXTENDED_IDS(ha)) {
  1234. mcp->mb[1] = fcport->loop_id;
  1235. mcp->mb[10] = opt;
  1236. mcp->out_mb |= MBX_10|MBX_1;
  1237. } else {
  1238. mcp->mb[1] = fcport->loop_id << 8 | opt;
  1239. mcp->out_mb |= MBX_1;
  1240. }
  1241. mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
  1242. PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
  1243. mcp->flags = MBX_DMA_IN;
  1244. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1245. rval = qla2x00_mailbox_command(vha, mcp);
  1246. if (rval != QLA_SUCCESS)
  1247. goto gpd_error_out;
  1248. if (IS_FWI2_CAPABLE(ha)) {
  1249. uint64_t zero = 0;
  1250. pd24 = (struct port_database_24xx *) pd;
  1251. /* Check for logged in state. */
  1252. if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
  1253. pd24->last_login_state != PDS_PRLI_COMPLETE) {
  1254. ql_dbg(ql_dbg_mbx, vha, 0x1051,
  1255. "Unable to verify login-state (%x/%x) for "
  1256. "loop_id %x.\n", pd24->current_login_state,
  1257. pd24->last_login_state, fcport->loop_id);
  1258. rval = QLA_FUNCTION_FAILED;
  1259. goto gpd_error_out;
  1260. }
  1261. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1262. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1263. memcmp(fcport->port_name, pd24->port_name, 8))) {
  1264. /* We lost the device mid way. */
  1265. rval = QLA_NOT_LOGGED_IN;
  1266. goto gpd_error_out;
  1267. }
  1268. /* Names are little-endian. */
  1269. memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
  1270. memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
  1271. /* Get port_id of device. */
  1272. fcport->d_id.b.domain = pd24->port_id[0];
  1273. fcport->d_id.b.area = pd24->port_id[1];
  1274. fcport->d_id.b.al_pa = pd24->port_id[2];
  1275. fcport->d_id.b.rsvd_1 = 0;
  1276. /* If not target must be initiator or unknown type. */
  1277. if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
  1278. fcport->port_type = FCT_INITIATOR;
  1279. else
  1280. fcport->port_type = FCT_TARGET;
  1281. /* Passback COS information. */
  1282. fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
  1283. FC_COS_CLASS2 : FC_COS_CLASS3;
  1284. if (pd24->prli_svc_param_word_3[0] & BIT_7)
  1285. fcport->flags |= FCF_CONF_COMP_SUPPORTED;
  1286. } else {
  1287. uint64_t zero = 0;
  1288. /* Check for logged in state. */
  1289. if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
  1290. pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
  1291. ql_dbg(ql_dbg_mbx, vha, 0x100a,
  1292. "Unable to verify login-state (%x/%x) - "
  1293. "portid=%02x%02x%02x.\n", pd->master_state,
  1294. pd->slave_state, fcport->d_id.b.domain,
  1295. fcport->d_id.b.area, fcport->d_id.b.al_pa);
  1296. rval = QLA_FUNCTION_FAILED;
  1297. goto gpd_error_out;
  1298. }
  1299. if (fcport->loop_id == FC_NO_LOOP_ID ||
  1300. (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
  1301. memcmp(fcport->port_name, pd->port_name, 8))) {
  1302. /* We lost the device mid way. */
  1303. rval = QLA_NOT_LOGGED_IN;
  1304. goto gpd_error_out;
  1305. }
  1306. /* Names are little-endian. */
  1307. memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
  1308. memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
  1309. /* Get port_id of device. */
  1310. fcport->d_id.b.domain = pd->port_id[0];
  1311. fcport->d_id.b.area = pd->port_id[3];
  1312. fcport->d_id.b.al_pa = pd->port_id[2];
  1313. fcport->d_id.b.rsvd_1 = 0;
  1314. /* If not target must be initiator or unknown type. */
  1315. if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
  1316. fcport->port_type = FCT_INITIATOR;
  1317. else
  1318. fcport->port_type = FCT_TARGET;
  1319. /* Passback COS information. */
  1320. fcport->supported_classes = (pd->options & BIT_4) ?
  1321. FC_COS_CLASS2: FC_COS_CLASS3;
  1322. }
  1323. gpd_error_out:
  1324. dma_pool_free(ha->s_dma_pool, pd, pd_dma);
  1325. if (rval != QLA_SUCCESS) {
  1326. ql_dbg(ql_dbg_mbx, vha, 0x1052,
  1327. "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
  1328. mcp->mb[0], mcp->mb[1]);
  1329. } else {
  1330. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
  1331. "Done %s.\n", __func__);
  1332. }
  1333. return rval;
  1334. }
  1335. /*
  1336. * qla2x00_get_firmware_state
  1337. * Get adapter firmware state.
  1338. *
  1339. * Input:
  1340. * ha = adapter block pointer.
  1341. * dptr = pointer for firmware state.
  1342. * TARGET_QUEUE_LOCK must be released.
  1343. * ADAPTER_STATE_LOCK must be released.
  1344. *
  1345. * Returns:
  1346. * qla2x00 local function return status code.
  1347. *
  1348. * Context:
  1349. * Kernel context.
  1350. */
  1351. int
  1352. qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
  1353. {
  1354. int rval;
  1355. mbx_cmd_t mc;
  1356. mbx_cmd_t *mcp = &mc;
  1357. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
  1358. "Entered %s.\n", __func__);
  1359. mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
  1360. mcp->out_mb = MBX_0;
  1361. if (IS_FWI2_CAPABLE(vha->hw))
  1362. mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  1363. else
  1364. mcp->in_mb = MBX_1|MBX_0;
  1365. mcp->tov = MBX_TOV_SECONDS;
  1366. mcp->flags = 0;
  1367. rval = qla2x00_mailbox_command(vha, mcp);
  1368. /* Return firmware states. */
  1369. states[0] = mcp->mb[1];
  1370. if (IS_FWI2_CAPABLE(vha->hw)) {
  1371. states[1] = mcp->mb[2];
  1372. states[2] = mcp->mb[3];
  1373. states[3] = mcp->mb[4];
  1374. states[4] = mcp->mb[5];
  1375. }
  1376. if (rval != QLA_SUCCESS) {
  1377. /*EMPTY*/
  1378. ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
  1379. } else {
  1380. /*EMPTY*/
  1381. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
  1382. "Done %s.\n", __func__);
  1383. }
  1384. return rval;
  1385. }
  1386. /*
  1387. * qla2x00_get_port_name
  1388. * Issue get port name mailbox command.
  1389. * Returned name is in big endian format.
  1390. *
  1391. * Input:
  1392. * ha = adapter block pointer.
  1393. * loop_id = loop ID of device.
  1394. * name = pointer for name.
  1395. * TARGET_QUEUE_LOCK must be released.
  1396. * ADAPTER_STATE_LOCK must be released.
  1397. *
  1398. * Returns:
  1399. * qla2x00 local function return status code.
  1400. *
  1401. * Context:
  1402. * Kernel context.
  1403. */
  1404. int
  1405. qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
  1406. uint8_t opt)
  1407. {
  1408. int rval;
  1409. mbx_cmd_t mc;
  1410. mbx_cmd_t *mcp = &mc;
  1411. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
  1412. "Entered %s.\n", __func__);
  1413. mcp->mb[0] = MBC_GET_PORT_NAME;
  1414. mcp->mb[9] = vha->vp_idx;
  1415. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  1416. if (HAS_EXTENDED_IDS(vha->hw)) {
  1417. mcp->mb[1] = loop_id;
  1418. mcp->mb[10] = opt;
  1419. mcp->out_mb |= MBX_10;
  1420. } else {
  1421. mcp->mb[1] = loop_id << 8 | opt;
  1422. }
  1423. mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1424. mcp->tov = MBX_TOV_SECONDS;
  1425. mcp->flags = 0;
  1426. rval = qla2x00_mailbox_command(vha, mcp);
  1427. if (rval != QLA_SUCCESS) {
  1428. /*EMPTY*/
  1429. ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
  1430. } else {
  1431. if (name != NULL) {
  1432. /* This function returns name in big endian. */
  1433. name[0] = MSB(mcp->mb[2]);
  1434. name[1] = LSB(mcp->mb[2]);
  1435. name[2] = MSB(mcp->mb[3]);
  1436. name[3] = LSB(mcp->mb[3]);
  1437. name[4] = MSB(mcp->mb[6]);
  1438. name[5] = LSB(mcp->mb[6]);
  1439. name[6] = MSB(mcp->mb[7]);
  1440. name[7] = LSB(mcp->mb[7]);
  1441. }
  1442. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
  1443. "Done %s.\n", __func__);
  1444. }
  1445. return rval;
  1446. }
  1447. /*
  1448. * qla2x00_lip_reset
  1449. * Issue LIP reset mailbox command.
  1450. *
  1451. * Input:
  1452. * ha = adapter block pointer.
  1453. * TARGET_QUEUE_LOCK must be released.
  1454. * ADAPTER_STATE_LOCK must be released.
  1455. *
  1456. * Returns:
  1457. * qla2x00 local function return status code.
  1458. *
  1459. * Context:
  1460. * Kernel context.
  1461. */
  1462. int
  1463. qla2x00_lip_reset(scsi_qla_host_t *vha)
  1464. {
  1465. int rval;
  1466. mbx_cmd_t mc;
  1467. mbx_cmd_t *mcp = &mc;
  1468. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
  1469. "Entered %s.\n", __func__);
  1470. if (IS_CNA_CAPABLE(vha->hw)) {
  1471. /* Logout across all FCFs. */
  1472. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1473. mcp->mb[1] = BIT_1;
  1474. mcp->mb[2] = 0;
  1475. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1476. } else if (IS_FWI2_CAPABLE(vha->hw)) {
  1477. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1478. mcp->mb[1] = BIT_6;
  1479. mcp->mb[2] = 0;
  1480. mcp->mb[3] = vha->hw->loop_reset_delay;
  1481. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1482. } else {
  1483. mcp->mb[0] = MBC_LIP_RESET;
  1484. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1485. if (HAS_EXTENDED_IDS(vha->hw)) {
  1486. mcp->mb[1] = 0x00ff;
  1487. mcp->mb[10] = 0;
  1488. mcp->out_mb |= MBX_10;
  1489. } else {
  1490. mcp->mb[1] = 0xff00;
  1491. }
  1492. mcp->mb[2] = vha->hw->loop_reset_delay;
  1493. mcp->mb[3] = 0;
  1494. }
  1495. mcp->in_mb = MBX_0;
  1496. mcp->tov = MBX_TOV_SECONDS;
  1497. mcp->flags = 0;
  1498. rval = qla2x00_mailbox_command(vha, mcp);
  1499. if (rval != QLA_SUCCESS) {
  1500. /*EMPTY*/
  1501. ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
  1502. } else {
  1503. /*EMPTY*/
  1504. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
  1505. "Done %s.\n", __func__);
  1506. }
  1507. return rval;
  1508. }
  1509. /*
  1510. * qla2x00_send_sns
  1511. * Send SNS command.
  1512. *
  1513. * Input:
  1514. * ha = adapter block pointer.
  1515. * sns = pointer for command.
  1516. * cmd_size = command size.
  1517. * buf_size = response/command size.
  1518. * TARGET_QUEUE_LOCK must be released.
  1519. * ADAPTER_STATE_LOCK must be released.
  1520. *
  1521. * Returns:
  1522. * qla2x00 local function return status code.
  1523. *
  1524. * Context:
  1525. * Kernel context.
  1526. */
  1527. int
  1528. qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
  1529. uint16_t cmd_size, size_t buf_size)
  1530. {
  1531. int rval;
  1532. mbx_cmd_t mc;
  1533. mbx_cmd_t *mcp = &mc;
  1534. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
  1535. "Entered %s.\n", __func__);
  1536. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
  1537. "Retry cnt=%d ratov=%d total tov=%d.\n",
  1538. vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
  1539. mcp->mb[0] = MBC_SEND_SNS_COMMAND;
  1540. mcp->mb[1] = cmd_size;
  1541. mcp->mb[2] = MSW(sns_phys_address);
  1542. mcp->mb[3] = LSW(sns_phys_address);
  1543. mcp->mb[6] = MSW(MSD(sns_phys_address));
  1544. mcp->mb[7] = LSW(MSD(sns_phys_address));
  1545. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  1546. mcp->in_mb = MBX_0|MBX_1;
  1547. mcp->buf_size = buf_size;
  1548. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
  1549. mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
  1550. rval = qla2x00_mailbox_command(vha, mcp);
  1551. if (rval != QLA_SUCCESS) {
  1552. /*EMPTY*/
  1553. ql_dbg(ql_dbg_mbx, vha, 0x105f,
  1554. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  1555. rval, mcp->mb[0], mcp->mb[1]);
  1556. } else {
  1557. /*EMPTY*/
  1558. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
  1559. "Done %s.\n", __func__);
  1560. }
  1561. return rval;
  1562. }
  1563. int
  1564. qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1565. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1566. {
  1567. int rval;
  1568. struct logio_entry_24xx *lg;
  1569. dma_addr_t lg_dma;
  1570. uint32_t iop[2];
  1571. struct qla_hw_data *ha = vha->hw;
  1572. struct req_que *req;
  1573. struct rsp_que *rsp;
  1574. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
  1575. "Entered %s.\n", __func__);
  1576. if (ha->flags.cpu_affinity_enabled)
  1577. req = ha->req_q_map[0];
  1578. else
  1579. req = vha->req;
  1580. rsp = req->rsp;
  1581. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1582. if (lg == NULL) {
  1583. ql_log(ql_log_warn, vha, 0x1062,
  1584. "Failed to allocate login IOCB.\n");
  1585. return QLA_MEMORY_ALLOC_FAILED;
  1586. }
  1587. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1588. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1589. lg->entry_count = 1;
  1590. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1591. lg->nport_handle = cpu_to_le16(loop_id);
  1592. lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
  1593. if (opt & BIT_0)
  1594. lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
  1595. if (opt & BIT_1)
  1596. lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
  1597. lg->port_id[0] = al_pa;
  1598. lg->port_id[1] = area;
  1599. lg->port_id[2] = domain;
  1600. lg->vp_index = vha->vp_idx;
  1601. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1602. (ha->r_a_tov / 10 * 2) + 2);
  1603. if (rval != QLA_SUCCESS) {
  1604. ql_dbg(ql_dbg_mbx, vha, 0x1063,
  1605. "Failed to issue login IOCB (%x).\n", rval);
  1606. } else if (lg->entry_status != 0) {
  1607. ql_dbg(ql_dbg_mbx, vha, 0x1064,
  1608. "Failed to complete IOCB -- error status (%x).\n",
  1609. lg->entry_status);
  1610. rval = QLA_FUNCTION_FAILED;
  1611. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1612. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1613. iop[1] = le32_to_cpu(lg->io_parameter[1]);
  1614. ql_dbg(ql_dbg_mbx, vha, 0x1065,
  1615. "Failed to complete IOCB -- completion status (%x) "
  1616. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1617. iop[0], iop[1]);
  1618. switch (iop[0]) {
  1619. case LSC_SCODE_PORTID_USED:
  1620. mb[0] = MBS_PORT_ID_USED;
  1621. mb[1] = LSW(iop[1]);
  1622. break;
  1623. case LSC_SCODE_NPORT_USED:
  1624. mb[0] = MBS_LOOP_ID_USED;
  1625. break;
  1626. case LSC_SCODE_NOLINK:
  1627. case LSC_SCODE_NOIOCB:
  1628. case LSC_SCODE_NOXCB:
  1629. case LSC_SCODE_CMD_FAILED:
  1630. case LSC_SCODE_NOFABRIC:
  1631. case LSC_SCODE_FW_NOT_READY:
  1632. case LSC_SCODE_NOT_LOGGED_IN:
  1633. case LSC_SCODE_NOPCB:
  1634. case LSC_SCODE_ELS_REJECT:
  1635. case LSC_SCODE_CMD_PARAM_ERR:
  1636. case LSC_SCODE_NONPORT:
  1637. case LSC_SCODE_LOGGED_IN:
  1638. case LSC_SCODE_NOFLOGI_ACC:
  1639. default:
  1640. mb[0] = MBS_COMMAND_ERROR;
  1641. break;
  1642. }
  1643. } else {
  1644. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
  1645. "Done %s.\n", __func__);
  1646. iop[0] = le32_to_cpu(lg->io_parameter[0]);
  1647. mb[0] = MBS_COMMAND_COMPLETE;
  1648. mb[1] = 0;
  1649. if (iop[0] & BIT_4) {
  1650. if (iop[0] & BIT_8)
  1651. mb[1] |= BIT_1;
  1652. } else
  1653. mb[1] = BIT_0;
  1654. /* Passback COS information. */
  1655. mb[10] = 0;
  1656. if (lg->io_parameter[7] || lg->io_parameter[8])
  1657. mb[10] |= BIT_0; /* Class 2. */
  1658. if (lg->io_parameter[9] || lg->io_parameter[10])
  1659. mb[10] |= BIT_1; /* Class 3. */
  1660. if (lg->io_parameter[0] & __constant_cpu_to_le32(BIT_7))
  1661. mb[10] |= BIT_7; /* Confirmed Completion
  1662. * Allowed
  1663. */
  1664. }
  1665. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1666. return rval;
  1667. }
  1668. /*
  1669. * qla2x00_login_fabric
  1670. * Issue login fabric port mailbox command.
  1671. *
  1672. * Input:
  1673. * ha = adapter block pointer.
  1674. * loop_id = device loop ID.
  1675. * domain = device domain.
  1676. * area = device area.
  1677. * al_pa = device AL_PA.
  1678. * status = pointer for return status.
  1679. * opt = command options.
  1680. * TARGET_QUEUE_LOCK must be released.
  1681. * ADAPTER_STATE_LOCK must be released.
  1682. *
  1683. * Returns:
  1684. * qla2x00 local function return status code.
  1685. *
  1686. * Context:
  1687. * Kernel context.
  1688. */
  1689. int
  1690. qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1691. uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
  1692. {
  1693. int rval;
  1694. mbx_cmd_t mc;
  1695. mbx_cmd_t *mcp = &mc;
  1696. struct qla_hw_data *ha = vha->hw;
  1697. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
  1698. "Entered %s.\n", __func__);
  1699. mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
  1700. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1701. if (HAS_EXTENDED_IDS(ha)) {
  1702. mcp->mb[1] = loop_id;
  1703. mcp->mb[10] = opt;
  1704. mcp->out_mb |= MBX_10;
  1705. } else {
  1706. mcp->mb[1] = (loop_id << 8) | opt;
  1707. }
  1708. mcp->mb[2] = domain;
  1709. mcp->mb[3] = area << 8 | al_pa;
  1710. mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
  1711. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1712. mcp->flags = 0;
  1713. rval = qla2x00_mailbox_command(vha, mcp);
  1714. /* Return mailbox statuses. */
  1715. if (mb != NULL) {
  1716. mb[0] = mcp->mb[0];
  1717. mb[1] = mcp->mb[1];
  1718. mb[2] = mcp->mb[2];
  1719. mb[6] = mcp->mb[6];
  1720. mb[7] = mcp->mb[7];
  1721. /* COS retrieved from Get-Port-Database mailbox command. */
  1722. mb[10] = 0;
  1723. }
  1724. if (rval != QLA_SUCCESS) {
  1725. /* RLU tmp code: need to change main mailbox_command function to
  1726. * return ok even when the mailbox completion value is not
  1727. * SUCCESS. The caller needs to be responsible to interpret
  1728. * the return values of this mailbox command if we're not
  1729. * to change too much of the existing code.
  1730. */
  1731. if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
  1732. mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
  1733. mcp->mb[0] == 0x4006)
  1734. rval = QLA_SUCCESS;
  1735. /*EMPTY*/
  1736. ql_dbg(ql_dbg_mbx, vha, 0x1068,
  1737. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  1738. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  1739. } else {
  1740. /*EMPTY*/
  1741. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
  1742. "Done %s.\n", __func__);
  1743. }
  1744. return rval;
  1745. }
  1746. /*
  1747. * qla2x00_login_local_device
  1748. * Issue login loop port mailbox command.
  1749. *
  1750. * Input:
  1751. * ha = adapter block pointer.
  1752. * loop_id = device loop ID.
  1753. * opt = command options.
  1754. *
  1755. * Returns:
  1756. * Return status code.
  1757. *
  1758. * Context:
  1759. * Kernel context.
  1760. *
  1761. */
  1762. int
  1763. qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
  1764. uint16_t *mb_ret, uint8_t opt)
  1765. {
  1766. int rval;
  1767. mbx_cmd_t mc;
  1768. mbx_cmd_t *mcp = &mc;
  1769. struct qla_hw_data *ha = vha->hw;
  1770. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
  1771. "Entered %s.\n", __func__);
  1772. if (IS_FWI2_CAPABLE(ha))
  1773. return qla24xx_login_fabric(vha, fcport->loop_id,
  1774. fcport->d_id.b.domain, fcport->d_id.b.area,
  1775. fcport->d_id.b.al_pa, mb_ret, opt);
  1776. mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
  1777. if (HAS_EXTENDED_IDS(ha))
  1778. mcp->mb[1] = fcport->loop_id;
  1779. else
  1780. mcp->mb[1] = fcport->loop_id << 8;
  1781. mcp->mb[2] = opt;
  1782. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  1783. mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
  1784. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  1785. mcp->flags = 0;
  1786. rval = qla2x00_mailbox_command(vha, mcp);
  1787. /* Return mailbox statuses. */
  1788. if (mb_ret != NULL) {
  1789. mb_ret[0] = mcp->mb[0];
  1790. mb_ret[1] = mcp->mb[1];
  1791. mb_ret[6] = mcp->mb[6];
  1792. mb_ret[7] = mcp->mb[7];
  1793. }
  1794. if (rval != QLA_SUCCESS) {
  1795. /* AV tmp code: need to change main mailbox_command function to
  1796. * return ok even when the mailbox completion value is not
  1797. * SUCCESS. The caller needs to be responsible to interpret
  1798. * the return values of this mailbox command if we're not
  1799. * to change too much of the existing code.
  1800. */
  1801. if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
  1802. rval = QLA_SUCCESS;
  1803. ql_dbg(ql_dbg_mbx, vha, 0x106b,
  1804. "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
  1805. rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
  1806. } else {
  1807. /*EMPTY*/
  1808. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
  1809. "Done %s.\n", __func__);
  1810. }
  1811. return (rval);
  1812. }
  1813. int
  1814. qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1815. uint8_t area, uint8_t al_pa)
  1816. {
  1817. int rval;
  1818. struct logio_entry_24xx *lg;
  1819. dma_addr_t lg_dma;
  1820. struct qla_hw_data *ha = vha->hw;
  1821. struct req_que *req;
  1822. struct rsp_que *rsp;
  1823. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
  1824. "Entered %s.\n", __func__);
  1825. lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
  1826. if (lg == NULL) {
  1827. ql_log(ql_log_warn, vha, 0x106e,
  1828. "Failed to allocate logout IOCB.\n");
  1829. return QLA_MEMORY_ALLOC_FAILED;
  1830. }
  1831. memset(lg, 0, sizeof(struct logio_entry_24xx));
  1832. if (ql2xmaxqueues > 1)
  1833. req = ha->req_q_map[0];
  1834. else
  1835. req = vha->req;
  1836. rsp = req->rsp;
  1837. lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
  1838. lg->entry_count = 1;
  1839. lg->handle = MAKE_HANDLE(req->id, lg->handle);
  1840. lg->nport_handle = cpu_to_le16(loop_id);
  1841. lg->control_flags =
  1842. __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
  1843. LCF_FREE_NPORT);
  1844. lg->port_id[0] = al_pa;
  1845. lg->port_id[1] = area;
  1846. lg->port_id[2] = domain;
  1847. lg->vp_index = vha->vp_idx;
  1848. rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
  1849. (ha->r_a_tov / 10 * 2) + 2);
  1850. if (rval != QLA_SUCCESS) {
  1851. ql_dbg(ql_dbg_mbx, vha, 0x106f,
  1852. "Failed to issue logout IOCB (%x).\n", rval);
  1853. } else if (lg->entry_status != 0) {
  1854. ql_dbg(ql_dbg_mbx, vha, 0x1070,
  1855. "Failed to complete IOCB -- error status (%x).\n",
  1856. lg->entry_status);
  1857. rval = QLA_FUNCTION_FAILED;
  1858. } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  1859. ql_dbg(ql_dbg_mbx, vha, 0x1071,
  1860. "Failed to complete IOCB -- completion status (%x) "
  1861. "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
  1862. le32_to_cpu(lg->io_parameter[0]),
  1863. le32_to_cpu(lg->io_parameter[1]));
  1864. } else {
  1865. /*EMPTY*/
  1866. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
  1867. "Done %s.\n", __func__);
  1868. }
  1869. dma_pool_free(ha->s_dma_pool, lg, lg_dma);
  1870. return rval;
  1871. }
  1872. /*
  1873. * qla2x00_fabric_logout
  1874. * Issue logout fabric port mailbox command.
  1875. *
  1876. * Input:
  1877. * ha = adapter block pointer.
  1878. * loop_id = device loop ID.
  1879. * TARGET_QUEUE_LOCK must be released.
  1880. * ADAPTER_STATE_LOCK must be released.
  1881. *
  1882. * Returns:
  1883. * qla2x00 local function return status code.
  1884. *
  1885. * Context:
  1886. * Kernel context.
  1887. */
  1888. int
  1889. qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
  1890. uint8_t area, uint8_t al_pa)
  1891. {
  1892. int rval;
  1893. mbx_cmd_t mc;
  1894. mbx_cmd_t *mcp = &mc;
  1895. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
  1896. "Entered %s.\n", __func__);
  1897. mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
  1898. mcp->out_mb = MBX_1|MBX_0;
  1899. if (HAS_EXTENDED_IDS(vha->hw)) {
  1900. mcp->mb[1] = loop_id;
  1901. mcp->mb[10] = 0;
  1902. mcp->out_mb |= MBX_10;
  1903. } else {
  1904. mcp->mb[1] = loop_id << 8;
  1905. }
  1906. mcp->in_mb = MBX_1|MBX_0;
  1907. mcp->tov = MBX_TOV_SECONDS;
  1908. mcp->flags = 0;
  1909. rval = qla2x00_mailbox_command(vha, mcp);
  1910. if (rval != QLA_SUCCESS) {
  1911. /*EMPTY*/
  1912. ql_dbg(ql_dbg_mbx, vha, 0x1074,
  1913. "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
  1914. } else {
  1915. /*EMPTY*/
  1916. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
  1917. "Done %s.\n", __func__);
  1918. }
  1919. return rval;
  1920. }
  1921. /*
  1922. * qla2x00_full_login_lip
  1923. * Issue full login LIP mailbox command.
  1924. *
  1925. * Input:
  1926. * ha = adapter block pointer.
  1927. * TARGET_QUEUE_LOCK must be released.
  1928. * ADAPTER_STATE_LOCK must be released.
  1929. *
  1930. * Returns:
  1931. * qla2x00 local function return status code.
  1932. *
  1933. * Context:
  1934. * Kernel context.
  1935. */
  1936. int
  1937. qla2x00_full_login_lip(scsi_qla_host_t *vha)
  1938. {
  1939. int rval;
  1940. mbx_cmd_t mc;
  1941. mbx_cmd_t *mcp = &mc;
  1942. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
  1943. "Entered %s.\n", __func__);
  1944. mcp->mb[0] = MBC_LIP_FULL_LOGIN;
  1945. mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
  1946. mcp->mb[2] = 0;
  1947. mcp->mb[3] = 0;
  1948. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  1949. mcp->in_mb = MBX_0;
  1950. mcp->tov = MBX_TOV_SECONDS;
  1951. mcp->flags = 0;
  1952. rval = qla2x00_mailbox_command(vha, mcp);
  1953. if (rval != QLA_SUCCESS) {
  1954. /*EMPTY*/
  1955. ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
  1956. } else {
  1957. /*EMPTY*/
  1958. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
  1959. "Done %s.\n", __func__);
  1960. }
  1961. return rval;
  1962. }
  1963. /*
  1964. * qla2x00_get_id_list
  1965. *
  1966. * Input:
  1967. * ha = adapter block pointer.
  1968. *
  1969. * Returns:
  1970. * qla2x00 local function return status code.
  1971. *
  1972. * Context:
  1973. * Kernel context.
  1974. */
  1975. int
  1976. qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
  1977. uint16_t *entries)
  1978. {
  1979. int rval;
  1980. mbx_cmd_t mc;
  1981. mbx_cmd_t *mcp = &mc;
  1982. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
  1983. "Entered %s.\n", __func__);
  1984. if (id_list == NULL)
  1985. return QLA_FUNCTION_FAILED;
  1986. mcp->mb[0] = MBC_GET_ID_LIST;
  1987. mcp->out_mb = MBX_0;
  1988. if (IS_FWI2_CAPABLE(vha->hw)) {
  1989. mcp->mb[2] = MSW(id_list_dma);
  1990. mcp->mb[3] = LSW(id_list_dma);
  1991. mcp->mb[6] = MSW(MSD(id_list_dma));
  1992. mcp->mb[7] = LSW(MSD(id_list_dma));
  1993. mcp->mb[8] = 0;
  1994. mcp->mb[9] = vha->vp_idx;
  1995. mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
  1996. } else {
  1997. mcp->mb[1] = MSW(id_list_dma);
  1998. mcp->mb[2] = LSW(id_list_dma);
  1999. mcp->mb[3] = MSW(MSD(id_list_dma));
  2000. mcp->mb[6] = LSW(MSD(id_list_dma));
  2001. mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
  2002. }
  2003. mcp->in_mb = MBX_1|MBX_0;
  2004. mcp->tov = MBX_TOV_SECONDS;
  2005. mcp->flags = 0;
  2006. rval = qla2x00_mailbox_command(vha, mcp);
  2007. if (rval != QLA_SUCCESS) {
  2008. /*EMPTY*/
  2009. ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
  2010. } else {
  2011. *entries = mcp->mb[1];
  2012. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
  2013. "Done %s.\n", __func__);
  2014. }
  2015. return rval;
  2016. }
  2017. /*
  2018. * qla2x00_get_resource_cnts
  2019. * Get current firmware resource counts.
  2020. *
  2021. * Input:
  2022. * ha = adapter block pointer.
  2023. *
  2024. * Returns:
  2025. * qla2x00 local function return status code.
  2026. *
  2027. * Context:
  2028. * Kernel context.
  2029. */
  2030. int
  2031. qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
  2032. uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
  2033. uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
  2034. {
  2035. int rval;
  2036. mbx_cmd_t mc;
  2037. mbx_cmd_t *mcp = &mc;
  2038. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
  2039. "Entered %s.\n", __func__);
  2040. mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
  2041. mcp->out_mb = MBX_0;
  2042. mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  2043. if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw))
  2044. mcp->in_mb |= MBX_12;
  2045. mcp->tov = MBX_TOV_SECONDS;
  2046. mcp->flags = 0;
  2047. rval = qla2x00_mailbox_command(vha, mcp);
  2048. if (rval != QLA_SUCCESS) {
  2049. /*EMPTY*/
  2050. ql_dbg(ql_dbg_mbx, vha, 0x107d,
  2051. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2052. } else {
  2053. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
  2054. "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
  2055. "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
  2056. mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
  2057. mcp->mb[11], mcp->mb[12]);
  2058. if (cur_xchg_cnt)
  2059. *cur_xchg_cnt = mcp->mb[3];
  2060. if (orig_xchg_cnt)
  2061. *orig_xchg_cnt = mcp->mb[6];
  2062. if (cur_iocb_cnt)
  2063. *cur_iocb_cnt = mcp->mb[7];
  2064. if (orig_iocb_cnt)
  2065. *orig_iocb_cnt = mcp->mb[10];
  2066. if (vha->hw->flags.npiv_supported && max_npiv_vports)
  2067. *max_npiv_vports = mcp->mb[11];
  2068. if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
  2069. *max_fcfs = mcp->mb[12];
  2070. }
  2071. return (rval);
  2072. }
  2073. /*
  2074. * qla2x00_get_fcal_position_map
  2075. * Get FCAL (LILP) position map using mailbox command
  2076. *
  2077. * Input:
  2078. * ha = adapter state pointer.
  2079. * pos_map = buffer pointer (can be NULL).
  2080. *
  2081. * Returns:
  2082. * qla2x00 local function return status code.
  2083. *
  2084. * Context:
  2085. * Kernel context.
  2086. */
  2087. int
  2088. qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
  2089. {
  2090. int rval;
  2091. mbx_cmd_t mc;
  2092. mbx_cmd_t *mcp = &mc;
  2093. char *pmap;
  2094. dma_addr_t pmap_dma;
  2095. struct qla_hw_data *ha = vha->hw;
  2096. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
  2097. "Entered %s.\n", __func__);
  2098. pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
  2099. if (pmap == NULL) {
  2100. ql_log(ql_log_warn, vha, 0x1080,
  2101. "Memory alloc failed.\n");
  2102. return QLA_MEMORY_ALLOC_FAILED;
  2103. }
  2104. memset(pmap, 0, FCAL_MAP_SIZE);
  2105. mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
  2106. mcp->mb[2] = MSW(pmap_dma);
  2107. mcp->mb[3] = LSW(pmap_dma);
  2108. mcp->mb[6] = MSW(MSD(pmap_dma));
  2109. mcp->mb[7] = LSW(MSD(pmap_dma));
  2110. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2111. mcp->in_mb = MBX_1|MBX_0;
  2112. mcp->buf_size = FCAL_MAP_SIZE;
  2113. mcp->flags = MBX_DMA_IN;
  2114. mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
  2115. rval = qla2x00_mailbox_command(vha, mcp);
  2116. if (rval == QLA_SUCCESS) {
  2117. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
  2118. "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
  2119. mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
  2120. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
  2121. pmap, pmap[0] + 1);
  2122. if (pos_map)
  2123. memcpy(pos_map, pmap, FCAL_MAP_SIZE);
  2124. }
  2125. dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
  2126. if (rval != QLA_SUCCESS) {
  2127. ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
  2128. } else {
  2129. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
  2130. "Done %s.\n", __func__);
  2131. }
  2132. return rval;
  2133. }
  2134. /*
  2135. * qla2x00_get_link_status
  2136. *
  2137. * Input:
  2138. * ha = adapter block pointer.
  2139. * loop_id = device loop ID.
  2140. * ret_buf = pointer to link status return buffer.
  2141. *
  2142. * Returns:
  2143. * 0 = success.
  2144. * BIT_0 = mem alloc error.
  2145. * BIT_1 = mailbox error.
  2146. */
  2147. int
  2148. qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
  2149. struct link_statistics *stats, dma_addr_t stats_dma)
  2150. {
  2151. int rval;
  2152. mbx_cmd_t mc;
  2153. mbx_cmd_t *mcp = &mc;
  2154. uint32_t *siter, *diter, dwords;
  2155. struct qla_hw_data *ha = vha->hw;
  2156. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
  2157. "Entered %s.\n", __func__);
  2158. mcp->mb[0] = MBC_GET_LINK_STATUS;
  2159. mcp->mb[2] = MSW(stats_dma);
  2160. mcp->mb[3] = LSW(stats_dma);
  2161. mcp->mb[6] = MSW(MSD(stats_dma));
  2162. mcp->mb[7] = LSW(MSD(stats_dma));
  2163. mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2164. mcp->in_mb = MBX_0;
  2165. if (IS_FWI2_CAPABLE(ha)) {
  2166. mcp->mb[1] = loop_id;
  2167. mcp->mb[4] = 0;
  2168. mcp->mb[10] = 0;
  2169. mcp->out_mb |= MBX_10|MBX_4|MBX_1;
  2170. mcp->in_mb |= MBX_1;
  2171. } else if (HAS_EXTENDED_IDS(ha)) {
  2172. mcp->mb[1] = loop_id;
  2173. mcp->mb[10] = 0;
  2174. mcp->out_mb |= MBX_10|MBX_1;
  2175. } else {
  2176. mcp->mb[1] = loop_id << 8;
  2177. mcp->out_mb |= MBX_1;
  2178. }
  2179. mcp->tov = MBX_TOV_SECONDS;
  2180. mcp->flags = IOCTL_CMD;
  2181. rval = qla2x00_mailbox_command(vha, mcp);
  2182. if (rval == QLA_SUCCESS) {
  2183. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2184. ql_dbg(ql_dbg_mbx, vha, 0x1085,
  2185. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2186. rval = QLA_FUNCTION_FAILED;
  2187. } else {
  2188. /* Copy over data -- firmware data is LE. */
  2189. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
  2190. "Done %s.\n", __func__);
  2191. dwords = offsetof(struct link_statistics, unused1) / 4;
  2192. siter = diter = &stats->link_fail_cnt;
  2193. while (dwords--)
  2194. *diter++ = le32_to_cpu(*siter++);
  2195. }
  2196. } else {
  2197. /* Failed. */
  2198. ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
  2199. }
  2200. return rval;
  2201. }
  2202. int
  2203. qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
  2204. dma_addr_t stats_dma)
  2205. {
  2206. int rval;
  2207. mbx_cmd_t mc;
  2208. mbx_cmd_t *mcp = &mc;
  2209. uint32_t *siter, *diter, dwords;
  2210. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
  2211. "Entered %s.\n", __func__);
  2212. mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
  2213. mcp->mb[2] = MSW(stats_dma);
  2214. mcp->mb[3] = LSW(stats_dma);
  2215. mcp->mb[6] = MSW(MSD(stats_dma));
  2216. mcp->mb[7] = LSW(MSD(stats_dma));
  2217. mcp->mb[8] = sizeof(struct link_statistics) / 4;
  2218. mcp->mb[9] = vha->vp_idx;
  2219. mcp->mb[10] = 0;
  2220. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  2221. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  2222. mcp->tov = MBX_TOV_SECONDS;
  2223. mcp->flags = IOCTL_CMD;
  2224. rval = qla2x00_mailbox_command(vha, mcp);
  2225. if (rval == QLA_SUCCESS) {
  2226. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2227. ql_dbg(ql_dbg_mbx, vha, 0x1089,
  2228. "Failed mb[0]=%x.\n", mcp->mb[0]);
  2229. rval = QLA_FUNCTION_FAILED;
  2230. } else {
  2231. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
  2232. "Done %s.\n", __func__);
  2233. /* Copy over data -- firmware data is LE. */
  2234. dwords = sizeof(struct link_statistics) / 4;
  2235. siter = diter = &stats->link_fail_cnt;
  2236. while (dwords--)
  2237. *diter++ = le32_to_cpu(*siter++);
  2238. }
  2239. } else {
  2240. /* Failed. */
  2241. ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
  2242. }
  2243. return rval;
  2244. }
  2245. int
  2246. qla24xx_abort_command(srb_t *sp)
  2247. {
  2248. int rval;
  2249. unsigned long flags = 0;
  2250. struct abort_entry_24xx *abt;
  2251. dma_addr_t abt_dma;
  2252. uint32_t handle;
  2253. fc_port_t *fcport = sp->fcport;
  2254. struct scsi_qla_host *vha = fcport->vha;
  2255. struct qla_hw_data *ha = vha->hw;
  2256. struct req_que *req = vha->req;
  2257. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
  2258. "Entered %s.\n", __func__);
  2259. spin_lock_irqsave(&ha->hardware_lock, flags);
  2260. for (handle = 1; handle < MAX_OUTSTANDING_COMMANDS; handle++) {
  2261. if (req->outstanding_cmds[handle] == sp)
  2262. break;
  2263. }
  2264. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2265. if (handle == MAX_OUTSTANDING_COMMANDS) {
  2266. /* Command not found. */
  2267. return QLA_FUNCTION_FAILED;
  2268. }
  2269. abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
  2270. if (abt == NULL) {
  2271. ql_log(ql_log_warn, vha, 0x108d,
  2272. "Failed to allocate abort IOCB.\n");
  2273. return QLA_MEMORY_ALLOC_FAILED;
  2274. }
  2275. memset(abt, 0, sizeof(struct abort_entry_24xx));
  2276. abt->entry_type = ABORT_IOCB_TYPE;
  2277. abt->entry_count = 1;
  2278. abt->handle = MAKE_HANDLE(req->id, abt->handle);
  2279. abt->nport_handle = cpu_to_le16(fcport->loop_id);
  2280. abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
  2281. abt->port_id[0] = fcport->d_id.b.al_pa;
  2282. abt->port_id[1] = fcport->d_id.b.area;
  2283. abt->port_id[2] = fcport->d_id.b.domain;
  2284. abt->vp_index = fcport->vha->vp_idx;
  2285. abt->req_que_no = cpu_to_le16(req->id);
  2286. rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
  2287. if (rval != QLA_SUCCESS) {
  2288. ql_dbg(ql_dbg_mbx, vha, 0x108e,
  2289. "Failed to issue IOCB (%x).\n", rval);
  2290. } else if (abt->entry_status != 0) {
  2291. ql_dbg(ql_dbg_mbx, vha, 0x108f,
  2292. "Failed to complete IOCB -- error status (%x).\n",
  2293. abt->entry_status);
  2294. rval = QLA_FUNCTION_FAILED;
  2295. } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
  2296. ql_dbg(ql_dbg_mbx, vha, 0x1090,
  2297. "Failed to complete IOCB -- completion status (%x).\n",
  2298. le16_to_cpu(abt->nport_handle));
  2299. rval = QLA_FUNCTION_FAILED;
  2300. } else {
  2301. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
  2302. "Done %s.\n", __func__);
  2303. }
  2304. dma_pool_free(ha->s_dma_pool, abt, abt_dma);
  2305. return rval;
  2306. }
  2307. struct tsk_mgmt_cmd {
  2308. union {
  2309. struct tsk_mgmt_entry tsk;
  2310. struct sts_entry_24xx sts;
  2311. } p;
  2312. };
  2313. static int
  2314. __qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
  2315. unsigned int l, int tag)
  2316. {
  2317. int rval, rval2;
  2318. struct tsk_mgmt_cmd *tsk;
  2319. struct sts_entry_24xx *sts;
  2320. dma_addr_t tsk_dma;
  2321. scsi_qla_host_t *vha;
  2322. struct qla_hw_data *ha;
  2323. struct req_que *req;
  2324. struct rsp_que *rsp;
  2325. vha = fcport->vha;
  2326. ha = vha->hw;
  2327. req = vha->req;
  2328. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
  2329. "Entered %s.\n", __func__);
  2330. if (ha->flags.cpu_affinity_enabled)
  2331. rsp = ha->rsp_q_map[tag + 1];
  2332. else
  2333. rsp = req->rsp;
  2334. tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
  2335. if (tsk == NULL) {
  2336. ql_log(ql_log_warn, vha, 0x1093,
  2337. "Failed to allocate task management IOCB.\n");
  2338. return QLA_MEMORY_ALLOC_FAILED;
  2339. }
  2340. memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
  2341. tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
  2342. tsk->p.tsk.entry_count = 1;
  2343. tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
  2344. tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
  2345. tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
  2346. tsk->p.tsk.control_flags = cpu_to_le32(type);
  2347. tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
  2348. tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
  2349. tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
  2350. tsk->p.tsk.vp_index = fcport->vha->vp_idx;
  2351. if (type == TCF_LUN_RESET) {
  2352. int_to_scsilun(l, &tsk->p.tsk.lun);
  2353. host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
  2354. sizeof(tsk->p.tsk.lun));
  2355. }
  2356. sts = &tsk->p.sts;
  2357. rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
  2358. if (rval != QLA_SUCCESS) {
  2359. ql_dbg(ql_dbg_mbx, vha, 0x1094,
  2360. "Failed to issue %s reset IOCB (%x).\n", name, rval);
  2361. } else if (sts->entry_status != 0) {
  2362. ql_dbg(ql_dbg_mbx, vha, 0x1095,
  2363. "Failed to complete IOCB -- error status (%x).\n",
  2364. sts->entry_status);
  2365. rval = QLA_FUNCTION_FAILED;
  2366. } else if (sts->comp_status !=
  2367. __constant_cpu_to_le16(CS_COMPLETE)) {
  2368. ql_dbg(ql_dbg_mbx, vha, 0x1096,
  2369. "Failed to complete IOCB -- completion status (%x).\n",
  2370. le16_to_cpu(sts->comp_status));
  2371. rval = QLA_FUNCTION_FAILED;
  2372. } else if (le16_to_cpu(sts->scsi_status) &
  2373. SS_RESPONSE_INFO_LEN_VALID) {
  2374. if (le32_to_cpu(sts->rsp_data_len) < 4) {
  2375. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
  2376. "Ignoring inconsistent data length -- not enough "
  2377. "response info (%d).\n",
  2378. le32_to_cpu(sts->rsp_data_len));
  2379. } else if (sts->data[3]) {
  2380. ql_dbg(ql_dbg_mbx, vha, 0x1098,
  2381. "Failed to complete IOCB -- response (%x).\n",
  2382. sts->data[3]);
  2383. rval = QLA_FUNCTION_FAILED;
  2384. }
  2385. }
  2386. /* Issue marker IOCB. */
  2387. rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
  2388. type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
  2389. if (rval2 != QLA_SUCCESS) {
  2390. ql_dbg(ql_dbg_mbx, vha, 0x1099,
  2391. "Failed to issue marker IOCB (%x).\n", rval2);
  2392. } else {
  2393. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
  2394. "Done %s.\n", __func__);
  2395. }
  2396. dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
  2397. return rval;
  2398. }
  2399. int
  2400. qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
  2401. {
  2402. struct qla_hw_data *ha = fcport->vha->hw;
  2403. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2404. return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
  2405. return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
  2406. }
  2407. int
  2408. qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
  2409. {
  2410. struct qla_hw_data *ha = fcport->vha->hw;
  2411. if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
  2412. return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
  2413. return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
  2414. }
  2415. int
  2416. qla2x00_system_error(scsi_qla_host_t *vha)
  2417. {
  2418. int rval;
  2419. mbx_cmd_t mc;
  2420. mbx_cmd_t *mcp = &mc;
  2421. struct qla_hw_data *ha = vha->hw;
  2422. if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
  2423. return QLA_FUNCTION_FAILED;
  2424. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
  2425. "Entered %s.\n", __func__);
  2426. mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
  2427. mcp->out_mb = MBX_0;
  2428. mcp->in_mb = MBX_0;
  2429. mcp->tov = 5;
  2430. mcp->flags = 0;
  2431. rval = qla2x00_mailbox_command(vha, mcp);
  2432. if (rval != QLA_SUCCESS) {
  2433. ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
  2434. } else {
  2435. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
  2436. "Done %s.\n", __func__);
  2437. }
  2438. return rval;
  2439. }
  2440. /**
  2441. * qla2x00_set_serdes_params() -
  2442. * @ha: HA context
  2443. *
  2444. * Returns
  2445. */
  2446. int
  2447. qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
  2448. uint16_t sw_em_2g, uint16_t sw_em_4g)
  2449. {
  2450. int rval;
  2451. mbx_cmd_t mc;
  2452. mbx_cmd_t *mcp = &mc;
  2453. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
  2454. "Entered %s.\n", __func__);
  2455. mcp->mb[0] = MBC_SERDES_PARAMS;
  2456. mcp->mb[1] = BIT_0;
  2457. mcp->mb[2] = sw_em_1g | BIT_15;
  2458. mcp->mb[3] = sw_em_2g | BIT_15;
  2459. mcp->mb[4] = sw_em_4g | BIT_15;
  2460. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2461. mcp->in_mb = MBX_0;
  2462. mcp->tov = MBX_TOV_SECONDS;
  2463. mcp->flags = 0;
  2464. rval = qla2x00_mailbox_command(vha, mcp);
  2465. if (rval != QLA_SUCCESS) {
  2466. /*EMPTY*/
  2467. ql_dbg(ql_dbg_mbx, vha, 0x109f,
  2468. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  2469. } else {
  2470. /*EMPTY*/
  2471. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
  2472. "Done %s.\n", __func__);
  2473. }
  2474. return rval;
  2475. }
  2476. int
  2477. qla2x00_stop_firmware(scsi_qla_host_t *vha)
  2478. {
  2479. int rval;
  2480. mbx_cmd_t mc;
  2481. mbx_cmd_t *mcp = &mc;
  2482. if (!IS_FWI2_CAPABLE(vha->hw))
  2483. return QLA_FUNCTION_FAILED;
  2484. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
  2485. "Entered %s.\n", __func__);
  2486. mcp->mb[0] = MBC_STOP_FIRMWARE;
  2487. mcp->mb[1] = 0;
  2488. mcp->out_mb = MBX_1|MBX_0;
  2489. mcp->in_mb = MBX_0;
  2490. mcp->tov = 5;
  2491. mcp->flags = 0;
  2492. rval = qla2x00_mailbox_command(vha, mcp);
  2493. if (rval != QLA_SUCCESS) {
  2494. ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
  2495. if (mcp->mb[0] == MBS_INVALID_COMMAND)
  2496. rval = QLA_INVALID_COMMAND;
  2497. } else {
  2498. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
  2499. "Done %s.\n", __func__);
  2500. }
  2501. return rval;
  2502. }
  2503. int
  2504. qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
  2505. uint16_t buffers)
  2506. {
  2507. int rval;
  2508. mbx_cmd_t mc;
  2509. mbx_cmd_t *mcp = &mc;
  2510. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
  2511. "Entered %s.\n", __func__);
  2512. if (!IS_FWI2_CAPABLE(vha->hw))
  2513. return QLA_FUNCTION_FAILED;
  2514. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2515. return QLA_FUNCTION_FAILED;
  2516. mcp->mb[0] = MBC_TRACE_CONTROL;
  2517. mcp->mb[1] = TC_EFT_ENABLE;
  2518. mcp->mb[2] = LSW(eft_dma);
  2519. mcp->mb[3] = MSW(eft_dma);
  2520. mcp->mb[4] = LSW(MSD(eft_dma));
  2521. mcp->mb[5] = MSW(MSD(eft_dma));
  2522. mcp->mb[6] = buffers;
  2523. mcp->mb[7] = TC_AEN_DISABLE;
  2524. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2525. mcp->in_mb = MBX_1|MBX_0;
  2526. mcp->tov = MBX_TOV_SECONDS;
  2527. mcp->flags = 0;
  2528. rval = qla2x00_mailbox_command(vha, mcp);
  2529. if (rval != QLA_SUCCESS) {
  2530. ql_dbg(ql_dbg_mbx, vha, 0x10a5,
  2531. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2532. rval, mcp->mb[0], mcp->mb[1]);
  2533. } else {
  2534. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
  2535. "Done %s.\n", __func__);
  2536. }
  2537. return rval;
  2538. }
  2539. int
  2540. qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
  2541. {
  2542. int rval;
  2543. mbx_cmd_t mc;
  2544. mbx_cmd_t *mcp = &mc;
  2545. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
  2546. "Entered %s.\n", __func__);
  2547. if (!IS_FWI2_CAPABLE(vha->hw))
  2548. return QLA_FUNCTION_FAILED;
  2549. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2550. return QLA_FUNCTION_FAILED;
  2551. mcp->mb[0] = MBC_TRACE_CONTROL;
  2552. mcp->mb[1] = TC_EFT_DISABLE;
  2553. mcp->out_mb = MBX_1|MBX_0;
  2554. mcp->in_mb = MBX_1|MBX_0;
  2555. mcp->tov = MBX_TOV_SECONDS;
  2556. mcp->flags = 0;
  2557. rval = qla2x00_mailbox_command(vha, mcp);
  2558. if (rval != QLA_SUCCESS) {
  2559. ql_dbg(ql_dbg_mbx, vha, 0x10a8,
  2560. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2561. rval, mcp->mb[0], mcp->mb[1]);
  2562. } else {
  2563. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
  2564. "Done %s.\n", __func__);
  2565. }
  2566. return rval;
  2567. }
  2568. int
  2569. qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
  2570. uint16_t buffers, uint16_t *mb, uint32_t *dwords)
  2571. {
  2572. int rval;
  2573. mbx_cmd_t mc;
  2574. mbx_cmd_t *mcp = &mc;
  2575. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
  2576. "Entered %s.\n", __func__);
  2577. if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
  2578. !IS_QLA83XX(vha->hw))
  2579. return QLA_FUNCTION_FAILED;
  2580. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2581. return QLA_FUNCTION_FAILED;
  2582. mcp->mb[0] = MBC_TRACE_CONTROL;
  2583. mcp->mb[1] = TC_FCE_ENABLE;
  2584. mcp->mb[2] = LSW(fce_dma);
  2585. mcp->mb[3] = MSW(fce_dma);
  2586. mcp->mb[4] = LSW(MSD(fce_dma));
  2587. mcp->mb[5] = MSW(MSD(fce_dma));
  2588. mcp->mb[6] = buffers;
  2589. mcp->mb[7] = TC_AEN_DISABLE;
  2590. mcp->mb[8] = 0;
  2591. mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
  2592. mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
  2593. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2594. MBX_1|MBX_0;
  2595. mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  2596. mcp->tov = MBX_TOV_SECONDS;
  2597. mcp->flags = 0;
  2598. rval = qla2x00_mailbox_command(vha, mcp);
  2599. if (rval != QLA_SUCCESS) {
  2600. ql_dbg(ql_dbg_mbx, vha, 0x10ab,
  2601. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2602. rval, mcp->mb[0], mcp->mb[1]);
  2603. } else {
  2604. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
  2605. "Done %s.\n", __func__);
  2606. if (mb)
  2607. memcpy(mb, mcp->mb, 8 * sizeof(*mb));
  2608. if (dwords)
  2609. *dwords = buffers;
  2610. }
  2611. return rval;
  2612. }
  2613. int
  2614. qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
  2615. {
  2616. int rval;
  2617. mbx_cmd_t mc;
  2618. mbx_cmd_t *mcp = &mc;
  2619. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
  2620. "Entered %s.\n", __func__);
  2621. if (!IS_FWI2_CAPABLE(vha->hw))
  2622. return QLA_FUNCTION_FAILED;
  2623. if (unlikely(pci_channel_offline(vha->hw->pdev)))
  2624. return QLA_FUNCTION_FAILED;
  2625. mcp->mb[0] = MBC_TRACE_CONTROL;
  2626. mcp->mb[1] = TC_FCE_DISABLE;
  2627. mcp->mb[2] = TC_FCE_DISABLE_TRACE;
  2628. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  2629. mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
  2630. MBX_1|MBX_0;
  2631. mcp->tov = MBX_TOV_SECONDS;
  2632. mcp->flags = 0;
  2633. rval = qla2x00_mailbox_command(vha, mcp);
  2634. if (rval != QLA_SUCCESS) {
  2635. ql_dbg(ql_dbg_mbx, vha, 0x10ae,
  2636. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  2637. rval, mcp->mb[0], mcp->mb[1]);
  2638. } else {
  2639. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
  2640. "Done %s.\n", __func__);
  2641. if (wr)
  2642. *wr = (uint64_t) mcp->mb[5] << 48 |
  2643. (uint64_t) mcp->mb[4] << 32 |
  2644. (uint64_t) mcp->mb[3] << 16 |
  2645. (uint64_t) mcp->mb[2];
  2646. if (rd)
  2647. *rd = (uint64_t) mcp->mb[9] << 48 |
  2648. (uint64_t) mcp->mb[8] << 32 |
  2649. (uint64_t) mcp->mb[7] << 16 |
  2650. (uint64_t) mcp->mb[6];
  2651. }
  2652. return rval;
  2653. }
  2654. int
  2655. qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2656. uint16_t *port_speed, uint16_t *mb)
  2657. {
  2658. int rval;
  2659. mbx_cmd_t mc;
  2660. mbx_cmd_t *mcp = &mc;
  2661. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
  2662. "Entered %s.\n", __func__);
  2663. if (!IS_IIDMA_CAPABLE(vha->hw))
  2664. return QLA_FUNCTION_FAILED;
  2665. mcp->mb[0] = MBC_PORT_PARAMS;
  2666. mcp->mb[1] = loop_id;
  2667. mcp->mb[2] = mcp->mb[3] = 0;
  2668. mcp->mb[9] = vha->vp_idx;
  2669. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2670. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2671. mcp->tov = MBX_TOV_SECONDS;
  2672. mcp->flags = 0;
  2673. rval = qla2x00_mailbox_command(vha, mcp);
  2674. /* Return mailbox statuses. */
  2675. if (mb != NULL) {
  2676. mb[0] = mcp->mb[0];
  2677. mb[1] = mcp->mb[1];
  2678. mb[3] = mcp->mb[3];
  2679. }
  2680. if (rval != QLA_SUCCESS) {
  2681. ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
  2682. } else {
  2683. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
  2684. "Done %s.\n", __func__);
  2685. if (port_speed)
  2686. *port_speed = mcp->mb[3];
  2687. }
  2688. return rval;
  2689. }
  2690. int
  2691. qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
  2692. uint16_t port_speed, uint16_t *mb)
  2693. {
  2694. int rval;
  2695. mbx_cmd_t mc;
  2696. mbx_cmd_t *mcp = &mc;
  2697. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
  2698. "Entered %s.\n", __func__);
  2699. if (!IS_IIDMA_CAPABLE(vha->hw))
  2700. return QLA_FUNCTION_FAILED;
  2701. mcp->mb[0] = MBC_PORT_PARAMS;
  2702. mcp->mb[1] = loop_id;
  2703. mcp->mb[2] = BIT_0;
  2704. if (IS_CNA_CAPABLE(vha->hw))
  2705. mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
  2706. else
  2707. mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
  2708. mcp->mb[9] = vha->vp_idx;
  2709. mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
  2710. mcp->in_mb = MBX_3|MBX_1|MBX_0;
  2711. mcp->tov = MBX_TOV_SECONDS;
  2712. mcp->flags = 0;
  2713. rval = qla2x00_mailbox_command(vha, mcp);
  2714. /* Return mailbox statuses. */
  2715. if (mb != NULL) {
  2716. mb[0] = mcp->mb[0];
  2717. mb[1] = mcp->mb[1];
  2718. mb[3] = mcp->mb[3];
  2719. }
  2720. if (rval != QLA_SUCCESS) {
  2721. ql_dbg(ql_dbg_mbx, vha, 0x10b4,
  2722. "Failed=%x.\n", rval);
  2723. } else {
  2724. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
  2725. "Done %s.\n", __func__);
  2726. }
  2727. return rval;
  2728. }
  2729. void
  2730. qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
  2731. struct vp_rpt_id_entry_24xx *rptid_entry)
  2732. {
  2733. uint8_t vp_idx;
  2734. uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
  2735. struct qla_hw_data *ha = vha->hw;
  2736. scsi_qla_host_t *vp;
  2737. unsigned long flags;
  2738. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
  2739. "Entered %s.\n", __func__);
  2740. if (rptid_entry->entry_status != 0)
  2741. return;
  2742. if (rptid_entry->format == 0) {
  2743. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
  2744. "Format 0 : Number of VPs setup %d, number of "
  2745. "VPs acquired %d.\n",
  2746. MSB(le16_to_cpu(rptid_entry->vp_count)),
  2747. LSB(le16_to_cpu(rptid_entry->vp_count)));
  2748. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
  2749. "Primary port id %02x%02x%02x.\n",
  2750. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2751. rptid_entry->port_id[0]);
  2752. } else if (rptid_entry->format == 1) {
  2753. vp_idx = LSB(stat);
  2754. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
  2755. "Format 1: VP[%d] enabled - status %d - with "
  2756. "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
  2757. rptid_entry->port_id[2], rptid_entry->port_id[1],
  2758. rptid_entry->port_id[0]);
  2759. vp = vha;
  2760. if (vp_idx == 0 && (MSB(stat) != 1))
  2761. goto reg_needed;
  2762. if (MSB(stat) != 0 && MSB(stat) != 2) {
  2763. ql_dbg(ql_dbg_mbx, vha, 0x10ba,
  2764. "Could not acquire ID for VP[%d].\n", vp_idx);
  2765. return;
  2766. }
  2767. spin_lock_irqsave(&ha->vport_slock, flags);
  2768. list_for_each_entry(vp, &ha->vp_list, list)
  2769. if (vp_idx == vp->vp_idx)
  2770. break;
  2771. spin_unlock_irqrestore(&ha->vport_slock, flags);
  2772. if (!vp)
  2773. return;
  2774. vp->d_id.b.domain = rptid_entry->port_id[2];
  2775. vp->d_id.b.area = rptid_entry->port_id[1];
  2776. vp->d_id.b.al_pa = rptid_entry->port_id[0];
  2777. /*
  2778. * Cannot configure here as we are still sitting on the
  2779. * response queue. Handle it in dpc context.
  2780. */
  2781. set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
  2782. reg_needed:
  2783. set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
  2784. set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
  2785. set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
  2786. qla2xxx_wake_dpc(vha);
  2787. }
  2788. }
  2789. /*
  2790. * qla24xx_modify_vp_config
  2791. * Change VP configuration for vha
  2792. *
  2793. * Input:
  2794. * vha = adapter block pointer.
  2795. *
  2796. * Returns:
  2797. * qla2xxx local function return status code.
  2798. *
  2799. * Context:
  2800. * Kernel context.
  2801. */
  2802. int
  2803. qla24xx_modify_vp_config(scsi_qla_host_t *vha)
  2804. {
  2805. int rval;
  2806. struct vp_config_entry_24xx *vpmod;
  2807. dma_addr_t vpmod_dma;
  2808. struct qla_hw_data *ha = vha->hw;
  2809. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2810. /* This can be called by the parent */
  2811. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
  2812. "Entered %s.\n", __func__);
  2813. vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
  2814. if (!vpmod) {
  2815. ql_log(ql_log_warn, vha, 0x10bc,
  2816. "Failed to allocate modify VP IOCB.\n");
  2817. return QLA_MEMORY_ALLOC_FAILED;
  2818. }
  2819. memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
  2820. vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
  2821. vpmod->entry_count = 1;
  2822. vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
  2823. vpmod->vp_count = 1;
  2824. vpmod->vp_index1 = vha->vp_idx;
  2825. vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
  2826. qlt_modify_vp_config(vha, vpmod);
  2827. memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
  2828. memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
  2829. vpmod->entry_count = 1;
  2830. rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
  2831. if (rval != QLA_SUCCESS) {
  2832. ql_dbg(ql_dbg_mbx, vha, 0x10bd,
  2833. "Failed to issue VP config IOCB (%x).\n", rval);
  2834. } else if (vpmod->comp_status != 0) {
  2835. ql_dbg(ql_dbg_mbx, vha, 0x10be,
  2836. "Failed to complete IOCB -- error status (%x).\n",
  2837. vpmod->comp_status);
  2838. rval = QLA_FUNCTION_FAILED;
  2839. } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2840. ql_dbg(ql_dbg_mbx, vha, 0x10bf,
  2841. "Failed to complete IOCB -- completion status (%x).\n",
  2842. le16_to_cpu(vpmod->comp_status));
  2843. rval = QLA_FUNCTION_FAILED;
  2844. } else {
  2845. /* EMPTY */
  2846. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
  2847. "Done %s.\n", __func__);
  2848. fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
  2849. }
  2850. dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
  2851. return rval;
  2852. }
  2853. /*
  2854. * qla24xx_control_vp
  2855. * Enable a virtual port for given host
  2856. *
  2857. * Input:
  2858. * ha = adapter block pointer.
  2859. * vhba = virtual adapter (unused)
  2860. * index = index number for enabled VP
  2861. *
  2862. * Returns:
  2863. * qla2xxx local function return status code.
  2864. *
  2865. * Context:
  2866. * Kernel context.
  2867. */
  2868. int
  2869. qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
  2870. {
  2871. int rval;
  2872. int map, pos;
  2873. struct vp_ctrl_entry_24xx *vce;
  2874. dma_addr_t vce_dma;
  2875. struct qla_hw_data *ha = vha->hw;
  2876. int vp_index = vha->vp_idx;
  2877. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  2878. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
  2879. "Entered %s enabling index %d.\n", __func__, vp_index);
  2880. if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
  2881. return QLA_PARAMETER_ERROR;
  2882. vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
  2883. if (!vce) {
  2884. ql_log(ql_log_warn, vha, 0x10c2,
  2885. "Failed to allocate VP control IOCB.\n");
  2886. return QLA_MEMORY_ALLOC_FAILED;
  2887. }
  2888. memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
  2889. vce->entry_type = VP_CTRL_IOCB_TYPE;
  2890. vce->entry_count = 1;
  2891. vce->command = cpu_to_le16(cmd);
  2892. vce->vp_count = __constant_cpu_to_le16(1);
  2893. /* index map in firmware starts with 1; decrement index
  2894. * this is ok as we never use index 0
  2895. */
  2896. map = (vp_index - 1) / 8;
  2897. pos = (vp_index - 1) & 7;
  2898. mutex_lock(&ha->vport_lock);
  2899. vce->vp_idx_map[map] |= 1 << pos;
  2900. mutex_unlock(&ha->vport_lock);
  2901. rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
  2902. if (rval != QLA_SUCCESS) {
  2903. ql_dbg(ql_dbg_mbx, vha, 0x10c3,
  2904. "Failed to issue VP control IOCB (%x).\n", rval);
  2905. } else if (vce->entry_status != 0) {
  2906. ql_dbg(ql_dbg_mbx, vha, 0x10c4,
  2907. "Failed to complete IOCB -- error status (%x).\n",
  2908. vce->entry_status);
  2909. rval = QLA_FUNCTION_FAILED;
  2910. } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
  2911. ql_dbg(ql_dbg_mbx, vha, 0x10c5,
  2912. "Failed to complet IOCB -- completion status (%x).\n",
  2913. le16_to_cpu(vce->comp_status));
  2914. rval = QLA_FUNCTION_FAILED;
  2915. } else {
  2916. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
  2917. "Done %s.\n", __func__);
  2918. }
  2919. dma_pool_free(ha->s_dma_pool, vce, vce_dma);
  2920. return rval;
  2921. }
  2922. /*
  2923. * qla2x00_send_change_request
  2924. * Receive or disable RSCN request from fabric controller
  2925. *
  2926. * Input:
  2927. * ha = adapter block pointer
  2928. * format = registration format:
  2929. * 0 - Reserved
  2930. * 1 - Fabric detected registration
  2931. * 2 - N_port detected registration
  2932. * 3 - Full registration
  2933. * FF - clear registration
  2934. * vp_idx = Virtual port index
  2935. *
  2936. * Returns:
  2937. * qla2x00 local function return status code.
  2938. *
  2939. * Context:
  2940. * Kernel Context
  2941. */
  2942. int
  2943. qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
  2944. uint16_t vp_idx)
  2945. {
  2946. int rval;
  2947. mbx_cmd_t mc;
  2948. mbx_cmd_t *mcp = &mc;
  2949. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
  2950. "Entered %s.\n", __func__);
  2951. mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
  2952. mcp->mb[1] = format;
  2953. mcp->mb[9] = vp_idx;
  2954. mcp->out_mb = MBX_9|MBX_1|MBX_0;
  2955. mcp->in_mb = MBX_0|MBX_1;
  2956. mcp->tov = MBX_TOV_SECONDS;
  2957. mcp->flags = 0;
  2958. rval = qla2x00_mailbox_command(vha, mcp);
  2959. if (rval == QLA_SUCCESS) {
  2960. if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
  2961. rval = BIT_1;
  2962. }
  2963. } else
  2964. rval = BIT_1;
  2965. return rval;
  2966. }
  2967. int
  2968. qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  2969. uint32_t size)
  2970. {
  2971. int rval;
  2972. mbx_cmd_t mc;
  2973. mbx_cmd_t *mcp = &mc;
  2974. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
  2975. "Entered %s.\n", __func__);
  2976. if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
  2977. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  2978. mcp->mb[8] = MSW(addr);
  2979. mcp->out_mb = MBX_8|MBX_0;
  2980. } else {
  2981. mcp->mb[0] = MBC_DUMP_RISC_RAM;
  2982. mcp->out_mb = MBX_0;
  2983. }
  2984. mcp->mb[1] = LSW(addr);
  2985. mcp->mb[2] = MSW(req_dma);
  2986. mcp->mb[3] = LSW(req_dma);
  2987. mcp->mb[6] = MSW(MSD(req_dma));
  2988. mcp->mb[7] = LSW(MSD(req_dma));
  2989. mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
  2990. if (IS_FWI2_CAPABLE(vha->hw)) {
  2991. mcp->mb[4] = MSW(size);
  2992. mcp->mb[5] = LSW(size);
  2993. mcp->out_mb |= MBX_5|MBX_4;
  2994. } else {
  2995. mcp->mb[4] = LSW(size);
  2996. mcp->out_mb |= MBX_4;
  2997. }
  2998. mcp->in_mb = MBX_0;
  2999. mcp->tov = MBX_TOV_SECONDS;
  3000. mcp->flags = 0;
  3001. rval = qla2x00_mailbox_command(vha, mcp);
  3002. if (rval != QLA_SUCCESS) {
  3003. ql_dbg(ql_dbg_mbx, vha, 0x1008,
  3004. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3005. } else {
  3006. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
  3007. "Done %s.\n", __func__);
  3008. }
  3009. return rval;
  3010. }
  3011. /* 84XX Support **************************************************************/
  3012. struct cs84xx_mgmt_cmd {
  3013. union {
  3014. struct verify_chip_entry_84xx req;
  3015. struct verify_chip_rsp_84xx rsp;
  3016. } p;
  3017. };
  3018. int
  3019. qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
  3020. {
  3021. int rval, retry;
  3022. struct cs84xx_mgmt_cmd *mn;
  3023. dma_addr_t mn_dma;
  3024. uint16_t options;
  3025. unsigned long flags;
  3026. struct qla_hw_data *ha = vha->hw;
  3027. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
  3028. "Entered %s.\n", __func__);
  3029. mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
  3030. if (mn == NULL) {
  3031. return QLA_MEMORY_ALLOC_FAILED;
  3032. }
  3033. /* Force Update? */
  3034. options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
  3035. /* Diagnostic firmware? */
  3036. /* options |= MENLO_DIAG_FW; */
  3037. /* We update the firmware with only one data sequence. */
  3038. options |= VCO_END_OF_DATA;
  3039. do {
  3040. retry = 0;
  3041. memset(mn, 0, sizeof(*mn));
  3042. mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
  3043. mn->p.req.entry_count = 1;
  3044. mn->p.req.options = cpu_to_le16(options);
  3045. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
  3046. "Dump of Verify Request.\n");
  3047. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
  3048. (uint8_t *)mn, sizeof(*mn));
  3049. rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
  3050. if (rval != QLA_SUCCESS) {
  3051. ql_dbg(ql_dbg_mbx, vha, 0x10cb,
  3052. "Failed to issue verify IOCB (%x).\n", rval);
  3053. goto verify_done;
  3054. }
  3055. ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
  3056. "Dump of Verify Response.\n");
  3057. ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
  3058. (uint8_t *)mn, sizeof(*mn));
  3059. status[0] = le16_to_cpu(mn->p.rsp.comp_status);
  3060. status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
  3061. le16_to_cpu(mn->p.rsp.failure_code) : 0;
  3062. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
  3063. "cs=%x fc=%x.\n", status[0], status[1]);
  3064. if (status[0] != CS_COMPLETE) {
  3065. rval = QLA_FUNCTION_FAILED;
  3066. if (!(options & VCO_DONT_UPDATE_FW)) {
  3067. ql_dbg(ql_dbg_mbx, vha, 0x10cf,
  3068. "Firmware update failed. Retrying "
  3069. "without update firmware.\n");
  3070. options |= VCO_DONT_UPDATE_FW;
  3071. options &= ~VCO_FORCE_UPDATE;
  3072. retry = 1;
  3073. }
  3074. } else {
  3075. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
  3076. "Firmware updated to %x.\n",
  3077. le32_to_cpu(mn->p.rsp.fw_ver));
  3078. /* NOTE: we only update OP firmware. */
  3079. spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
  3080. ha->cs84xx->op_fw_version =
  3081. le32_to_cpu(mn->p.rsp.fw_ver);
  3082. spin_unlock_irqrestore(&ha->cs84xx->access_lock,
  3083. flags);
  3084. }
  3085. } while (retry);
  3086. verify_done:
  3087. dma_pool_free(ha->s_dma_pool, mn, mn_dma);
  3088. if (rval != QLA_SUCCESS) {
  3089. ql_dbg(ql_dbg_mbx, vha, 0x10d1,
  3090. "Failed=%x.\n", rval);
  3091. } else {
  3092. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
  3093. "Done %s.\n", __func__);
  3094. }
  3095. return rval;
  3096. }
  3097. int
  3098. qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
  3099. {
  3100. int rval;
  3101. unsigned long flags;
  3102. mbx_cmd_t mc;
  3103. mbx_cmd_t *mcp = &mc;
  3104. struct device_reg_25xxmq __iomem *reg;
  3105. struct qla_hw_data *ha = vha->hw;
  3106. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
  3107. "Entered %s.\n", __func__);
  3108. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3109. mcp->mb[1] = req->options;
  3110. mcp->mb[2] = MSW(LSD(req->dma));
  3111. mcp->mb[3] = LSW(LSD(req->dma));
  3112. mcp->mb[6] = MSW(MSD(req->dma));
  3113. mcp->mb[7] = LSW(MSD(req->dma));
  3114. mcp->mb[5] = req->length;
  3115. if (req->rsp)
  3116. mcp->mb[10] = req->rsp->id;
  3117. mcp->mb[12] = req->qos;
  3118. mcp->mb[11] = req->vp_idx;
  3119. mcp->mb[13] = req->rid;
  3120. if (IS_QLA83XX(ha))
  3121. mcp->mb[15] = 0;
  3122. reg = (struct device_reg_25xxmq __iomem *)((ha->mqiobase) +
  3123. QLA_QUE_PAGE * req->id);
  3124. mcp->mb[4] = req->id;
  3125. /* que in ptr index */
  3126. mcp->mb[8] = 0;
  3127. /* que out ptr index */
  3128. mcp->mb[9] = 0;
  3129. mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
  3130. MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3131. mcp->in_mb = MBX_0;
  3132. mcp->flags = MBX_DMA_OUT;
  3133. mcp->tov = MBX_TOV_SECONDS * 2;
  3134. if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
  3135. mcp->in_mb |= MBX_1;
  3136. if (IS_QLA83XX(ha)) {
  3137. mcp->out_mb |= MBX_15;
  3138. /* debug q create issue in SR-IOV */
  3139. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3140. }
  3141. spin_lock_irqsave(&ha->hardware_lock, flags);
  3142. if (!(req->options & BIT_0)) {
  3143. WRT_REG_DWORD(&reg->req_q_in, 0);
  3144. if (!IS_QLA83XX(ha))
  3145. WRT_REG_DWORD(&reg->req_q_out, 0);
  3146. }
  3147. req->req_q_in = &reg->req_q_in;
  3148. req->req_q_out = &reg->req_q_out;
  3149. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3150. rval = qla2x00_mailbox_command(vha, mcp);
  3151. if (rval != QLA_SUCCESS) {
  3152. ql_dbg(ql_dbg_mbx, vha, 0x10d4,
  3153. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3154. } else {
  3155. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
  3156. "Done %s.\n", __func__);
  3157. }
  3158. return rval;
  3159. }
  3160. int
  3161. qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
  3162. {
  3163. int rval;
  3164. unsigned long flags;
  3165. mbx_cmd_t mc;
  3166. mbx_cmd_t *mcp = &mc;
  3167. struct device_reg_25xxmq __iomem *reg;
  3168. struct qla_hw_data *ha = vha->hw;
  3169. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
  3170. "Entered %s.\n", __func__);
  3171. mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
  3172. mcp->mb[1] = rsp->options;
  3173. mcp->mb[2] = MSW(LSD(rsp->dma));
  3174. mcp->mb[3] = LSW(LSD(rsp->dma));
  3175. mcp->mb[6] = MSW(MSD(rsp->dma));
  3176. mcp->mb[7] = LSW(MSD(rsp->dma));
  3177. mcp->mb[5] = rsp->length;
  3178. mcp->mb[14] = rsp->msix->entry;
  3179. mcp->mb[13] = rsp->rid;
  3180. if (IS_QLA83XX(ha))
  3181. mcp->mb[15] = 0;
  3182. reg = (struct device_reg_25xxmq __iomem *)((ha->mqiobase) +
  3183. QLA_QUE_PAGE * rsp->id);
  3184. mcp->mb[4] = rsp->id;
  3185. /* que in ptr index */
  3186. mcp->mb[8] = 0;
  3187. /* que out ptr index */
  3188. mcp->mb[9] = 0;
  3189. mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
  3190. |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3191. mcp->in_mb = MBX_0;
  3192. mcp->flags = MBX_DMA_OUT;
  3193. mcp->tov = MBX_TOV_SECONDS * 2;
  3194. if (IS_QLA81XX(ha)) {
  3195. mcp->out_mb |= MBX_12|MBX_11|MBX_10;
  3196. mcp->in_mb |= MBX_1;
  3197. } else if (IS_QLA83XX(ha)) {
  3198. mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
  3199. mcp->in_mb |= MBX_1;
  3200. /* debug q create issue in SR-IOV */
  3201. mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
  3202. }
  3203. spin_lock_irqsave(&ha->hardware_lock, flags);
  3204. if (!(rsp->options & BIT_0)) {
  3205. WRT_REG_DWORD(&reg->rsp_q_out, 0);
  3206. if (!IS_QLA83XX(ha))
  3207. WRT_REG_DWORD(&reg->rsp_q_in, 0);
  3208. }
  3209. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3210. rval = qla2x00_mailbox_command(vha, mcp);
  3211. if (rval != QLA_SUCCESS) {
  3212. ql_dbg(ql_dbg_mbx, vha, 0x10d7,
  3213. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3214. } else {
  3215. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
  3216. "Done %s.\n", __func__);
  3217. }
  3218. return rval;
  3219. }
  3220. int
  3221. qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
  3222. {
  3223. int rval;
  3224. mbx_cmd_t mc;
  3225. mbx_cmd_t *mcp = &mc;
  3226. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
  3227. "Entered %s.\n", __func__);
  3228. mcp->mb[0] = MBC_IDC_ACK;
  3229. memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
  3230. mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3231. mcp->in_mb = MBX_0;
  3232. mcp->tov = MBX_TOV_SECONDS;
  3233. mcp->flags = 0;
  3234. rval = qla2x00_mailbox_command(vha, mcp);
  3235. if (rval != QLA_SUCCESS) {
  3236. ql_dbg(ql_dbg_mbx, vha, 0x10da,
  3237. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3238. } else {
  3239. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
  3240. "Done %s.\n", __func__);
  3241. }
  3242. return rval;
  3243. }
  3244. int
  3245. qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
  3246. {
  3247. int rval;
  3248. mbx_cmd_t mc;
  3249. mbx_cmd_t *mcp = &mc;
  3250. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
  3251. "Entered %s.\n", __func__);
  3252. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3253. return QLA_FUNCTION_FAILED;
  3254. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3255. mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
  3256. mcp->out_mb = MBX_1|MBX_0;
  3257. mcp->in_mb = MBX_1|MBX_0;
  3258. mcp->tov = MBX_TOV_SECONDS;
  3259. mcp->flags = 0;
  3260. rval = qla2x00_mailbox_command(vha, mcp);
  3261. if (rval != QLA_SUCCESS) {
  3262. ql_dbg(ql_dbg_mbx, vha, 0x10dd,
  3263. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3264. rval, mcp->mb[0], mcp->mb[1]);
  3265. } else {
  3266. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
  3267. "Done %s.\n", __func__);
  3268. *sector_size = mcp->mb[1];
  3269. }
  3270. return rval;
  3271. }
  3272. int
  3273. qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
  3274. {
  3275. int rval;
  3276. mbx_cmd_t mc;
  3277. mbx_cmd_t *mcp = &mc;
  3278. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3279. return QLA_FUNCTION_FAILED;
  3280. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
  3281. "Entered %s.\n", __func__);
  3282. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3283. mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
  3284. FAC_OPT_CMD_WRITE_PROTECT;
  3285. mcp->out_mb = MBX_1|MBX_0;
  3286. mcp->in_mb = MBX_1|MBX_0;
  3287. mcp->tov = MBX_TOV_SECONDS;
  3288. mcp->flags = 0;
  3289. rval = qla2x00_mailbox_command(vha, mcp);
  3290. if (rval != QLA_SUCCESS) {
  3291. ql_dbg(ql_dbg_mbx, vha, 0x10e0,
  3292. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3293. rval, mcp->mb[0], mcp->mb[1]);
  3294. } else {
  3295. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
  3296. "Done %s.\n", __func__);
  3297. }
  3298. return rval;
  3299. }
  3300. int
  3301. qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
  3302. {
  3303. int rval;
  3304. mbx_cmd_t mc;
  3305. mbx_cmd_t *mcp = &mc;
  3306. if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
  3307. return QLA_FUNCTION_FAILED;
  3308. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
  3309. "Entered %s.\n", __func__);
  3310. mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
  3311. mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
  3312. mcp->mb[2] = LSW(start);
  3313. mcp->mb[3] = MSW(start);
  3314. mcp->mb[4] = LSW(finish);
  3315. mcp->mb[5] = MSW(finish);
  3316. mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3317. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3318. mcp->tov = MBX_TOV_SECONDS;
  3319. mcp->flags = 0;
  3320. rval = qla2x00_mailbox_command(vha, mcp);
  3321. if (rval != QLA_SUCCESS) {
  3322. ql_dbg(ql_dbg_mbx, vha, 0x10e3,
  3323. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3324. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3325. } else {
  3326. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
  3327. "Done %s.\n", __func__);
  3328. }
  3329. return rval;
  3330. }
  3331. int
  3332. qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
  3333. {
  3334. int rval = 0;
  3335. mbx_cmd_t mc;
  3336. mbx_cmd_t *mcp = &mc;
  3337. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
  3338. "Entered %s.\n", __func__);
  3339. mcp->mb[0] = MBC_RESTART_MPI_FW;
  3340. mcp->out_mb = MBX_0;
  3341. mcp->in_mb = MBX_0|MBX_1;
  3342. mcp->tov = MBX_TOV_SECONDS;
  3343. mcp->flags = 0;
  3344. rval = qla2x00_mailbox_command(vha, mcp);
  3345. if (rval != QLA_SUCCESS) {
  3346. ql_dbg(ql_dbg_mbx, vha, 0x10e6,
  3347. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3348. rval, mcp->mb[0], mcp->mb[1]);
  3349. } else {
  3350. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
  3351. "Done %s.\n", __func__);
  3352. }
  3353. return rval;
  3354. }
  3355. int
  3356. qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3357. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3358. {
  3359. int rval;
  3360. mbx_cmd_t mc;
  3361. mbx_cmd_t *mcp = &mc;
  3362. struct qla_hw_data *ha = vha->hw;
  3363. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
  3364. "Entered %s.\n", __func__);
  3365. if (!IS_FWI2_CAPABLE(ha))
  3366. return QLA_FUNCTION_FAILED;
  3367. if (len == 1)
  3368. opt |= BIT_0;
  3369. mcp->mb[0] = MBC_READ_SFP;
  3370. mcp->mb[1] = dev;
  3371. mcp->mb[2] = MSW(sfp_dma);
  3372. mcp->mb[3] = LSW(sfp_dma);
  3373. mcp->mb[6] = MSW(MSD(sfp_dma));
  3374. mcp->mb[7] = LSW(MSD(sfp_dma));
  3375. mcp->mb[8] = len;
  3376. mcp->mb[9] = off;
  3377. mcp->mb[10] = opt;
  3378. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3379. mcp->in_mb = MBX_1|MBX_0;
  3380. mcp->tov = MBX_TOV_SECONDS;
  3381. mcp->flags = 0;
  3382. rval = qla2x00_mailbox_command(vha, mcp);
  3383. if (opt & BIT_0)
  3384. *sfp = mcp->mb[1];
  3385. if (rval != QLA_SUCCESS) {
  3386. ql_dbg(ql_dbg_mbx, vha, 0x10e9,
  3387. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3388. } else {
  3389. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
  3390. "Done %s.\n", __func__);
  3391. }
  3392. return rval;
  3393. }
  3394. int
  3395. qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
  3396. uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
  3397. {
  3398. int rval;
  3399. mbx_cmd_t mc;
  3400. mbx_cmd_t *mcp = &mc;
  3401. struct qla_hw_data *ha = vha->hw;
  3402. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
  3403. "Entered %s.\n", __func__);
  3404. if (!IS_FWI2_CAPABLE(ha))
  3405. return QLA_FUNCTION_FAILED;
  3406. if (len == 1)
  3407. opt |= BIT_0;
  3408. if (opt & BIT_0)
  3409. len = *sfp;
  3410. mcp->mb[0] = MBC_WRITE_SFP;
  3411. mcp->mb[1] = dev;
  3412. mcp->mb[2] = MSW(sfp_dma);
  3413. mcp->mb[3] = LSW(sfp_dma);
  3414. mcp->mb[6] = MSW(MSD(sfp_dma));
  3415. mcp->mb[7] = LSW(MSD(sfp_dma));
  3416. mcp->mb[8] = len;
  3417. mcp->mb[9] = off;
  3418. mcp->mb[10] = opt;
  3419. mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3420. mcp->in_mb = MBX_1|MBX_0;
  3421. mcp->tov = MBX_TOV_SECONDS;
  3422. mcp->flags = 0;
  3423. rval = qla2x00_mailbox_command(vha, mcp);
  3424. if (rval != QLA_SUCCESS) {
  3425. ql_dbg(ql_dbg_mbx, vha, 0x10ec,
  3426. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3427. } else {
  3428. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
  3429. "Done %s.\n", __func__);
  3430. }
  3431. return rval;
  3432. }
  3433. int
  3434. qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
  3435. uint16_t size_in_bytes, uint16_t *actual_size)
  3436. {
  3437. int rval;
  3438. mbx_cmd_t mc;
  3439. mbx_cmd_t *mcp = &mc;
  3440. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
  3441. "Entered %s.\n", __func__);
  3442. if (!IS_CNA_CAPABLE(vha->hw))
  3443. return QLA_FUNCTION_FAILED;
  3444. mcp->mb[0] = MBC_GET_XGMAC_STATS;
  3445. mcp->mb[2] = MSW(stats_dma);
  3446. mcp->mb[3] = LSW(stats_dma);
  3447. mcp->mb[6] = MSW(MSD(stats_dma));
  3448. mcp->mb[7] = LSW(MSD(stats_dma));
  3449. mcp->mb[8] = size_in_bytes >> 2;
  3450. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
  3451. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3452. mcp->tov = MBX_TOV_SECONDS;
  3453. mcp->flags = 0;
  3454. rval = qla2x00_mailbox_command(vha, mcp);
  3455. if (rval != QLA_SUCCESS) {
  3456. ql_dbg(ql_dbg_mbx, vha, 0x10ef,
  3457. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3458. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3459. } else {
  3460. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
  3461. "Done %s.\n", __func__);
  3462. *actual_size = mcp->mb[2] << 2;
  3463. }
  3464. return rval;
  3465. }
  3466. int
  3467. qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
  3468. uint16_t size)
  3469. {
  3470. int rval;
  3471. mbx_cmd_t mc;
  3472. mbx_cmd_t *mcp = &mc;
  3473. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
  3474. "Entered %s.\n", __func__);
  3475. if (!IS_CNA_CAPABLE(vha->hw))
  3476. return QLA_FUNCTION_FAILED;
  3477. mcp->mb[0] = MBC_GET_DCBX_PARAMS;
  3478. mcp->mb[1] = 0;
  3479. mcp->mb[2] = MSW(tlv_dma);
  3480. mcp->mb[3] = LSW(tlv_dma);
  3481. mcp->mb[6] = MSW(MSD(tlv_dma));
  3482. mcp->mb[7] = LSW(MSD(tlv_dma));
  3483. mcp->mb[8] = size;
  3484. mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
  3485. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3486. mcp->tov = MBX_TOV_SECONDS;
  3487. mcp->flags = 0;
  3488. rval = qla2x00_mailbox_command(vha, mcp);
  3489. if (rval != QLA_SUCCESS) {
  3490. ql_dbg(ql_dbg_mbx, vha, 0x10f2,
  3491. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
  3492. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
  3493. } else {
  3494. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
  3495. "Done %s.\n", __func__);
  3496. }
  3497. return rval;
  3498. }
  3499. int
  3500. qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
  3501. {
  3502. int rval;
  3503. mbx_cmd_t mc;
  3504. mbx_cmd_t *mcp = &mc;
  3505. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
  3506. "Entered %s.\n", __func__);
  3507. if (!IS_FWI2_CAPABLE(vha->hw))
  3508. return QLA_FUNCTION_FAILED;
  3509. mcp->mb[0] = MBC_READ_RAM_EXTENDED;
  3510. mcp->mb[1] = LSW(risc_addr);
  3511. mcp->mb[8] = MSW(risc_addr);
  3512. mcp->out_mb = MBX_8|MBX_1|MBX_0;
  3513. mcp->in_mb = MBX_3|MBX_2|MBX_0;
  3514. mcp->tov = 30;
  3515. mcp->flags = 0;
  3516. rval = qla2x00_mailbox_command(vha, mcp);
  3517. if (rval != QLA_SUCCESS) {
  3518. ql_dbg(ql_dbg_mbx, vha, 0x10f5,
  3519. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3520. } else {
  3521. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
  3522. "Done %s.\n", __func__);
  3523. *data = mcp->mb[3] << 16 | mcp->mb[2];
  3524. }
  3525. return rval;
  3526. }
  3527. int
  3528. qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3529. uint16_t *mresp)
  3530. {
  3531. int rval;
  3532. mbx_cmd_t mc;
  3533. mbx_cmd_t *mcp = &mc;
  3534. uint32_t iter_cnt = 0x1;
  3535. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
  3536. "Entered %s.\n", __func__);
  3537. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3538. mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
  3539. mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
  3540. /* transfer count */
  3541. mcp->mb[10] = LSW(mreq->transfer_size);
  3542. mcp->mb[11] = MSW(mreq->transfer_size);
  3543. /* send data address */
  3544. mcp->mb[14] = LSW(mreq->send_dma);
  3545. mcp->mb[15] = MSW(mreq->send_dma);
  3546. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3547. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3548. /* receive data address */
  3549. mcp->mb[16] = LSW(mreq->rcv_dma);
  3550. mcp->mb[17] = MSW(mreq->rcv_dma);
  3551. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3552. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3553. /* Iteration count */
  3554. mcp->mb[18] = LSW(iter_cnt);
  3555. mcp->mb[19] = MSW(iter_cnt);
  3556. mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
  3557. MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3558. if (IS_CNA_CAPABLE(vha->hw))
  3559. mcp->out_mb |= MBX_2;
  3560. mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
  3561. mcp->buf_size = mreq->transfer_size;
  3562. mcp->tov = MBX_TOV_SECONDS;
  3563. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3564. rval = qla2x00_mailbox_command(vha, mcp);
  3565. if (rval != QLA_SUCCESS) {
  3566. ql_dbg(ql_dbg_mbx, vha, 0x10f8,
  3567. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
  3568. "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
  3569. mcp->mb[3], mcp->mb[18], mcp->mb[19]);
  3570. } else {
  3571. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
  3572. "Done %s.\n", __func__);
  3573. }
  3574. /* Copy mailbox information */
  3575. memcpy( mresp, mcp->mb, 64);
  3576. return rval;
  3577. }
  3578. int
  3579. qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
  3580. uint16_t *mresp)
  3581. {
  3582. int rval;
  3583. mbx_cmd_t mc;
  3584. mbx_cmd_t *mcp = &mc;
  3585. struct qla_hw_data *ha = vha->hw;
  3586. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
  3587. "Entered %s.\n", __func__);
  3588. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3589. mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
  3590. mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
  3591. if (IS_CNA_CAPABLE(ha)) {
  3592. mcp->mb[1] |= BIT_15;
  3593. mcp->mb[2] = vha->fcoe_fcf_idx;
  3594. }
  3595. mcp->mb[16] = LSW(mreq->rcv_dma);
  3596. mcp->mb[17] = MSW(mreq->rcv_dma);
  3597. mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
  3598. mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
  3599. mcp->mb[10] = LSW(mreq->transfer_size);
  3600. mcp->mb[14] = LSW(mreq->send_dma);
  3601. mcp->mb[15] = MSW(mreq->send_dma);
  3602. mcp->mb[20] = LSW(MSD(mreq->send_dma));
  3603. mcp->mb[21] = MSW(MSD(mreq->send_dma));
  3604. mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
  3605. MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
  3606. if (IS_CNA_CAPABLE(ha))
  3607. mcp->out_mb |= MBX_2;
  3608. mcp->in_mb = MBX_0;
  3609. if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
  3610. IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3611. mcp->in_mb |= MBX_1;
  3612. if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
  3613. mcp->in_mb |= MBX_3;
  3614. mcp->tov = MBX_TOV_SECONDS;
  3615. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3616. mcp->buf_size = mreq->transfer_size;
  3617. rval = qla2x00_mailbox_command(vha, mcp);
  3618. if (rval != QLA_SUCCESS) {
  3619. ql_dbg(ql_dbg_mbx, vha, 0x10fb,
  3620. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  3621. rval, mcp->mb[0], mcp->mb[1]);
  3622. } else {
  3623. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
  3624. "Done %s.\n", __func__);
  3625. }
  3626. /* Copy mailbox information */
  3627. memcpy(mresp, mcp->mb, 64);
  3628. return rval;
  3629. }
  3630. int
  3631. qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
  3632. {
  3633. int rval;
  3634. mbx_cmd_t mc;
  3635. mbx_cmd_t *mcp = &mc;
  3636. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
  3637. "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
  3638. mcp->mb[0] = MBC_ISP84XX_RESET;
  3639. mcp->mb[1] = enable_diagnostic;
  3640. mcp->out_mb = MBX_1|MBX_0;
  3641. mcp->in_mb = MBX_1|MBX_0;
  3642. mcp->tov = MBX_TOV_SECONDS;
  3643. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3644. rval = qla2x00_mailbox_command(vha, mcp);
  3645. if (rval != QLA_SUCCESS)
  3646. ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
  3647. else
  3648. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
  3649. "Done %s.\n", __func__);
  3650. return rval;
  3651. }
  3652. int
  3653. qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
  3654. {
  3655. int rval;
  3656. mbx_cmd_t mc;
  3657. mbx_cmd_t *mcp = &mc;
  3658. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
  3659. "Entered %s.\n", __func__);
  3660. if (!IS_FWI2_CAPABLE(vha->hw))
  3661. return QLA_FUNCTION_FAILED;
  3662. mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
  3663. mcp->mb[1] = LSW(risc_addr);
  3664. mcp->mb[2] = LSW(data);
  3665. mcp->mb[3] = MSW(data);
  3666. mcp->mb[8] = MSW(risc_addr);
  3667. mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
  3668. mcp->in_mb = MBX_0;
  3669. mcp->tov = 30;
  3670. mcp->flags = 0;
  3671. rval = qla2x00_mailbox_command(vha, mcp);
  3672. if (rval != QLA_SUCCESS) {
  3673. ql_dbg(ql_dbg_mbx, vha, 0x1101,
  3674. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3675. } else {
  3676. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
  3677. "Done %s.\n", __func__);
  3678. }
  3679. return rval;
  3680. }
  3681. int
  3682. qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
  3683. {
  3684. int rval;
  3685. uint32_t stat, timer;
  3686. uint16_t mb0 = 0;
  3687. struct qla_hw_data *ha = vha->hw;
  3688. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  3689. rval = QLA_SUCCESS;
  3690. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
  3691. "Entered %s.\n", __func__);
  3692. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  3693. /* Write the MBC data to the registers */
  3694. WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
  3695. WRT_REG_WORD(&reg->mailbox1, mb[0]);
  3696. WRT_REG_WORD(&reg->mailbox2, mb[1]);
  3697. WRT_REG_WORD(&reg->mailbox3, mb[2]);
  3698. WRT_REG_WORD(&reg->mailbox4, mb[3]);
  3699. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  3700. /* Poll for MBC interrupt */
  3701. for (timer = 6000000; timer; timer--) {
  3702. /* Check for pending interrupts. */
  3703. stat = RD_REG_DWORD(&reg->host_status);
  3704. if (stat & HSRX_RISC_INT) {
  3705. stat &= 0xff;
  3706. if (stat == 0x1 || stat == 0x2 ||
  3707. stat == 0x10 || stat == 0x11) {
  3708. set_bit(MBX_INTERRUPT,
  3709. &ha->mbx_cmd_flags);
  3710. mb0 = RD_REG_WORD(&reg->mailbox0);
  3711. WRT_REG_DWORD(&reg->hccr,
  3712. HCCRX_CLR_RISC_INT);
  3713. RD_REG_DWORD(&reg->hccr);
  3714. break;
  3715. }
  3716. }
  3717. udelay(5);
  3718. }
  3719. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
  3720. rval = mb0 & MBS_MASK;
  3721. else
  3722. rval = QLA_FUNCTION_FAILED;
  3723. if (rval != QLA_SUCCESS) {
  3724. ql_dbg(ql_dbg_mbx, vha, 0x1104,
  3725. "Failed=%x mb[0]=%x.\n", rval, mb[0]);
  3726. } else {
  3727. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
  3728. "Done %s.\n", __func__);
  3729. }
  3730. return rval;
  3731. }
  3732. int
  3733. qla2x00_get_data_rate(scsi_qla_host_t *vha)
  3734. {
  3735. int rval;
  3736. mbx_cmd_t mc;
  3737. mbx_cmd_t *mcp = &mc;
  3738. struct qla_hw_data *ha = vha->hw;
  3739. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
  3740. "Entered %s.\n", __func__);
  3741. if (!IS_FWI2_CAPABLE(ha))
  3742. return QLA_FUNCTION_FAILED;
  3743. mcp->mb[0] = MBC_DATA_RATE;
  3744. mcp->mb[1] = 0;
  3745. mcp->out_mb = MBX_1|MBX_0;
  3746. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  3747. if (IS_QLA83XX(ha))
  3748. mcp->in_mb |= MBX_3;
  3749. mcp->tov = MBX_TOV_SECONDS;
  3750. mcp->flags = 0;
  3751. rval = qla2x00_mailbox_command(vha, mcp);
  3752. if (rval != QLA_SUCCESS) {
  3753. ql_dbg(ql_dbg_mbx, vha, 0x1107,
  3754. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3755. } else {
  3756. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
  3757. "Done %s.\n", __func__);
  3758. if (mcp->mb[1] != 0x7)
  3759. ha->link_data_rate = mcp->mb[1];
  3760. }
  3761. return rval;
  3762. }
  3763. int
  3764. qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3765. {
  3766. int rval;
  3767. mbx_cmd_t mc;
  3768. mbx_cmd_t *mcp = &mc;
  3769. struct qla_hw_data *ha = vha->hw;
  3770. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
  3771. "Entered %s.\n", __func__);
  3772. if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha))
  3773. return QLA_FUNCTION_FAILED;
  3774. mcp->mb[0] = MBC_GET_PORT_CONFIG;
  3775. mcp->out_mb = MBX_0;
  3776. mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3777. mcp->tov = MBX_TOV_SECONDS;
  3778. mcp->flags = 0;
  3779. rval = qla2x00_mailbox_command(vha, mcp);
  3780. if (rval != QLA_SUCCESS) {
  3781. ql_dbg(ql_dbg_mbx, vha, 0x110a,
  3782. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3783. } else {
  3784. /* Copy all bits to preserve original value */
  3785. memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
  3786. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
  3787. "Done %s.\n", __func__);
  3788. }
  3789. return rval;
  3790. }
  3791. int
  3792. qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
  3793. {
  3794. int rval;
  3795. mbx_cmd_t mc;
  3796. mbx_cmd_t *mcp = &mc;
  3797. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
  3798. "Entered %s.\n", __func__);
  3799. mcp->mb[0] = MBC_SET_PORT_CONFIG;
  3800. /* Copy all bits to preserve original setting */
  3801. memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
  3802. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3803. mcp->in_mb = MBX_0;
  3804. mcp->tov = MBX_TOV_SECONDS;
  3805. mcp->flags = 0;
  3806. rval = qla2x00_mailbox_command(vha, mcp);
  3807. if (rval != QLA_SUCCESS) {
  3808. ql_dbg(ql_dbg_mbx, vha, 0x110d,
  3809. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3810. } else
  3811. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
  3812. "Done %s.\n", __func__);
  3813. return rval;
  3814. }
  3815. int
  3816. qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
  3817. uint16_t *mb)
  3818. {
  3819. int rval;
  3820. mbx_cmd_t mc;
  3821. mbx_cmd_t *mcp = &mc;
  3822. struct qla_hw_data *ha = vha->hw;
  3823. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
  3824. "Entered %s.\n", __func__);
  3825. if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
  3826. return QLA_FUNCTION_FAILED;
  3827. mcp->mb[0] = MBC_PORT_PARAMS;
  3828. mcp->mb[1] = loop_id;
  3829. if (ha->flags.fcp_prio_enabled)
  3830. mcp->mb[2] = BIT_1;
  3831. else
  3832. mcp->mb[2] = BIT_2;
  3833. mcp->mb[4] = priority & 0xf;
  3834. mcp->mb[9] = vha->vp_idx;
  3835. mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3836. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  3837. mcp->tov = 30;
  3838. mcp->flags = 0;
  3839. rval = qla2x00_mailbox_command(vha, mcp);
  3840. if (mb != NULL) {
  3841. mb[0] = mcp->mb[0];
  3842. mb[1] = mcp->mb[1];
  3843. mb[3] = mcp->mb[3];
  3844. mb[4] = mcp->mb[4];
  3845. }
  3846. if (rval != QLA_SUCCESS) {
  3847. ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
  3848. } else {
  3849. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
  3850. "Done %s.\n", __func__);
  3851. }
  3852. return rval;
  3853. }
  3854. int
  3855. qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp, uint16_t *frac)
  3856. {
  3857. int rval;
  3858. uint8_t byte;
  3859. struct qla_hw_data *ha = vha->hw;
  3860. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ca,
  3861. "Entered %s.\n", __func__);
  3862. /* Integer part */
  3863. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x01, 1,
  3864. BIT_13|BIT_12|BIT_0);
  3865. if (rval != QLA_SUCCESS) {
  3866. ql_dbg(ql_dbg_mbx, vha, 0x10c9, "Failed=%x.\n", rval);
  3867. ha->flags.thermal_supported = 0;
  3868. goto fail;
  3869. }
  3870. *temp = byte;
  3871. /* Fraction part */
  3872. rval = qla2x00_read_sfp(vha, 0, &byte, 0x98, 0x10, 1,
  3873. BIT_13|BIT_12|BIT_0);
  3874. if (rval != QLA_SUCCESS) {
  3875. ql_dbg(ql_dbg_mbx, vha, 0x1019, "Failed=%x.\n", rval);
  3876. ha->flags.thermal_supported = 0;
  3877. goto fail;
  3878. }
  3879. *frac = (byte >> 6) * 25;
  3880. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1018,
  3881. "Done %s.\n", __func__);
  3882. fail:
  3883. return rval;
  3884. }
  3885. int
  3886. qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
  3887. {
  3888. int rval;
  3889. struct qla_hw_data *ha = vha->hw;
  3890. mbx_cmd_t mc;
  3891. mbx_cmd_t *mcp = &mc;
  3892. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
  3893. "Entered %s.\n", __func__);
  3894. if (!IS_FWI2_CAPABLE(ha))
  3895. return QLA_FUNCTION_FAILED;
  3896. memset(mcp, 0, sizeof(mbx_cmd_t));
  3897. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3898. mcp->mb[1] = 1;
  3899. mcp->out_mb = MBX_1|MBX_0;
  3900. mcp->in_mb = MBX_0;
  3901. mcp->tov = 30;
  3902. mcp->flags = 0;
  3903. rval = qla2x00_mailbox_command(vha, mcp);
  3904. if (rval != QLA_SUCCESS) {
  3905. ql_dbg(ql_dbg_mbx, vha, 0x1016,
  3906. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3907. } else {
  3908. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
  3909. "Done %s.\n", __func__);
  3910. }
  3911. return rval;
  3912. }
  3913. int
  3914. qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
  3915. {
  3916. int rval;
  3917. struct qla_hw_data *ha = vha->hw;
  3918. mbx_cmd_t mc;
  3919. mbx_cmd_t *mcp = &mc;
  3920. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
  3921. "Entered %s.\n", __func__);
  3922. if (!IS_QLA82XX(ha))
  3923. return QLA_FUNCTION_FAILED;
  3924. memset(mcp, 0, sizeof(mbx_cmd_t));
  3925. mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
  3926. mcp->mb[1] = 0;
  3927. mcp->out_mb = MBX_1|MBX_0;
  3928. mcp->in_mb = MBX_0;
  3929. mcp->tov = 30;
  3930. mcp->flags = 0;
  3931. rval = qla2x00_mailbox_command(vha, mcp);
  3932. if (rval != QLA_SUCCESS) {
  3933. ql_dbg(ql_dbg_mbx, vha, 0x100c,
  3934. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  3935. } else {
  3936. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
  3937. "Done %s.\n", __func__);
  3938. }
  3939. return rval;
  3940. }
  3941. int
  3942. qla82xx_md_get_template_size(scsi_qla_host_t *vha)
  3943. {
  3944. struct qla_hw_data *ha = vha->hw;
  3945. mbx_cmd_t mc;
  3946. mbx_cmd_t *mcp = &mc;
  3947. int rval = QLA_FUNCTION_FAILED;
  3948. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
  3949. "Entered %s.\n", __func__);
  3950. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3951. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3952. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3953. mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
  3954. mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
  3955. mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  3956. mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
  3957. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  3958. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  3959. mcp->tov = MBX_TOV_SECONDS;
  3960. rval = qla2x00_mailbox_command(vha, mcp);
  3961. /* Always copy back return mailbox values. */
  3962. if (rval != QLA_SUCCESS) {
  3963. ql_dbg(ql_dbg_mbx, vha, 0x1120,
  3964. "mailbox command FAILED=0x%x, subcode=%x.\n",
  3965. (mcp->mb[1] << 16) | mcp->mb[0],
  3966. (mcp->mb[3] << 16) | mcp->mb[2]);
  3967. } else {
  3968. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
  3969. "Done %s.\n", __func__);
  3970. ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
  3971. if (!ha->md_template_size) {
  3972. ql_dbg(ql_dbg_mbx, vha, 0x1122,
  3973. "Null template size obtained.\n");
  3974. rval = QLA_FUNCTION_FAILED;
  3975. }
  3976. }
  3977. return rval;
  3978. }
  3979. int
  3980. qla82xx_md_get_template(scsi_qla_host_t *vha)
  3981. {
  3982. struct qla_hw_data *ha = vha->hw;
  3983. mbx_cmd_t mc;
  3984. mbx_cmd_t *mcp = &mc;
  3985. int rval = QLA_FUNCTION_FAILED;
  3986. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
  3987. "Entered %s.\n", __func__);
  3988. ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
  3989. ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
  3990. if (!ha->md_tmplt_hdr) {
  3991. ql_log(ql_log_warn, vha, 0x1124,
  3992. "Unable to allocate memory for Minidump template.\n");
  3993. return rval;
  3994. }
  3995. memset(mcp->mb, 0 , sizeof(mcp->mb));
  3996. mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3997. mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
  3998. mcp->mb[2] = LSW(RQST_TMPLT);
  3999. mcp->mb[3] = MSW(RQST_TMPLT);
  4000. mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
  4001. mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
  4002. mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
  4003. mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
  4004. mcp->mb[8] = LSW(ha->md_template_size);
  4005. mcp->mb[9] = MSW(ha->md_template_size);
  4006. mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
  4007. mcp->tov = MBX_TOV_SECONDS;
  4008. mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
  4009. MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4010. mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
  4011. rval = qla2x00_mailbox_command(vha, mcp);
  4012. if (rval != QLA_SUCCESS) {
  4013. ql_dbg(ql_dbg_mbx, vha, 0x1125,
  4014. "mailbox command FAILED=0x%x, subcode=%x.\n",
  4015. ((mcp->mb[1] << 16) | mcp->mb[0]),
  4016. ((mcp->mb[3] << 16) | mcp->mb[2]));
  4017. } else
  4018. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
  4019. "Done %s.\n", __func__);
  4020. return rval;
  4021. }
  4022. int
  4023. qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4024. {
  4025. int rval;
  4026. struct qla_hw_data *ha = vha->hw;
  4027. mbx_cmd_t mc;
  4028. mbx_cmd_t *mcp = &mc;
  4029. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4030. return QLA_FUNCTION_FAILED;
  4031. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
  4032. "Entered %s.\n", __func__);
  4033. memset(mcp, 0, sizeof(mbx_cmd_t));
  4034. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4035. mcp->mb[1] = led_cfg[0];
  4036. mcp->mb[2] = led_cfg[1];
  4037. if (IS_QLA8031(ha)) {
  4038. mcp->mb[3] = led_cfg[2];
  4039. mcp->mb[4] = led_cfg[3];
  4040. mcp->mb[5] = led_cfg[4];
  4041. mcp->mb[6] = led_cfg[5];
  4042. }
  4043. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4044. if (IS_QLA8031(ha))
  4045. mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4046. mcp->in_mb = MBX_0;
  4047. mcp->tov = 30;
  4048. mcp->flags = 0;
  4049. rval = qla2x00_mailbox_command(vha, mcp);
  4050. if (rval != QLA_SUCCESS) {
  4051. ql_dbg(ql_dbg_mbx, vha, 0x1134,
  4052. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4053. } else {
  4054. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
  4055. "Done %s.\n", __func__);
  4056. }
  4057. return rval;
  4058. }
  4059. int
  4060. qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
  4061. {
  4062. int rval;
  4063. struct qla_hw_data *ha = vha->hw;
  4064. mbx_cmd_t mc;
  4065. mbx_cmd_t *mcp = &mc;
  4066. if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
  4067. return QLA_FUNCTION_FAILED;
  4068. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
  4069. "Entered %s.\n", __func__);
  4070. memset(mcp, 0, sizeof(mbx_cmd_t));
  4071. mcp->mb[0] = MBC_GET_LED_CONFIG;
  4072. mcp->out_mb = MBX_0;
  4073. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4074. if (IS_QLA8031(ha))
  4075. mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
  4076. mcp->tov = 30;
  4077. mcp->flags = 0;
  4078. rval = qla2x00_mailbox_command(vha, mcp);
  4079. if (rval != QLA_SUCCESS) {
  4080. ql_dbg(ql_dbg_mbx, vha, 0x1137,
  4081. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4082. } else {
  4083. led_cfg[0] = mcp->mb[1];
  4084. led_cfg[1] = mcp->mb[2];
  4085. if (IS_QLA8031(ha)) {
  4086. led_cfg[2] = mcp->mb[3];
  4087. led_cfg[3] = mcp->mb[4];
  4088. led_cfg[4] = mcp->mb[5];
  4089. led_cfg[5] = mcp->mb[6];
  4090. }
  4091. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
  4092. "Done %s.\n", __func__);
  4093. }
  4094. return rval;
  4095. }
  4096. int
  4097. qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
  4098. {
  4099. int rval;
  4100. struct qla_hw_data *ha = vha->hw;
  4101. mbx_cmd_t mc;
  4102. mbx_cmd_t *mcp = &mc;
  4103. if (!IS_QLA82XX(ha))
  4104. return QLA_FUNCTION_FAILED;
  4105. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
  4106. "Entered %s.\n", __func__);
  4107. memset(mcp, 0, sizeof(mbx_cmd_t));
  4108. mcp->mb[0] = MBC_SET_LED_CONFIG;
  4109. if (enable)
  4110. mcp->mb[7] = 0xE;
  4111. else
  4112. mcp->mb[7] = 0xD;
  4113. mcp->out_mb = MBX_7|MBX_0;
  4114. mcp->in_mb = MBX_0;
  4115. mcp->tov = MBX_TOV_SECONDS;
  4116. mcp->flags = 0;
  4117. rval = qla2x00_mailbox_command(vha, mcp);
  4118. if (rval != QLA_SUCCESS) {
  4119. ql_dbg(ql_dbg_mbx, vha, 0x1128,
  4120. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4121. } else {
  4122. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
  4123. "Done %s.\n", __func__);
  4124. }
  4125. return rval;
  4126. }
  4127. int
  4128. qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
  4129. {
  4130. int rval;
  4131. struct qla_hw_data *ha = vha->hw;
  4132. mbx_cmd_t mc;
  4133. mbx_cmd_t *mcp = &mc;
  4134. if (!IS_QLA83XX(ha))
  4135. return QLA_FUNCTION_FAILED;
  4136. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
  4137. "Entered %s.\n", __func__);
  4138. mcp->mb[0] = MBC_WRITE_REMOTE_REG;
  4139. mcp->mb[1] = LSW(reg);
  4140. mcp->mb[2] = MSW(reg);
  4141. mcp->mb[3] = LSW(data);
  4142. mcp->mb[4] = MSW(data);
  4143. mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
  4144. mcp->in_mb = MBX_1|MBX_0;
  4145. mcp->tov = MBX_TOV_SECONDS;
  4146. mcp->flags = 0;
  4147. rval = qla2x00_mailbox_command(vha, mcp);
  4148. if (rval != QLA_SUCCESS) {
  4149. ql_dbg(ql_dbg_mbx, vha, 0x1131,
  4150. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4151. } else {
  4152. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
  4153. "Done %s.\n", __func__);
  4154. }
  4155. return rval;
  4156. }
  4157. int
  4158. qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
  4159. {
  4160. int rval;
  4161. struct qla_hw_data *ha = vha->hw;
  4162. mbx_cmd_t mc;
  4163. mbx_cmd_t *mcp = &mc;
  4164. if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
  4165. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
  4166. "Implicit LOGO Unsupported.\n");
  4167. return QLA_FUNCTION_FAILED;
  4168. }
  4169. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
  4170. "Entering %s.\n", __func__);
  4171. /* Perform Implicit LOGO. */
  4172. mcp->mb[0] = MBC_PORT_LOGOUT;
  4173. mcp->mb[1] = fcport->loop_id;
  4174. mcp->mb[10] = BIT_15;
  4175. mcp->out_mb = MBX_10|MBX_1|MBX_0;
  4176. mcp->in_mb = MBX_0;
  4177. mcp->tov = MBX_TOV_SECONDS;
  4178. mcp->flags = 0;
  4179. rval = qla2x00_mailbox_command(vha, mcp);
  4180. if (rval != QLA_SUCCESS)
  4181. ql_dbg(ql_dbg_mbx, vha, 0x113d,
  4182. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4183. else
  4184. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
  4185. "Done %s.\n", __func__);
  4186. return rval;
  4187. }
  4188. int
  4189. qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
  4190. {
  4191. int rval;
  4192. mbx_cmd_t mc;
  4193. mbx_cmd_t *mcp = &mc;
  4194. struct qla_hw_data *ha = vha->hw;
  4195. unsigned long retry_max_time = jiffies + (2 * HZ);
  4196. if (!IS_QLA83XX(ha))
  4197. return QLA_FUNCTION_FAILED;
  4198. ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
  4199. retry_rd_reg:
  4200. mcp->mb[0] = MBC_READ_REMOTE_REG;
  4201. mcp->mb[1] = LSW(reg);
  4202. mcp->mb[2] = MSW(reg);
  4203. mcp->out_mb = MBX_2|MBX_1|MBX_0;
  4204. mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
  4205. mcp->tov = MBX_TOV_SECONDS;
  4206. mcp->flags = 0;
  4207. rval = qla2x00_mailbox_command(vha, mcp);
  4208. if (rval != QLA_SUCCESS) {
  4209. ql_dbg(ql_dbg_mbx, vha, 0x114c,
  4210. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4211. rval, mcp->mb[0], mcp->mb[1]);
  4212. } else {
  4213. *data = (mcp->mb[3] | (mcp->mb[4] << 16));
  4214. if (*data == QLA8XXX_BAD_VALUE) {
  4215. /*
  4216. * During soft-reset CAMRAM register reads might
  4217. * return 0xbad0bad0. So retry for MAX of 2 sec
  4218. * while reading camram registers.
  4219. */
  4220. if (time_after(jiffies, retry_max_time)) {
  4221. ql_dbg(ql_dbg_mbx, vha, 0x1141,
  4222. "Failure to read CAMRAM register. "
  4223. "data=0x%x.\n", *data);
  4224. return QLA_FUNCTION_FAILED;
  4225. }
  4226. msleep(100);
  4227. goto retry_rd_reg;
  4228. }
  4229. ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
  4230. }
  4231. return rval;
  4232. }
  4233. int
  4234. qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
  4235. {
  4236. int rval;
  4237. mbx_cmd_t mc;
  4238. mbx_cmd_t *mcp = &mc;
  4239. struct qla_hw_data *ha = vha->hw;
  4240. if (!IS_QLA83XX(ha))
  4241. return QLA_FUNCTION_FAILED;
  4242. ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
  4243. mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
  4244. mcp->out_mb = MBX_0;
  4245. mcp->in_mb = MBX_1|MBX_0;
  4246. mcp->tov = MBX_TOV_SECONDS;
  4247. mcp->flags = 0;
  4248. rval = qla2x00_mailbox_command(vha, mcp);
  4249. if (rval != QLA_SUCCESS) {
  4250. ql_dbg(ql_dbg_mbx, vha, 0x1144,
  4251. "Failed=%x mb[0]=%x mb[1]=%x.\n",
  4252. rval, mcp->mb[0], mcp->mb[1]);
  4253. ha->isp_ops->fw_dump(vha, 0);
  4254. } else {
  4255. ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
  4256. }
  4257. return rval;
  4258. }
  4259. int
  4260. qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
  4261. uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
  4262. {
  4263. int rval;
  4264. mbx_cmd_t mc;
  4265. mbx_cmd_t *mcp = &mc;
  4266. uint8_t subcode = (uint8_t)options;
  4267. struct qla_hw_data *ha = vha->hw;
  4268. if (!IS_QLA8031(ha))
  4269. return QLA_FUNCTION_FAILED;
  4270. ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
  4271. mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
  4272. mcp->mb[1] = options;
  4273. mcp->out_mb = MBX_1|MBX_0;
  4274. if (subcode & BIT_2) {
  4275. mcp->mb[2] = LSW(start_addr);
  4276. mcp->mb[3] = MSW(start_addr);
  4277. mcp->mb[4] = LSW(end_addr);
  4278. mcp->mb[5] = MSW(end_addr);
  4279. mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
  4280. }
  4281. mcp->in_mb = MBX_2|MBX_1|MBX_0;
  4282. if (!(subcode & (BIT_2 | BIT_5)))
  4283. mcp->in_mb |= MBX_4|MBX_3;
  4284. mcp->tov = MBX_TOV_SECONDS;
  4285. mcp->flags = 0;
  4286. rval = qla2x00_mailbox_command(vha, mcp);
  4287. if (rval != QLA_SUCCESS) {
  4288. ql_dbg(ql_dbg_mbx, vha, 0x1147,
  4289. "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
  4290. rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
  4291. mcp->mb[4]);
  4292. ha->isp_ops->fw_dump(vha, 0);
  4293. } else {
  4294. if (subcode & BIT_5)
  4295. *sector_size = mcp->mb[1];
  4296. else if (subcode & (BIT_6 | BIT_7)) {
  4297. ql_dbg(ql_dbg_mbx, vha, 0x1148,
  4298. "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4299. } else if (subcode & (BIT_3 | BIT_4)) {
  4300. ql_dbg(ql_dbg_mbx, vha, 0x1149,
  4301. "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
  4302. }
  4303. ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
  4304. }
  4305. return rval;
  4306. }
  4307. int
  4308. qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
  4309. uint32_t size)
  4310. {
  4311. int rval;
  4312. mbx_cmd_t mc;
  4313. mbx_cmd_t *mcp = &mc;
  4314. if (!IS_MCTP_CAPABLE(vha->hw))
  4315. return QLA_FUNCTION_FAILED;
  4316. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
  4317. "Entered %s.\n", __func__);
  4318. mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
  4319. mcp->mb[1] = LSW(addr);
  4320. mcp->mb[2] = MSW(req_dma);
  4321. mcp->mb[3] = LSW(req_dma);
  4322. mcp->mb[4] = MSW(size);
  4323. mcp->mb[5] = LSW(size);
  4324. mcp->mb[6] = MSW(MSD(req_dma));
  4325. mcp->mb[7] = LSW(MSD(req_dma));
  4326. mcp->mb[8] = MSW(addr);
  4327. /* Setting RAM ID to valid */
  4328. mcp->mb[10] |= BIT_7;
  4329. /* For MCTP RAM ID is 0x40 */
  4330. mcp->mb[10] |= 0x40;
  4331. mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
  4332. MBX_0;
  4333. mcp->in_mb = MBX_0;
  4334. mcp->tov = MBX_TOV_SECONDS;
  4335. mcp->flags = 0;
  4336. rval = qla2x00_mailbox_command(vha, mcp);
  4337. if (rval != QLA_SUCCESS) {
  4338. ql_dbg(ql_dbg_mbx, vha, 0x114e,
  4339. "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
  4340. } else {
  4341. ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
  4342. "Done %s.\n", __func__);
  4343. }
  4344. return rval;
  4345. }