qla_fw.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_FW_H
  8. #define __QLA_FW_H
  9. #define MBS_CHECKSUM_ERROR 0x4010
  10. #define MBS_INVALID_PRODUCT_KEY 0x4020
  11. /*
  12. * Firmware Options.
  13. */
  14. #define FO1_ENABLE_PUREX BIT_10
  15. #define FO1_DISABLE_LED_CTRL BIT_6
  16. #define FO1_ENABLE_8016 BIT_0
  17. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  18. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  19. #define FO3_HOLD_STS_IOCB BIT_12
  20. /*
  21. * Port Database structure definition for ISP 24xx.
  22. */
  23. #define PDO_FORCE_ADISC BIT_1
  24. #define PDO_FORCE_PLOGI BIT_0
  25. #define PORT_DATABASE_24XX_SIZE 64
  26. struct port_database_24xx {
  27. uint16_t flags;
  28. #define PDF_TASK_RETRY_ID BIT_14
  29. #define PDF_FC_TAPE BIT_7
  30. #define PDF_ACK0_CAPABLE BIT_6
  31. #define PDF_FCP2_CONF BIT_5
  32. #define PDF_CLASS_2 BIT_4
  33. #define PDF_HARD_ADDR BIT_1
  34. uint8_t current_login_state;
  35. uint8_t last_login_state;
  36. #define PDS_PLOGI_PENDING 0x03
  37. #define PDS_PLOGI_COMPLETE 0x04
  38. #define PDS_PRLI_PENDING 0x05
  39. #define PDS_PRLI_COMPLETE 0x06
  40. #define PDS_PORT_UNAVAILABLE 0x07
  41. #define PDS_PRLO_PENDING 0x09
  42. #define PDS_LOGO_PENDING 0x11
  43. #define PDS_PRLI2_PENDING 0x12
  44. uint8_t hard_address[3];
  45. uint8_t reserved_1;
  46. uint8_t port_id[3];
  47. uint8_t sequence_id;
  48. uint16_t port_timer;
  49. uint16_t nport_handle; /* N_PORT handle. */
  50. uint16_t receive_data_size;
  51. uint16_t reserved_2;
  52. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  53. /* Bits 15-0 of word 0 */
  54. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  55. /* Bits 15-0 of word 3 */
  56. uint8_t port_name[WWN_SIZE];
  57. uint8_t node_name[WWN_SIZE];
  58. uint8_t reserved_3[24];
  59. };
  60. struct vp_database_24xx {
  61. uint16_t vp_status;
  62. uint8_t options;
  63. uint8_t id;
  64. uint8_t port_name[WWN_SIZE];
  65. uint8_t node_name[WWN_SIZE];
  66. uint16_t port_id_low;
  67. uint16_t port_id_high;
  68. };
  69. struct nvram_24xx {
  70. /* NVRAM header. */
  71. uint8_t id[4];
  72. uint16_t nvram_version;
  73. uint16_t reserved_0;
  74. /* Firmware Initialization Control Block. */
  75. uint16_t version;
  76. uint16_t reserved_1;
  77. uint16_t frame_payload_size;
  78. uint16_t execution_throttle;
  79. uint16_t exchange_count;
  80. uint16_t hard_address;
  81. uint8_t port_name[WWN_SIZE];
  82. uint8_t node_name[WWN_SIZE];
  83. uint16_t login_retry_count;
  84. uint16_t link_down_on_nos;
  85. uint16_t interrupt_delay_timer;
  86. uint16_t login_timeout;
  87. uint32_t firmware_options_1;
  88. uint32_t firmware_options_2;
  89. uint32_t firmware_options_3;
  90. /* Offset 56. */
  91. /*
  92. * BIT 0 = Control Enable
  93. * BIT 1-15 =
  94. *
  95. * BIT 0-7 = Reserved
  96. * BIT 8-10 = Output Swing 1G
  97. * BIT 11-13 = Output Emphasis 1G
  98. * BIT 14-15 = Reserved
  99. *
  100. * BIT 0-7 = Reserved
  101. * BIT 8-10 = Output Swing 2G
  102. * BIT 11-13 = Output Emphasis 2G
  103. * BIT 14-15 = Reserved
  104. *
  105. * BIT 0-7 = Reserved
  106. * BIT 8-10 = Output Swing 4G
  107. * BIT 11-13 = Output Emphasis 4G
  108. * BIT 14-15 = Reserved
  109. */
  110. uint16_t seriallink_options[4];
  111. uint16_t reserved_2[16];
  112. /* Offset 96. */
  113. uint16_t reserved_3[16];
  114. /* PCIe table entries. */
  115. uint16_t reserved_4[16];
  116. /* Offset 160. */
  117. uint16_t reserved_5[16];
  118. /* Offset 192. */
  119. uint16_t reserved_6[16];
  120. /* Offset 224. */
  121. uint16_t reserved_7[16];
  122. /*
  123. * BIT 0 = Enable spinup delay
  124. * BIT 1 = Disable BIOS
  125. * BIT 2 = Enable Memory Map BIOS
  126. * BIT 3 = Enable Selectable Boot
  127. * BIT 4 = Disable RISC code load
  128. * BIT 5 = Disable Serdes
  129. * BIT 6 =
  130. * BIT 7 =
  131. *
  132. * BIT 8 =
  133. * BIT 9 =
  134. * BIT 10 = Enable lip full login
  135. * BIT 11 = Enable target reset
  136. * BIT 12 =
  137. * BIT 13 =
  138. * BIT 14 =
  139. * BIT 15 = Enable alternate WWN
  140. *
  141. * BIT 16-31 =
  142. */
  143. uint32_t host_p;
  144. uint8_t alternate_port_name[WWN_SIZE];
  145. uint8_t alternate_node_name[WWN_SIZE];
  146. uint8_t boot_port_name[WWN_SIZE];
  147. uint16_t boot_lun_number;
  148. uint16_t reserved_8;
  149. uint8_t alt1_boot_port_name[WWN_SIZE];
  150. uint16_t alt1_boot_lun_number;
  151. uint16_t reserved_9;
  152. uint8_t alt2_boot_port_name[WWN_SIZE];
  153. uint16_t alt2_boot_lun_number;
  154. uint16_t reserved_10;
  155. uint8_t alt3_boot_port_name[WWN_SIZE];
  156. uint16_t alt3_boot_lun_number;
  157. uint16_t reserved_11;
  158. /*
  159. * BIT 0 = Selective Login
  160. * BIT 1 = Alt-Boot Enable
  161. * BIT 2 = Reserved
  162. * BIT 3 = Boot Order List
  163. * BIT 4 = Reserved
  164. * BIT 5 = Selective LUN
  165. * BIT 6 = Reserved
  166. * BIT 7-31 =
  167. */
  168. uint32_t efi_parameters;
  169. uint8_t reset_delay;
  170. uint8_t reserved_12;
  171. uint16_t reserved_13;
  172. uint16_t boot_id_number;
  173. uint16_t reserved_14;
  174. uint16_t max_luns_per_target;
  175. uint16_t reserved_15;
  176. uint16_t port_down_retry_count;
  177. uint16_t link_down_timeout;
  178. /* FCode parameters. */
  179. uint16_t fcode_parameter;
  180. uint16_t reserved_16[3];
  181. /* Offset 352. */
  182. uint8_t prev_drv_ver_major;
  183. uint8_t prev_drv_ver_submajob;
  184. uint8_t prev_drv_ver_minor;
  185. uint8_t prev_drv_ver_subminor;
  186. uint16_t prev_bios_ver_major;
  187. uint16_t prev_bios_ver_minor;
  188. uint16_t prev_efi_ver_major;
  189. uint16_t prev_efi_ver_minor;
  190. uint16_t prev_fw_ver_major;
  191. uint8_t prev_fw_ver_minor;
  192. uint8_t prev_fw_ver_subminor;
  193. uint16_t reserved_17[8];
  194. /* Offset 384. */
  195. uint16_t reserved_18[16];
  196. /* Offset 416. */
  197. uint16_t reserved_19[16];
  198. /* Offset 448. */
  199. uint16_t reserved_20[16];
  200. /* Offset 480. */
  201. uint8_t model_name[16];
  202. uint16_t reserved_21[2];
  203. /* Offset 500. */
  204. /* HW Parameter Block. */
  205. uint16_t pcie_table_sig;
  206. uint16_t pcie_table_offset;
  207. uint16_t subsystem_vendor_id;
  208. uint16_t subsystem_device_id;
  209. uint32_t checksum;
  210. };
  211. /*
  212. * ISP Initialization Control Block.
  213. * Little endian except where noted.
  214. */
  215. #define ICB_VERSION 1
  216. struct init_cb_24xx {
  217. uint16_t version;
  218. uint16_t reserved_1;
  219. uint16_t frame_payload_size;
  220. uint16_t execution_throttle;
  221. uint16_t exchange_count;
  222. uint16_t hard_address;
  223. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  224. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  225. uint16_t response_q_inpointer;
  226. uint16_t request_q_outpointer;
  227. uint16_t login_retry_count;
  228. uint16_t prio_request_q_outpointer;
  229. uint16_t response_q_length;
  230. uint16_t request_q_length;
  231. uint16_t link_down_on_nos; /* Milliseconds. */
  232. uint16_t prio_request_q_length;
  233. uint32_t request_q_address[2];
  234. uint32_t response_q_address[2];
  235. uint32_t prio_request_q_address[2];
  236. uint16_t msix;
  237. uint8_t reserved_2[6];
  238. uint16_t atio_q_inpointer;
  239. uint16_t atio_q_length;
  240. uint32_t atio_q_address[2];
  241. uint16_t interrupt_delay_timer; /* 100us increments. */
  242. uint16_t login_timeout;
  243. /*
  244. * BIT 0 = Enable Hard Loop Id
  245. * BIT 1 = Enable Fairness
  246. * BIT 2 = Enable Full-Duplex
  247. * BIT 3 = Reserved
  248. * BIT 4 = Enable Target Mode
  249. * BIT 5 = Disable Initiator Mode
  250. * BIT 6 = Reserved
  251. * BIT 7 = Reserved
  252. *
  253. * BIT 8 = Reserved
  254. * BIT 9 = Non Participating LIP
  255. * BIT 10 = Descending Loop ID Search
  256. * BIT 11 = Acquire Loop ID in LIPA
  257. * BIT 12 = Reserved
  258. * BIT 13 = Full Login after LIP
  259. * BIT 14 = Node Name Option
  260. * BIT 15-31 = Reserved
  261. */
  262. uint32_t firmware_options_1;
  263. /*
  264. * BIT 0 = Operation Mode bit 0
  265. * BIT 1 = Operation Mode bit 1
  266. * BIT 2 = Operation Mode bit 2
  267. * BIT 3 = Operation Mode bit 3
  268. * BIT 4 = Connection Options bit 0
  269. * BIT 5 = Connection Options bit 1
  270. * BIT 6 = Connection Options bit 2
  271. * BIT 7 = Enable Non part on LIHA failure
  272. *
  273. * BIT 8 = Enable Class 2
  274. * BIT 9 = Enable ACK0
  275. * BIT 10 = Reserved
  276. * BIT 11 = Enable FC-SP Security
  277. * BIT 12 = FC Tape Enable
  278. * BIT 13 = Reserved
  279. * BIT 14 = Enable Target PRLI Control
  280. * BIT 15-31 = Reserved
  281. */
  282. uint32_t firmware_options_2;
  283. /*
  284. * BIT 0 = Reserved
  285. * BIT 1 = Soft ID only
  286. * BIT 2 = Reserved
  287. * BIT 3 = Reserved
  288. * BIT 4 = FCP RSP Payload bit 0
  289. * BIT 5 = FCP RSP Payload bit 1
  290. * BIT 6 = Enable Receive Out-of-Order data frame handling
  291. * BIT 7 = Disable Automatic PLOGI on Local Loop
  292. *
  293. * BIT 8 = Reserved
  294. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  295. * BIT 10 = Reserved
  296. * BIT 11 = Reserved
  297. * BIT 12 = Reserved
  298. * BIT 13 = Data Rate bit 0
  299. * BIT 14 = Data Rate bit 1
  300. * BIT 15 = Data Rate bit 2
  301. * BIT 16 = Enable 75 ohm Termination Select
  302. * BIT 17-31 = Reserved
  303. */
  304. uint32_t firmware_options_3;
  305. uint16_t qos;
  306. uint16_t rid;
  307. uint8_t reserved_3[20];
  308. };
  309. /*
  310. * ISP queue - command entry structure definition.
  311. */
  312. #define COMMAND_BIDIRECTIONAL 0x75
  313. struct cmd_bidir {
  314. uint8_t entry_type; /* Entry type. */
  315. uint8_t entry_count; /* Entry count. */
  316. uint8_t sys_define; /* System defined */
  317. uint8_t entry_status; /* Entry status. */
  318. uint32_t handle; /* System handle. */
  319. uint16_t nport_handle; /* N_PORT hanlde. */
  320. uint16_t timeout; /* Commnad timeout. */
  321. uint16_t wr_dseg_count; /* Write Data segment count. */
  322. uint16_t rd_dseg_count; /* Read Data segment count. */
  323. struct scsi_lun lun; /* FCP LUN (BE). */
  324. uint16_t control_flags; /* Control flags. */
  325. #define BD_WRAP_BACK BIT_3
  326. #define BD_READ_DATA BIT_1
  327. #define BD_WRITE_DATA BIT_0
  328. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  329. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  330. uint16_t reserved[2]; /* Reserved */
  331. uint32_t rd_byte_count; /* Total Byte count Read. */
  332. uint32_t wr_byte_count; /* Total Byte count write. */
  333. uint8_t port_id[3]; /* PortID of destination port.*/
  334. uint8_t vp_index;
  335. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  336. uint16_t fcp_data_dseg_len; /* Data segment length. */
  337. };
  338. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  339. struct cmd_type_6 {
  340. uint8_t entry_type; /* Entry type. */
  341. uint8_t entry_count; /* Entry count. */
  342. uint8_t sys_define; /* System defined. */
  343. uint8_t entry_status; /* Entry Status. */
  344. uint32_t handle; /* System handle. */
  345. uint16_t nport_handle; /* N_PORT handle. */
  346. uint16_t timeout; /* Command timeout. */
  347. uint16_t dseg_count; /* Data segment count. */
  348. uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  349. struct scsi_lun lun; /* FCP LUN (BE). */
  350. uint16_t control_flags; /* Control flags. */
  351. #define CF_DIF_SEG_DESCR_ENABLE BIT_3
  352. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  353. #define CF_READ_DATA BIT_1
  354. #define CF_WRITE_DATA BIT_0
  355. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  356. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  357. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  358. uint32_t byte_count; /* Total byte count. */
  359. uint8_t port_id[3]; /* PortID of destination port. */
  360. uint8_t vp_index;
  361. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  362. uint32_t fcp_data_dseg_len; /* Data segment length. */
  363. };
  364. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  365. struct cmd_type_7 {
  366. uint8_t entry_type; /* Entry type. */
  367. uint8_t entry_count; /* Entry count. */
  368. uint8_t sys_define; /* System defined. */
  369. uint8_t entry_status; /* Entry Status. */
  370. uint32_t handle; /* System handle. */
  371. uint16_t nport_handle; /* N_PORT handle. */
  372. uint16_t timeout; /* Command timeout. */
  373. #define FW_MAX_TIMEOUT 0x1999
  374. uint16_t dseg_count; /* Data segment count. */
  375. uint16_t reserved_1;
  376. struct scsi_lun lun; /* FCP LUN (BE). */
  377. uint16_t task_mgmt_flags; /* Task management flags. */
  378. #define TMF_CLEAR_ACA BIT_14
  379. #define TMF_TARGET_RESET BIT_13
  380. #define TMF_LUN_RESET BIT_12
  381. #define TMF_CLEAR_TASK_SET BIT_10
  382. #define TMF_ABORT_TASK_SET BIT_9
  383. #define TMF_DSD_LIST_ENABLE BIT_2
  384. #define TMF_READ_DATA BIT_1
  385. #define TMF_WRITE_DATA BIT_0
  386. uint8_t task;
  387. #define TSK_SIMPLE 0
  388. #define TSK_HEAD_OF_QUEUE 1
  389. #define TSK_ORDERED 2
  390. #define TSK_ACA 4
  391. #define TSK_UNTAGGED 5
  392. uint8_t crn;
  393. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  394. uint32_t byte_count; /* Total byte count. */
  395. uint8_t port_id[3]; /* PortID of destination port. */
  396. uint8_t vp_index;
  397. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  398. uint32_t dseg_0_len; /* Data segment 0 length. */
  399. };
  400. #define COMMAND_TYPE_CRC_2 0x6A /* Command Type CRC_2 (Type 6)
  401. * (T10-DIF) */
  402. struct cmd_type_crc_2 {
  403. uint8_t entry_type; /* Entry type. */
  404. uint8_t entry_count; /* Entry count. */
  405. uint8_t sys_define; /* System defined. */
  406. uint8_t entry_status; /* Entry Status. */
  407. uint32_t handle; /* System handle. */
  408. uint16_t nport_handle; /* N_PORT handle. */
  409. uint16_t timeout; /* Command timeout. */
  410. uint16_t dseg_count; /* Data segment count. */
  411. uint16_t fcp_rsp_dseg_len; /* FCP_RSP DSD length. */
  412. struct scsi_lun lun; /* FCP LUN (BE). */
  413. uint16_t control_flags; /* Control flags. */
  414. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  415. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  416. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  417. uint32_t byte_count; /* Total byte count. */
  418. uint8_t port_id[3]; /* PortID of destination port. */
  419. uint8_t vp_index;
  420. uint32_t crc_context_address[2]; /* Data segment address. */
  421. uint16_t crc_context_len; /* Data segment length. */
  422. uint16_t reserved_1; /* MUST be set to 0. */
  423. };
  424. /*
  425. * ISP queue - status entry structure definition.
  426. */
  427. #define STATUS_TYPE 0x03 /* Status entry. */
  428. struct sts_entry_24xx {
  429. uint8_t entry_type; /* Entry type. */
  430. uint8_t entry_count; /* Entry count. */
  431. uint8_t sys_define; /* System defined. */
  432. uint8_t entry_status; /* Entry Status. */
  433. uint32_t handle; /* System handle. */
  434. uint16_t comp_status; /* Completion status. */
  435. uint16_t ox_id; /* OX_ID used by the firmware. */
  436. uint32_t residual_len; /* FW calc residual transfer length. */
  437. uint16_t reserved_1;
  438. uint16_t state_flags; /* State flags. */
  439. #define SF_TRANSFERRED_DATA BIT_11
  440. #define SF_FCP_RSP_DMA BIT_0
  441. uint16_t reserved_2;
  442. uint16_t scsi_status; /* SCSI status. */
  443. #define SS_CONFIRMATION_REQ BIT_12
  444. uint32_t rsp_residual_count; /* FCP RSP residual count. */
  445. uint32_t sense_len; /* FCP SENSE length. */
  446. uint32_t rsp_data_len; /* FCP response data length. */
  447. uint8_t data[28]; /* FCP response/sense information. */
  448. /*
  449. * If DIF Error is set in comp_status, these additional fields are
  450. * defined:
  451. *
  452. * !!! NOTE: Firmware sends expected/actual DIF data in big endian
  453. * format; but all of the "data" field gets swab32-d in the beginning
  454. * of qla2x00_status_entry().
  455. *
  456. * &data[10] : uint8_t report_runt_bg[2]; - computed guard
  457. * &data[12] : uint8_t actual_dif[8]; - DIF Data received
  458. * &data[20] : uint8_t expected_dif[8]; - DIF Data computed
  459. */
  460. };
  461. /*
  462. * Status entry completion status
  463. */
  464. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  465. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  466. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  467. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  468. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  469. /*
  470. * ISP queue - marker entry structure definition.
  471. */
  472. #define MARKER_TYPE 0x04 /* Marker entry. */
  473. struct mrk_entry_24xx {
  474. uint8_t entry_type; /* Entry type. */
  475. uint8_t entry_count; /* Entry count. */
  476. uint8_t handle_count; /* Handle count. */
  477. uint8_t entry_status; /* Entry Status. */
  478. uint32_t handle; /* System handle. */
  479. uint16_t nport_handle; /* N_PORT handle. */
  480. uint8_t modifier; /* Modifier (7-0). */
  481. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  482. #define MK_SYNC_ID 1 /* Synchronize ID */
  483. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  484. uint8_t reserved_1;
  485. uint8_t reserved_2;
  486. uint8_t vp_index;
  487. uint16_t reserved_3;
  488. uint8_t lun[8]; /* FCP LUN (BE). */
  489. uint8_t reserved_4[40];
  490. };
  491. /*
  492. * ISP queue - CT Pass-Through entry structure definition.
  493. */
  494. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  495. struct ct_entry_24xx {
  496. uint8_t entry_type; /* Entry type. */
  497. uint8_t entry_count; /* Entry count. */
  498. uint8_t sys_define; /* System Defined. */
  499. uint8_t entry_status; /* Entry Status. */
  500. uint32_t handle; /* System handle. */
  501. uint16_t comp_status; /* Completion status. */
  502. uint16_t nport_handle; /* N_PORT handle. */
  503. uint16_t cmd_dsd_count;
  504. uint8_t vp_index;
  505. uint8_t reserved_1;
  506. uint16_t timeout; /* Command timeout. */
  507. uint16_t reserved_2;
  508. uint16_t rsp_dsd_count;
  509. uint8_t reserved_3[10];
  510. uint32_t rsp_byte_count;
  511. uint32_t cmd_byte_count;
  512. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  513. uint32_t dseg_0_len; /* Data segment 0 length. */
  514. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  515. uint32_t dseg_1_len; /* Data segment 1 length. */
  516. };
  517. /*
  518. * ISP queue - ELS Pass-Through entry structure definition.
  519. */
  520. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  521. struct els_entry_24xx {
  522. uint8_t entry_type; /* Entry type. */
  523. uint8_t entry_count; /* Entry count. */
  524. uint8_t sys_define; /* System Defined. */
  525. uint8_t entry_status; /* Entry Status. */
  526. uint32_t handle; /* System handle. */
  527. uint16_t reserved_1;
  528. uint16_t nport_handle; /* N_PORT handle. */
  529. uint16_t tx_dsd_count;
  530. uint8_t vp_index;
  531. uint8_t sof_type;
  532. #define EST_SOFI3 (1 << 4)
  533. #define EST_SOFI2 (3 << 4)
  534. uint32_t rx_xchg_address; /* Receive exchange address. */
  535. uint16_t rx_dsd_count;
  536. uint8_t opcode;
  537. uint8_t reserved_2;
  538. uint8_t port_id[3];
  539. uint8_t reserved_3;
  540. uint16_t reserved_4;
  541. uint16_t control_flags; /* Control flags. */
  542. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  543. #define EPD_ELS_COMMAND (0 << 13)
  544. #define EPD_ELS_ACC (1 << 13)
  545. #define EPD_ELS_RJT (2 << 13)
  546. #define EPD_RX_XCHG (3 << 13)
  547. #define ECF_CLR_PASSTHRU_PEND BIT_12
  548. #define ECF_INCL_FRAME_HDR BIT_11
  549. uint32_t rx_byte_count;
  550. uint32_t tx_byte_count;
  551. uint32_t tx_address[2]; /* Data segment 0 address. */
  552. uint32_t tx_len; /* Data segment 0 length. */
  553. uint32_t rx_address[2]; /* Data segment 1 address. */
  554. uint32_t rx_len; /* Data segment 1 length. */
  555. };
  556. struct els_sts_entry_24xx {
  557. uint8_t entry_type; /* Entry type. */
  558. uint8_t entry_count; /* Entry count. */
  559. uint8_t sys_define; /* System Defined. */
  560. uint8_t entry_status; /* Entry Status. */
  561. uint32_t handle; /* System handle. */
  562. uint16_t comp_status;
  563. uint16_t nport_handle; /* N_PORT handle. */
  564. uint16_t reserved_1;
  565. uint8_t vp_index;
  566. uint8_t sof_type;
  567. uint32_t rx_xchg_address; /* Receive exchange address. */
  568. uint16_t reserved_2;
  569. uint8_t opcode;
  570. uint8_t reserved_3;
  571. uint8_t port_id[3];
  572. uint8_t reserved_4;
  573. uint16_t reserved_5;
  574. uint16_t control_flags; /* Control flags. */
  575. uint32_t total_byte_count;
  576. uint32_t error_subcode_1;
  577. uint32_t error_subcode_2;
  578. };
  579. /*
  580. * ISP queue - Mailbox Command entry structure definition.
  581. */
  582. #define MBX_IOCB_TYPE 0x39
  583. struct mbx_entry_24xx {
  584. uint8_t entry_type; /* Entry type. */
  585. uint8_t entry_count; /* Entry count. */
  586. uint8_t handle_count; /* Handle count. */
  587. uint8_t entry_status; /* Entry Status. */
  588. uint32_t handle; /* System handle. */
  589. uint16_t mbx[28];
  590. };
  591. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  592. struct logio_entry_24xx {
  593. uint8_t entry_type; /* Entry type. */
  594. uint8_t entry_count; /* Entry count. */
  595. uint8_t sys_define; /* System defined. */
  596. uint8_t entry_status; /* Entry Status. */
  597. uint32_t handle; /* System handle. */
  598. uint16_t comp_status; /* Completion status. */
  599. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  600. uint16_t nport_handle; /* N_PORT handle. */
  601. uint16_t control_flags; /* Control flags. */
  602. /* Modifiers. */
  603. #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
  604. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  605. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  606. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  607. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  608. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  609. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  610. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  611. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  612. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  613. /* Commands. */
  614. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  615. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  616. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  617. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  618. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  619. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  620. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  621. uint8_t vp_index;
  622. uint8_t reserved_1;
  623. uint8_t port_id[3]; /* PortID of destination port. */
  624. uint8_t rsp_size; /* Response size in 32bit words. */
  625. uint32_t io_parameter[11]; /* General I/O parameters. */
  626. #define LSC_SCODE_NOLINK 0x01
  627. #define LSC_SCODE_NOIOCB 0x02
  628. #define LSC_SCODE_NOXCB 0x03
  629. #define LSC_SCODE_CMD_FAILED 0x04
  630. #define LSC_SCODE_NOFABRIC 0x05
  631. #define LSC_SCODE_FW_NOT_READY 0x07
  632. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  633. #define LSC_SCODE_NOPCB 0x0A
  634. #define LSC_SCODE_ELS_REJECT 0x18
  635. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  636. #define LSC_SCODE_PORTID_USED 0x1A
  637. #define LSC_SCODE_NPORT_USED 0x1B
  638. #define LSC_SCODE_NONPORT 0x1C
  639. #define LSC_SCODE_LOGGED_IN 0x1D
  640. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  641. };
  642. #define TSK_MGMT_IOCB_TYPE 0x14
  643. struct tsk_mgmt_entry {
  644. uint8_t entry_type; /* Entry type. */
  645. uint8_t entry_count; /* Entry count. */
  646. uint8_t handle_count; /* Handle count. */
  647. uint8_t entry_status; /* Entry Status. */
  648. uint32_t handle; /* System handle. */
  649. uint16_t nport_handle; /* N_PORT handle. */
  650. uint16_t reserved_1;
  651. uint16_t delay; /* Activity delay in seconds. */
  652. uint16_t timeout; /* Command timeout. */
  653. struct scsi_lun lun; /* FCP LUN (BE). */
  654. uint32_t control_flags; /* Control Flags. */
  655. #define TCF_NOTMCMD_TO_TARGET BIT_31
  656. #define TCF_LUN_RESET BIT_4
  657. #define TCF_ABORT_TASK_SET BIT_3
  658. #define TCF_CLEAR_TASK_SET BIT_2
  659. #define TCF_TARGET_RESET BIT_1
  660. #define TCF_CLEAR_ACA BIT_0
  661. uint8_t reserved_2[20];
  662. uint8_t port_id[3]; /* PortID of destination port. */
  663. uint8_t vp_index;
  664. uint8_t reserved_3[12];
  665. };
  666. #define ABORT_IOCB_TYPE 0x33
  667. struct abort_entry_24xx {
  668. uint8_t entry_type; /* Entry type. */
  669. uint8_t entry_count; /* Entry count. */
  670. uint8_t handle_count; /* Handle count. */
  671. uint8_t entry_status; /* Entry Status. */
  672. uint32_t handle; /* System handle. */
  673. uint16_t nport_handle; /* N_PORT handle. */
  674. /* or Completion status. */
  675. uint16_t options; /* Options. */
  676. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  677. uint32_t handle_to_abort; /* System handle to abort. */
  678. uint16_t req_que_no;
  679. uint8_t reserved_1[30];
  680. uint8_t port_id[3]; /* PortID of destination port. */
  681. uint8_t vp_index;
  682. uint8_t reserved_2[12];
  683. };
  684. /*
  685. * ISP I/O Register Set structure definitions.
  686. */
  687. struct device_reg_24xx {
  688. uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
  689. #define FARX_DATA_FLAG BIT_31
  690. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  691. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  692. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  693. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  694. #define FA_NVRAM_FUNC0_ADDR 0x80
  695. #define FA_NVRAM_FUNC1_ADDR 0x180
  696. #define FA_NVRAM_VPD_SIZE 0x200
  697. #define FA_NVRAM_VPD0_ADDR 0x00
  698. #define FA_NVRAM_VPD1_ADDR 0x100
  699. #define FA_BOOT_CODE_ADDR 0x00000
  700. /*
  701. * RISC code begins at offset 512KB
  702. * within flash. Consisting of two
  703. * contiguous RISC code segments.
  704. */
  705. #define FA_RISC_CODE_ADDR 0x20000
  706. #define FA_RISC_CODE_SEGMENTS 2
  707. #define FA_FLASH_DESCR_ADDR_24 0x11000
  708. #define FA_FLASH_LAYOUT_ADDR_24 0x11400
  709. #define FA_NPIV_CONF0_ADDR_24 0x16000
  710. #define FA_NPIV_CONF1_ADDR_24 0x17000
  711. #define FA_FW_AREA_ADDR 0x40000
  712. #define FA_VPD_NVRAM_ADDR 0x48000
  713. #define FA_FEATURE_ADDR 0x4C000
  714. #define FA_FLASH_DESCR_ADDR 0x50000
  715. #define FA_FLASH_LAYOUT_ADDR 0x50400
  716. #define FA_HW_EVENT0_ADDR 0x54000
  717. #define FA_HW_EVENT1_ADDR 0x54400
  718. #define FA_HW_EVENT_SIZE 0x200
  719. #define FA_HW_EVENT_ENTRY_SIZE 4
  720. #define FA_NPIV_CONF0_ADDR 0x5C000
  721. #define FA_NPIV_CONF1_ADDR 0x5D000
  722. #define FA_FCP_PRIO0_ADDR 0x10000
  723. #define FA_FCP_PRIO1_ADDR 0x12000
  724. /*
  725. * Flash Error Log Event Codes.
  726. */
  727. #define HW_EVENT_RESET_ERR 0xF00B
  728. #define HW_EVENT_ISP_ERR 0xF020
  729. #define HW_EVENT_PARITY_ERR 0xF022
  730. #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
  731. #define HW_EVENT_FLASH_FW_ERR 0xF024
  732. uint32_t flash_data; /* Flash/NVRAM BIOS data. */
  733. uint32_t ctrl_status; /* Control/Status. */
  734. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  735. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  736. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  737. #define CSRX_FUNCTION BIT_15 /* Function number. */
  738. /* PCI-X Bus Mode. */
  739. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  740. #define PBM_PCI_33MHZ (0 << 8)
  741. #define PBM_PCIX_M1_66MHZ (1 << 8)
  742. #define PBM_PCIX_M1_100MHZ (2 << 8)
  743. #define PBM_PCIX_M1_133MHZ (3 << 8)
  744. #define PBM_PCIX_M2_66MHZ (5 << 8)
  745. #define PBM_PCIX_M2_100MHZ (6 << 8)
  746. #define PBM_PCIX_M2_133MHZ (7 << 8)
  747. #define PBM_PCI_66MHZ (8 << 8)
  748. /* Max Write Burst byte count. */
  749. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  750. #define MWB_512_BYTES (0 << 4)
  751. #define MWB_1024_BYTES (1 << 4)
  752. #define MWB_2048_BYTES (2 << 4)
  753. #define MWB_4096_BYTES (3 << 4)
  754. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  755. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  756. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  757. uint32_t ictrl; /* Interrupt control. */
  758. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  759. uint32_t istatus; /* Interrupt status. */
  760. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  761. uint32_t unused_1[2]; /* Gap. */
  762. /* Request Queue. */
  763. uint32_t req_q_in; /* In-Pointer. */
  764. uint32_t req_q_out; /* Out-Pointer. */
  765. /* Response Queue. */
  766. uint32_t rsp_q_in; /* In-Pointer. */
  767. uint32_t rsp_q_out; /* Out-Pointer. */
  768. /* Priority Request Queue. */
  769. uint32_t preq_q_in; /* In-Pointer. */
  770. uint32_t preq_q_out; /* Out-Pointer. */
  771. uint32_t unused_2[2]; /* Gap. */
  772. /* ATIO Queue. */
  773. uint32_t atio_q_in; /* In-Pointer. */
  774. uint32_t atio_q_out; /* Out-Pointer. */
  775. uint32_t host_status;
  776. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  777. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  778. uint32_t hccr; /* Host command & control register. */
  779. /* HCCR statuses. */
  780. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  781. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  782. /* HCCR commands. */
  783. /* NOOP. */
  784. #define HCCRX_NOOP 0x00000000
  785. /* Set RISC Reset. */
  786. #define HCCRX_SET_RISC_RESET 0x10000000
  787. /* Clear RISC Reset. */
  788. #define HCCRX_CLR_RISC_RESET 0x20000000
  789. /* Set RISC Pause. */
  790. #define HCCRX_SET_RISC_PAUSE 0x30000000
  791. /* Releases RISC Pause. */
  792. #define HCCRX_REL_RISC_PAUSE 0x40000000
  793. /* Set HOST to RISC interrupt. */
  794. #define HCCRX_SET_HOST_INT 0x50000000
  795. /* Clear HOST to RISC interrupt. */
  796. #define HCCRX_CLR_HOST_INT 0x60000000
  797. /* Clear RISC to PCI interrupt. */
  798. #define HCCRX_CLR_RISC_INT 0xA0000000
  799. uint32_t gpiod; /* GPIO Data register. */
  800. /* LED update mask. */
  801. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  802. /* Data update mask. */
  803. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  804. /* Data update mask. */
  805. #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  806. /* LED control mask. */
  807. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  808. /* LED bit values. Color names as
  809. * referenced in fw spec.
  810. */
  811. #define GPDX_LED_YELLOW_ON BIT_2
  812. #define GPDX_LED_GREEN_ON BIT_3
  813. #define GPDX_LED_AMBER_ON BIT_4
  814. /* Data in/out. */
  815. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  816. uint32_t gpioe; /* GPIO Enable register. */
  817. /* Enable update mask. */
  818. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  819. /* Enable update mask. */
  820. #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  821. /* Enable. */
  822. #define GPEX_ENABLE (BIT_1|BIT_0)
  823. uint32_t iobase_addr; /* I/O Bus Base Address register. */
  824. uint32_t unused_3[10]; /* Gap. */
  825. uint16_t mailbox0;
  826. uint16_t mailbox1;
  827. uint16_t mailbox2;
  828. uint16_t mailbox3;
  829. uint16_t mailbox4;
  830. uint16_t mailbox5;
  831. uint16_t mailbox6;
  832. uint16_t mailbox7;
  833. uint16_t mailbox8;
  834. uint16_t mailbox9;
  835. uint16_t mailbox10;
  836. uint16_t mailbox11;
  837. uint16_t mailbox12;
  838. uint16_t mailbox13;
  839. uint16_t mailbox14;
  840. uint16_t mailbox15;
  841. uint16_t mailbox16;
  842. uint16_t mailbox17;
  843. uint16_t mailbox18;
  844. uint16_t mailbox19;
  845. uint16_t mailbox20;
  846. uint16_t mailbox21;
  847. uint16_t mailbox22;
  848. uint16_t mailbox23;
  849. uint16_t mailbox24;
  850. uint16_t mailbox25;
  851. uint16_t mailbox26;
  852. uint16_t mailbox27;
  853. uint16_t mailbox28;
  854. uint16_t mailbox29;
  855. uint16_t mailbox30;
  856. uint16_t mailbox31;
  857. uint32_t iobase_window;
  858. uint32_t iobase_c4;
  859. uint32_t iobase_c8;
  860. uint32_t unused_4_1[6]; /* Gap. */
  861. uint32_t iobase_q;
  862. uint32_t unused_5[2]; /* Gap. */
  863. uint32_t iobase_select;
  864. uint32_t unused_6[2]; /* Gap. */
  865. uint32_t iobase_sdata;
  866. };
  867. /* RISC-RISC semaphore register PCI offet */
  868. #define RISC_REGISTER_BASE_OFFSET 0x7010
  869. #define RISC_REGISTER_WINDOW_OFFET 0x6
  870. /* RISC-RISC semaphore/flag register (risc address 0x7016) */
  871. #define RISC_SEMAPHORE 0x1UL
  872. #define RISC_SEMAPHORE_WE (RISC_SEMAPHORE << 16)
  873. #define RISC_SEMAPHORE_CLR (RISC_SEMAPHORE_WE | 0x0UL)
  874. #define RISC_SEMAPHORE_SET (RISC_SEMAPHORE_WE | RISC_SEMAPHORE)
  875. #define RISC_SEMAPHORE_FORCE 0x8000UL
  876. #define RISC_SEMAPHORE_FORCE_WE (RISC_SEMAPHORE_FORCE << 16)
  877. #define RISC_SEMAPHORE_FORCE_CLR (RISC_SEMAPHORE_FORCE_WE | 0x0UL)
  878. #define RISC_SEMAPHORE_FORCE_SET \
  879. (RISC_SEMAPHORE_FORCE_WE | RISC_SEMAPHORE_FORCE)
  880. /* RISC semaphore timeouts (ms) */
  881. #define TIMEOUT_SEMAPHORE 2500
  882. #define TIMEOUT_SEMAPHORE_FORCE 2000
  883. #define TIMEOUT_TOTAL_ELAPSED 4500
  884. /* Trace Control *************************************************************/
  885. #define TC_AEN_DISABLE 0
  886. #define TC_EFT_ENABLE 4
  887. #define TC_EFT_DISABLE 5
  888. #define TC_FCE_ENABLE 8
  889. #define TC_FCE_OPTIONS 0
  890. #define TC_FCE_DEFAULT_RX_SIZE 2112
  891. #define TC_FCE_DEFAULT_TX_SIZE 2112
  892. #define TC_FCE_DISABLE 9
  893. #define TC_FCE_DISABLE_TRACE BIT_0
  894. /* MID Support ***************************************************************/
  895. #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
  896. #define MAX_MULTI_ID_FABRIC 256 /* ... */
  897. #define for_each_mapped_vp_idx(_ha, _idx) \
  898. for (_idx = find_next_bit((_ha)->vp_idx_map, \
  899. (_ha)->max_npiv_vports + 1, 1); \
  900. _idx <= (_ha)->max_npiv_vports; \
  901. _idx = find_next_bit((_ha)->vp_idx_map, \
  902. (_ha)->max_npiv_vports + 1, _idx + 1)) \
  903. struct mid_conf_entry_24xx {
  904. uint16_t reserved_1;
  905. /*
  906. * BIT 0 = Enable Hard Loop Id
  907. * BIT 1 = Acquire Loop ID in LIPA
  908. * BIT 2 = ID not Acquired
  909. * BIT 3 = Enable VP
  910. * BIT 4 = Enable Initiator Mode
  911. * BIT 5 = Disable Target Mode
  912. * BIT 6-7 = Reserved
  913. */
  914. uint8_t options;
  915. uint8_t hard_address;
  916. uint8_t port_name[WWN_SIZE];
  917. uint8_t node_name[WWN_SIZE];
  918. };
  919. struct mid_init_cb_24xx {
  920. struct init_cb_24xx init_cb;
  921. uint16_t count;
  922. uint16_t options;
  923. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  924. };
  925. struct mid_db_entry_24xx {
  926. uint16_t status;
  927. #define MDBS_NON_PARTIC BIT_3
  928. #define MDBS_ID_ACQUIRED BIT_1
  929. #define MDBS_ENABLED BIT_0
  930. uint8_t options;
  931. uint8_t hard_address;
  932. uint8_t port_name[WWN_SIZE];
  933. uint8_t node_name[WWN_SIZE];
  934. uint8_t port_id[3];
  935. uint8_t reserved_1;
  936. };
  937. /*
  938. * Virtual Port Control IOCB
  939. */
  940. #define VP_CTRL_IOCB_TYPE 0x30 /* Virtual Port Control entry. */
  941. struct vp_ctrl_entry_24xx {
  942. uint8_t entry_type; /* Entry type. */
  943. uint8_t entry_count; /* Entry count. */
  944. uint8_t sys_define; /* System defined. */
  945. uint8_t entry_status; /* Entry Status. */
  946. uint32_t handle; /* System handle. */
  947. uint16_t vp_idx_failed;
  948. uint16_t comp_status; /* Completion status. */
  949. #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
  950. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  951. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  952. uint16_t command;
  953. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  954. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  955. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  956. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  957. #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
  958. uint16_t vp_count;
  959. uint8_t vp_idx_map[16];
  960. uint16_t flags;
  961. uint16_t id;
  962. uint16_t reserved_4;
  963. uint16_t hopct;
  964. uint8_t reserved_5[24];
  965. };
  966. /*
  967. * Modify Virtual Port Configuration IOCB
  968. */
  969. #define VP_CONFIG_IOCB_TYPE 0x31 /* Virtual Port Config entry. */
  970. struct vp_config_entry_24xx {
  971. uint8_t entry_type; /* Entry type. */
  972. uint8_t entry_count; /* Entry count. */
  973. uint8_t handle_count;
  974. uint8_t entry_status; /* Entry Status. */
  975. uint32_t handle; /* System handle. */
  976. uint16_t flags;
  977. #define CS_VF_BIND_VPORTS_TO_VF BIT_0
  978. #define CS_VF_SET_QOS_OF_VPORTS BIT_1
  979. #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
  980. uint16_t comp_status; /* Completion status. */
  981. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  982. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  983. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  984. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  985. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  986. uint8_t command;
  987. #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
  988. #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
  989. uint8_t vp_count;
  990. uint8_t vp_index1;
  991. uint8_t vp_index2;
  992. uint8_t options_idx1;
  993. uint8_t hard_address_idx1;
  994. uint16_t reserved_vp1;
  995. uint8_t port_name_idx1[WWN_SIZE];
  996. uint8_t node_name_idx1[WWN_SIZE];
  997. uint8_t options_idx2;
  998. uint8_t hard_address_idx2;
  999. uint16_t reserved_vp2;
  1000. uint8_t port_name_idx2[WWN_SIZE];
  1001. uint8_t node_name_idx2[WWN_SIZE];
  1002. uint16_t id;
  1003. uint16_t reserved_4;
  1004. uint16_t hopct;
  1005. uint8_t reserved_5[2];
  1006. };
  1007. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  1008. struct vp_rpt_id_entry_24xx {
  1009. uint8_t entry_type; /* Entry type. */
  1010. uint8_t entry_count; /* Entry count. */
  1011. uint8_t sys_define; /* System defined. */
  1012. uint8_t entry_status; /* Entry Status. */
  1013. uint32_t handle; /* System handle. */
  1014. uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
  1015. /* Format 1 -- | VP count |. */
  1016. uint16_t vp_idx; /* Format 0 -- Reserved. */
  1017. /* Format 1 -- VP status and index. */
  1018. uint8_t port_id[3];
  1019. uint8_t format;
  1020. uint8_t vp_idx_map[16];
  1021. uint8_t reserved_4[32];
  1022. };
  1023. #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
  1024. struct vf_evfp_entry_24xx {
  1025. uint8_t entry_type; /* Entry type. */
  1026. uint8_t entry_count; /* Entry count. */
  1027. uint8_t sys_define; /* System defined. */
  1028. uint8_t entry_status; /* Entry Status. */
  1029. uint32_t handle; /* System handle. */
  1030. uint16_t comp_status; /* Completion status. */
  1031. uint16_t timeout; /* timeout */
  1032. uint16_t adim_tagging_mode;
  1033. uint16_t vfport_id;
  1034. uint32_t exch_addr;
  1035. uint16_t nport_handle; /* N_PORT handle. */
  1036. uint16_t control_flags;
  1037. uint32_t io_parameter_0;
  1038. uint32_t io_parameter_1;
  1039. uint32_t tx_address[2]; /* Data segment 0 address. */
  1040. uint32_t tx_len; /* Data segment 0 length. */
  1041. uint32_t rx_address[2]; /* Data segment 1 address. */
  1042. uint32_t rx_len; /* Data segment 1 length. */
  1043. };
  1044. /* END MID Support ***********************************************************/
  1045. /* Flash Description Table ***************************************************/
  1046. struct qla_fdt_layout {
  1047. uint8_t sig[4];
  1048. uint16_t version;
  1049. uint16_t len;
  1050. uint16_t checksum;
  1051. uint8_t unused1[2];
  1052. uint8_t model[16];
  1053. uint16_t man_id;
  1054. uint16_t id;
  1055. uint8_t flags;
  1056. uint8_t erase_cmd;
  1057. uint8_t alt_erase_cmd;
  1058. uint8_t wrt_enable_cmd;
  1059. uint8_t wrt_enable_bits;
  1060. uint8_t wrt_sts_reg_cmd;
  1061. uint8_t unprotect_sec_cmd;
  1062. uint8_t read_man_id_cmd;
  1063. uint32_t block_size;
  1064. uint32_t alt_block_size;
  1065. uint32_t flash_size;
  1066. uint32_t wrt_enable_data;
  1067. uint8_t read_id_addr_len;
  1068. uint8_t wrt_disable_bits;
  1069. uint8_t read_dev_id_len;
  1070. uint8_t chip_erase_cmd;
  1071. uint16_t read_timeout;
  1072. uint8_t protect_sec_cmd;
  1073. uint8_t unused2[65];
  1074. };
  1075. /* Flash Layout Table ********************************************************/
  1076. struct qla_flt_location {
  1077. uint8_t sig[4];
  1078. uint16_t start_lo;
  1079. uint16_t start_hi;
  1080. uint8_t version;
  1081. uint8_t unused[5];
  1082. uint16_t checksum;
  1083. };
  1084. struct qla_flt_header {
  1085. uint16_t version;
  1086. uint16_t length;
  1087. uint16_t checksum;
  1088. uint16_t unused;
  1089. };
  1090. #define FLT_REG_FW 0x01
  1091. #define FLT_REG_BOOT_CODE 0x07
  1092. #define FLT_REG_VPD_0 0x14
  1093. #define FLT_REG_NVRAM_0 0x15
  1094. #define FLT_REG_VPD_1 0x16
  1095. #define FLT_REG_NVRAM_1 0x17
  1096. #define FLT_REG_FDT 0x1a
  1097. #define FLT_REG_FLT 0x1c
  1098. #define FLT_REG_HW_EVENT_0 0x1d
  1099. #define FLT_REG_HW_EVENT_1 0x1f
  1100. #define FLT_REG_NPIV_CONF_0 0x29
  1101. #define FLT_REG_NPIV_CONF_1 0x2a
  1102. #define FLT_REG_GOLD_FW 0x2f
  1103. #define FLT_REG_FCP_PRIO_0 0x87
  1104. #define FLT_REG_FCP_PRIO_1 0x88
  1105. #define FLT_REG_FCOE_FW 0xA4
  1106. #define FLT_REG_FCOE_VPD_0 0xA9
  1107. #define FLT_REG_FCOE_NVRAM_0 0xAA
  1108. #define FLT_REG_FCOE_VPD_1 0xAB
  1109. #define FLT_REG_FCOE_NVRAM_1 0xAC
  1110. struct qla_flt_region {
  1111. uint32_t code;
  1112. uint32_t size;
  1113. uint32_t start;
  1114. uint32_t end;
  1115. };
  1116. /* Flash NPIV Configuration Table ********************************************/
  1117. struct qla_npiv_header {
  1118. uint8_t sig[2];
  1119. uint16_t version;
  1120. uint16_t entries;
  1121. uint16_t unused[4];
  1122. uint16_t checksum;
  1123. };
  1124. struct qla_npiv_entry {
  1125. uint16_t flags;
  1126. uint16_t vf_id;
  1127. uint8_t q_qos;
  1128. uint8_t f_qos;
  1129. uint16_t unused1;
  1130. uint8_t port_name[WWN_SIZE];
  1131. uint8_t node_name[WWN_SIZE];
  1132. };
  1133. /* 84XX Support **************************************************************/
  1134. #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
  1135. #define A84_PANIC_RECOVERY 0x1
  1136. #define A84_OP_LOGIN_COMPLETE 0x2
  1137. #define A84_DIAG_LOGIN_COMPLETE 0x3
  1138. #define A84_GOLD_LOGIN_COMPLETE 0x4
  1139. #define MBC_ISP84XX_RESET 0x3a /* Reset. */
  1140. #define FSTATE_REMOTE_FC_DOWN BIT_0
  1141. #define FSTATE_NSL_LINK_DOWN BIT_1
  1142. #define FSTATE_IS_DIAG_FW BIT_2
  1143. #define FSTATE_LOGGED_IN BIT_3
  1144. #define FSTATE_WAITING_FOR_VERIFY BIT_4
  1145. #define VERIFY_CHIP_IOCB_TYPE 0x1B
  1146. struct verify_chip_entry_84xx {
  1147. uint8_t entry_type;
  1148. uint8_t entry_count;
  1149. uint8_t sys_defined;
  1150. uint8_t entry_status;
  1151. uint32_t handle;
  1152. uint16_t options;
  1153. #define VCO_DONT_UPDATE_FW BIT_0
  1154. #define VCO_FORCE_UPDATE BIT_1
  1155. #define VCO_DONT_RESET_UPDATE BIT_2
  1156. #define VCO_DIAG_FW BIT_3
  1157. #define VCO_END_OF_DATA BIT_14
  1158. #define VCO_ENABLE_DSD BIT_15
  1159. uint16_t reserved_1;
  1160. uint16_t data_seg_cnt;
  1161. uint16_t reserved_2[3];
  1162. uint32_t fw_ver;
  1163. uint32_t exchange_address;
  1164. uint32_t reserved_3[3];
  1165. uint32_t fw_size;
  1166. uint32_t fw_seq_size;
  1167. uint32_t relative_offset;
  1168. uint32_t dseg_address[2];
  1169. uint32_t dseg_length;
  1170. };
  1171. struct verify_chip_rsp_84xx {
  1172. uint8_t entry_type;
  1173. uint8_t entry_count;
  1174. uint8_t sys_defined;
  1175. uint8_t entry_status;
  1176. uint32_t handle;
  1177. uint16_t comp_status;
  1178. #define CS_VCS_CHIP_FAILURE 0x3
  1179. #define CS_VCS_BAD_EXCHANGE 0x8
  1180. #define CS_VCS_SEQ_COMPLETEi 0x40
  1181. uint16_t failure_code;
  1182. #define VFC_CHECKSUM_ERROR 0x1
  1183. #define VFC_INVALID_LEN 0x2
  1184. #define VFC_ALREADY_IN_PROGRESS 0x8
  1185. uint16_t reserved_1[4];
  1186. uint32_t fw_ver;
  1187. uint32_t exchange_address;
  1188. uint32_t reserved_2[6];
  1189. };
  1190. #define ACCESS_CHIP_IOCB_TYPE 0x2B
  1191. struct access_chip_84xx {
  1192. uint8_t entry_type;
  1193. uint8_t entry_count;
  1194. uint8_t sys_defined;
  1195. uint8_t entry_status;
  1196. uint32_t handle;
  1197. uint16_t options;
  1198. #define ACO_DUMP_MEMORY 0x0
  1199. #define ACO_LOAD_MEMORY 0x1
  1200. #define ACO_CHANGE_CONFIG_PARAM 0x2
  1201. #define ACO_REQUEST_INFO 0x3
  1202. uint16_t reserved1;
  1203. uint16_t dseg_count;
  1204. uint16_t reserved2[3];
  1205. uint32_t parameter1;
  1206. uint32_t parameter2;
  1207. uint32_t parameter3;
  1208. uint32_t reserved3[3];
  1209. uint32_t total_byte_cnt;
  1210. uint32_t reserved4;
  1211. uint32_t dseg_address[2];
  1212. uint32_t dseg_length;
  1213. };
  1214. struct access_chip_rsp_84xx {
  1215. uint8_t entry_type;
  1216. uint8_t entry_count;
  1217. uint8_t sys_defined;
  1218. uint8_t entry_status;
  1219. uint32_t handle;
  1220. uint16_t comp_status;
  1221. uint16_t failure_code;
  1222. uint32_t residual_count;
  1223. uint32_t reserved[12];
  1224. };
  1225. /* 81XX Support **************************************************************/
  1226. #define MBA_DCBX_START 0x8016
  1227. #define MBA_DCBX_COMPLETE 0x8030
  1228. #define MBA_FCF_CONF_ERR 0x8031
  1229. #define MBA_DCBX_PARAM_UPDATE 0x8032
  1230. #define MBA_IDC_COMPLETE 0x8100
  1231. #define MBA_IDC_NOTIFY 0x8101
  1232. #define MBA_IDC_TIME_EXT 0x8102
  1233. #define MBC_IDC_ACK 0x101
  1234. #define MBC_RESTART_MPI_FW 0x3d
  1235. #define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */
  1236. #define MBC_GET_XGMAC_STATS 0x7a
  1237. #define MBC_GET_DCBX_PARAMS 0x51
  1238. /*
  1239. * ISP83xx mailbox commands
  1240. */
  1241. #define MBC_WRITE_REMOTE_REG 0x0001 /* Write remote register */
  1242. #define MBC_READ_REMOTE_REG 0x0009 /* Read remote register */
  1243. #define MBC_RESTART_NIC_FIRMWARE 0x003d /* Restart NIC firmware */
  1244. #define MBC_SET_ACCESS_CONTROL 0x003e /* Access control command */
  1245. /* Flash access control option field bit definitions */
  1246. #define FAC_OPT_FORCE_SEMAPHORE BIT_15
  1247. #define FAC_OPT_REQUESTOR_ID BIT_14
  1248. #define FAC_OPT_CMD_SUBCODE 0xff
  1249. /* Flash access control command subcodes */
  1250. #define FAC_OPT_CMD_WRITE_PROTECT 0x00
  1251. #define FAC_OPT_CMD_WRITE_ENABLE 0x01
  1252. #define FAC_OPT_CMD_ERASE_SECTOR 0x02
  1253. #define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03
  1254. #define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04
  1255. #define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05
  1256. struct nvram_81xx {
  1257. /* NVRAM header. */
  1258. uint8_t id[4];
  1259. uint16_t nvram_version;
  1260. uint16_t reserved_0;
  1261. /* Firmware Initialization Control Block. */
  1262. uint16_t version;
  1263. uint16_t reserved_1;
  1264. uint16_t frame_payload_size;
  1265. uint16_t execution_throttle;
  1266. uint16_t exchange_count;
  1267. uint16_t reserved_2;
  1268. uint8_t port_name[WWN_SIZE];
  1269. uint8_t node_name[WWN_SIZE];
  1270. uint16_t login_retry_count;
  1271. uint16_t reserved_3;
  1272. uint16_t interrupt_delay_timer;
  1273. uint16_t login_timeout;
  1274. uint32_t firmware_options_1;
  1275. uint32_t firmware_options_2;
  1276. uint32_t firmware_options_3;
  1277. uint16_t reserved_4[4];
  1278. /* Offset 64. */
  1279. uint8_t enode_mac[6];
  1280. uint16_t reserved_5[5];
  1281. /* Offset 80. */
  1282. uint16_t reserved_6[24];
  1283. /* Offset 128. */
  1284. uint16_t ex_version;
  1285. uint8_t prio_fcf_matching_flags;
  1286. uint8_t reserved_6_1[3];
  1287. uint16_t pri_fcf_vlan_id;
  1288. uint8_t pri_fcf_fabric_name[8];
  1289. uint16_t reserved_6_2[7];
  1290. uint8_t spma_mac_addr[6];
  1291. uint16_t reserved_6_3[14];
  1292. /* Offset 192. */
  1293. uint16_t reserved_7[32];
  1294. /*
  1295. * BIT 0 = Enable spinup delay
  1296. * BIT 1 = Disable BIOS
  1297. * BIT 2 = Enable Memory Map BIOS
  1298. * BIT 3 = Enable Selectable Boot
  1299. * BIT 4 = Disable RISC code load
  1300. * BIT 5 = Disable Serdes
  1301. * BIT 6 = Opt boot mode
  1302. * BIT 7 = Interrupt enable
  1303. *
  1304. * BIT 8 = EV Control enable
  1305. * BIT 9 = Enable lip reset
  1306. * BIT 10 = Enable lip full login
  1307. * BIT 11 = Enable target reset
  1308. * BIT 12 = Stop firmware
  1309. * BIT 13 = Enable nodename option
  1310. * BIT 14 = Default WWPN valid
  1311. * BIT 15 = Enable alternate WWN
  1312. *
  1313. * BIT 16 = CLP LUN string
  1314. * BIT 17 = CLP Target string
  1315. * BIT 18 = CLP BIOS enable string
  1316. * BIT 19 = CLP Serdes string
  1317. * BIT 20 = CLP WWPN string
  1318. * BIT 21 = CLP WWNN string
  1319. * BIT 22 =
  1320. * BIT 23 =
  1321. * BIT 24 = Keep WWPN
  1322. * BIT 25 = Temp WWPN
  1323. * BIT 26-31 =
  1324. */
  1325. uint32_t host_p;
  1326. uint8_t alternate_port_name[WWN_SIZE];
  1327. uint8_t alternate_node_name[WWN_SIZE];
  1328. uint8_t boot_port_name[WWN_SIZE];
  1329. uint16_t boot_lun_number;
  1330. uint16_t reserved_8;
  1331. uint8_t alt1_boot_port_name[WWN_SIZE];
  1332. uint16_t alt1_boot_lun_number;
  1333. uint16_t reserved_9;
  1334. uint8_t alt2_boot_port_name[WWN_SIZE];
  1335. uint16_t alt2_boot_lun_number;
  1336. uint16_t reserved_10;
  1337. uint8_t alt3_boot_port_name[WWN_SIZE];
  1338. uint16_t alt3_boot_lun_number;
  1339. uint16_t reserved_11;
  1340. /*
  1341. * BIT 0 = Selective Login
  1342. * BIT 1 = Alt-Boot Enable
  1343. * BIT 2 = Reserved
  1344. * BIT 3 = Boot Order List
  1345. * BIT 4 = Reserved
  1346. * BIT 5 = Selective LUN
  1347. * BIT 6 = Reserved
  1348. * BIT 7-31 =
  1349. */
  1350. uint32_t efi_parameters;
  1351. uint8_t reset_delay;
  1352. uint8_t reserved_12;
  1353. uint16_t reserved_13;
  1354. uint16_t boot_id_number;
  1355. uint16_t reserved_14;
  1356. uint16_t max_luns_per_target;
  1357. uint16_t reserved_15;
  1358. uint16_t port_down_retry_count;
  1359. uint16_t link_down_timeout;
  1360. /* FCode parameters. */
  1361. uint16_t fcode_parameter;
  1362. uint16_t reserved_16[3];
  1363. /* Offset 352. */
  1364. uint8_t reserved_17[4];
  1365. uint16_t reserved_18[5];
  1366. uint8_t reserved_19[2];
  1367. uint16_t reserved_20[8];
  1368. /* Offset 384. */
  1369. uint8_t reserved_21[16];
  1370. uint16_t reserved_22[3];
  1371. /*
  1372. * BIT 0 = Extended BB credits for LR
  1373. * BIT 1 = Virtual Fabric Enable
  1374. * BIT 2 = Enhanced Features Unused
  1375. * BIT 3-7 = Enhanced Features Reserved
  1376. */
  1377. /* Enhanced Features */
  1378. uint8_t enhanced_features;
  1379. uint8_t reserved_23;
  1380. uint16_t reserved_24[4];
  1381. /* Offset 416. */
  1382. uint16_t reserved_25[32];
  1383. /* Offset 480. */
  1384. uint8_t model_name[16];
  1385. /* Offset 496. */
  1386. uint16_t feature_mask_l;
  1387. uint16_t feature_mask_h;
  1388. uint16_t reserved_26[2];
  1389. uint16_t subsystem_vendor_id;
  1390. uint16_t subsystem_device_id;
  1391. uint32_t checksum;
  1392. };
  1393. /*
  1394. * ISP Initialization Control Block.
  1395. * Little endian except where noted.
  1396. */
  1397. #define ICB_VERSION 1
  1398. struct init_cb_81xx {
  1399. uint16_t version;
  1400. uint16_t reserved_1;
  1401. uint16_t frame_payload_size;
  1402. uint16_t execution_throttle;
  1403. uint16_t exchange_count;
  1404. uint16_t reserved_2;
  1405. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1406. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1407. uint16_t response_q_inpointer;
  1408. uint16_t request_q_outpointer;
  1409. uint16_t login_retry_count;
  1410. uint16_t prio_request_q_outpointer;
  1411. uint16_t response_q_length;
  1412. uint16_t request_q_length;
  1413. uint16_t reserved_3;
  1414. uint16_t prio_request_q_length;
  1415. uint32_t request_q_address[2];
  1416. uint32_t response_q_address[2];
  1417. uint32_t prio_request_q_address[2];
  1418. uint8_t reserved_4[8];
  1419. uint16_t atio_q_inpointer;
  1420. uint16_t atio_q_length;
  1421. uint32_t atio_q_address[2];
  1422. uint16_t interrupt_delay_timer; /* 100us increments. */
  1423. uint16_t login_timeout;
  1424. /*
  1425. * BIT 0-3 = Reserved
  1426. * BIT 4 = Enable Target Mode
  1427. * BIT 5 = Disable Initiator Mode
  1428. * BIT 6 = Reserved
  1429. * BIT 7 = Reserved
  1430. *
  1431. * BIT 8-13 = Reserved
  1432. * BIT 14 = Node Name Option
  1433. * BIT 15-31 = Reserved
  1434. */
  1435. uint32_t firmware_options_1;
  1436. /*
  1437. * BIT 0 = Operation Mode bit 0
  1438. * BIT 1 = Operation Mode bit 1
  1439. * BIT 2 = Operation Mode bit 2
  1440. * BIT 3 = Operation Mode bit 3
  1441. * BIT 4-7 = Reserved
  1442. *
  1443. * BIT 8 = Enable Class 2
  1444. * BIT 9 = Enable ACK0
  1445. * BIT 10 = Reserved
  1446. * BIT 11 = Enable FC-SP Security
  1447. * BIT 12 = FC Tape Enable
  1448. * BIT 13 = Reserved
  1449. * BIT 14 = Enable Target PRLI Control
  1450. * BIT 15-31 = Reserved
  1451. */
  1452. uint32_t firmware_options_2;
  1453. /*
  1454. * BIT 0-3 = Reserved
  1455. * BIT 4 = FCP RSP Payload bit 0
  1456. * BIT 5 = FCP RSP Payload bit 1
  1457. * BIT 6 = Enable Receive Out-of-Order data frame handling
  1458. * BIT 7 = Reserved
  1459. *
  1460. * BIT 8 = Reserved
  1461. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  1462. * BIT 10-16 = Reserved
  1463. * BIT 17 = Enable multiple FCFs
  1464. * BIT 18-20 = MAC addressing mode
  1465. * BIT 21-25 = Ethernet data rate
  1466. * BIT 26 = Enable ethernet header rx IOCB for ATIO q
  1467. * BIT 27 = Enable ethernet header rx IOCB for response q
  1468. * BIT 28 = SPMA selection bit 0
  1469. * BIT 28 = SPMA selection bit 1
  1470. * BIT 30-31 = Reserved
  1471. */
  1472. uint32_t firmware_options_3;
  1473. uint8_t reserved_5[8];
  1474. uint8_t enode_mac[6];
  1475. uint8_t reserved_6[10];
  1476. };
  1477. struct mid_init_cb_81xx {
  1478. struct init_cb_81xx init_cb;
  1479. uint16_t count;
  1480. uint16_t options;
  1481. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  1482. };
  1483. struct ex_init_cb_81xx {
  1484. uint16_t ex_version;
  1485. uint8_t prio_fcf_matching_flags;
  1486. uint8_t reserved_1[3];
  1487. uint16_t pri_fcf_vlan_id;
  1488. uint8_t pri_fcf_fabric_name[8];
  1489. uint16_t reserved_2[7];
  1490. uint8_t spma_mac_addr[6];
  1491. uint16_t reserved_3[14];
  1492. };
  1493. #define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
  1494. #define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
  1495. /* FCP priority config defines *************************************/
  1496. /* operations */
  1497. #define QLFC_FCP_PRIO_DISABLE 0x0
  1498. #define QLFC_FCP_PRIO_ENABLE 0x1
  1499. #define QLFC_FCP_PRIO_GET_CONFIG 0x2
  1500. #define QLFC_FCP_PRIO_SET_CONFIG 0x3
  1501. struct qla_fcp_prio_entry {
  1502. uint16_t flags; /* Describes parameter(s) in FCP */
  1503. /* priority entry that are valid */
  1504. #define FCP_PRIO_ENTRY_VALID 0x1
  1505. #define FCP_PRIO_ENTRY_TAG_VALID 0x2
  1506. #define FCP_PRIO_ENTRY_SPID_VALID 0x4
  1507. #define FCP_PRIO_ENTRY_DPID_VALID 0x8
  1508. #define FCP_PRIO_ENTRY_LUNB_VALID 0x10
  1509. #define FCP_PRIO_ENTRY_LUNE_VALID 0x20
  1510. #define FCP_PRIO_ENTRY_SWWN_VALID 0x40
  1511. #define FCP_PRIO_ENTRY_DWWN_VALID 0x80
  1512. uint8_t tag; /* Priority value */
  1513. uint8_t reserved; /* Reserved for future use */
  1514. uint32_t src_pid; /* Src port id. high order byte */
  1515. /* unused; -1 (wild card) */
  1516. uint32_t dst_pid; /* Src port id. high order byte */
  1517. /* unused; -1 (wild card) */
  1518. uint16_t lun_beg; /* 1st lun num of lun range. */
  1519. /* -1 (wild card) */
  1520. uint16_t lun_end; /* 2nd lun num of lun range. */
  1521. /* -1 (wild card) */
  1522. uint8_t src_wwpn[8]; /* Source WWPN: -1 (wild card) */
  1523. uint8_t dst_wwpn[8]; /* Destination WWPN: -1 (wild card) */
  1524. };
  1525. struct qla_fcp_prio_cfg {
  1526. uint8_t signature[4]; /* "HQOS" signature of config data */
  1527. uint16_t version; /* 1: Initial version */
  1528. uint16_t length; /* config data size in num bytes */
  1529. uint16_t checksum; /* config data bytes checksum */
  1530. uint16_t num_entries; /* Number of entries */
  1531. uint16_t size_of_entry; /* Size of each entry in num bytes */
  1532. uint8_t attributes; /* enable/disable, persistence */
  1533. #define FCP_PRIO_ATTR_DISABLE 0x0
  1534. #define FCP_PRIO_ATTR_ENABLE 0x1
  1535. #define FCP_PRIO_ATTR_PERSIST 0x2
  1536. uint8_t reserved; /* Reserved for future use */
  1537. #define FCP_PRIO_CFG_HDR_SIZE 0x10
  1538. struct qla_fcp_prio_entry entry[1]; /* fcp priority entries */
  1539. #define FCP_PRIO_CFG_ENTRY_SIZE 0x20
  1540. };
  1541. #define FCP_PRIO_CFG_SIZE (32*1024) /* fcp prio data per port*/
  1542. /* 25XX Support ****************************************************/
  1543. #define FA_FCP_PRIO0_ADDR_25 0x3C000
  1544. #define FA_FCP_PRIO1_ADDR_25 0x3E000
  1545. /* 81XX Flash locations -- occupies second 2MB region. */
  1546. #define FA_BOOT_CODE_ADDR_81 0x80000
  1547. #define FA_RISC_CODE_ADDR_81 0xA0000
  1548. #define FA_FW_AREA_ADDR_81 0xC0000
  1549. #define FA_VPD_NVRAM_ADDR_81 0xD0000
  1550. #define FA_VPD0_ADDR_81 0xD0000
  1551. #define FA_VPD1_ADDR_81 0xD0400
  1552. #define FA_NVRAM0_ADDR_81 0xD0080
  1553. #define FA_NVRAM1_ADDR_81 0xD0180
  1554. #define FA_FEATURE_ADDR_81 0xD4000
  1555. #define FA_FLASH_DESCR_ADDR_81 0xD8000
  1556. #define FA_FLASH_LAYOUT_ADDR_81 0xD8400
  1557. #define FA_HW_EVENT0_ADDR_81 0xDC000
  1558. #define FA_HW_EVENT1_ADDR_81 0xDC400
  1559. #define FA_NPIV_CONF0_ADDR_81 0xD1000
  1560. #define FA_NPIV_CONF1_ADDR_81 0xD2000
  1561. /* 83XX Flash locations -- occupies second 8MB region. */
  1562. #define FA_FLASH_LAYOUT_ADDR_83 0xFC400
  1563. #endif