qla_dbg.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0125 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x114f | 0x111a-0x111b |
  15. * | | | 0x112c-0x112e |
  16. * | | | 0x113a |
  17. * | Device Discovery | 0x2087 | 0x2020-0x2022, |
  18. * | | | 0x2016 |
  19. * | Queue Command and IO tracing | 0x3030 | 0x3006-0x300b |
  20. * | | | 0x3027-0x3028 |
  21. * | | | 0x302d-0x302e |
  22. * | DPC Thread | 0x401d | 0x4002,0x4013 |
  23. * | Async Events | 0x5071 | 0x502b-0x502f |
  24. * | | | 0x5047,0x5052 |
  25. * | Timer Routines | 0x6011 | |
  26. * | User Space Interactions | 0x70c3 | 0x7018,0x702e, |
  27. * | | | 0x7039,0x7045, |
  28. * | | | 0x7073-0x7075, |
  29. * | | | 0x708c, |
  30. * | | | 0x70a5,0x70a6, |
  31. * | | | 0x70a8,0x70ab, |
  32. * | | | 0x70ad-0x70ae |
  33. * | Task Management | 0x803c | 0x8025-0x8026 |
  34. * | | | 0x800b,0x8039 |
  35. * | AER/EEH | 0x9011 | |
  36. * | Virtual Port | 0xa007 | |
  37. * | ISP82XX Specific | 0xb084 | 0xb002,0xb024 |
  38. * | MultiQ | 0xc00c | |
  39. * | Misc | 0xd010 | |
  40. * | Target Mode | 0xe06f | |
  41. * | Target Mode Management | 0xf071 | |
  42. * | Target Mode Task Management | 0x1000b | |
  43. * ----------------------------------------------------------------------
  44. */
  45. #include "qla_def.h"
  46. #include <linux/delay.h>
  47. static uint32_t ql_dbg_offset = 0x800;
  48. static inline void
  49. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  50. {
  51. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  52. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  53. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  54. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  55. fw_dump->vendor = htonl(ha->pdev->vendor);
  56. fw_dump->device = htonl(ha->pdev->device);
  57. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  58. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  59. }
  60. static inline void *
  61. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  62. {
  63. struct req_que *req = ha->req_q_map[0];
  64. struct rsp_que *rsp = ha->rsp_q_map[0];
  65. /* Request queue. */
  66. memcpy(ptr, req->ring, req->length *
  67. sizeof(request_t));
  68. /* Response queue. */
  69. ptr += req->length * sizeof(request_t);
  70. memcpy(ptr, rsp->ring, rsp->length *
  71. sizeof(response_t));
  72. return ptr + (rsp->length * sizeof(response_t));
  73. }
  74. static int
  75. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  76. uint32_t ram_dwords, void **nxt)
  77. {
  78. int rval;
  79. uint32_t cnt, stat, timer, dwords, idx;
  80. uint16_t mb0;
  81. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  82. dma_addr_t dump_dma = ha->gid_list_dma;
  83. uint32_t *dump = (uint32_t *)ha->gid_list;
  84. rval = QLA_SUCCESS;
  85. mb0 = 0;
  86. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  87. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  88. dwords = qla2x00_gid_list_size(ha) / 4;
  89. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  90. cnt += dwords, addr += dwords) {
  91. if (cnt + dwords > ram_dwords)
  92. dwords = ram_dwords - cnt;
  93. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  94. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  95. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  96. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  97. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  98. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  99. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  100. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  101. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  102. for (timer = 6000000; timer; timer--) {
  103. /* Check for pending interrupts. */
  104. stat = RD_REG_DWORD(&reg->host_status);
  105. if (stat & HSRX_RISC_INT) {
  106. stat &= 0xff;
  107. if (stat == 0x1 || stat == 0x2 ||
  108. stat == 0x10 || stat == 0x11) {
  109. set_bit(MBX_INTERRUPT,
  110. &ha->mbx_cmd_flags);
  111. mb0 = RD_REG_WORD(&reg->mailbox0);
  112. WRT_REG_DWORD(&reg->hccr,
  113. HCCRX_CLR_RISC_INT);
  114. RD_REG_DWORD(&reg->hccr);
  115. break;
  116. }
  117. /* Clear this intr; it wasn't a mailbox intr */
  118. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  119. RD_REG_DWORD(&reg->hccr);
  120. }
  121. udelay(5);
  122. }
  123. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  124. rval = mb0 & MBS_MASK;
  125. for (idx = 0; idx < dwords; idx++)
  126. ram[cnt + idx] = swab32(dump[idx]);
  127. } else {
  128. rval = QLA_FUNCTION_FAILED;
  129. }
  130. }
  131. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  132. return rval;
  133. }
  134. static int
  135. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  136. uint32_t cram_size, void **nxt)
  137. {
  138. int rval;
  139. /* Code RAM. */
  140. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  141. if (rval != QLA_SUCCESS)
  142. return rval;
  143. /* External Memory. */
  144. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  145. ha->fw_memory_size - 0x100000 + 1, nxt);
  146. }
  147. static uint32_t *
  148. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  149. uint32_t count, uint32_t *buf)
  150. {
  151. uint32_t __iomem *dmp_reg;
  152. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  153. dmp_reg = &reg->iobase_window;
  154. while (count--)
  155. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  156. return buf;
  157. }
  158. static inline int
  159. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  160. {
  161. int rval = QLA_SUCCESS;
  162. uint32_t cnt;
  163. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  164. for (cnt = 30000;
  165. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  166. rval == QLA_SUCCESS; cnt--) {
  167. if (cnt)
  168. udelay(100);
  169. else
  170. rval = QLA_FUNCTION_TIMEOUT;
  171. }
  172. return rval;
  173. }
  174. static int
  175. qla24xx_soft_reset(struct qla_hw_data *ha)
  176. {
  177. int rval = QLA_SUCCESS;
  178. uint32_t cnt;
  179. uint16_t mb0, wd;
  180. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  181. /* Reset RISC. */
  182. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  183. for (cnt = 0; cnt < 30000; cnt++) {
  184. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  185. break;
  186. udelay(10);
  187. }
  188. WRT_REG_DWORD(&reg->ctrl_status,
  189. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  190. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  191. udelay(100);
  192. /* Wait for firmware to complete NVRAM accesses. */
  193. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  194. for (cnt = 10000 ; cnt && mb0; cnt--) {
  195. udelay(5);
  196. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  197. barrier();
  198. }
  199. /* Wait for soft-reset to complete. */
  200. for (cnt = 0; cnt < 30000; cnt++) {
  201. if ((RD_REG_DWORD(&reg->ctrl_status) &
  202. CSRX_ISP_SOFT_RESET) == 0)
  203. break;
  204. udelay(10);
  205. }
  206. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  207. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  208. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  209. rval == QLA_SUCCESS; cnt--) {
  210. if (cnt)
  211. udelay(100);
  212. else
  213. rval = QLA_FUNCTION_TIMEOUT;
  214. }
  215. return rval;
  216. }
  217. static int
  218. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  219. uint32_t ram_words, void **nxt)
  220. {
  221. int rval;
  222. uint32_t cnt, stat, timer, words, idx;
  223. uint16_t mb0;
  224. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  225. dma_addr_t dump_dma = ha->gid_list_dma;
  226. uint16_t *dump = (uint16_t *)ha->gid_list;
  227. rval = QLA_SUCCESS;
  228. mb0 = 0;
  229. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  230. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  231. words = qla2x00_gid_list_size(ha) / 2;
  232. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  233. cnt += words, addr += words) {
  234. if (cnt + words > ram_words)
  235. words = ram_words - cnt;
  236. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  237. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  238. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  239. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  240. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  241. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  242. WRT_MAILBOX_REG(ha, reg, 4, words);
  243. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  244. for (timer = 6000000; timer; timer--) {
  245. /* Check for pending interrupts. */
  246. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  247. if (stat & HSR_RISC_INT) {
  248. stat &= 0xff;
  249. if (stat == 0x1 || stat == 0x2) {
  250. set_bit(MBX_INTERRUPT,
  251. &ha->mbx_cmd_flags);
  252. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  253. /* Release mailbox registers. */
  254. WRT_REG_WORD(&reg->semaphore, 0);
  255. WRT_REG_WORD(&reg->hccr,
  256. HCCR_CLR_RISC_INT);
  257. RD_REG_WORD(&reg->hccr);
  258. break;
  259. } else if (stat == 0x10 || stat == 0x11) {
  260. set_bit(MBX_INTERRUPT,
  261. &ha->mbx_cmd_flags);
  262. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  263. WRT_REG_WORD(&reg->hccr,
  264. HCCR_CLR_RISC_INT);
  265. RD_REG_WORD(&reg->hccr);
  266. break;
  267. }
  268. /* clear this intr; it wasn't a mailbox intr */
  269. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  270. RD_REG_WORD(&reg->hccr);
  271. }
  272. udelay(5);
  273. }
  274. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  275. rval = mb0 & MBS_MASK;
  276. for (idx = 0; idx < words; idx++)
  277. ram[cnt + idx] = swab16(dump[idx]);
  278. } else {
  279. rval = QLA_FUNCTION_FAILED;
  280. }
  281. }
  282. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  283. return rval;
  284. }
  285. static inline void
  286. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  287. uint16_t *buf)
  288. {
  289. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  290. while (count--)
  291. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  292. }
  293. static inline void *
  294. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  295. {
  296. if (!ha->eft)
  297. return ptr;
  298. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  299. return ptr + ntohl(ha->fw_dump->eft_size);
  300. }
  301. static inline void *
  302. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  303. {
  304. uint32_t cnt;
  305. uint32_t *iter_reg;
  306. struct qla2xxx_fce_chain *fcec = ptr;
  307. if (!ha->fce)
  308. return ptr;
  309. *last_chain = &fcec->type;
  310. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  311. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  312. fce_calc_size(ha->fce_bufs));
  313. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  314. fcec->addr_l = htonl(LSD(ha->fce_dma));
  315. fcec->addr_h = htonl(MSD(ha->fce_dma));
  316. iter_reg = fcec->eregs;
  317. for (cnt = 0; cnt < 8; cnt++)
  318. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  319. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  320. return (char *)iter_reg + ntohl(fcec->size);
  321. }
  322. static inline void *
  323. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  324. uint32_t **last_chain)
  325. {
  326. struct qla2xxx_mqueue_chain *q;
  327. struct qla2xxx_mqueue_header *qh;
  328. uint32_t num_queues;
  329. int que;
  330. struct {
  331. int length;
  332. void *ring;
  333. } aq, *aqp;
  334. if (!ha->tgt.atio_q_length)
  335. return ptr;
  336. num_queues = 1;
  337. aqp = &aq;
  338. aqp->length = ha->tgt.atio_q_length;
  339. aqp->ring = ha->tgt.atio_ring;
  340. for (que = 0; que < num_queues; que++) {
  341. /* aqp = ha->atio_q_map[que]; */
  342. q = ptr;
  343. *last_chain = &q->type;
  344. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  345. q->chain_size = htonl(
  346. sizeof(struct qla2xxx_mqueue_chain) +
  347. sizeof(struct qla2xxx_mqueue_header) +
  348. (aqp->length * sizeof(request_t)));
  349. ptr += sizeof(struct qla2xxx_mqueue_chain);
  350. /* Add header. */
  351. qh = ptr;
  352. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  353. qh->number = htonl(que);
  354. qh->size = htonl(aqp->length * sizeof(request_t));
  355. ptr += sizeof(struct qla2xxx_mqueue_header);
  356. /* Add data. */
  357. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  358. ptr += aqp->length * sizeof(request_t);
  359. }
  360. return ptr;
  361. }
  362. static inline void *
  363. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  364. {
  365. struct qla2xxx_mqueue_chain *q;
  366. struct qla2xxx_mqueue_header *qh;
  367. struct req_que *req;
  368. struct rsp_que *rsp;
  369. int que;
  370. if (!ha->mqenable)
  371. return ptr;
  372. /* Request queues */
  373. for (que = 1; que < ha->max_req_queues; que++) {
  374. req = ha->req_q_map[que];
  375. if (!req)
  376. break;
  377. /* Add chain. */
  378. q = ptr;
  379. *last_chain = &q->type;
  380. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  381. q->chain_size = htonl(
  382. sizeof(struct qla2xxx_mqueue_chain) +
  383. sizeof(struct qla2xxx_mqueue_header) +
  384. (req->length * sizeof(request_t)));
  385. ptr += sizeof(struct qla2xxx_mqueue_chain);
  386. /* Add header. */
  387. qh = ptr;
  388. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  389. qh->number = htonl(que);
  390. qh->size = htonl(req->length * sizeof(request_t));
  391. ptr += sizeof(struct qla2xxx_mqueue_header);
  392. /* Add data. */
  393. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  394. ptr += req->length * sizeof(request_t);
  395. }
  396. /* Response queues */
  397. for (que = 1; que < ha->max_rsp_queues; que++) {
  398. rsp = ha->rsp_q_map[que];
  399. if (!rsp)
  400. break;
  401. /* Add chain. */
  402. q = ptr;
  403. *last_chain = &q->type;
  404. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  405. q->chain_size = htonl(
  406. sizeof(struct qla2xxx_mqueue_chain) +
  407. sizeof(struct qla2xxx_mqueue_header) +
  408. (rsp->length * sizeof(response_t)));
  409. ptr += sizeof(struct qla2xxx_mqueue_chain);
  410. /* Add header. */
  411. qh = ptr;
  412. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  413. qh->number = htonl(que);
  414. qh->size = htonl(rsp->length * sizeof(response_t));
  415. ptr += sizeof(struct qla2xxx_mqueue_header);
  416. /* Add data. */
  417. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  418. ptr += rsp->length * sizeof(response_t);
  419. }
  420. return ptr;
  421. }
  422. static inline void *
  423. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  424. {
  425. uint32_t cnt, que_idx;
  426. uint8_t que_cnt;
  427. struct qla2xxx_mq_chain *mq = ptr;
  428. struct device_reg_25xxmq __iomem *reg;
  429. if (!ha->mqenable || IS_QLA83XX(ha))
  430. return ptr;
  431. mq = ptr;
  432. *last_chain = &mq->type;
  433. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  434. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  435. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  436. ha->max_req_queues : ha->max_rsp_queues;
  437. mq->count = htonl(que_cnt);
  438. for (cnt = 0; cnt < que_cnt; cnt++) {
  439. reg = (struct device_reg_25xxmq __iomem *)
  440. (ha->mqiobase + cnt * QLA_QUE_PAGE);
  441. que_idx = cnt * 4;
  442. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  443. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  444. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  445. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  446. }
  447. return ptr + sizeof(struct qla2xxx_mq_chain);
  448. }
  449. void
  450. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  451. {
  452. struct qla_hw_data *ha = vha->hw;
  453. if (rval != QLA_SUCCESS) {
  454. ql_log(ql_log_warn, vha, 0xd000,
  455. "Failed to dump firmware (%x).\n", rval);
  456. ha->fw_dumped = 0;
  457. } else {
  458. ql_log(ql_log_info, vha, 0xd001,
  459. "Firmware dump saved to temp buffer (%ld/%p).\n",
  460. vha->host_no, ha->fw_dump);
  461. ha->fw_dumped = 1;
  462. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  463. }
  464. }
  465. /**
  466. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  467. * @ha: HA context
  468. * @hardware_locked: Called with the hardware_lock
  469. */
  470. void
  471. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  472. {
  473. int rval;
  474. uint32_t cnt;
  475. struct qla_hw_data *ha = vha->hw;
  476. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  477. uint16_t __iomem *dmp_reg;
  478. unsigned long flags;
  479. struct qla2300_fw_dump *fw;
  480. void *nxt;
  481. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  482. flags = 0;
  483. if (!hardware_locked)
  484. spin_lock_irqsave(&ha->hardware_lock, flags);
  485. if (!ha->fw_dump) {
  486. ql_log(ql_log_warn, vha, 0xd002,
  487. "No buffer available for dump.\n");
  488. goto qla2300_fw_dump_failed;
  489. }
  490. if (ha->fw_dumped) {
  491. ql_log(ql_log_warn, vha, 0xd003,
  492. "Firmware has been previously dumped (%p) "
  493. "-- ignoring request.\n",
  494. ha->fw_dump);
  495. goto qla2300_fw_dump_failed;
  496. }
  497. fw = &ha->fw_dump->isp.isp23;
  498. qla2xxx_prep_dump(ha, ha->fw_dump);
  499. rval = QLA_SUCCESS;
  500. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  501. /* Pause RISC. */
  502. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  503. if (IS_QLA2300(ha)) {
  504. for (cnt = 30000;
  505. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  506. rval == QLA_SUCCESS; cnt--) {
  507. if (cnt)
  508. udelay(100);
  509. else
  510. rval = QLA_FUNCTION_TIMEOUT;
  511. }
  512. } else {
  513. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  514. udelay(10);
  515. }
  516. if (rval == QLA_SUCCESS) {
  517. dmp_reg = &reg->flash_address;
  518. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  519. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  520. dmp_reg = &reg->u.isp2300.req_q_in;
  521. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  522. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  523. dmp_reg = &reg->u.isp2300.mailbox0;
  524. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  525. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  526. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  527. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  528. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  529. qla2xxx_read_window(reg, 48, fw->dma_reg);
  530. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  531. dmp_reg = &reg->risc_hw;
  532. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  533. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  534. WRT_REG_WORD(&reg->pcr, 0x2000);
  535. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  536. WRT_REG_WORD(&reg->pcr, 0x2200);
  537. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  538. WRT_REG_WORD(&reg->pcr, 0x2400);
  539. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  540. WRT_REG_WORD(&reg->pcr, 0x2600);
  541. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  542. WRT_REG_WORD(&reg->pcr, 0x2800);
  543. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  544. WRT_REG_WORD(&reg->pcr, 0x2A00);
  545. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  546. WRT_REG_WORD(&reg->pcr, 0x2C00);
  547. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  548. WRT_REG_WORD(&reg->pcr, 0x2E00);
  549. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  550. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  551. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  552. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  553. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  554. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  555. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  556. /* Reset RISC. */
  557. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  558. for (cnt = 0; cnt < 30000; cnt++) {
  559. if ((RD_REG_WORD(&reg->ctrl_status) &
  560. CSR_ISP_SOFT_RESET) == 0)
  561. break;
  562. udelay(10);
  563. }
  564. }
  565. if (!IS_QLA2300(ha)) {
  566. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  567. rval == QLA_SUCCESS; cnt--) {
  568. if (cnt)
  569. udelay(100);
  570. else
  571. rval = QLA_FUNCTION_TIMEOUT;
  572. }
  573. }
  574. /* Get RISC SRAM. */
  575. if (rval == QLA_SUCCESS)
  576. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  577. sizeof(fw->risc_ram) / 2, &nxt);
  578. /* Get stack SRAM. */
  579. if (rval == QLA_SUCCESS)
  580. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  581. sizeof(fw->stack_ram) / 2, &nxt);
  582. /* Get data SRAM. */
  583. if (rval == QLA_SUCCESS)
  584. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  585. ha->fw_memory_size - 0x11000 + 1, &nxt);
  586. if (rval == QLA_SUCCESS)
  587. qla2xxx_copy_queues(ha, nxt);
  588. qla2xxx_dump_post_process(base_vha, rval);
  589. qla2300_fw_dump_failed:
  590. if (!hardware_locked)
  591. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  592. }
  593. /**
  594. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  595. * @ha: HA context
  596. * @hardware_locked: Called with the hardware_lock
  597. */
  598. void
  599. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  600. {
  601. int rval;
  602. uint32_t cnt, timer;
  603. uint16_t risc_address;
  604. uint16_t mb0, mb2;
  605. struct qla_hw_data *ha = vha->hw;
  606. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  607. uint16_t __iomem *dmp_reg;
  608. unsigned long flags;
  609. struct qla2100_fw_dump *fw;
  610. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  611. risc_address = 0;
  612. mb0 = mb2 = 0;
  613. flags = 0;
  614. if (!hardware_locked)
  615. spin_lock_irqsave(&ha->hardware_lock, flags);
  616. if (!ha->fw_dump) {
  617. ql_log(ql_log_warn, vha, 0xd004,
  618. "No buffer available for dump.\n");
  619. goto qla2100_fw_dump_failed;
  620. }
  621. if (ha->fw_dumped) {
  622. ql_log(ql_log_warn, vha, 0xd005,
  623. "Firmware has been previously dumped (%p) "
  624. "-- ignoring request.\n",
  625. ha->fw_dump);
  626. goto qla2100_fw_dump_failed;
  627. }
  628. fw = &ha->fw_dump->isp.isp21;
  629. qla2xxx_prep_dump(ha, ha->fw_dump);
  630. rval = QLA_SUCCESS;
  631. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  632. /* Pause RISC. */
  633. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  634. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  635. rval == QLA_SUCCESS; cnt--) {
  636. if (cnt)
  637. udelay(100);
  638. else
  639. rval = QLA_FUNCTION_TIMEOUT;
  640. }
  641. if (rval == QLA_SUCCESS) {
  642. dmp_reg = &reg->flash_address;
  643. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  644. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  645. dmp_reg = &reg->u.isp2100.mailbox0;
  646. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  647. if (cnt == 8)
  648. dmp_reg = &reg->u_end.isp2200.mailbox8;
  649. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  650. }
  651. dmp_reg = &reg->u.isp2100.unused_2[0];
  652. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  653. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  654. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  655. dmp_reg = &reg->risc_hw;
  656. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  657. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  658. WRT_REG_WORD(&reg->pcr, 0x2000);
  659. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  660. WRT_REG_WORD(&reg->pcr, 0x2100);
  661. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  662. WRT_REG_WORD(&reg->pcr, 0x2200);
  663. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  664. WRT_REG_WORD(&reg->pcr, 0x2300);
  665. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  666. WRT_REG_WORD(&reg->pcr, 0x2400);
  667. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  668. WRT_REG_WORD(&reg->pcr, 0x2500);
  669. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  670. WRT_REG_WORD(&reg->pcr, 0x2600);
  671. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  672. WRT_REG_WORD(&reg->pcr, 0x2700);
  673. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  674. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  675. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  676. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  677. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  678. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  679. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  680. /* Reset the ISP. */
  681. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  682. }
  683. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  684. rval == QLA_SUCCESS; cnt--) {
  685. if (cnt)
  686. udelay(100);
  687. else
  688. rval = QLA_FUNCTION_TIMEOUT;
  689. }
  690. /* Pause RISC. */
  691. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  692. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  693. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  694. for (cnt = 30000;
  695. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  696. rval == QLA_SUCCESS; cnt--) {
  697. if (cnt)
  698. udelay(100);
  699. else
  700. rval = QLA_FUNCTION_TIMEOUT;
  701. }
  702. if (rval == QLA_SUCCESS) {
  703. /* Set memory configuration and timing. */
  704. if (IS_QLA2100(ha))
  705. WRT_REG_WORD(&reg->mctr, 0xf1);
  706. else
  707. WRT_REG_WORD(&reg->mctr, 0xf2);
  708. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  709. /* Release RISC. */
  710. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  711. }
  712. }
  713. if (rval == QLA_SUCCESS) {
  714. /* Get RISC SRAM. */
  715. risc_address = 0x1000;
  716. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  717. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  718. }
  719. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  720. cnt++, risc_address++) {
  721. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  722. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  723. for (timer = 6000000; timer != 0; timer--) {
  724. /* Check for pending interrupts. */
  725. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  726. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  727. set_bit(MBX_INTERRUPT,
  728. &ha->mbx_cmd_flags);
  729. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  730. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  731. WRT_REG_WORD(&reg->semaphore, 0);
  732. WRT_REG_WORD(&reg->hccr,
  733. HCCR_CLR_RISC_INT);
  734. RD_REG_WORD(&reg->hccr);
  735. break;
  736. }
  737. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  738. RD_REG_WORD(&reg->hccr);
  739. }
  740. udelay(5);
  741. }
  742. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  743. rval = mb0 & MBS_MASK;
  744. fw->risc_ram[cnt] = htons(mb2);
  745. } else {
  746. rval = QLA_FUNCTION_FAILED;
  747. }
  748. }
  749. if (rval == QLA_SUCCESS)
  750. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  751. qla2xxx_dump_post_process(base_vha, rval);
  752. qla2100_fw_dump_failed:
  753. if (!hardware_locked)
  754. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  755. }
  756. void
  757. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  758. {
  759. int rval;
  760. uint32_t cnt;
  761. uint32_t risc_address;
  762. struct qla_hw_data *ha = vha->hw;
  763. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  764. uint32_t __iomem *dmp_reg;
  765. uint32_t *iter_reg;
  766. uint16_t __iomem *mbx_reg;
  767. unsigned long flags;
  768. struct qla24xx_fw_dump *fw;
  769. uint32_t ext_mem_cnt;
  770. void *nxt;
  771. void *nxt_chain;
  772. uint32_t *last_chain = NULL;
  773. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  774. if (IS_QLA82XX(ha))
  775. return;
  776. risc_address = ext_mem_cnt = 0;
  777. flags = 0;
  778. if (!hardware_locked)
  779. spin_lock_irqsave(&ha->hardware_lock, flags);
  780. if (!ha->fw_dump) {
  781. ql_log(ql_log_warn, vha, 0xd006,
  782. "No buffer available for dump.\n");
  783. goto qla24xx_fw_dump_failed;
  784. }
  785. if (ha->fw_dumped) {
  786. ql_log(ql_log_warn, vha, 0xd007,
  787. "Firmware has been previously dumped (%p) "
  788. "-- ignoring request.\n",
  789. ha->fw_dump);
  790. goto qla24xx_fw_dump_failed;
  791. }
  792. fw = &ha->fw_dump->isp.isp24;
  793. qla2xxx_prep_dump(ha, ha->fw_dump);
  794. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  795. /* Pause RISC. */
  796. rval = qla24xx_pause_risc(reg);
  797. if (rval != QLA_SUCCESS)
  798. goto qla24xx_fw_dump_failed_0;
  799. /* Host interface registers. */
  800. dmp_reg = &reg->flash_addr;
  801. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  802. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  803. /* Disable interrupts. */
  804. WRT_REG_DWORD(&reg->ictrl, 0);
  805. RD_REG_DWORD(&reg->ictrl);
  806. /* Shadow registers. */
  807. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  808. RD_REG_DWORD(&reg->iobase_addr);
  809. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  810. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  811. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  812. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  813. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  814. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  815. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  816. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  817. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  818. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  819. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  820. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  821. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  822. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  823. /* Mailbox registers. */
  824. mbx_reg = &reg->mailbox0;
  825. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  826. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  827. /* Transfer sequence registers. */
  828. iter_reg = fw->xseq_gp_reg;
  829. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  830. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  831. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  832. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  833. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  834. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  835. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  836. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  837. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  838. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  839. /* Receive sequence registers. */
  840. iter_reg = fw->rseq_gp_reg;
  841. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  842. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  843. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  844. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  848. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  849. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  850. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  851. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  852. /* Command DMA registers. */
  853. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  854. /* Queues. */
  855. iter_reg = fw->req0_dma_reg;
  856. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  857. dmp_reg = &reg->iobase_q;
  858. for (cnt = 0; cnt < 7; cnt++)
  859. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  860. iter_reg = fw->resp0_dma_reg;
  861. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  862. dmp_reg = &reg->iobase_q;
  863. for (cnt = 0; cnt < 7; cnt++)
  864. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  865. iter_reg = fw->req1_dma_reg;
  866. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  867. dmp_reg = &reg->iobase_q;
  868. for (cnt = 0; cnt < 7; cnt++)
  869. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  870. /* Transmit DMA registers. */
  871. iter_reg = fw->xmt0_dma_reg;
  872. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  873. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  874. iter_reg = fw->xmt1_dma_reg;
  875. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  876. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  877. iter_reg = fw->xmt2_dma_reg;
  878. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  879. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  880. iter_reg = fw->xmt3_dma_reg;
  881. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  882. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  883. iter_reg = fw->xmt4_dma_reg;
  884. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  885. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  886. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  887. /* Receive DMA registers. */
  888. iter_reg = fw->rcvt0_data_dma_reg;
  889. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  890. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  891. iter_reg = fw->rcvt1_data_dma_reg;
  892. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  893. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  894. /* RISC registers. */
  895. iter_reg = fw->risc_gp_reg;
  896. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  897. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  898. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  899. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  900. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  901. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  902. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  903. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  904. /* Local memory controller registers. */
  905. iter_reg = fw->lmc_reg;
  906. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  907. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  908. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  909. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  910. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  911. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  912. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  913. /* Fibre Protocol Module registers. */
  914. iter_reg = fw->fpm_hdw_reg;
  915. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  916. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  926. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  927. /* Frame Buffer registers. */
  928. iter_reg = fw->fb_hdw_reg;
  929. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  930. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  931. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  939. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  940. rval = qla24xx_soft_reset(ha);
  941. if (rval != QLA_SUCCESS)
  942. goto qla24xx_fw_dump_failed_0;
  943. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  944. &nxt);
  945. if (rval != QLA_SUCCESS)
  946. goto qla24xx_fw_dump_failed_0;
  947. nxt = qla2xxx_copy_queues(ha, nxt);
  948. qla24xx_copy_eft(ha, nxt);
  949. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  950. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  951. if (last_chain) {
  952. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  953. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  954. }
  955. /* Adjust valid length. */
  956. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  957. qla24xx_fw_dump_failed_0:
  958. qla2xxx_dump_post_process(base_vha, rval);
  959. qla24xx_fw_dump_failed:
  960. if (!hardware_locked)
  961. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  962. }
  963. void
  964. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  965. {
  966. int rval;
  967. uint32_t cnt;
  968. uint32_t risc_address;
  969. struct qla_hw_data *ha = vha->hw;
  970. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  971. uint32_t __iomem *dmp_reg;
  972. uint32_t *iter_reg;
  973. uint16_t __iomem *mbx_reg;
  974. unsigned long flags;
  975. struct qla25xx_fw_dump *fw;
  976. uint32_t ext_mem_cnt;
  977. void *nxt, *nxt_chain;
  978. uint32_t *last_chain = NULL;
  979. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  980. risc_address = ext_mem_cnt = 0;
  981. flags = 0;
  982. if (!hardware_locked)
  983. spin_lock_irqsave(&ha->hardware_lock, flags);
  984. if (!ha->fw_dump) {
  985. ql_log(ql_log_warn, vha, 0xd008,
  986. "No buffer available for dump.\n");
  987. goto qla25xx_fw_dump_failed;
  988. }
  989. if (ha->fw_dumped) {
  990. ql_log(ql_log_warn, vha, 0xd009,
  991. "Firmware has been previously dumped (%p) "
  992. "-- ignoring request.\n",
  993. ha->fw_dump);
  994. goto qla25xx_fw_dump_failed;
  995. }
  996. fw = &ha->fw_dump->isp.isp25;
  997. qla2xxx_prep_dump(ha, ha->fw_dump);
  998. ha->fw_dump->version = __constant_htonl(2);
  999. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1000. /* Pause RISC. */
  1001. rval = qla24xx_pause_risc(reg);
  1002. if (rval != QLA_SUCCESS)
  1003. goto qla25xx_fw_dump_failed_0;
  1004. /* Host/Risc registers. */
  1005. iter_reg = fw->host_risc_reg;
  1006. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1007. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1008. /* PCIe registers. */
  1009. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1010. RD_REG_DWORD(&reg->iobase_addr);
  1011. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1012. dmp_reg = &reg->iobase_c4;
  1013. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1014. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1015. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1016. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1017. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1018. RD_REG_DWORD(&reg->iobase_window);
  1019. /* Host interface registers. */
  1020. dmp_reg = &reg->flash_addr;
  1021. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1022. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1023. /* Disable interrupts. */
  1024. WRT_REG_DWORD(&reg->ictrl, 0);
  1025. RD_REG_DWORD(&reg->ictrl);
  1026. /* Shadow registers. */
  1027. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1028. RD_REG_DWORD(&reg->iobase_addr);
  1029. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1030. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1031. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1032. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1033. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1034. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1035. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1036. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1037. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1038. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1039. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1040. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1041. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1042. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1043. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1044. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1045. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1046. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1047. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1048. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1049. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1050. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1051. /* RISC I/O register. */
  1052. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1053. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1054. /* Mailbox registers. */
  1055. mbx_reg = &reg->mailbox0;
  1056. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1057. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1058. /* Transfer sequence registers. */
  1059. iter_reg = fw->xseq_gp_reg;
  1060. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1061. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1062. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1067. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1068. iter_reg = fw->xseq_0_reg;
  1069. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1070. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1071. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1072. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1073. /* Receive sequence registers. */
  1074. iter_reg = fw->rseq_gp_reg;
  1075. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1076. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1077. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1082. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1083. iter_reg = fw->rseq_0_reg;
  1084. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1085. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1086. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1087. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1088. /* Auxiliary sequence registers. */
  1089. iter_reg = fw->aseq_gp_reg;
  1090. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1096. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1097. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1098. iter_reg = fw->aseq_0_reg;
  1099. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1100. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1101. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1102. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1103. /* Command DMA registers. */
  1104. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1105. /* Queues. */
  1106. iter_reg = fw->req0_dma_reg;
  1107. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1108. dmp_reg = &reg->iobase_q;
  1109. for (cnt = 0; cnt < 7; cnt++)
  1110. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1111. iter_reg = fw->resp0_dma_reg;
  1112. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1113. dmp_reg = &reg->iobase_q;
  1114. for (cnt = 0; cnt < 7; cnt++)
  1115. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1116. iter_reg = fw->req1_dma_reg;
  1117. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1118. dmp_reg = &reg->iobase_q;
  1119. for (cnt = 0; cnt < 7; cnt++)
  1120. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1121. /* Transmit DMA registers. */
  1122. iter_reg = fw->xmt0_dma_reg;
  1123. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1124. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1125. iter_reg = fw->xmt1_dma_reg;
  1126. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1127. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1128. iter_reg = fw->xmt2_dma_reg;
  1129. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1130. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1131. iter_reg = fw->xmt3_dma_reg;
  1132. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1133. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1134. iter_reg = fw->xmt4_dma_reg;
  1135. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1136. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1137. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1138. /* Receive DMA registers. */
  1139. iter_reg = fw->rcvt0_data_dma_reg;
  1140. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1141. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1142. iter_reg = fw->rcvt1_data_dma_reg;
  1143. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1144. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1145. /* RISC registers. */
  1146. iter_reg = fw->risc_gp_reg;
  1147. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1148. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1149. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1150. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1151. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1152. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1153. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1154. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1155. /* Local memory controller registers. */
  1156. iter_reg = fw->lmc_reg;
  1157. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1158. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1159. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1160. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1161. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1162. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1163. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1164. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1165. /* Fibre Protocol Module registers. */
  1166. iter_reg = fw->fpm_hdw_reg;
  1167. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1168. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1169. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1178. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1179. /* Frame Buffer registers. */
  1180. iter_reg = fw->fb_hdw_reg;
  1181. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1192. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1193. /* Multi queue registers */
  1194. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1195. &last_chain);
  1196. rval = qla24xx_soft_reset(ha);
  1197. if (rval != QLA_SUCCESS)
  1198. goto qla25xx_fw_dump_failed_0;
  1199. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1200. &nxt);
  1201. if (rval != QLA_SUCCESS)
  1202. goto qla25xx_fw_dump_failed_0;
  1203. nxt = qla2xxx_copy_queues(ha, nxt);
  1204. nxt = qla24xx_copy_eft(ha, nxt);
  1205. /* Chain entries -- started with MQ. */
  1206. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1207. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1208. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1209. if (last_chain) {
  1210. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1211. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1212. }
  1213. /* Adjust valid length. */
  1214. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1215. qla25xx_fw_dump_failed_0:
  1216. qla2xxx_dump_post_process(base_vha, rval);
  1217. qla25xx_fw_dump_failed:
  1218. if (!hardware_locked)
  1219. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1220. }
  1221. void
  1222. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1223. {
  1224. int rval;
  1225. uint32_t cnt;
  1226. uint32_t risc_address;
  1227. struct qla_hw_data *ha = vha->hw;
  1228. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1229. uint32_t __iomem *dmp_reg;
  1230. uint32_t *iter_reg;
  1231. uint16_t __iomem *mbx_reg;
  1232. unsigned long flags;
  1233. struct qla81xx_fw_dump *fw;
  1234. uint32_t ext_mem_cnt;
  1235. void *nxt, *nxt_chain;
  1236. uint32_t *last_chain = NULL;
  1237. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1238. risc_address = ext_mem_cnt = 0;
  1239. flags = 0;
  1240. if (!hardware_locked)
  1241. spin_lock_irqsave(&ha->hardware_lock, flags);
  1242. if (!ha->fw_dump) {
  1243. ql_log(ql_log_warn, vha, 0xd00a,
  1244. "No buffer available for dump.\n");
  1245. goto qla81xx_fw_dump_failed;
  1246. }
  1247. if (ha->fw_dumped) {
  1248. ql_log(ql_log_warn, vha, 0xd00b,
  1249. "Firmware has been previously dumped (%p) "
  1250. "-- ignoring request.\n",
  1251. ha->fw_dump);
  1252. goto qla81xx_fw_dump_failed;
  1253. }
  1254. fw = &ha->fw_dump->isp.isp81;
  1255. qla2xxx_prep_dump(ha, ha->fw_dump);
  1256. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1257. /* Pause RISC. */
  1258. rval = qla24xx_pause_risc(reg);
  1259. if (rval != QLA_SUCCESS)
  1260. goto qla81xx_fw_dump_failed_0;
  1261. /* Host/Risc registers. */
  1262. iter_reg = fw->host_risc_reg;
  1263. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1264. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1265. /* PCIe registers. */
  1266. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1267. RD_REG_DWORD(&reg->iobase_addr);
  1268. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1269. dmp_reg = &reg->iobase_c4;
  1270. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1271. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1272. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1273. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1274. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1275. RD_REG_DWORD(&reg->iobase_window);
  1276. /* Host interface registers. */
  1277. dmp_reg = &reg->flash_addr;
  1278. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1279. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1280. /* Disable interrupts. */
  1281. WRT_REG_DWORD(&reg->ictrl, 0);
  1282. RD_REG_DWORD(&reg->ictrl);
  1283. /* Shadow registers. */
  1284. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1285. RD_REG_DWORD(&reg->iobase_addr);
  1286. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1287. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1288. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1289. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1290. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1291. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1292. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1293. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1294. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1295. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1296. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1297. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1298. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1299. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1300. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1301. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1302. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1303. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1304. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1305. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1306. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1307. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1308. /* RISC I/O register. */
  1309. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1310. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1311. /* Mailbox registers. */
  1312. mbx_reg = &reg->mailbox0;
  1313. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1314. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1315. /* Transfer sequence registers. */
  1316. iter_reg = fw->xseq_gp_reg;
  1317. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1318. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1319. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1320. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1321. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1322. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1323. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1324. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1325. iter_reg = fw->xseq_0_reg;
  1326. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1327. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1328. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1329. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1330. /* Receive sequence registers. */
  1331. iter_reg = fw->rseq_gp_reg;
  1332. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1333. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1334. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1335. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1336. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1337. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1338. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1339. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1340. iter_reg = fw->rseq_0_reg;
  1341. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1342. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1343. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1344. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1345. /* Auxiliary sequence registers. */
  1346. iter_reg = fw->aseq_gp_reg;
  1347. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1349. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1354. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1355. iter_reg = fw->aseq_0_reg;
  1356. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1357. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1358. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1359. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1360. /* Command DMA registers. */
  1361. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1362. /* Queues. */
  1363. iter_reg = fw->req0_dma_reg;
  1364. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1365. dmp_reg = &reg->iobase_q;
  1366. for (cnt = 0; cnt < 7; cnt++)
  1367. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1368. iter_reg = fw->resp0_dma_reg;
  1369. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1370. dmp_reg = &reg->iobase_q;
  1371. for (cnt = 0; cnt < 7; cnt++)
  1372. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1373. iter_reg = fw->req1_dma_reg;
  1374. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1375. dmp_reg = &reg->iobase_q;
  1376. for (cnt = 0; cnt < 7; cnt++)
  1377. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1378. /* Transmit DMA registers. */
  1379. iter_reg = fw->xmt0_dma_reg;
  1380. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1381. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1382. iter_reg = fw->xmt1_dma_reg;
  1383. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1384. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1385. iter_reg = fw->xmt2_dma_reg;
  1386. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1387. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1388. iter_reg = fw->xmt3_dma_reg;
  1389. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1390. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1391. iter_reg = fw->xmt4_dma_reg;
  1392. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1393. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1394. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1395. /* Receive DMA registers. */
  1396. iter_reg = fw->rcvt0_data_dma_reg;
  1397. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1398. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1399. iter_reg = fw->rcvt1_data_dma_reg;
  1400. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1401. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1402. /* RISC registers. */
  1403. iter_reg = fw->risc_gp_reg;
  1404. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1405. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1406. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1407. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1408. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1409. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1410. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1411. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1412. /* Local memory controller registers. */
  1413. iter_reg = fw->lmc_reg;
  1414. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1415. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1416. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1417. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1418. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1419. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1420. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1421. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1422. /* Fibre Protocol Module registers. */
  1423. iter_reg = fw->fpm_hdw_reg;
  1424. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1425. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1426. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1437. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1438. /* Frame Buffer registers. */
  1439. iter_reg = fw->fb_hdw_reg;
  1440. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1441. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1442. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1452. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1453. /* Multi queue registers */
  1454. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1455. &last_chain);
  1456. rval = qla24xx_soft_reset(ha);
  1457. if (rval != QLA_SUCCESS)
  1458. goto qla81xx_fw_dump_failed_0;
  1459. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1460. &nxt);
  1461. if (rval != QLA_SUCCESS)
  1462. goto qla81xx_fw_dump_failed_0;
  1463. nxt = qla2xxx_copy_queues(ha, nxt);
  1464. nxt = qla24xx_copy_eft(ha, nxt);
  1465. /* Chain entries -- started with MQ. */
  1466. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1467. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1468. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1469. if (last_chain) {
  1470. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1471. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1472. }
  1473. /* Adjust valid length. */
  1474. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1475. qla81xx_fw_dump_failed_0:
  1476. qla2xxx_dump_post_process(base_vha, rval);
  1477. qla81xx_fw_dump_failed:
  1478. if (!hardware_locked)
  1479. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1480. }
  1481. void
  1482. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1483. {
  1484. int rval;
  1485. uint32_t cnt, reg_data;
  1486. uint32_t risc_address;
  1487. struct qla_hw_data *ha = vha->hw;
  1488. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1489. uint32_t __iomem *dmp_reg;
  1490. uint32_t *iter_reg;
  1491. uint16_t __iomem *mbx_reg;
  1492. unsigned long flags;
  1493. struct qla83xx_fw_dump *fw;
  1494. uint32_t ext_mem_cnt;
  1495. void *nxt, *nxt_chain;
  1496. uint32_t *last_chain = NULL;
  1497. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1498. risc_address = ext_mem_cnt = 0;
  1499. flags = 0;
  1500. if (!hardware_locked)
  1501. spin_lock_irqsave(&ha->hardware_lock, flags);
  1502. if (!ha->fw_dump) {
  1503. ql_log(ql_log_warn, vha, 0xd00c,
  1504. "No buffer available for dump!!!\n");
  1505. goto qla83xx_fw_dump_failed;
  1506. }
  1507. if (ha->fw_dumped) {
  1508. ql_log(ql_log_warn, vha, 0xd00d,
  1509. "Firmware has been previously dumped (%p) -- ignoring "
  1510. "request...\n", ha->fw_dump);
  1511. goto qla83xx_fw_dump_failed;
  1512. }
  1513. fw = &ha->fw_dump->isp.isp83;
  1514. qla2xxx_prep_dump(ha, ha->fw_dump);
  1515. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1516. /* Pause RISC. */
  1517. rval = qla24xx_pause_risc(reg);
  1518. if (rval != QLA_SUCCESS)
  1519. goto qla83xx_fw_dump_failed_0;
  1520. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1521. dmp_reg = &reg->iobase_window;
  1522. reg_data = RD_REG_DWORD(dmp_reg);
  1523. WRT_REG_DWORD(dmp_reg, 0);
  1524. dmp_reg = &reg->unused_4_1[0];
  1525. reg_data = RD_REG_DWORD(dmp_reg);
  1526. WRT_REG_DWORD(dmp_reg, 0);
  1527. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1528. dmp_reg = &reg->unused_4_1[2];
  1529. reg_data = RD_REG_DWORD(dmp_reg);
  1530. WRT_REG_DWORD(dmp_reg, 0);
  1531. /* select PCR and disable ecc checking and correction */
  1532. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1533. RD_REG_DWORD(&reg->iobase_addr);
  1534. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1535. /* Host/Risc registers. */
  1536. iter_reg = fw->host_risc_reg;
  1537. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1538. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1539. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1540. /* PCIe registers. */
  1541. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1542. RD_REG_DWORD(&reg->iobase_addr);
  1543. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1544. dmp_reg = &reg->iobase_c4;
  1545. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1546. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1547. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1548. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1549. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1550. RD_REG_DWORD(&reg->iobase_window);
  1551. /* Host interface registers. */
  1552. dmp_reg = &reg->flash_addr;
  1553. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1554. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1555. /* Disable interrupts. */
  1556. WRT_REG_DWORD(&reg->ictrl, 0);
  1557. RD_REG_DWORD(&reg->ictrl);
  1558. /* Shadow registers. */
  1559. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1560. RD_REG_DWORD(&reg->iobase_addr);
  1561. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1562. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1563. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1564. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1565. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1566. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1567. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1568. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1569. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1570. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1571. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1572. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1573. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1574. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1575. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1576. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1577. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1578. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1579. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1580. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1581. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1582. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1583. /* RISC I/O register. */
  1584. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1585. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1586. /* Mailbox registers. */
  1587. mbx_reg = &reg->mailbox0;
  1588. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1589. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1590. /* Transfer sequence registers. */
  1591. iter_reg = fw->xseq_gp_reg;
  1592. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1593. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1594. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1595. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1596. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1597. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1607. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1608. iter_reg = fw->xseq_0_reg;
  1609. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1610. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1611. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1612. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1613. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1614. /* Receive sequence registers. */
  1615. iter_reg = fw->rseq_gp_reg;
  1616. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1617. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1618. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1630. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1631. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1632. iter_reg = fw->rseq_0_reg;
  1633. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1634. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1635. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1636. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1637. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1638. /* Auxiliary sequence registers. */
  1639. iter_reg = fw->aseq_gp_reg;
  1640. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1641. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1642. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1655. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1656. iter_reg = fw->aseq_0_reg;
  1657. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1658. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1659. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1660. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1661. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1662. /* Command DMA registers. */
  1663. iter_reg = fw->cmd_dma_reg;
  1664. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1665. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1666. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1667. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1668. /* Queues. */
  1669. iter_reg = fw->req0_dma_reg;
  1670. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1671. dmp_reg = &reg->iobase_q;
  1672. for (cnt = 0; cnt < 7; cnt++)
  1673. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1674. iter_reg = fw->resp0_dma_reg;
  1675. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1676. dmp_reg = &reg->iobase_q;
  1677. for (cnt = 0; cnt < 7; cnt++)
  1678. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1679. iter_reg = fw->req1_dma_reg;
  1680. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1681. dmp_reg = &reg->iobase_q;
  1682. for (cnt = 0; cnt < 7; cnt++)
  1683. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1684. /* Transmit DMA registers. */
  1685. iter_reg = fw->xmt0_dma_reg;
  1686. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1687. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1688. iter_reg = fw->xmt1_dma_reg;
  1689. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1690. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1691. iter_reg = fw->xmt2_dma_reg;
  1692. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1693. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1694. iter_reg = fw->xmt3_dma_reg;
  1695. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1696. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1697. iter_reg = fw->xmt4_dma_reg;
  1698. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1699. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1700. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1701. /* Receive DMA registers. */
  1702. iter_reg = fw->rcvt0_data_dma_reg;
  1703. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1704. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1705. iter_reg = fw->rcvt1_data_dma_reg;
  1706. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1707. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1708. /* RISC registers. */
  1709. iter_reg = fw->risc_gp_reg;
  1710. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1717. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1718. /* Local memory controller registers. */
  1719. iter_reg = fw->lmc_reg;
  1720. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1721. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1727. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1728. /* Fibre Protocol Module registers. */
  1729. iter_reg = fw->fpm_hdw_reg;
  1730. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1745. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1746. /* RQ0 Array registers. */
  1747. iter_reg = fw->rq0_array_reg;
  1748. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1763. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1764. /* RQ1 Array registers. */
  1765. iter_reg = fw->rq1_array_reg;
  1766. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1767. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1768. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1781. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1782. /* RP0 Array registers. */
  1783. iter_reg = fw->rp0_array_reg;
  1784. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1799. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1800. /* RP1 Array registers. */
  1801. iter_reg = fw->rp1_array_reg;
  1802. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1803. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1804. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1817. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1818. iter_reg = fw->at0_array_reg;
  1819. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1820. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1821. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1826. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1827. /* I/O Queue Control registers. */
  1828. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1829. /* Frame Buffer registers. */
  1830. iter_reg = fw->fb_hdw_reg;
  1831. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1832. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1833. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1857. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1858. /* Multi queue registers */
  1859. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1860. &last_chain);
  1861. rval = qla24xx_soft_reset(ha);
  1862. if (rval != QLA_SUCCESS) {
  1863. ql_log(ql_log_warn, vha, 0xd00e,
  1864. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1865. rval = QLA_SUCCESS;
  1866. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1867. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1868. RD_REG_DWORD(&reg->hccr);
  1869. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1870. RD_REG_DWORD(&reg->hccr);
  1871. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1872. RD_REG_DWORD(&reg->hccr);
  1873. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1874. udelay(5);
  1875. if (!cnt) {
  1876. nxt = fw->code_ram;
  1877. nxt += sizeof(fw->code_ram);
  1878. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1879. goto copy_queue;
  1880. } else
  1881. ql_log(ql_log_warn, vha, 0xd010,
  1882. "bigger hammer success?\n");
  1883. }
  1884. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1885. &nxt);
  1886. if (rval != QLA_SUCCESS)
  1887. goto qla83xx_fw_dump_failed_0;
  1888. copy_queue:
  1889. nxt = qla2xxx_copy_queues(ha, nxt);
  1890. nxt = qla24xx_copy_eft(ha, nxt);
  1891. /* Chain entries -- started with MQ. */
  1892. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1893. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1894. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1895. if (last_chain) {
  1896. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1897. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1898. }
  1899. /* Adjust valid length. */
  1900. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1901. qla83xx_fw_dump_failed_0:
  1902. qla2xxx_dump_post_process(base_vha, rval);
  1903. qla83xx_fw_dump_failed:
  1904. if (!hardware_locked)
  1905. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1906. }
  1907. /****************************************************************************/
  1908. /* Driver Debug Functions. */
  1909. /****************************************************************************/
  1910. static inline int
  1911. ql_mask_match(uint32_t level)
  1912. {
  1913. if (ql2xextended_error_logging == 1)
  1914. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1915. return (level & ql2xextended_error_logging) == level;
  1916. }
  1917. /*
  1918. * This function is for formatting and logging debug information.
  1919. * It is to be used when vha is available. It formats the message
  1920. * and logs it to the messages file.
  1921. * parameters:
  1922. * level: The level of the debug messages to be printed.
  1923. * If ql2xextended_error_logging value is correctly set,
  1924. * this message will appear in the messages file.
  1925. * vha: Pointer to the scsi_qla_host_t.
  1926. * id: This is a unique identifier for the level. It identifies the
  1927. * part of the code from where the message originated.
  1928. * msg: The message to be displayed.
  1929. */
  1930. void
  1931. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1932. {
  1933. va_list va;
  1934. struct va_format vaf;
  1935. if (!ql_mask_match(level))
  1936. return;
  1937. va_start(va, fmt);
  1938. vaf.fmt = fmt;
  1939. vaf.va = &va;
  1940. if (vha != NULL) {
  1941. const struct pci_dev *pdev = vha->hw->pdev;
  1942. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1943. pr_warn("%s [%s]-%04x:%ld: %pV",
  1944. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1945. vha->host_no, &vaf);
  1946. } else {
  1947. pr_warn("%s [%s]-%04x: : %pV",
  1948. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1949. }
  1950. va_end(va);
  1951. }
  1952. /*
  1953. * This function is for formatting and logging debug information.
  1954. * It is to be used when vha is not available and pci is available,
  1955. * i.e., before host allocation. It formats the message and logs it
  1956. * to the messages file.
  1957. * parameters:
  1958. * level: The level of the debug messages to be printed.
  1959. * If ql2xextended_error_logging value is correctly set,
  1960. * this message will appear in the messages file.
  1961. * pdev: Pointer to the struct pci_dev.
  1962. * id: This is a unique id for the level. It identifies the part
  1963. * of the code from where the message originated.
  1964. * msg: The message to be displayed.
  1965. */
  1966. void
  1967. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1968. const char *fmt, ...)
  1969. {
  1970. va_list va;
  1971. struct va_format vaf;
  1972. if (pdev == NULL)
  1973. return;
  1974. if (!ql_mask_match(level))
  1975. return;
  1976. va_start(va, fmt);
  1977. vaf.fmt = fmt;
  1978. vaf.va = &va;
  1979. /* <module-name> <dev-name>:<msg-id> Message */
  1980. pr_warn("%s [%s]-%04x: : %pV",
  1981. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1982. va_end(va);
  1983. }
  1984. /*
  1985. * This function is for formatting and logging log messages.
  1986. * It is to be used when vha is available. It formats the message
  1987. * and logs it to the messages file. All the messages will be logged
  1988. * irrespective of value of ql2xextended_error_logging.
  1989. * parameters:
  1990. * level: The level of the log messages to be printed in the
  1991. * messages file.
  1992. * vha: Pointer to the scsi_qla_host_t
  1993. * id: This is a unique id for the level. It identifies the
  1994. * part of the code from where the message originated.
  1995. * msg: The message to be displayed.
  1996. */
  1997. void
  1998. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1999. {
  2000. va_list va;
  2001. struct va_format vaf;
  2002. char pbuf[128];
  2003. if (level > ql_errlev)
  2004. return;
  2005. if (vha != NULL) {
  2006. const struct pci_dev *pdev = vha->hw->pdev;
  2007. /* <module-name> <msg-id>:<host> Message */
  2008. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2009. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2010. } else {
  2011. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2012. QL_MSGHDR, "0000:00:00.0", id);
  2013. }
  2014. pbuf[sizeof(pbuf) - 1] = 0;
  2015. va_start(va, fmt);
  2016. vaf.fmt = fmt;
  2017. vaf.va = &va;
  2018. switch (level) {
  2019. case ql_log_fatal: /* FATAL LOG */
  2020. pr_crit("%s%pV", pbuf, &vaf);
  2021. break;
  2022. case ql_log_warn:
  2023. pr_err("%s%pV", pbuf, &vaf);
  2024. break;
  2025. case ql_log_info:
  2026. pr_warn("%s%pV", pbuf, &vaf);
  2027. break;
  2028. default:
  2029. pr_info("%s%pV", pbuf, &vaf);
  2030. break;
  2031. }
  2032. va_end(va);
  2033. }
  2034. /*
  2035. * This function is for formatting and logging log messages.
  2036. * It is to be used when vha is not available and pci is available,
  2037. * i.e., before host allocation. It formats the message and logs
  2038. * it to the messages file. All the messages are logged irrespective
  2039. * of the value of ql2xextended_error_logging.
  2040. * parameters:
  2041. * level: The level of the log messages to be printed in the
  2042. * messages file.
  2043. * pdev: Pointer to the struct pci_dev.
  2044. * id: This is a unique id for the level. It identifies the
  2045. * part of the code from where the message originated.
  2046. * msg: The message to be displayed.
  2047. */
  2048. void
  2049. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2050. const char *fmt, ...)
  2051. {
  2052. va_list va;
  2053. struct va_format vaf;
  2054. char pbuf[128];
  2055. if (pdev == NULL)
  2056. return;
  2057. if (level > ql_errlev)
  2058. return;
  2059. /* <module-name> <dev-name>:<msg-id> Message */
  2060. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2061. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2062. pbuf[sizeof(pbuf) - 1] = 0;
  2063. va_start(va, fmt);
  2064. vaf.fmt = fmt;
  2065. vaf.va = &va;
  2066. switch (level) {
  2067. case ql_log_fatal: /* FATAL LOG */
  2068. pr_crit("%s%pV", pbuf, &vaf);
  2069. break;
  2070. case ql_log_warn:
  2071. pr_err("%s%pV", pbuf, &vaf);
  2072. break;
  2073. case ql_log_info:
  2074. pr_warn("%s%pV", pbuf, &vaf);
  2075. break;
  2076. default:
  2077. pr_info("%s%pV", pbuf, &vaf);
  2078. break;
  2079. }
  2080. va_end(va);
  2081. }
  2082. void
  2083. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2084. {
  2085. int i;
  2086. struct qla_hw_data *ha = vha->hw;
  2087. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2088. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2089. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2090. uint16_t __iomem *mbx_reg;
  2091. if (!ql_mask_match(level))
  2092. return;
  2093. if (IS_QLA82XX(ha))
  2094. mbx_reg = &reg82->mailbox_in[0];
  2095. else if (IS_FWI2_CAPABLE(ha))
  2096. mbx_reg = &reg24->mailbox0;
  2097. else
  2098. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2099. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2100. for (i = 0; i < 6; i++)
  2101. ql_dbg(level, vha, id,
  2102. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2103. }
  2104. void
  2105. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2106. uint8_t *b, uint32_t size)
  2107. {
  2108. uint32_t cnt;
  2109. uint8_t c;
  2110. if (!ql_mask_match(level))
  2111. return;
  2112. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2113. "9 Ah Bh Ch Dh Eh Fh\n");
  2114. ql_dbg(level, vha, id, "----------------------------------"
  2115. "----------------------------\n");
  2116. ql_dbg(level, vha, id, " ");
  2117. for (cnt = 0; cnt < size;) {
  2118. c = *b++;
  2119. printk("%02x", (uint32_t) c);
  2120. cnt++;
  2121. if (!(cnt % 16))
  2122. printk("\n");
  2123. else
  2124. printk(" ");
  2125. }
  2126. if (cnt % 16)
  2127. ql_dbg(level, vha, id, "\n");
  2128. }