pwm-tiehrpwm.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * EHRPWM PWM driver
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc. - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pwm.h>
  23. #include <linux/io.h>
  24. #include <linux/err.h>
  25. #include <linux/clk.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/of_device.h>
  28. #include <linux/pinctrl/consumer.h>
  29. #include "pwm-tipwmss.h"
  30. /* EHRPWM registers and bits definitions */
  31. /* Time base module registers */
  32. #define TBCTL 0x00
  33. #define TBPRD 0x0A
  34. #define TBCTL_RUN_MASK (BIT(15) | BIT(14))
  35. #define TBCTL_STOP_NEXT 0
  36. #define TBCTL_STOP_ON_CYCLE BIT(14)
  37. #define TBCTL_FREE_RUN (BIT(15) | BIT(14))
  38. #define TBCTL_PRDLD_MASK BIT(3)
  39. #define TBCTL_PRDLD_SHDW 0
  40. #define TBCTL_PRDLD_IMDT BIT(3)
  41. #define TBCTL_CLKDIV_MASK (BIT(12) | BIT(11) | BIT(10) | BIT(9) | \
  42. BIT(8) | BIT(7))
  43. #define TBCTL_CTRMODE_MASK (BIT(1) | BIT(0))
  44. #define TBCTL_CTRMODE_UP 0
  45. #define TBCTL_CTRMODE_DOWN BIT(0)
  46. #define TBCTL_CTRMODE_UPDOWN BIT(1)
  47. #define TBCTL_CTRMODE_FREEZE (BIT(1) | BIT(0))
  48. #define TBCTL_HSPCLKDIV_SHIFT 7
  49. #define TBCTL_CLKDIV_SHIFT 10
  50. #define CLKDIV_MAX 7
  51. #define HSPCLKDIV_MAX 7
  52. #define PERIOD_MAX 0xFFFF
  53. /* compare module registers */
  54. #define CMPA 0x12
  55. #define CMPB 0x14
  56. /* Action qualifier module registers */
  57. #define AQCTLA 0x16
  58. #define AQCTLB 0x18
  59. #define AQSFRC 0x1A
  60. #define AQCSFRC 0x1C
  61. #define AQCTL_CBU_MASK (BIT(9) | BIT(8))
  62. #define AQCTL_CBU_FRCLOW BIT(8)
  63. #define AQCTL_CBU_FRCHIGH BIT(9)
  64. #define AQCTL_CBU_FRCTOGGLE (BIT(9) | BIT(8))
  65. #define AQCTL_CAU_MASK (BIT(5) | BIT(4))
  66. #define AQCTL_CAU_FRCLOW BIT(4)
  67. #define AQCTL_CAU_FRCHIGH BIT(5)
  68. #define AQCTL_CAU_FRCTOGGLE (BIT(5) | BIT(4))
  69. #define AQCTL_PRD_MASK (BIT(3) | BIT(2))
  70. #define AQCTL_PRD_FRCLOW BIT(2)
  71. #define AQCTL_PRD_FRCHIGH BIT(3)
  72. #define AQCTL_PRD_FRCTOGGLE (BIT(3) | BIT(2))
  73. #define AQCTL_ZRO_MASK (BIT(1) | BIT(0))
  74. #define AQCTL_ZRO_FRCLOW BIT(0)
  75. #define AQCTL_ZRO_FRCHIGH BIT(1)
  76. #define AQCTL_ZRO_FRCTOGGLE (BIT(1) | BIT(0))
  77. #define AQCTL_CHANA_POLNORMAL (AQCTL_CAU_FRCLOW | AQCTL_PRD_FRCHIGH | \
  78. AQCTL_ZRO_FRCHIGH)
  79. #define AQCTL_CHANA_POLINVERSED (AQCTL_CAU_FRCHIGH | AQCTL_PRD_FRCLOW | \
  80. AQCTL_ZRO_FRCLOW)
  81. #define AQCTL_CHANB_POLNORMAL (AQCTL_CBU_FRCLOW | AQCTL_PRD_FRCHIGH | \
  82. AQCTL_ZRO_FRCHIGH)
  83. #define AQCTL_CHANB_POLINVERSED (AQCTL_CBU_FRCHIGH | AQCTL_PRD_FRCLOW | \
  84. AQCTL_ZRO_FRCLOW)
  85. #define AQSFRC_RLDCSF_MASK (BIT(7) | BIT(6))
  86. #define AQSFRC_RLDCSF_ZRO 0
  87. #define AQSFRC_RLDCSF_PRD BIT(6)
  88. #define AQSFRC_RLDCSF_ZROPRD BIT(7)
  89. #define AQSFRC_RLDCSF_IMDT (BIT(7) | BIT(6))
  90. #define AQCSFRC_CSFB_MASK (BIT(3) | BIT(2))
  91. #define AQCSFRC_CSFB_FRCDIS 0
  92. #define AQCSFRC_CSFB_FRCLOW BIT(2)
  93. #define AQCSFRC_CSFB_FRCHIGH BIT(3)
  94. #define AQCSFRC_CSFB_DISSWFRC (BIT(3) | BIT(2))
  95. #define AQCSFRC_CSFA_MASK (BIT(1) | BIT(0))
  96. #define AQCSFRC_CSFA_FRCDIS 0
  97. #define AQCSFRC_CSFA_FRCLOW BIT(0)
  98. #define AQCSFRC_CSFA_FRCHIGH BIT(1)
  99. #define AQCSFRC_CSFA_DISSWFRC (BIT(1) | BIT(0))
  100. #define NUM_PWM_CHANNEL 2 /* EHRPWM channels */
  101. struct ehrpwm_pwm_chip {
  102. struct pwm_chip chip;
  103. unsigned int clk_rate;
  104. void __iomem *mmio_base;
  105. unsigned long period_cycles[NUM_PWM_CHANNEL];
  106. enum pwm_polarity polarity[NUM_PWM_CHANNEL];
  107. struct clk *tbclk;
  108. };
  109. static inline struct ehrpwm_pwm_chip *to_ehrpwm_pwm_chip(struct pwm_chip *chip)
  110. {
  111. return container_of(chip, struct ehrpwm_pwm_chip, chip);
  112. }
  113. static void ehrpwm_write(void *base, int offset, unsigned int val)
  114. {
  115. writew(val & 0xFFFF, base + offset);
  116. }
  117. static void ehrpwm_modify(void *base, int offset,
  118. unsigned short mask, unsigned short val)
  119. {
  120. unsigned short regval;
  121. regval = readw(base + offset);
  122. regval &= ~mask;
  123. regval |= val & mask;
  124. writew(regval, base + offset);
  125. }
  126. /**
  127. * set_prescale_div - Set up the prescaler divider function
  128. * @rqst_prescaler: prescaler value min
  129. * @prescale_div: prescaler value set
  130. * @tb_clk_div: Time Base Control prescaler bits
  131. */
  132. static int set_prescale_div(unsigned long rqst_prescaler,
  133. unsigned short *prescale_div, unsigned short *tb_clk_div)
  134. {
  135. unsigned int clkdiv, hspclkdiv;
  136. for (clkdiv = 0; clkdiv <= CLKDIV_MAX; clkdiv++) {
  137. for (hspclkdiv = 0; hspclkdiv <= HSPCLKDIV_MAX; hspclkdiv++) {
  138. /*
  139. * calculations for prescaler value :
  140. * prescale_div = HSPCLKDIVIDER * CLKDIVIDER.
  141. * HSPCLKDIVIDER = 2 ** hspclkdiv
  142. * CLKDIVIDER = (1), if clkdiv == 0 *OR*
  143. * (2 * clkdiv), if clkdiv != 0
  144. *
  145. * Configure prescale_div value such that period
  146. * register value is less than 65535.
  147. */
  148. *prescale_div = (1 << clkdiv) *
  149. (hspclkdiv ? (hspclkdiv * 2) : 1);
  150. if (*prescale_div > rqst_prescaler) {
  151. *tb_clk_div = (clkdiv << TBCTL_CLKDIV_SHIFT) |
  152. (hspclkdiv << TBCTL_HSPCLKDIV_SHIFT);
  153. return 0;
  154. }
  155. }
  156. }
  157. return 1;
  158. }
  159. static void configure_polarity(struct ehrpwm_pwm_chip *pc, int chan)
  160. {
  161. int aqctl_reg;
  162. unsigned short aqctl_val, aqctl_mask;
  163. /*
  164. * Configure PWM output to HIGH/LOW level on counter
  165. * reaches compare register value and LOW/HIGH level
  166. * on counter value reaches period register value and
  167. * zero value on counter
  168. */
  169. if (chan == 1) {
  170. aqctl_reg = AQCTLB;
  171. aqctl_mask = AQCTL_CBU_MASK;
  172. if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
  173. aqctl_val = AQCTL_CHANB_POLINVERSED;
  174. else
  175. aqctl_val = AQCTL_CHANB_POLNORMAL;
  176. } else {
  177. aqctl_reg = AQCTLA;
  178. aqctl_mask = AQCTL_CAU_MASK;
  179. if (pc->polarity[chan] == PWM_POLARITY_INVERSED)
  180. aqctl_val = AQCTL_CHANA_POLINVERSED;
  181. else
  182. aqctl_val = AQCTL_CHANA_POLNORMAL;
  183. }
  184. aqctl_mask |= AQCTL_PRD_MASK | AQCTL_ZRO_MASK;
  185. ehrpwm_modify(pc->mmio_base, aqctl_reg, aqctl_mask, aqctl_val);
  186. }
  187. /*
  188. * period_ns = 10^9 * (ps_divval * period_cycles) / PWM_CLK_RATE
  189. * duty_ns = 10^9 * (ps_divval * duty_cycles) / PWM_CLK_RATE
  190. */
  191. static int ehrpwm_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  192. int duty_ns, int period_ns)
  193. {
  194. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  195. unsigned long long c;
  196. unsigned long period_cycles, duty_cycles;
  197. unsigned short ps_divval, tb_divval;
  198. int i, cmp_reg;
  199. if (period_ns > NSEC_PER_SEC)
  200. return -ERANGE;
  201. c = pc->clk_rate;
  202. c = c * period_ns;
  203. do_div(c, NSEC_PER_SEC);
  204. period_cycles = (unsigned long)c;
  205. if (period_cycles < 1) {
  206. period_cycles = 1;
  207. duty_cycles = 1;
  208. } else {
  209. c = pc->clk_rate;
  210. c = c * duty_ns;
  211. do_div(c, NSEC_PER_SEC);
  212. duty_cycles = (unsigned long)c;
  213. }
  214. /*
  215. * Period values should be same for multiple PWM channels as IP uses
  216. * same period register for multiple channels.
  217. */
  218. for (i = 0; i < NUM_PWM_CHANNEL; i++) {
  219. if (pc->period_cycles[i] &&
  220. (pc->period_cycles[i] != period_cycles)) {
  221. /*
  222. * Allow channel to reconfigure period if no other
  223. * channels being configured.
  224. */
  225. if (i == pwm->hwpwm)
  226. continue;
  227. dev_err(chip->dev, "Period value conflicts with channel %d\n",
  228. i);
  229. return -EINVAL;
  230. }
  231. }
  232. pc->period_cycles[pwm->hwpwm] = period_cycles;
  233. /* Configure clock prescaler to support Low frequency PWM wave */
  234. if (set_prescale_div(period_cycles/PERIOD_MAX, &ps_divval,
  235. &tb_divval)) {
  236. dev_err(chip->dev, "Unsupported values\n");
  237. return -EINVAL;
  238. }
  239. pm_runtime_get_sync(chip->dev);
  240. /* Update clock prescaler values */
  241. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CLKDIV_MASK, tb_divval);
  242. /* Update period & duty cycle with presacler division */
  243. period_cycles = period_cycles / ps_divval;
  244. duty_cycles = duty_cycles / ps_divval;
  245. /* Configure shadow loading on Period register */
  246. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_PRDLD_MASK, TBCTL_PRDLD_SHDW);
  247. ehrpwm_write(pc->mmio_base, TBPRD, period_cycles);
  248. /* Configure ehrpwm counter for up-count mode */
  249. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CTRMODE_MASK,
  250. TBCTL_CTRMODE_UP);
  251. if (pwm->hwpwm == 1)
  252. /* Channel 1 configured with compare B register */
  253. cmp_reg = CMPB;
  254. else
  255. /* Channel 0 configured with compare A register */
  256. cmp_reg = CMPA;
  257. ehrpwm_write(pc->mmio_base, cmp_reg, duty_cycles);
  258. pm_runtime_put_sync(chip->dev);
  259. return 0;
  260. }
  261. static int ehrpwm_pwm_set_polarity(struct pwm_chip *chip,
  262. struct pwm_device *pwm, enum pwm_polarity polarity)
  263. {
  264. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  265. /* Configuration of polarity in hardware delayed, do at enable */
  266. pc->polarity[pwm->hwpwm] = polarity;
  267. return 0;
  268. }
  269. static int ehrpwm_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  270. {
  271. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  272. unsigned short aqcsfrc_val, aqcsfrc_mask;
  273. /* Leave clock enabled on enabling PWM */
  274. pm_runtime_get_sync(chip->dev);
  275. /* Disabling Action Qualifier on PWM output */
  276. if (pwm->hwpwm) {
  277. aqcsfrc_val = AQCSFRC_CSFB_FRCDIS;
  278. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  279. } else {
  280. aqcsfrc_val = AQCSFRC_CSFA_FRCDIS;
  281. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  282. }
  283. /* Changes to shadow mode */
  284. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  285. AQSFRC_RLDCSF_ZRO);
  286. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  287. /* Channels polarity can be configured from action qualifier module */
  288. configure_polarity(pc, pwm->hwpwm);
  289. /* Enable TBCLK before enabling PWM device */
  290. clk_enable(pc->tbclk);
  291. /* Enable time counter for free_run */
  292. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_RUN_MASK, TBCTL_FREE_RUN);
  293. return 0;
  294. }
  295. static void ehrpwm_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  296. {
  297. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  298. unsigned short aqcsfrc_val, aqcsfrc_mask;
  299. /* Action Qualifier puts PWM output low forcefully */
  300. if (pwm->hwpwm) {
  301. aqcsfrc_val = AQCSFRC_CSFB_FRCLOW;
  302. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  303. } else {
  304. aqcsfrc_val = AQCSFRC_CSFA_FRCLOW;
  305. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  306. }
  307. /*
  308. * Changes to immediate action on Action Qualifier. This puts
  309. * Action Qualifier control on PWM output from next TBCLK
  310. */
  311. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  312. AQSFRC_RLDCSF_IMDT);
  313. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  314. /* Disabling TBCLK on PWM disable */
  315. clk_disable(pc->tbclk);
  316. /* Stop Time base counter */
  317. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_RUN_MASK, TBCTL_STOP_NEXT);
  318. /* Disable clock on PWM disable */
  319. pm_runtime_put_sync(chip->dev);
  320. }
  321. static void ehrpwm_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  322. {
  323. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  324. if (test_bit(PWMF_ENABLED, &pwm->flags)) {
  325. dev_warn(chip->dev, "Removing PWM device without disabling\n");
  326. pm_runtime_put_sync(chip->dev);
  327. }
  328. /* set period value to zero on free */
  329. pc->period_cycles[pwm->hwpwm] = 0;
  330. }
  331. static const struct pwm_ops ehrpwm_pwm_ops = {
  332. .free = ehrpwm_pwm_free,
  333. .config = ehrpwm_pwm_config,
  334. .set_polarity = ehrpwm_pwm_set_polarity,
  335. .enable = ehrpwm_pwm_enable,
  336. .disable = ehrpwm_pwm_disable,
  337. .owner = THIS_MODULE,
  338. };
  339. static const struct of_device_id ehrpwm_of_match[] = {
  340. { .compatible = "ti,am33xx-ehrpwm" },
  341. {},
  342. };
  343. MODULE_DEVICE_TABLE(of, ehrpwm_of_match);
  344. static int ehrpwm_pwm_probe(struct platform_device *pdev)
  345. {
  346. int ret;
  347. struct resource *r;
  348. struct clk *clk;
  349. struct ehrpwm_pwm_chip *pc;
  350. u16 status;
  351. struct pinctrl *pinctrl;
  352. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  353. if (IS_ERR(pinctrl))
  354. dev_warn(&pdev->dev, "unable to select pin group\n");
  355. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  356. if (!pc) {
  357. dev_err(&pdev->dev, "failed to allocate memory\n");
  358. return -ENOMEM;
  359. }
  360. clk = devm_clk_get(&pdev->dev, "fck");
  361. if (IS_ERR(clk)) {
  362. dev_err(&pdev->dev, "failed to get clock\n");
  363. return PTR_ERR(clk);
  364. }
  365. pc->clk_rate = clk_get_rate(clk);
  366. if (!pc->clk_rate) {
  367. dev_err(&pdev->dev, "failed to get clock rate\n");
  368. return -EINVAL;
  369. }
  370. pc->chip.dev = &pdev->dev;
  371. pc->chip.ops = &ehrpwm_pwm_ops;
  372. pc->chip.of_xlate = of_pwm_xlate_with_flags;
  373. pc->chip.of_pwm_n_cells = 3;
  374. pc->chip.base = -1;
  375. pc->chip.npwm = NUM_PWM_CHANNEL;
  376. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  377. if (!r) {
  378. dev_err(&pdev->dev, "no memory resource defined\n");
  379. return -ENODEV;
  380. }
  381. pc->mmio_base = devm_request_and_ioremap(&pdev->dev, r);
  382. if (!pc->mmio_base)
  383. return -EADDRNOTAVAIL;
  384. /* Acquire tbclk for Time Base EHRPWM submodule */
  385. pc->tbclk = devm_clk_get(&pdev->dev, "tbclk");
  386. if (IS_ERR(pc->tbclk)) {
  387. dev_err(&pdev->dev, "Failed to get tbclk\n");
  388. return PTR_ERR(pc->tbclk);
  389. }
  390. ret = pwmchip_add(&pc->chip);
  391. if (ret < 0) {
  392. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  393. return ret;
  394. }
  395. pm_runtime_enable(&pdev->dev);
  396. pm_runtime_get_sync(&pdev->dev);
  397. status = pwmss_submodule_state_change(pdev->dev.parent,
  398. PWMSS_EPWMCLK_EN);
  399. if (!(status & PWMSS_EPWMCLK_EN_ACK)) {
  400. dev_err(&pdev->dev, "PWMSS config space clock enable failed\n");
  401. ret = -EINVAL;
  402. goto pwmss_clk_failure;
  403. }
  404. pm_runtime_put_sync(&pdev->dev);
  405. platform_set_drvdata(pdev, pc);
  406. return 0;
  407. pwmss_clk_failure:
  408. pm_runtime_put_sync(&pdev->dev);
  409. pm_runtime_disable(&pdev->dev);
  410. pwmchip_remove(&pc->chip);
  411. return ret;
  412. }
  413. static int ehrpwm_pwm_remove(struct platform_device *pdev)
  414. {
  415. struct ehrpwm_pwm_chip *pc = platform_get_drvdata(pdev);
  416. pm_runtime_get_sync(&pdev->dev);
  417. /*
  418. * Due to hardware misbehaviour, acknowledge of the stop_req
  419. * is missing. Hence checking of the status bit skipped.
  420. */
  421. pwmss_submodule_state_change(pdev->dev.parent, PWMSS_EPWMCLK_STOP_REQ);
  422. pm_runtime_put_sync(&pdev->dev);
  423. pm_runtime_put_sync(&pdev->dev);
  424. pm_runtime_disable(&pdev->dev);
  425. return pwmchip_remove(&pc->chip);
  426. }
  427. static struct platform_driver ehrpwm_pwm_driver = {
  428. .driver = {
  429. .name = "ehrpwm",
  430. .owner = THIS_MODULE,
  431. .of_match_table = ehrpwm_of_match,
  432. },
  433. .probe = ehrpwm_pwm_probe,
  434. .remove = ehrpwm_pwm_remove,
  435. };
  436. module_platform_driver(ehrpwm_pwm_driver);
  437. MODULE_DESCRIPTION("EHRPWM PWM driver");
  438. MODULE_AUTHOR("Texas Instruments");
  439. MODULE_LICENSE("GPL");