hw.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "dm.h"
  40. #include "fw.h"
  41. #include "led.h"
  42. #include "hw.h"
  43. #include "pwrseqcmd.h"
  44. #include "pwrseq.h"
  45. #include "btc.h"
  46. static void _rtl8723ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  47. u8 set_bits, u8 clear_bits)
  48. {
  49. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  50. struct rtl_priv *rtlpriv = rtl_priv(hw);
  51. rtlpci->reg_bcn_ctrl_val |= set_bits;
  52. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  53. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  54. }
  55. static void _rtl8723ae_stop_tx_beacon(struct ieee80211_hw *hw)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. u8 tmp1byte;
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  60. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  62. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  63. tmp1byte &= ~(BIT(0));
  64. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  65. }
  66. static void _rtl8723ae_resume_tx_beacon(struct ieee80211_hw *hw)
  67. {
  68. struct rtl_priv *rtlpriv = rtl_priv(hw);
  69. u8 tmp1byte;
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  71. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  73. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  74. tmp1byte |= BIT(1);
  75. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  76. }
  77. static void _rtl8723ae_enable_bcn_sufunc(struct ieee80211_hw *hw)
  78. {
  79. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
  80. }
  81. static void _rtl8723ae_disable_bcn_sufunc(struct ieee80211_hw *hw)
  82. {
  83. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
  84. }
  85. void rtl8723ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  86. {
  87. struct rtl_priv *rtlpriv = rtl_priv(hw);
  88. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  89. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  90. switch (variable) {
  91. case HW_VAR_RCR:
  92. *((u32 *) (val)) = rtlpci->receive_config;
  93. break;
  94. case HW_VAR_RF_STATE:
  95. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  96. break;
  97. case HW_VAR_FWLPS_RF_ON:{
  98. enum rf_pwrstate rfState;
  99. u32 val_rcr;
  100. rtlpriv->cfg->ops->get_hw_reg(hw,
  101. HW_VAR_RF_STATE,
  102. (u8 *) (&rfState));
  103. if (rfState == ERFOFF) {
  104. *((bool *) (val)) = true;
  105. } else {
  106. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  107. val_rcr &= 0x00070000;
  108. if (val_rcr)
  109. *((bool *) (val)) = false;
  110. else
  111. *((bool *) (val)) = true;
  112. }
  113. break; }
  114. case HW_VAR_FW_PSMODE_STATUS:
  115. *((bool *) (val)) = ppsc->fw_current_inpsmode;
  116. break;
  117. case HW_VAR_CORRECT_TSF:{
  118. u64 tsf;
  119. u32 *ptsf_low = (u32 *)&tsf;
  120. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  121. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  122. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  123. *((u64 *) (val)) = tsf;
  124. break; }
  125. default:
  126. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  127. "switch case not process\n");
  128. break;
  129. }
  130. }
  131. void rtl8723ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  132. {
  133. struct rtl_priv *rtlpriv = rtl_priv(hw);
  134. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  135. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  136. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  137. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  138. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  139. u8 idx;
  140. switch (variable) {
  141. case HW_VAR_ETHER_ADDR:
  142. for (idx = 0; idx < ETH_ALEN; idx++) {
  143. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  144. val[idx]);
  145. }
  146. break;
  147. case HW_VAR_BASIC_RATE:{
  148. u16 rate_cfg = ((u16 *) val)[0];
  149. u8 rate_index = 0;
  150. rate_cfg = rate_cfg & 0x15f;
  151. rate_cfg |= 0x01;
  152. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  153. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  154. (rate_cfg >> 8) & 0xff);
  155. while (rate_cfg > 0x1) {
  156. rate_cfg = (rate_cfg >> 1);
  157. rate_index++;
  158. }
  159. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  160. rate_index);
  161. break; }
  162. case HW_VAR_BSSID:
  163. for (idx = 0; idx < ETH_ALEN; idx++) {
  164. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  165. val[idx]);
  166. }
  167. break;
  168. case HW_VAR_SIFS:
  169. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  170. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  171. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  172. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  173. if (!mac->ht_enable)
  174. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  175. 0x0e0e);
  176. else
  177. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  178. *((u16 *) val));
  179. break;
  180. case HW_VAR_SLOT_TIME:{
  181. u8 e_aci;
  182. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  183. "HW_VAR_SLOT_TIME %x\n", val[0]);
  184. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  185. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  186. rtlpriv->cfg->ops->set_hw_reg(hw,
  187. HW_VAR_AC_PARAM,
  188. (u8 *) (&e_aci));
  189. }
  190. break; }
  191. case HW_VAR_ACK_PREAMBLE:{
  192. u8 reg_tmp;
  193. u8 short_preamble = (bool) (*(u8 *) val);
  194. reg_tmp = (mac->cur_40_prime_sc) << 5;
  195. if (short_preamble)
  196. reg_tmp |= 0x80;
  197. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  198. break; }
  199. case HW_VAR_AMPDU_MIN_SPACE:{
  200. u8 min_spacing_to_set;
  201. u8 sec_min_space;
  202. min_spacing_to_set = *((u8 *) val);
  203. if (min_spacing_to_set <= 7) {
  204. sec_min_space = 0;
  205. if (min_spacing_to_set < sec_min_space)
  206. min_spacing_to_set = sec_min_space;
  207. mac->min_space_cfg = ((mac->min_space_cfg &
  208. 0xf8) |
  209. min_spacing_to_set);
  210. *val = min_spacing_to_set;
  211. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  212. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  213. mac->min_space_cfg);
  214. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  215. mac->min_space_cfg);
  216. }
  217. break; }
  218. case HW_VAR_SHORTGI_DENSITY:{
  219. u8 density_to_set;
  220. density_to_set = *((u8 *) val);
  221. mac->min_space_cfg |= (density_to_set << 3);
  222. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  223. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  224. mac->min_space_cfg);
  225. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  226. mac->min_space_cfg);
  227. break; }
  228. case HW_VAR_AMPDU_FACTOR:{
  229. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  230. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  231. u8 factor_toset;
  232. u8 *p_regtoset = NULL;
  233. u8 index;
  234. if ((pcipriv->bt_coexist.bt_coexistence) &&
  235. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  236. p_regtoset = regtoset_bt;
  237. else
  238. p_regtoset = regtoset_normal;
  239. factor_toset = *((u8 *) val);
  240. if (factor_toset <= 3) {
  241. factor_toset = (1 << (factor_toset + 2));
  242. if (factor_toset > 0xf)
  243. factor_toset = 0xf;
  244. for (index = 0; index < 4; index++) {
  245. if ((p_regtoset[index] & 0xf0) >
  246. (factor_toset << 4))
  247. p_regtoset[index] =
  248. (p_regtoset[index] & 0x0f) |
  249. (factor_toset << 4);
  250. if ((p_regtoset[index] & 0x0f) >
  251. factor_toset)
  252. p_regtoset[index] =
  253. (p_regtoset[index] & 0xf0) |
  254. (factor_toset);
  255. rtl_write_byte(rtlpriv,
  256. (REG_AGGLEN_LMT + index),
  257. p_regtoset[index]);
  258. }
  259. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  260. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  261. factor_toset);
  262. }
  263. break; }
  264. case HW_VAR_AC_PARAM:{
  265. u8 e_aci = *((u8 *) val);
  266. rtl8723ae_dm_init_edca_turbo(hw);
  267. if (rtlpci->acm_method != eAcmWay2_SW)
  268. rtlpriv->cfg->ops->set_hw_reg(hw,
  269. HW_VAR_ACM_CTRL,
  270. (u8 *) (&e_aci));
  271. break; }
  272. case HW_VAR_ACM_CTRL:{
  273. u8 e_aci = *((u8 *) val);
  274. union aci_aifsn *p_aci_aifsn =
  275. (union aci_aifsn *)(&(mac->ac[0].aifs));
  276. u8 acm = p_aci_aifsn->f.acm;
  277. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  278. acm_ctrl |= ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  279. if (acm) {
  280. switch (e_aci) {
  281. case AC0_BE:
  282. acm_ctrl |= AcmHw_BeqEn;
  283. break;
  284. case AC2_VI:
  285. acm_ctrl |= AcmHw_ViqEn;
  286. break;
  287. case AC3_VO:
  288. acm_ctrl |= AcmHw_VoqEn;
  289. break;
  290. default:
  291. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  292. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  293. acm);
  294. break;
  295. }
  296. } else {
  297. switch (e_aci) {
  298. case AC0_BE:
  299. acm_ctrl &= (~AcmHw_BeqEn);
  300. break;
  301. case AC2_VI:
  302. acm_ctrl &= (~AcmHw_ViqEn);
  303. break;
  304. case AC3_VO:
  305. acm_ctrl &= (~AcmHw_BeqEn);
  306. break;
  307. default:
  308. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  309. "switch case not processed\n");
  310. break;
  311. }
  312. }
  313. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  314. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  315. acm_ctrl);
  316. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  317. break; }
  318. case HW_VAR_RCR:
  319. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
  320. rtlpci->receive_config = ((u32 *) (val))[0];
  321. break;
  322. case HW_VAR_RETRY_LIMIT:{
  323. u8 retry_limit = ((u8 *) (val))[0];
  324. rtl_write_word(rtlpriv, REG_RL,
  325. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  326. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  327. break; }
  328. case HW_VAR_DUAL_TSF_RST:
  329. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  330. break;
  331. case HW_VAR_EFUSE_BYTES:
  332. rtlefuse->efuse_usedbytes = *((u16 *) val);
  333. break;
  334. case HW_VAR_EFUSE_USAGE:
  335. rtlefuse->efuse_usedpercentage = *((u8 *) val);
  336. break;
  337. case HW_VAR_IO_CMD:
  338. rtl8723ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
  339. break;
  340. case HW_VAR_WPA_CONFIG:
  341. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
  342. break;
  343. case HW_VAR_SET_RPWM:{
  344. u8 rpwm_val;
  345. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  346. udelay(1);
  347. if (rpwm_val & BIT(7)) {
  348. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  349. (*(u8 *) val));
  350. } else {
  351. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  352. ((*(u8 *) val) | BIT(7)));
  353. }
  354. break; }
  355. case HW_VAR_H2C_FW_PWRMODE:{
  356. u8 psmode = (*(u8 *) val);
  357. if (psmode != FW_PS_ACTIVE_MODE)
  358. rtl8723ae_dm_rf_saving(hw, true);
  359. rtl8723ae_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
  360. break; }
  361. case HW_VAR_FW_PSMODE_STATUS:
  362. ppsc->fw_current_inpsmode = *((bool *) val);
  363. break;
  364. case HW_VAR_H2C_FW_JOINBSSRPT:{
  365. u8 mstatus = (*(u8 *) val);
  366. u8 tmp_regcr, tmp_reg422;
  367. bool recover = false;
  368. if (mstatus == RT_MEDIA_CONNECT) {
  369. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  370. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  371. rtl_write_byte(rtlpriv, REG_CR + 1,
  372. (tmp_regcr | BIT(0)));
  373. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  374. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  375. tmp_reg422 = rtl_read_byte(rtlpriv,
  376. REG_FWHW_TXQ_CTRL + 2);
  377. if (tmp_reg422 & BIT(6))
  378. recover = true;
  379. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  380. tmp_reg422 & (~BIT(6)));
  381. rtl8723ae_set_fw_rsvdpagepkt(hw, 0);
  382. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  383. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  384. if (recover)
  385. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  386. tmp_reg422);
  387. rtl_write_byte(rtlpriv, REG_CR + 1,
  388. (tmp_regcr & ~(BIT(0))));
  389. }
  390. rtl8723ae_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
  391. break; }
  392. case HW_VAR_AID:{
  393. u16 u2btmp;
  394. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  395. u2btmp &= 0xC000;
  396. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  397. mac->assoc_id));
  398. break; }
  399. case HW_VAR_CORRECT_TSF:{
  400. u8 btype_ibss = ((u8 *) (val))[0];
  401. if (btype_ibss == true)
  402. _rtl8723ae_stop_tx_beacon(hw);
  403. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
  404. rtl_write_dword(rtlpriv, REG_TSFTR,
  405. (u32) (mac->tsf & 0xffffffff));
  406. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  407. (u32) ((mac->tsf >> 32) & 0xffffffff));
  408. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
  409. if (btype_ibss == true)
  410. _rtl8723ae_resume_tx_beacon(hw);
  411. break; }
  412. default:
  413. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  414. "switch case not processed\n");
  415. break;
  416. }
  417. }
  418. static bool _rtl8723ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  419. {
  420. struct rtl_priv *rtlpriv = rtl_priv(hw);
  421. bool status = true;
  422. long count = 0;
  423. u32 value = _LLT_INIT_ADDR(address) |
  424. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  425. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  426. do {
  427. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  428. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  429. break;
  430. if (count > POLLING_LLT_THRESHOLD) {
  431. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  432. "Failed to polling write LLT done at address %d!\n",
  433. address);
  434. status = false;
  435. break;
  436. }
  437. } while (++count);
  438. return status;
  439. }
  440. static bool _rtl8723ae_llt_table_init(struct ieee80211_hw *hw)
  441. {
  442. struct rtl_priv *rtlpriv = rtl_priv(hw);
  443. unsigned short i;
  444. u8 txpktbuf_bndy;
  445. u8 maxPage;
  446. bool status;
  447. u8 ubyte;
  448. maxPage = 255;
  449. txpktbuf_bndy = 246;
  450. rtl_write_byte(rtlpriv, REG_CR, 0x8B);
  451. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  452. rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
  453. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
  454. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  455. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  456. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  457. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  458. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  459. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  460. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  461. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  462. status = _rtl8723ae_llt_write(hw, i, i + 1);
  463. if (true != status)
  464. return status;
  465. }
  466. status = _rtl8723ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  467. if (true != status)
  468. return status;
  469. for (i = txpktbuf_bndy; i < maxPage; i++) {
  470. status = _rtl8723ae_llt_write(hw, i, (i + 1));
  471. if (true != status)
  472. return status;
  473. }
  474. status = _rtl8723ae_llt_write(hw, maxPage, txpktbuf_bndy);
  475. if (true != status)
  476. return status;
  477. rtl_write_byte(rtlpriv, REG_CR, 0xff);
  478. ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
  479. rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
  480. return true;
  481. }
  482. static void _rtl8723ae_gen_refresh_led_state(struct ieee80211_hw *hw)
  483. {
  484. struct rtl_priv *rtlpriv = rtl_priv(hw);
  485. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  486. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  487. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  488. if (rtlpriv->rtlhal.up_first_time)
  489. return;
  490. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  491. rtl8723ae_sw_led_on(hw, pLed0);
  492. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  493. rtl8723ae_sw_led_on(hw, pLed0);
  494. else
  495. rtl8723ae_sw_led_off(hw, pLed0);
  496. }
  497. static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
  498. {
  499. struct rtl_priv *rtlpriv = rtl_priv(hw);
  500. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  501. unsigned char bytetmp;
  502. unsigned short wordtmp;
  503. u16 retry = 0;
  504. u16 tmpu2b;
  505. bool mac_func_enable;
  506. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  507. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  508. if (bytetmp == 0xFF)
  509. mac_func_enable = true;
  510. else
  511. mac_func_enable = false;
  512. /* HW Power on sequence */
  513. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  514. PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
  515. return false;
  516. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
  517. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
  518. /* eMAC time out function enable, 0x369[7]=1 */
  519. bytetmp = rtl_read_byte(rtlpriv, 0x369);
  520. rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
  521. /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
  522. * we should do this before Enabling ASPM backdoor.
  523. */
  524. do {
  525. rtl_write_word(rtlpriv, 0x358, 0x5e);
  526. udelay(100);
  527. rtl_write_word(rtlpriv, 0x356, 0xc280);
  528. rtl_write_word(rtlpriv, 0x354, 0xc290);
  529. rtl_write_word(rtlpriv, 0x358, 0x3e);
  530. udelay(100);
  531. rtl_write_word(rtlpriv, 0x358, 0x5e);
  532. udelay(100);
  533. tmpu2b = rtl_read_word(rtlpriv, 0x356);
  534. retry++;
  535. } while (tmpu2b != 0xc290 && retry < 100);
  536. if (retry >= 100) {
  537. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  538. "InitMAC(): ePHY configure fail!!!\n");
  539. return false;
  540. }
  541. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  542. rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
  543. if (!mac_func_enable) {
  544. if (_rtl8723ae_llt_table_init(hw) == false)
  545. return false;
  546. }
  547. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  548. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  549. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  550. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0xf;
  551. wordtmp |= 0xF771;
  552. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  553. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  554. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  555. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  556. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  557. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  558. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  559. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  560. DMA_BIT_MASK(32));
  561. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  562. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  563. DMA_BIT_MASK(32));
  564. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  565. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  566. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  567. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  568. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  569. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  570. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  571. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  572. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  573. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  574. DMA_BIT_MASK(32));
  575. rtl_write_dword(rtlpriv, REG_RX_DESA,
  576. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  577. DMA_BIT_MASK(32));
  578. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
  579. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  580. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  581. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  582. do {
  583. retry++;
  584. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  585. } while ((retry < 200) && (bytetmp & BIT(7)));
  586. _rtl8723ae_gen_refresh_led_state(hw);
  587. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  588. return true;
  589. }
  590. static void _rtl8723ae_hw_configure(struct ieee80211_hw *hw)
  591. {
  592. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  593. struct rtl_priv *rtlpriv = rtl_priv(hw);
  594. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  595. u8 reg_bw_opmode;
  596. u32 reg_ratr, reg_prsr;
  597. reg_bw_opmode = BW_OPMODE_20MHZ;
  598. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  599. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  600. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  601. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  602. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  603. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  604. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  605. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  606. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  607. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  608. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  609. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  610. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  611. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  612. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  613. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  614. if ((pcipriv->bt_coexist.bt_coexistence) &&
  615. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  616. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  617. else
  618. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  619. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  620. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  621. rtlpci->reg_bcn_ctrl_val = 0x1f;
  622. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  623. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  624. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  625. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  626. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  627. if ((pcipriv->bt_coexist.bt_coexistence) &&
  628. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
  629. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  630. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  631. } else {
  632. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  633. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  634. }
  635. if ((pcipriv->bt_coexist.bt_coexistence) &&
  636. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
  637. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  638. else
  639. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  640. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  641. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  642. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  643. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  644. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  645. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  646. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  647. rtl_write_dword(rtlpriv, 0x394, 0x1);
  648. }
  649. static void _rtl8723ae_enable_aspm_back_door(struct ieee80211_hw *hw)
  650. {
  651. struct rtl_priv *rtlpriv = rtl_priv(hw);
  652. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  653. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  654. rtl_write_word(rtlpriv, 0x350, 0x870c);
  655. rtl_write_byte(rtlpriv, 0x352, 0x1);
  656. if (ppsc->support_backdoor)
  657. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  658. else
  659. rtl_write_byte(rtlpriv, 0x349, 0x03);
  660. rtl_write_word(rtlpriv, 0x350, 0x2718);
  661. rtl_write_byte(rtlpriv, 0x352, 0x1);
  662. }
  663. void rtl8723ae_enable_hw_security_config(struct ieee80211_hw *hw)
  664. {
  665. struct rtl_priv *rtlpriv = rtl_priv(hw);
  666. u8 sec_reg_value;
  667. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  668. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  669. rtlpriv->sec.pairwise_enc_algorithm,
  670. rtlpriv->sec.group_enc_algorithm);
  671. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  672. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  673. "not open hw encryption\n");
  674. return;
  675. }
  676. sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
  677. if (rtlpriv->sec.use_defaultkey) {
  678. sec_reg_value |= SCR_TxUseDK;
  679. sec_reg_value |= SCR_RxUseDK;
  680. }
  681. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  682. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  683. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  684. "The SECR-value %x\n", sec_reg_value);
  685. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  686. }
  687. int rtl8723ae_hw_init(struct ieee80211_hw *hw)
  688. {
  689. struct rtl_priv *rtlpriv = rtl_priv(hw);
  690. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  691. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  692. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  693. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  694. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  695. bool rtstatus = true;
  696. int err;
  697. u8 tmp_u1b;
  698. rtlpriv->rtlhal.being_init_adapter = true;
  699. rtlpriv->intf_ops->disable_aspm(hw);
  700. rtstatus = _rtl8712e_init_mac(hw);
  701. if (rtstatus != true) {
  702. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  703. err = 1;
  704. return err;
  705. }
  706. err = rtl8723ae_download_fw(hw);
  707. if (err) {
  708. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  709. "Failed to download FW. Init HW without FW now..\n");
  710. err = 1;
  711. rtlhal->fw_ready = false;
  712. return err;
  713. } else {
  714. rtlhal->fw_ready = true;
  715. }
  716. rtlhal->last_hmeboxnum = 0;
  717. rtl8723ae_phy_mac_config(hw);
  718. /* because the last function modifies RCR, we update
  719. * rcr var here, or TP will be unstable as ther receive_config
  720. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  721. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  722. */
  723. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  724. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  725. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  726. rtl8723ae_phy_bb_config(hw);
  727. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  728. rtl8723ae_phy_rf_config(hw);
  729. if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
  730. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  731. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  732. } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  733. rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
  734. rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
  735. rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
  736. rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
  737. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
  738. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
  739. }
  740. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  741. RF_CHNLBW, RFREG_OFFSET_MASK);
  742. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  743. RF_CHNLBW, RFREG_OFFSET_MASK);
  744. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  745. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  746. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  747. _rtl8723ae_hw_configure(hw);
  748. rtl_cam_reset_all_entry(hw);
  749. rtl8723ae_enable_hw_security_config(hw);
  750. ppsc->rfpwr_state = ERFON;
  751. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  752. _rtl8723ae_enable_aspm_back_door(hw);
  753. rtlpriv->intf_ops->enable_aspm(hw);
  754. rtl8723ae_bt_hw_init(hw);
  755. if (ppsc->rfpwr_state == ERFON) {
  756. rtl8723ae_phy_set_rfpath_switch(hw, 1);
  757. if (rtlphy->iqk_initialized) {
  758. rtl8723ae_phy_iq_calibrate(hw, true);
  759. } else {
  760. rtl8723ae_phy_iq_calibrate(hw, false);
  761. rtlphy->iqk_initialized = true;
  762. }
  763. rtl8723ae_phy_lc_calibrate(hw);
  764. }
  765. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  766. if (!(tmp_u1b & BIT(0))) {
  767. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  768. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
  769. }
  770. if (!(tmp_u1b & BIT(4))) {
  771. tmp_u1b = rtl_read_byte(rtlpriv, 0x16) & 0x0F;
  772. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  773. udelay(10);
  774. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  775. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
  776. }
  777. rtl8723ae_dm_init(hw);
  778. rtlpriv->rtlhal.being_init_adapter = false;
  779. return err;
  780. }
  781. static enum version_8723e _rtl8723ae_read_chip_version(struct ieee80211_hw *hw)
  782. {
  783. struct rtl_priv *rtlpriv = rtl_priv(hw);
  784. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  785. enum version_8723e version = 0x0000;
  786. u32 value32;
  787. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  788. if (value32 & TRP_VAUX_EN) {
  789. version = (enum version_8723e)(version |
  790. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  791. /* RTL8723 with BT function. */
  792. version = (enum version_8723e)(version |
  793. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  794. } else {
  795. /* Normal mass production chip. */
  796. version = (enum version_8723e) NORMAL_CHIP;
  797. version = (enum version_8723e)(version |
  798. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  799. /* RTL8723 with BT function. */
  800. version = (enum version_8723e)(version |
  801. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  802. if (IS_CHIP_VENDOR_UMC(version))
  803. version = (enum version_8723e)(version |
  804. ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
  805. if (IS_8723_SERIES(version)) {
  806. value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
  807. /* ROM code version */
  808. version = (enum version_8723e)(version |
  809. ((value32 & RF_RL_ID)>>20));
  810. }
  811. }
  812. if (IS_8723_SERIES(version)) {
  813. value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  814. rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
  815. RT_POLARITY_HIGH_ACT :
  816. RT_POLARITY_LOW_ACT);
  817. }
  818. switch (version) {
  819. case VERSION_TEST_UMC_CHIP_8723:
  820. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  821. "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
  822. break;
  823. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
  824. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  825. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
  826. break;
  827. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
  828. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  829. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
  830. break;
  831. default:
  832. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  833. "Chip Version ID: Unknown. Bug?\n");
  834. break;
  835. }
  836. if (IS_8723_SERIES(version))
  837. rtlphy->rf_type = RF_1T1R;
  838. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
  839. (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
  840. return version;
  841. }
  842. static int _rtl8723ae_set_media_status(struct ieee80211_hw *hw,
  843. enum nl80211_iftype type)
  844. {
  845. struct rtl_priv *rtlpriv = rtl_priv(hw);
  846. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  847. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  848. rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
  849. RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
  850. "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
  851. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  852. type == NL80211_IFTYPE_STATION) {
  853. _rtl8723ae_stop_tx_beacon(hw);
  854. _rtl8723ae_enable_bcn_sufunc(hw);
  855. } else if (type == NL80211_IFTYPE_ADHOC ||
  856. type == NL80211_IFTYPE_AP) {
  857. _rtl8723ae_resume_tx_beacon(hw);
  858. _rtl8723ae_disable_bcn_sufunc(hw);
  859. } else {
  860. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  861. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  862. type);
  863. }
  864. switch (type) {
  865. case NL80211_IFTYPE_UNSPECIFIED:
  866. bt_msr |= MSR_NOLINK;
  867. ledaction = LED_CTL_LINK;
  868. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  869. "Set Network type to NO LINK!\n");
  870. break;
  871. case NL80211_IFTYPE_ADHOC:
  872. bt_msr |= MSR_ADHOC;
  873. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  874. "Set Network type to Ad Hoc!\n");
  875. break;
  876. case NL80211_IFTYPE_STATION:
  877. bt_msr |= MSR_INFRA;
  878. ledaction = LED_CTL_LINK;
  879. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  880. "Set Network type to STA!\n");
  881. break;
  882. case NL80211_IFTYPE_AP:
  883. bt_msr |= MSR_AP;
  884. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  885. "Set Network type to AP!\n");
  886. break;
  887. default:
  888. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  889. "Network type %d not supported!\n",
  890. type);
  891. return 1;
  892. break;
  893. }
  894. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  895. rtlpriv->cfg->ops->led_control(hw, ledaction);
  896. if ((bt_msr & 0x03) == MSR_AP)
  897. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  898. else
  899. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  900. return 0;
  901. }
  902. void rtl8723ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  903. {
  904. struct rtl_priv *rtlpriv = rtl_priv(hw);
  905. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  906. u32 reg_rcr = rtlpci->receive_config;
  907. if (rtlpriv->psc.rfpwr_state != ERFON)
  908. return;
  909. if (check_bssid == true) {
  910. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  911. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  912. (u8 *)(&reg_rcr));
  913. _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
  914. } else if (check_bssid == false) {
  915. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  916. _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
  917. rtlpriv->cfg->ops->set_hw_reg(hw,
  918. HW_VAR_RCR, (u8 *) (&reg_rcr));
  919. }
  920. }
  921. int rtl8723ae_set_network_type(struct ieee80211_hw *hw,
  922. enum nl80211_iftype type)
  923. {
  924. struct rtl_priv *rtlpriv = rtl_priv(hw);
  925. if (_rtl8723ae_set_media_status(hw, type))
  926. return -EOPNOTSUPP;
  927. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  928. if (type != NL80211_IFTYPE_AP)
  929. rtl8723ae_set_check_bssid(hw, true);
  930. } else {
  931. rtl8723ae_set_check_bssid(hw, false);
  932. }
  933. return 0;
  934. }
  935. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  936. void rtl8723ae_set_qos(struct ieee80211_hw *hw, int aci)
  937. {
  938. struct rtl_priv *rtlpriv = rtl_priv(hw);
  939. rtl8723ae_dm_init_edca_turbo(hw);
  940. switch (aci) {
  941. case AC1_BK:
  942. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  943. break;
  944. case AC0_BE:
  945. /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4ac_param); */
  946. break;
  947. case AC2_VI:
  948. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  949. break;
  950. case AC3_VO:
  951. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  952. break;
  953. default:
  954. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  955. break;
  956. }
  957. }
  958. void rtl8723ae_enable_interrupt(struct ieee80211_hw *hw)
  959. {
  960. struct rtl_priv *rtlpriv = rtl_priv(hw);
  961. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  962. rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  963. rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  964. rtlpci->irq_enabled = true;
  965. }
  966. void rtl8723ae_disable_interrupt(struct ieee80211_hw *hw)
  967. {
  968. struct rtl_priv *rtlpriv = rtl_priv(hw);
  969. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  970. rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
  971. rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
  972. rtlpci->irq_enabled = false;
  973. synchronize_irq(rtlpci->pdev->irq);
  974. }
  975. static void _rtl8723ae_poweroff_adapter(struct ieee80211_hw *hw)
  976. {
  977. struct rtl_priv *rtlpriv = rtl_priv(hw);
  978. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  979. u8 u1tmp;
  980. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  981. /* 1. Run LPS WL RFOFF flow */
  982. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  983. PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
  984. /* 2. 0x1F[7:0] = 0 */
  985. /* turn off RF */
  986. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  987. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  988. rtl8723ae_firmware_selfreset(hw);
  989. /* Reset MCU. Suggested by Filen. */
  990. u1tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  991. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1tmp & (~BIT(2))));
  992. /* g. MCUFWDL 0x80[1:0]=0 */
  993. /* reset MCU ready status */
  994. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  995. /* HW card disable configuration. */
  996. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  997. PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
  998. /* Reset MCU IO Wrapper */
  999. u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1000. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1tmp & (~BIT(0))));
  1001. u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1002. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1tmp | BIT(0));
  1003. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1004. /* lock ISO/CLK/Power control register */
  1005. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1006. }
  1007. void rtl8723ae_card_disable(struct ieee80211_hw *hw)
  1008. {
  1009. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1010. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1011. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1012. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1013. enum nl80211_iftype opmode;
  1014. mac->link_state = MAC80211_NOLINK;
  1015. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1016. _rtl8723ae_set_media_status(hw, opmode);
  1017. if (rtlpci->driver_is_goingto_unload ||
  1018. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1019. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1020. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1021. _rtl8723ae_poweroff_adapter(hw);
  1022. /* after power off we should do iqk again */
  1023. rtlpriv->phy.iqk_initialized = false;
  1024. }
  1025. void rtl8723ae_interrupt_recognized(struct ieee80211_hw *hw,
  1026. u32 *p_inta, u32 *p_intb)
  1027. {
  1028. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1029. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1030. *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
  1031. rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
  1032. }
  1033. void rtl8723ae_set_beacon_related_registers(struct ieee80211_hw *hw)
  1034. {
  1035. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1036. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1037. u16 bcn_interval, atim_window;
  1038. bcn_interval = mac->beacon_interval;
  1039. atim_window = 2; /*FIX MERGE */
  1040. rtl8723ae_disable_interrupt(hw);
  1041. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1042. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1043. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1044. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1045. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1046. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1047. rtl8723ae_enable_interrupt(hw);
  1048. }
  1049. void rtl8723ae_set_beacon_interval(struct ieee80211_hw *hw)
  1050. {
  1051. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1052. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1053. u16 bcn_interval = mac->beacon_interval;
  1054. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1055. "beacon_interval:%d\n", bcn_interval);
  1056. rtl8723ae_disable_interrupt(hw);
  1057. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1058. rtl8723ae_enable_interrupt(hw);
  1059. }
  1060. void rtl8723ae_update_interrupt_mask(struct ieee80211_hw *hw,
  1061. u32 add_msr, u32 rm_msr)
  1062. {
  1063. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1064. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1065. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1066. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1067. if (add_msr)
  1068. rtlpci->irq_mask[0] |= add_msr;
  1069. if (rm_msr)
  1070. rtlpci->irq_mask[0] &= (~rm_msr);
  1071. rtl8723ae_disable_interrupt(hw);
  1072. rtl8723ae_enable_interrupt(hw);
  1073. }
  1074. static u8 _rtl8723ae_get_chnl_group(u8 chnl)
  1075. {
  1076. u8 group;
  1077. if (chnl < 3)
  1078. group = 0;
  1079. else if (chnl < 9)
  1080. group = 1;
  1081. else
  1082. group = 2;
  1083. return group;
  1084. }
  1085. static void _rtl8723ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1086. bool autoload_fail,
  1087. u8 *hwinfo)
  1088. {
  1089. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1090. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1091. u8 rf_path, index, tempval;
  1092. u16 i;
  1093. for (rf_path = 0; rf_path < 1; rf_path++) {
  1094. for (i = 0; i < 3; i++) {
  1095. if (!autoload_fail) {
  1096. rtlefuse->eeprom_chnlarea_txpwr_cck
  1097. [rf_path][i] =
  1098. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1099. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1100. [rf_path][i] =
  1101. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path *
  1102. 3 + i];
  1103. } else {
  1104. rtlefuse->eeprom_chnlarea_txpwr_cck
  1105. [rf_path][i] =
  1106. EEPROM_DEFAULT_TXPOWERLEVEL;
  1107. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1108. [rf_path][i] =
  1109. EEPROM_DEFAULT_TXPOWERLEVEL;
  1110. }
  1111. }
  1112. }
  1113. for (i = 0; i < 3; i++) {
  1114. if (!autoload_fail)
  1115. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1116. else
  1117. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1118. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  1119. (tempval & 0xf);
  1120. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  1121. ((tempval & 0xf0) >> 4);
  1122. }
  1123. for (rf_path = 0; rf_path < 2; rf_path++)
  1124. for (i = 0; i < 3; i++)
  1125. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1126. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1127. i, rtlefuse->eeprom_chnlarea_txpwr_cck
  1128. [rf_path][i]);
  1129. for (rf_path = 0; rf_path < 2; rf_path++)
  1130. for (i = 0; i < 3; i++)
  1131. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1132. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1133. rf_path, i,
  1134. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1135. [rf_path][i]);
  1136. for (rf_path = 0; rf_path < 2; rf_path++)
  1137. for (i = 0; i < 3; i++)
  1138. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1139. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1140. rf_path, i,
  1141. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1142. [rf_path][i]);
  1143. for (rf_path = 0; rf_path < 2; rf_path++) {
  1144. for (i = 0; i < 14; i++) {
  1145. index = _rtl8723ae_get_chnl_group((u8) i);
  1146. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1147. rtlefuse->eeprom_chnlarea_txpwr_cck
  1148. [rf_path][index];
  1149. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1150. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1151. [rf_path][index];
  1152. if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1153. [rf_path][index] -
  1154. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[rf_path]
  1155. [index]) > 0) {
  1156. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1157. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1158. [rf_path][index] -
  1159. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1160. [rf_path][index];
  1161. } else {
  1162. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1163. }
  1164. }
  1165. for (i = 0; i < 14; i++) {
  1166. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1167. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
  1168. "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
  1169. rtlefuse->txpwrlevel_cck[rf_path][i],
  1170. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1171. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  1172. }
  1173. }
  1174. for (i = 0; i < 3; i++) {
  1175. if (!autoload_fail) {
  1176. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1177. hwinfo[EEPROM_TXPWR_GROUP + i];
  1178. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1179. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1180. } else {
  1181. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1182. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1183. }
  1184. }
  1185. for (rf_path = 0; rf_path < 2; rf_path++) {
  1186. for (i = 0; i < 14; i++) {
  1187. index = _rtl8723ae_get_chnl_group((u8) i);
  1188. if (rf_path == RF90_PATH_A) {
  1189. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1190. (rtlefuse->eeprom_pwrlimit_ht20[index] &
  1191. 0xf);
  1192. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1193. (rtlefuse->eeprom_pwrlimit_ht40[index] &
  1194. 0xf);
  1195. } else if (rf_path == RF90_PATH_B) {
  1196. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1197. ((rtlefuse->eeprom_pwrlimit_ht20[index] &
  1198. 0xf0) >> 4);
  1199. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1200. ((rtlefuse->eeprom_pwrlimit_ht40[index] &
  1201. 0xf0) >> 4);
  1202. }
  1203. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1204. "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
  1205. rtlefuse->pwrgroup_ht20[rf_path][i]);
  1206. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1207. "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
  1208. rtlefuse->pwrgroup_ht40[rf_path][i]);
  1209. }
  1210. }
  1211. for (i = 0; i < 14; i++) {
  1212. index = _rtl8723ae_get_chnl_group((u8) i);
  1213. if (!autoload_fail)
  1214. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1215. else
  1216. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1217. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1218. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1219. ((tempval >> 4) & 0xF);
  1220. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1221. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1222. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1223. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1224. index = _rtl8723ae_get_chnl_group((u8) i);
  1225. if (!autoload_fail)
  1226. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1227. else
  1228. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1229. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1230. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1231. ((tempval >> 4) & 0xF);
  1232. }
  1233. rtlefuse->legacy_ht_txpowerdiff =
  1234. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1235. for (i = 0; i < 14; i++)
  1236. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1237. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1238. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  1239. for (i = 0; i < 14; i++)
  1240. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1241. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1242. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  1243. for (i = 0; i < 14; i++)
  1244. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1245. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1246. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  1247. for (i = 0; i < 14; i++)
  1248. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1249. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1250. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  1251. if (!autoload_fail)
  1252. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1253. else
  1254. rtlefuse->eeprom_regulatory = 0;
  1255. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1256. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1257. if (!autoload_fail)
  1258. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1259. else
  1260. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1261. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1262. "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1263. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1264. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  1265. if (!autoload_fail)
  1266. tempval = hwinfo[EEPROM_THERMAL_METER];
  1267. else
  1268. tempval = EEPROM_DEFAULT_THERMALMETER;
  1269. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1270. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1271. rtlefuse->apk_thermalmeterignore = true;
  1272. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1273. RTPRINT(rtlpriv, FINIT, INIT_TxPower,
  1274. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1275. }
  1276. static void _rtl8723ae_read_adapter_info(struct ieee80211_hw *hw,
  1277. bool pseudo_test)
  1278. {
  1279. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1280. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1281. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1282. u16 i, usvalue;
  1283. u8 hwinfo[HWSET_MAX_SIZE];
  1284. u16 eeprom_id;
  1285. if (pseudo_test) {
  1286. /* need add */
  1287. return;
  1288. }
  1289. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1290. rtl_efuse_shadow_map_update(hw);
  1291. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1292. HWSET_MAX_SIZE);
  1293. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1294. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1295. "RTL819X Not boot from eeprom, check it !!");
  1296. }
  1297. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
  1298. hwinfo, HWSET_MAX_SIZE);
  1299. eeprom_id = *((u16 *)&hwinfo[0]);
  1300. if (eeprom_id != RTL8190_EEPROM_ID) {
  1301. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1302. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1303. rtlefuse->autoload_failflag = true;
  1304. } else {
  1305. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1306. rtlefuse->autoload_failflag = false;
  1307. }
  1308. if (rtlefuse->autoload_failflag == true)
  1309. return;
  1310. rtlefuse->eeprom_vid = *(u16 *) &hwinfo[EEPROM_VID];
  1311. rtlefuse->eeprom_did = *(u16 *) &hwinfo[EEPROM_DID];
  1312. rtlefuse->eeprom_svid = *(u16 *) &hwinfo[EEPROM_SVID];
  1313. rtlefuse->eeprom_smid = *(u16 *) &hwinfo[EEPROM_SMID];
  1314. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1315. "EEPROMId = 0x%4x\n", eeprom_id);
  1316. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1317. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1318. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1319. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1320. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1321. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1322. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1323. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1324. for (i = 0; i < 6; i += 2) {
  1325. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1326. *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
  1327. }
  1328. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1329. "dev_addr: %pM\n", rtlefuse->dev_addr);
  1330. _rtl8723ae_read_txpower_info_from_hwpg(hw,
  1331. rtlefuse->autoload_failflag, hwinfo);
  1332. rtl8723ae_read_bt_coexist_info_from_hwpg(hw,
  1333. rtlefuse->autoload_failflag, hwinfo);
  1334. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1335. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1336. rtlefuse->txpwr_fromeprom = true;
  1337. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1338. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1339. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1340. /* set channel paln to world wide 13 */
  1341. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1342. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1343. switch (rtlefuse->eeprom_oemid) {
  1344. case EEPROM_CID_DEFAULT:
  1345. if (rtlefuse->eeprom_did == 0x8176) {
  1346. if (CHK_SVID_SMID(0x10EC, 0x6151) ||
  1347. CHK_SVID_SMID(0x10EC, 0x6152) ||
  1348. CHK_SVID_SMID(0x10EC, 0x6154) ||
  1349. CHK_SVID_SMID(0x10EC, 0x6155) ||
  1350. CHK_SVID_SMID(0x10EC, 0x6177) ||
  1351. CHK_SVID_SMID(0x10EC, 0x6178) ||
  1352. CHK_SVID_SMID(0x10EC, 0x6179) ||
  1353. CHK_SVID_SMID(0x10EC, 0x6180) ||
  1354. CHK_SVID_SMID(0x10EC, 0x8151) ||
  1355. CHK_SVID_SMID(0x10EC, 0x8152) ||
  1356. CHK_SVID_SMID(0x10EC, 0x8154) ||
  1357. CHK_SVID_SMID(0x10EC, 0x8155) ||
  1358. CHK_SVID_SMID(0x10EC, 0x8181) ||
  1359. CHK_SVID_SMID(0x10EC, 0x8182) ||
  1360. CHK_SVID_SMID(0x10EC, 0x8184) ||
  1361. CHK_SVID_SMID(0x10EC, 0x8185) ||
  1362. CHK_SVID_SMID(0x10EC, 0x9151) ||
  1363. CHK_SVID_SMID(0x10EC, 0x9152) ||
  1364. CHK_SVID_SMID(0x10EC, 0x9154) ||
  1365. CHK_SVID_SMID(0x10EC, 0x9155) ||
  1366. CHK_SVID_SMID(0x10EC, 0x9181) ||
  1367. CHK_SVID_SMID(0x10EC, 0x9182) ||
  1368. CHK_SVID_SMID(0x10EC, 0x9184) ||
  1369. CHK_SVID_SMID(0x10EC, 0x9185))
  1370. rtlhal->oem_id = RT_CID_TOSHIBA;
  1371. else if (rtlefuse->eeprom_svid == 0x1025)
  1372. rtlhal->oem_id = RT_CID_819x_Acer;
  1373. else if (CHK_SVID_SMID(0x10EC, 0x6191) ||
  1374. CHK_SVID_SMID(0x10EC, 0x6192) ||
  1375. CHK_SVID_SMID(0x10EC, 0x6193) ||
  1376. CHK_SVID_SMID(0x10EC, 0x7191) ||
  1377. CHK_SVID_SMID(0x10EC, 0x7192) ||
  1378. CHK_SVID_SMID(0x10EC, 0x7193) ||
  1379. CHK_SVID_SMID(0x10EC, 0x8191) ||
  1380. CHK_SVID_SMID(0x10EC, 0x8192) ||
  1381. CHK_SVID_SMID(0x10EC, 0x8193))
  1382. rtlhal->oem_id = RT_CID_819x_SAMSUNG;
  1383. else if (CHK_SVID_SMID(0x10EC, 0x8195) ||
  1384. CHK_SVID_SMID(0x10EC, 0x9195) ||
  1385. CHK_SVID_SMID(0x10EC, 0x7194) ||
  1386. CHK_SVID_SMID(0x10EC, 0x8200) ||
  1387. CHK_SVID_SMID(0x10EC, 0x8201) ||
  1388. CHK_SVID_SMID(0x10EC, 0x8202) ||
  1389. CHK_SVID_SMID(0x10EC, 0x9200))
  1390. rtlhal->oem_id = RT_CID_819x_Lenovo;
  1391. else if (CHK_SVID_SMID(0x10EC, 0x8197) ||
  1392. CHK_SVID_SMID(0x10EC, 0x9196))
  1393. rtlhal->oem_id = RT_CID_819x_CLEVO;
  1394. else if (CHK_SVID_SMID(0x1028, 0x8194) ||
  1395. CHK_SVID_SMID(0x1028, 0x8198) ||
  1396. CHK_SVID_SMID(0x1028, 0x9197) ||
  1397. CHK_SVID_SMID(0x1028, 0x9198))
  1398. rtlhal->oem_id = RT_CID_819x_DELL;
  1399. else if (CHK_SVID_SMID(0x103C, 0x1629))
  1400. rtlhal->oem_id = RT_CID_819x_HP;
  1401. else if (CHK_SVID_SMID(0x1A32, 0x2315))
  1402. rtlhal->oem_id = RT_CID_819x_QMI;
  1403. else if (CHK_SVID_SMID(0x10EC, 0x8203))
  1404. rtlhal->oem_id = RT_CID_819x_PRONETS;
  1405. else if (CHK_SVID_SMID(0x1043, 0x84B5))
  1406. rtlhal->oem_id =
  1407. RT_CID_819x_Edimax_ASUS;
  1408. else
  1409. rtlhal->oem_id = RT_CID_DEFAULT;
  1410. } else if (rtlefuse->eeprom_did == 0x8178) {
  1411. if (CHK_SVID_SMID(0x10EC, 0x6181) ||
  1412. CHK_SVID_SMID(0x10EC, 0x6182) ||
  1413. CHK_SVID_SMID(0x10EC, 0x6184) ||
  1414. CHK_SVID_SMID(0x10EC, 0x6185) ||
  1415. CHK_SVID_SMID(0x10EC, 0x7181) ||
  1416. CHK_SVID_SMID(0x10EC, 0x7182) ||
  1417. CHK_SVID_SMID(0x10EC, 0x7184) ||
  1418. CHK_SVID_SMID(0x10EC, 0x7185) ||
  1419. CHK_SVID_SMID(0x10EC, 0x8181) ||
  1420. CHK_SVID_SMID(0x10EC, 0x8182) ||
  1421. CHK_SVID_SMID(0x10EC, 0x8184) ||
  1422. CHK_SVID_SMID(0x10EC, 0x8185) ||
  1423. CHK_SVID_SMID(0x10EC, 0x9181) ||
  1424. CHK_SVID_SMID(0x10EC, 0x9182) ||
  1425. CHK_SVID_SMID(0x10EC, 0x9184) ||
  1426. CHK_SVID_SMID(0x10EC, 0x9185))
  1427. rtlhal->oem_id = RT_CID_TOSHIBA;
  1428. else if (rtlefuse->eeprom_svid == 0x1025)
  1429. rtlhal->oem_id = RT_CID_819x_Acer;
  1430. else if (CHK_SVID_SMID(0x10EC, 0x8186))
  1431. rtlhal->oem_id = RT_CID_819x_PRONETS;
  1432. else if (CHK_SVID_SMID(0x1043, 0x8486))
  1433. rtlhal->oem_id =
  1434. RT_CID_819x_Edimax_ASUS;
  1435. else
  1436. rtlhal->oem_id = RT_CID_DEFAULT;
  1437. } else {
  1438. rtlhal->oem_id = RT_CID_DEFAULT;
  1439. }
  1440. break;
  1441. case EEPROM_CID_TOSHIBA:
  1442. rtlhal->oem_id = RT_CID_TOSHIBA;
  1443. break;
  1444. case EEPROM_CID_CCX:
  1445. rtlhal->oem_id = RT_CID_CCX;
  1446. break;
  1447. case EEPROM_CID_QMI:
  1448. rtlhal->oem_id = RT_CID_819x_QMI;
  1449. break;
  1450. case EEPROM_CID_WHQL:
  1451. break;
  1452. default:
  1453. rtlhal->oem_id = RT_CID_DEFAULT;
  1454. break;
  1455. }
  1456. }
  1457. }
  1458. static void _rtl8723ae_hal_customized_behavior(struct ieee80211_hw *hw)
  1459. {
  1460. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1461. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1462. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1463. switch (rtlhal->oem_id) {
  1464. case RT_CID_819x_HP:
  1465. pcipriv->ledctl.led_opendrain = true;
  1466. break;
  1467. case RT_CID_819x_Lenovo:
  1468. case RT_CID_DEFAULT:
  1469. case RT_CID_TOSHIBA:
  1470. case RT_CID_CCX:
  1471. case RT_CID_819x_Acer:
  1472. case RT_CID_WHQL:
  1473. default:
  1474. break;
  1475. }
  1476. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1477. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1478. }
  1479. void rtl8723ae_read_eeprom_info(struct ieee80211_hw *hw)
  1480. {
  1481. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1482. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1483. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1484. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1485. u8 tmp_u1b;
  1486. u32 value32;
  1487. value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
  1488. value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
  1489. rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
  1490. rtlhal->version = _rtl8723ae_read_chip_version(hw);
  1491. if (get_rf_type(rtlphy) == RF_1T1R)
  1492. rtlpriv->dm.rfpath_rxenable[0] = true;
  1493. else
  1494. rtlpriv->dm.rfpath_rxenable[0] =
  1495. rtlpriv->dm.rfpath_rxenable[1] = true;
  1496. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1497. rtlhal->version);
  1498. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1499. if (tmp_u1b & BIT(4)) {
  1500. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1501. rtlefuse->epromtype = EEPROM_93C46;
  1502. } else {
  1503. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1504. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1505. }
  1506. if (tmp_u1b & BIT(5)) {
  1507. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1508. rtlefuse->autoload_failflag = false;
  1509. _rtl8723ae_read_adapter_info(hw, false);
  1510. } else {
  1511. rtlefuse->autoload_failflag = true;
  1512. _rtl8723ae_read_adapter_info(hw, false);
  1513. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1514. }
  1515. _rtl8723ae_hal_customized_behavior(hw);
  1516. }
  1517. static void rtl8723ae_update_hal_rate_table(struct ieee80211_hw *hw,
  1518. struct ieee80211_sta *sta)
  1519. {
  1520. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1521. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1522. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1523. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1524. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1525. u32 ratr_value;
  1526. u8 ratr_index = 0;
  1527. u8 nmode = mac->ht_enable;
  1528. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1529. u8 curtxbw_40mhz = mac->bw_40;
  1530. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1531. 1 : 0;
  1532. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1533. 1 : 0;
  1534. enum wireless_mode wirelessmode = mac->mode;
  1535. if (rtlhal->current_bandtype == BAND_ON_5G)
  1536. ratr_value = sta->supp_rates[1] << 4;
  1537. else
  1538. ratr_value = sta->supp_rates[0];
  1539. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1540. ratr_value = 0xfff;
  1541. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1542. sta->ht_cap.mcs.rx_mask[0] << 12);
  1543. switch (wirelessmode) {
  1544. case WIRELESS_MODE_B:
  1545. if (ratr_value & 0x0000000c)
  1546. ratr_value &= 0x0000000d;
  1547. else
  1548. ratr_value &= 0x0000000f;
  1549. break;
  1550. case WIRELESS_MODE_G:
  1551. ratr_value &= 0x00000FF5;
  1552. break;
  1553. case WIRELESS_MODE_N_24G:
  1554. case WIRELESS_MODE_N_5G:
  1555. nmode = 1;
  1556. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1557. ratr_value &= 0x0007F005;
  1558. } else {
  1559. u32 ratr_mask;
  1560. if (get_rf_type(rtlphy) == RF_1T2R ||
  1561. get_rf_type(rtlphy) == RF_1T1R)
  1562. ratr_mask = 0x000ff005;
  1563. else
  1564. ratr_mask = 0x0f0ff005;
  1565. ratr_value &= ratr_mask;
  1566. }
  1567. break;
  1568. default:
  1569. if (rtlphy->rf_type == RF_1T2R)
  1570. ratr_value &= 0x000ff0ff;
  1571. else
  1572. ratr_value &= 0x0f0ff0ff;
  1573. break;
  1574. }
  1575. if ((pcipriv->bt_coexist.bt_coexistence) &&
  1576. (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1577. (pcipriv->bt_coexist.bt_cur_state) &&
  1578. (pcipriv->bt_coexist.bt_ant_isolation) &&
  1579. ((pcipriv->bt_coexist.bt_service == BT_SCO) ||
  1580. (pcipriv->bt_coexist.bt_service == BT_BUSY)))
  1581. ratr_value &= 0x0fffcfc0;
  1582. else
  1583. ratr_value &= 0x0FFFFFFF;
  1584. if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
  1585. (!curtxbw_40mhz && curshortgi_20mhz)))
  1586. ratr_value |= 0x10000000;
  1587. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1588. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1589. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  1590. }
  1591. static void rtl8723ae_update_hal_rate_mask(struct ieee80211_hw *hw,
  1592. struct ieee80211_sta *sta, u8 rssi_level)
  1593. {
  1594. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1595. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1596. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1597. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1598. struct rtl_sta_info *sta_entry = NULL;
  1599. u32 ratr_bitmap;
  1600. u8 ratr_index;
  1601. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  1602. ? 1 : 0;
  1603. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1604. 1 : 0;
  1605. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1606. 1 : 0;
  1607. enum wireless_mode wirelessmode = 0;
  1608. bool shortgi = false;
  1609. u8 rate_mask[5];
  1610. u8 macid = 0;
  1611. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1612. sta_entry = (struct rtl_sta_info *) sta->drv_priv;
  1613. wirelessmode = sta_entry->wireless_mode;
  1614. if (mac->opmode == NL80211_IFTYPE_STATION)
  1615. curtxbw_40mhz = mac->bw_40;
  1616. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1617. mac->opmode == NL80211_IFTYPE_ADHOC)
  1618. macid = sta->aid + 1;
  1619. if (rtlhal->current_bandtype == BAND_ON_5G)
  1620. ratr_bitmap = sta->supp_rates[1] << 4;
  1621. else
  1622. ratr_bitmap = sta->supp_rates[0];
  1623. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1624. ratr_bitmap = 0xfff;
  1625. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1626. sta->ht_cap.mcs.rx_mask[0] << 12);
  1627. switch (wirelessmode) {
  1628. case WIRELESS_MODE_B:
  1629. ratr_index = RATR_INX_WIRELESS_B;
  1630. if (ratr_bitmap & 0x0000000c)
  1631. ratr_bitmap &= 0x0000000d;
  1632. else
  1633. ratr_bitmap &= 0x0000000f;
  1634. break;
  1635. case WIRELESS_MODE_G:
  1636. ratr_index = RATR_INX_WIRELESS_GB;
  1637. if (rssi_level == 1)
  1638. ratr_bitmap &= 0x00000f00;
  1639. else if (rssi_level == 2)
  1640. ratr_bitmap &= 0x00000ff0;
  1641. else
  1642. ratr_bitmap &= 0x00000ff5;
  1643. break;
  1644. case WIRELESS_MODE_A:
  1645. ratr_index = RATR_INX_WIRELESS_A;
  1646. ratr_bitmap &= 0x00000ff0;
  1647. break;
  1648. case WIRELESS_MODE_N_24G:
  1649. case WIRELESS_MODE_N_5G:
  1650. ratr_index = RATR_INX_WIRELESS_NGB;
  1651. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1652. if (rssi_level == 1)
  1653. ratr_bitmap &= 0x00070000;
  1654. else if (rssi_level == 2)
  1655. ratr_bitmap &= 0x0007f000;
  1656. else
  1657. ratr_bitmap &= 0x0007f005;
  1658. } else {
  1659. if (rtlphy->rf_type == RF_1T2R ||
  1660. rtlphy->rf_type == RF_1T1R) {
  1661. if (curtxbw_40mhz) {
  1662. if (rssi_level == 1)
  1663. ratr_bitmap &= 0x000f0000;
  1664. else if (rssi_level == 2)
  1665. ratr_bitmap &= 0x000ff000;
  1666. else
  1667. ratr_bitmap &= 0x000ff015;
  1668. } else {
  1669. if (rssi_level == 1)
  1670. ratr_bitmap &= 0x000f0000;
  1671. else if (rssi_level == 2)
  1672. ratr_bitmap &= 0x000ff000;
  1673. else
  1674. ratr_bitmap &= 0x000ff005;
  1675. }
  1676. } else {
  1677. if (curtxbw_40mhz) {
  1678. if (rssi_level == 1)
  1679. ratr_bitmap &= 0x0f0f0000;
  1680. else if (rssi_level == 2)
  1681. ratr_bitmap &= 0x0f0ff000;
  1682. else
  1683. ratr_bitmap &= 0x0f0ff015;
  1684. } else {
  1685. if (rssi_level == 1)
  1686. ratr_bitmap &= 0x0f0f0000;
  1687. else if (rssi_level == 2)
  1688. ratr_bitmap &= 0x0f0ff000;
  1689. else
  1690. ratr_bitmap &= 0x0f0ff005;
  1691. }
  1692. }
  1693. }
  1694. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1695. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1696. if (macid == 0)
  1697. shortgi = true;
  1698. else if (macid == 1)
  1699. shortgi = false;
  1700. }
  1701. break;
  1702. default:
  1703. ratr_index = RATR_INX_WIRELESS_NGB;
  1704. if (rtlphy->rf_type == RF_1T2R)
  1705. ratr_bitmap &= 0x000ff0ff;
  1706. else
  1707. ratr_bitmap &= 0x0f0ff0ff;
  1708. break;
  1709. }
  1710. sta_entry->ratr_index = ratr_index;
  1711. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1712. "ratr_bitmap :%x\n", ratr_bitmap);
  1713. /* convert ratr_bitmap to le byte array */
  1714. rate_mask[0] = ratr_bitmap;
  1715. rate_mask[1] = (ratr_bitmap >>= 8);
  1716. rate_mask[2] = (ratr_bitmap >>= 8);
  1717. rate_mask[3] = ((ratr_bitmap >> 8) & 0x0f) | (ratr_index << 4);
  1718. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1719. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1720. "Rate_index:%x, ratr_bitmap: %*phC\n",
  1721. ratr_index, 5, rate_mask);
  1722. rtl8723ae_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1723. }
  1724. void rtl8723ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1725. struct ieee80211_sta *sta, u8 rssi_level)
  1726. {
  1727. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1728. if (rtlpriv->dm.useramask)
  1729. rtl8723ae_update_hal_rate_mask(hw, sta, rssi_level);
  1730. else
  1731. rtl8723ae_update_hal_rate_table(hw, sta);
  1732. }
  1733. void rtl8723ae_update_channel_access_setting(struct ieee80211_hw *hw)
  1734. {
  1735. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1736. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1737. u16 sifs_timer;
  1738. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1739. (u8 *)&mac->slot_time);
  1740. if (!mac->ht_enable)
  1741. sifs_timer = 0x0a0a;
  1742. else
  1743. sifs_timer = 0x1010;
  1744. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1745. }
  1746. bool rtl8723ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1747. {
  1748. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1749. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1750. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1751. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1752. u8 u1tmp;
  1753. bool actuallyset = false;
  1754. if (rtlpriv->rtlhal.being_init_adapter)
  1755. return false;
  1756. if (ppsc->swrf_processing)
  1757. return false;
  1758. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1759. if (ppsc->rfchange_inprogress) {
  1760. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1761. return false;
  1762. } else {
  1763. ppsc->rfchange_inprogress = true;
  1764. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1765. }
  1766. cur_rfstate = ppsc->rfpwr_state;
  1767. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  1768. rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
  1769. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  1770. if (rtlphy->polarity_ctl)
  1771. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  1772. else
  1773. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  1774. if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
  1775. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1776. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1777. e_rfpowerstate_toset = ERFON;
  1778. ppsc->hwradiooff = false;
  1779. actuallyset = true;
  1780. } else if ((ppsc->hwradiooff == false)
  1781. && (e_rfpowerstate_toset == ERFOFF)) {
  1782. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1783. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1784. e_rfpowerstate_toset = ERFOFF;
  1785. ppsc->hwradiooff = true;
  1786. actuallyset = true;
  1787. }
  1788. if (actuallyset) {
  1789. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1790. ppsc->rfchange_inprogress = false;
  1791. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1792. } else {
  1793. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1794. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1795. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1796. ppsc->rfchange_inprogress = false;
  1797. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1798. }
  1799. *valid = 1;
  1800. return !ppsc->hwradiooff;
  1801. }
  1802. void rtl8723ae_set_key(struct ieee80211_hw *hw, u32 key_index,
  1803. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1804. bool is_wepkey, bool clear_all)
  1805. {
  1806. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1807. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1808. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1809. u8 *macaddr = p_macaddr;
  1810. u32 entry_id = 0;
  1811. bool is_pairwise = false;
  1812. static u8 cam_const_addr[4][6] = {
  1813. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1814. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1815. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1816. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1817. };
  1818. static u8 cam_const_broad[] = {
  1819. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1820. };
  1821. if (clear_all) {
  1822. u8 idx = 0;
  1823. u8 cam_offset = 0;
  1824. u8 clear_number = 5;
  1825. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1826. for (idx = 0; idx < clear_number; idx++) {
  1827. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1828. rtl_cam_empty_entry(hw, cam_offset + idx);
  1829. if (idx < 5) {
  1830. memset(rtlpriv->sec.key_buf[idx], 0,
  1831. MAX_KEY_LEN);
  1832. rtlpriv->sec.key_len[idx] = 0;
  1833. }
  1834. }
  1835. } else {
  1836. switch (enc_algo) {
  1837. case WEP40_ENCRYPTION:
  1838. enc_algo = CAM_WEP40;
  1839. break;
  1840. case WEP104_ENCRYPTION:
  1841. enc_algo = CAM_WEP104;
  1842. break;
  1843. case TKIP_ENCRYPTION:
  1844. enc_algo = CAM_TKIP;
  1845. break;
  1846. case AESCCMP_ENCRYPTION:
  1847. enc_algo = CAM_AES;
  1848. break;
  1849. default:
  1850. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1851. "switch case not processed\n");
  1852. enc_algo = CAM_TKIP;
  1853. break;
  1854. }
  1855. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1856. macaddr = cam_const_addr[key_index];
  1857. entry_id = key_index;
  1858. } else {
  1859. if (is_group) {
  1860. macaddr = cam_const_broad;
  1861. entry_id = key_index;
  1862. } else {
  1863. if (mac->opmode == NL80211_IFTYPE_AP) {
  1864. entry_id = rtl_cam_get_free_entry(hw,
  1865. macaddr);
  1866. if (entry_id >= TOTAL_CAM_ENTRY) {
  1867. RT_TRACE(rtlpriv, COMP_SEC,
  1868. DBG_EMERG,
  1869. "Can not find free hw security cam entry\n");
  1870. return;
  1871. }
  1872. } else {
  1873. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1874. }
  1875. key_index = PAIRWISE_KEYIDX;
  1876. is_pairwise = true;
  1877. }
  1878. }
  1879. if (rtlpriv->sec.key_len[key_index] == 0) {
  1880. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1881. "delete one entry, entry_id is %d\n",
  1882. entry_id);
  1883. if (mac->opmode == NL80211_IFTYPE_AP)
  1884. rtl_cam_del_entry(hw, p_macaddr);
  1885. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1886. } else {
  1887. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1888. "add one entry\n");
  1889. if (is_pairwise) {
  1890. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1891. "set Pairwiase key\n");
  1892. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1893. entry_id, enc_algo,
  1894. CAM_CONFIG_NO_USEDK,
  1895. rtlpriv->sec.key_buf[key_index]);
  1896. } else {
  1897. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1898. "set group key\n");
  1899. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1900. rtl_cam_add_one_entry(hw,
  1901. rtlefuse->dev_addr,
  1902. PAIRWISE_KEYIDX,
  1903. CAM_PAIRWISE_KEY_POSITION,
  1904. enc_algo,
  1905. CAM_CONFIG_NO_USEDK,
  1906. rtlpriv->sec.key_buf
  1907. [entry_id]);
  1908. }
  1909. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1910. entry_id, enc_algo,
  1911. CAM_CONFIG_NO_USEDK,
  1912. rtlpriv->sec.key_buf[entry_id]);
  1913. }
  1914. }
  1915. }
  1916. }
  1917. static void rtl8723ae_bt_var_init(struct ieee80211_hw *hw)
  1918. {
  1919. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1920. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1921. pcipriv->bt_coexist.bt_coexistence =
  1922. pcipriv->bt_coexist.eeprom_bt_coexist;
  1923. pcipriv->bt_coexist.bt_ant_num =
  1924. pcipriv->bt_coexist.eeprom_bt_ant_num;
  1925. pcipriv->bt_coexist.bt_coexist_type =
  1926. pcipriv->bt_coexist.eeprom_bt_type;
  1927. pcipriv->bt_coexist.bt_ant_isolation =
  1928. pcipriv->bt_coexist.eeprom_bt_ant_isol;
  1929. pcipriv->bt_coexist.bt_radio_shared_type =
  1930. pcipriv->bt_coexist.eeprom_bt_radio_shared;
  1931. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1932. "BT Coexistance = 0x%x\n",
  1933. pcipriv->bt_coexist.bt_coexistence);
  1934. if (pcipriv->bt_coexist.bt_coexistence) {
  1935. pcipriv->bt_coexist.bt_busy_traffic = false;
  1936. pcipriv->bt_coexist.bt_traffic_mode_set = false;
  1937. pcipriv->bt_coexist.bt_non_traffic_mode_set = false;
  1938. pcipriv->bt_coexist.cstate = 0;
  1939. pcipriv->bt_coexist.previous_state = 0;
  1940. if (pcipriv->bt_coexist.bt_ant_num == ANT_X2) {
  1941. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1942. "BlueTooth BT_Ant_Num = Antx2\n");
  1943. } else if (pcipriv->bt_coexist.bt_ant_num == ANT_X1) {
  1944. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1945. "BlueTooth BT_Ant_Num = Antx1\n");
  1946. }
  1947. switch (pcipriv->bt_coexist.bt_coexist_type) {
  1948. case BT_2WIRE:
  1949. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1950. "BlueTooth BT_CoexistType = BT_2Wire\n");
  1951. break;
  1952. case BT_ISSC_3WIRE:
  1953. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1954. "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
  1955. break;
  1956. case BT_ACCEL:
  1957. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1958. "BlueTooth BT_CoexistType = BT_ACCEL\n");
  1959. break;
  1960. case BT_CSR_BC4:
  1961. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1962. "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
  1963. break;
  1964. case BT_CSR_BC8:
  1965. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1966. "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
  1967. break;
  1968. case BT_RTL8756:
  1969. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1970. "BlueTooth BT_CoexistType = BT_RTL8756\n");
  1971. break;
  1972. default:
  1973. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1974. "BlueTooth BT_CoexistType = Unknown\n");
  1975. break;
  1976. }
  1977. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1978. "BlueTooth BT_Ant_isolation = %d\n",
  1979. pcipriv->bt_coexist.bt_ant_isolation);
  1980. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  1981. "BT_RadioSharedType = 0x%x\n",
  1982. pcipriv->bt_coexist.bt_radio_shared_type);
  1983. pcipriv->bt_coexist.bt_active_zero_cnt = 0;
  1984. pcipriv->bt_coexist.cur_bt_disabled = false;
  1985. pcipriv->bt_coexist.pre_bt_disabled = false;
  1986. }
  1987. }
  1988. void rtl8723ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  1989. bool auto_load_fail, u8 *hwinfo)
  1990. {
  1991. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1992. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1993. u8 value;
  1994. u32 tmpu_32;
  1995. if (!auto_load_fail) {
  1996. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  1997. if (tmpu_32 & BIT(18))
  1998. pcipriv->bt_coexist.eeprom_bt_coexist = 1;
  1999. else
  2000. pcipriv->bt_coexist.eeprom_bt_coexist = 0;
  2001. value = hwinfo[RF_OPTION4];
  2002. pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
  2003. pcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
  2004. pcipriv->bt_coexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
  2005. pcipriv->bt_coexist.eeprom_bt_radio_shared =
  2006. ((value & 0x20) >> 5);
  2007. } else {
  2008. pcipriv->bt_coexist.eeprom_bt_coexist = 0;
  2009. pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
  2010. pcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
  2011. pcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
  2012. pcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  2013. }
  2014. rtl8723ae_bt_var_init(hw);
  2015. }
  2016. void rtl8723ae_bt_reg_init(struct ieee80211_hw *hw)
  2017. {
  2018. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2019. /* 0:Low, 1:High, 2:From Efuse. */
  2020. pcipriv->bt_coexist.reg_bt_iso = 2;
  2021. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2022. pcipriv->bt_coexist.reg_bt_sco = 3;
  2023. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2024. pcipriv->bt_coexist.reg_bt_sco = 0;
  2025. }
  2026. void rtl8723ae_bt_hw_init(struct ieee80211_hw *hw)
  2027. {
  2028. }
  2029. void rtl8723ae_suspend(struct ieee80211_hw *hw)
  2030. {
  2031. }
  2032. void rtl8723ae_resume(struct ieee80211_hw *hw)
  2033. {
  2034. }
  2035. /* Turn on AAP (RCR:bit 0) for promicuous mode. */
  2036. void rtl8723ae_allow_all_destaddr(struct ieee80211_hw *hw,
  2037. bool allow_all_da, bool write_into_reg)
  2038. {
  2039. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2040. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2041. if (allow_all_da) /* Set BIT0 */
  2042. rtlpci->receive_config |= RCR_AAP;
  2043. else /* Clear BIT0 */
  2044. rtlpci->receive_config &= ~RCR_AAP;
  2045. if (write_into_reg)
  2046. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  2047. RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
  2048. "receive_config=0x%08X, write_into_reg=%d\n",
  2049. rtlpci->receive_config, write_into_reg);
  2050. }