trans.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-drv.h"
  71. #include "iwl-trans.h"
  72. #include "iwl-csr.h"
  73. #include "iwl-prph.h"
  74. #include "iwl-agn-hw.h"
  75. #include "internal.h"
  76. static void iwl_pcie_set_pwr_vmain(struct iwl_trans *trans)
  77. {
  78. /*
  79. * (for documentation purposes)
  80. * to set power to V_AUX, do:
  81. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  82. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  83. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  84. ~APMG_PS_CTRL_MSK_PWR_SRC);
  85. */
  86. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  87. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  88. ~APMG_PS_CTRL_MSK_PWR_SRC);
  89. }
  90. /* PCI registers */
  91. #define PCI_CFG_RETRY_TIMEOUT 0x041
  92. static void iwl_pcie_apm_config(struct iwl_trans *trans)
  93. {
  94. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  95. u16 lctl;
  96. /*
  97. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  98. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  99. * If so (likely), disable L0S, so device moves directly L0->L1;
  100. * costs negligible amount of power savings.
  101. * If not (unlikely), enable L0S, so there is at least some
  102. * power savings, even without L1.
  103. */
  104. pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
  105. if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
  106. /* L1-ASPM enabled; disable(!) L0S */
  107. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  108. dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
  109. } else {
  110. /* L1-ASPM disabled; enable(!) L0S */
  111. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  112. dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
  113. }
  114. trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
  115. }
  116. /*
  117. * Start up NIC's basic functionality after it has been reset
  118. * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
  119. * NOTE: This does not load uCode nor start the embedded processor
  120. */
  121. static int iwl_pcie_apm_init(struct iwl_trans *trans)
  122. {
  123. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  124. int ret = 0;
  125. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  126. /*
  127. * Use "set_bit" below rather than "write", to preserve any hardware
  128. * bits already set by default after reset.
  129. */
  130. /* Disable L0S exit timer (platform NMI Work/Around) */
  131. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  132. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  133. /*
  134. * Disable L0s without affecting L1;
  135. * don't wait for ICH L0s (ICH bug W/A)
  136. */
  137. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  138. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  139. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  140. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  141. /*
  142. * Enable HAP INTA (interrupt from management bus) to
  143. * wake device's PCI Express link L1a -> L0s
  144. */
  145. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  146. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  147. iwl_pcie_apm_config(trans);
  148. /* Configure analog phase-lock-loop before activating to D0A */
  149. if (trans->cfg->base_params->pll_cfg_val)
  150. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  151. trans->cfg->base_params->pll_cfg_val);
  152. /*
  153. * Set "initialization complete" bit to move adapter from
  154. * D0U* --> D0A* (powered-up active) state.
  155. */
  156. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  157. /*
  158. * Wait for clock stabilization; once stabilized, access to
  159. * device-internal resources is supported, e.g. iwl_write_prph()
  160. * and accesses to uCode SRAM.
  161. */
  162. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  163. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  164. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  165. if (ret < 0) {
  166. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  167. goto out;
  168. }
  169. /*
  170. * Enable DMA clock and wait for it to stabilize.
  171. *
  172. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  173. * do not disable clocks. This preserves any hardware bits already
  174. * set by default in "CLK_CTRL_REG" after reset.
  175. */
  176. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  177. udelay(20);
  178. /* Disable L1-Active */
  179. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  180. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  181. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  182. out:
  183. return ret;
  184. }
  185. static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
  186. {
  187. int ret = 0;
  188. /* stop device's busmaster DMA activity */
  189. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  190. ret = iwl_poll_bit(trans, CSR_RESET,
  191. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  192. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  193. if (ret)
  194. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  195. IWL_DEBUG_INFO(trans, "stop master\n");
  196. return ret;
  197. }
  198. static void iwl_pcie_apm_stop(struct iwl_trans *trans)
  199. {
  200. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  201. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  202. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  203. /* Stop device's DMA activity */
  204. iwl_pcie_apm_stop_master(trans);
  205. /* Reset the entire device */
  206. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  207. udelay(10);
  208. /*
  209. * Clear "initialization complete" bit to move adapter from
  210. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  211. */
  212. iwl_clear_bit(trans, CSR_GP_CNTRL,
  213. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  214. }
  215. static int iwl_pcie_nic_init(struct iwl_trans *trans)
  216. {
  217. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  218. unsigned long flags;
  219. /* nic_init */
  220. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  221. iwl_pcie_apm_init(trans);
  222. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  223. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  224. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  225. iwl_pcie_set_pwr_vmain(trans);
  226. iwl_op_mode_nic_config(trans->op_mode);
  227. /* Allocate the RX queue, or reset if it is already allocated */
  228. iwl_pcie_rx_init(trans);
  229. /* Allocate or reset and init all Tx and Command queues */
  230. if (iwl_pcie_tx_init(trans))
  231. return -ENOMEM;
  232. if (trans->cfg->base_params->shadow_reg_enable) {
  233. /* enable shadow regs in HW */
  234. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
  235. IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
  236. }
  237. return 0;
  238. }
  239. #define HW_READY_TIMEOUT (50)
  240. /* Note: returns poll_bit return value, which is >= 0 if success */
  241. static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
  242. {
  243. int ret;
  244. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  245. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  246. /* See if we got it */
  247. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  248. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  249. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  250. HW_READY_TIMEOUT);
  251. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  252. return ret;
  253. }
  254. /* Note: returns standard 0/-ERROR code */
  255. static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
  256. {
  257. int ret;
  258. int t = 0;
  259. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  260. ret = iwl_pcie_set_hw_ready(trans);
  261. /* If the card is ready, exit 0 */
  262. if (ret >= 0)
  263. return 0;
  264. /* If HW is not ready, prepare the conditions to check again */
  265. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  266. CSR_HW_IF_CONFIG_REG_PREPARE);
  267. do {
  268. ret = iwl_pcie_set_hw_ready(trans);
  269. if (ret >= 0)
  270. return 0;
  271. usleep_range(200, 1000);
  272. t += 200;
  273. } while (t < 150000);
  274. return ret;
  275. }
  276. /*
  277. * ucode
  278. */
  279. static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
  280. dma_addr_t phy_addr, u32 byte_cnt)
  281. {
  282. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  283. int ret;
  284. trans_pcie->ucode_write_complete = false;
  285. iwl_write_direct32(trans,
  286. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  287. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  288. iwl_write_direct32(trans,
  289. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
  290. dst_addr);
  291. iwl_write_direct32(trans,
  292. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  293. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  294. iwl_write_direct32(trans,
  295. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  296. (iwl_get_dma_hi_addr(phy_addr)
  297. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  298. iwl_write_direct32(trans,
  299. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  300. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  301. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  302. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  303. iwl_write_direct32(trans,
  304. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  305. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  306. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  307. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  308. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  309. trans_pcie->ucode_write_complete, 5 * HZ);
  310. if (!ret) {
  311. IWL_ERR(trans, "Failed to load firmware chunk!\n");
  312. return -ETIMEDOUT;
  313. }
  314. return 0;
  315. }
  316. static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
  317. const struct fw_desc *section)
  318. {
  319. u8 *v_addr;
  320. dma_addr_t p_addr;
  321. u32 offset;
  322. int ret = 0;
  323. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  324. section_num);
  325. v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
  326. if (!v_addr)
  327. return -ENOMEM;
  328. for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
  329. u32 copy_size;
  330. copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
  331. memcpy(v_addr, (u8 *)section->data + offset, copy_size);
  332. ret = iwl_pcie_load_firmware_chunk(trans,
  333. section->offset + offset,
  334. p_addr, copy_size);
  335. if (ret) {
  336. IWL_ERR(trans,
  337. "Could not load the [%d] uCode section\n",
  338. section_num);
  339. break;
  340. }
  341. }
  342. dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
  343. return ret;
  344. }
  345. static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
  346. const struct fw_img *image)
  347. {
  348. int i, ret = 0;
  349. for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
  350. if (!image->sec[i].data)
  351. break;
  352. ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
  353. if (ret)
  354. return ret;
  355. }
  356. /* Remove all resets to allow NIC to operate */
  357. iwl_write32(trans, CSR_RESET, 0);
  358. return 0;
  359. }
  360. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  361. const struct fw_img *fw)
  362. {
  363. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  364. int ret;
  365. bool hw_rfkill;
  366. /* This may fail if AMT took ownership of the device */
  367. if (iwl_pcie_prepare_card_hw(trans)) {
  368. IWL_WARN(trans, "Exit HW not ready\n");
  369. return -EIO;
  370. }
  371. clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
  372. iwl_enable_rfkill_int(trans);
  373. /* If platform's RF_KILL switch is NOT set to KILL */
  374. hw_rfkill = iwl_is_rfkill_set(trans);
  375. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  376. if (hw_rfkill)
  377. return -ERFKILL;
  378. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  379. ret = iwl_pcie_nic_init(trans);
  380. if (ret) {
  381. IWL_ERR(trans, "Unable to init nic\n");
  382. return ret;
  383. }
  384. /* make sure rfkill handshake bits are cleared */
  385. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  386. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  387. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  388. /* clear (again), then enable host interrupts */
  389. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  390. iwl_enable_interrupts(trans);
  391. /* really make sure rfkill handshake bits are cleared */
  392. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  393. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  394. /* Load the given image to the HW */
  395. return iwl_pcie_load_given_ucode(trans, fw);
  396. }
  397. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
  398. {
  399. iwl_pcie_reset_ict(trans);
  400. iwl_pcie_tx_start(trans, scd_addr);
  401. }
  402. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  403. {
  404. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  405. unsigned long flags;
  406. /* tell the device to stop sending interrupts */
  407. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  408. iwl_disable_interrupts(trans);
  409. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  410. /* device going down, Stop using ICT table */
  411. iwl_pcie_disable_ict(trans);
  412. /*
  413. * If a HW restart happens during firmware loading,
  414. * then the firmware loading might call this function
  415. * and later it might be called again due to the
  416. * restart. So don't process again if the device is
  417. * already dead.
  418. */
  419. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  420. iwl_pcie_tx_stop(trans);
  421. iwl_pcie_rx_stop(trans);
  422. /* Power-down device's busmaster DMA clocks */
  423. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  424. APMG_CLK_VAL_DMA_CLK_RQT);
  425. udelay(5);
  426. }
  427. /* Make sure (redundant) we've released our request to stay awake */
  428. iwl_clear_bit(trans, CSR_GP_CNTRL,
  429. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  430. /* Stop the device, and put it in low power state */
  431. iwl_pcie_apm_stop(trans);
  432. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  433. * Clean again the interrupt here
  434. */
  435. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  436. iwl_disable_interrupts(trans);
  437. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  438. iwl_enable_rfkill_int(trans);
  439. /* wait to make sure we flush pending tasklet*/
  440. synchronize_irq(trans_pcie->irq);
  441. tasklet_kill(&trans_pcie->irq_tasklet);
  442. cancel_work_sync(&trans_pcie->rx_replenish);
  443. /* stop and reset the on-board processor */
  444. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  445. /* clear all status bits */
  446. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  447. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  448. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  449. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  450. clear_bit(STATUS_RFKILL, &trans_pcie->status);
  451. }
  452. static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
  453. {
  454. /* let the ucode operate on its own */
  455. iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
  456. CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
  457. iwl_disable_interrupts(trans);
  458. iwl_clear_bit(trans, CSR_GP_CNTRL,
  459. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  460. }
  461. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  462. {
  463. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  464. int err;
  465. bool hw_rfkill;
  466. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  467. if (!trans_pcie->irq_requested) {
  468. tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
  469. iwl_pcie_tasklet, (unsigned long)trans);
  470. iwl_pcie_alloc_ict(trans);
  471. err = request_irq(trans_pcie->irq, iwl_pcie_isr_ict,
  472. IRQF_SHARED, DRV_NAME, trans);
  473. if (err) {
  474. IWL_ERR(trans, "Error allocating IRQ %d\n",
  475. trans_pcie->irq);
  476. goto error;
  477. }
  478. trans_pcie->irq_requested = true;
  479. }
  480. err = iwl_pcie_prepare_card_hw(trans);
  481. if (err) {
  482. IWL_ERR(trans, "Error while preparing HW: %d\n", err);
  483. goto err_free_irq;
  484. }
  485. iwl_pcie_apm_init(trans);
  486. /* From now on, the op_mode will be kept updated about RF kill state */
  487. iwl_enable_rfkill_int(trans);
  488. hw_rfkill = iwl_is_rfkill_set(trans);
  489. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  490. return err;
  491. err_free_irq:
  492. trans_pcie->irq_requested = false;
  493. free_irq(trans_pcie->irq, trans);
  494. error:
  495. iwl_pcie_free_ict(trans);
  496. tasklet_kill(&trans_pcie->irq_tasklet);
  497. return err;
  498. }
  499. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
  500. bool op_mode_leaving)
  501. {
  502. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  503. bool hw_rfkill;
  504. unsigned long flags;
  505. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  506. iwl_disable_interrupts(trans);
  507. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  508. iwl_pcie_apm_stop(trans);
  509. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  510. iwl_disable_interrupts(trans);
  511. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  512. iwl_pcie_disable_ict(trans);
  513. if (!op_mode_leaving) {
  514. /*
  515. * Even if we stop the HW, we still want the RF kill
  516. * interrupt
  517. */
  518. iwl_enable_rfkill_int(trans);
  519. /*
  520. * Check again since the RF kill state may have changed while
  521. * all the interrupts were disabled, in this case we couldn't
  522. * receive the RF kill interrupt and update the state in the
  523. * op_mode.
  524. */
  525. hw_rfkill = iwl_is_rfkill_set(trans);
  526. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  527. }
  528. }
  529. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  530. {
  531. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  532. }
  533. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  534. {
  535. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  536. }
  537. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  538. {
  539. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  540. }
  541. static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
  542. {
  543. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
  544. return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
  545. }
  546. static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
  547. u32 val)
  548. {
  549. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
  550. ((addr & 0x0000FFFF) | (3 << 24)));
  551. iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
  552. }
  553. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  554. const struct iwl_trans_config *trans_cfg)
  555. {
  556. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  557. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  558. trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
  559. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  560. trans_pcie->n_no_reclaim_cmds = 0;
  561. else
  562. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  563. if (trans_pcie->n_no_reclaim_cmds)
  564. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  565. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  566. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  567. if (trans_pcie->rx_buf_size_8k)
  568. trans_pcie->rx_page_order = get_order(8 * 1024);
  569. else
  570. trans_pcie->rx_page_order = get_order(4 * 1024);
  571. trans_pcie->wd_timeout =
  572. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  573. trans_pcie->command_names = trans_cfg->command_names;
  574. }
  575. void iwl_trans_pcie_free(struct iwl_trans *trans)
  576. {
  577. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  578. iwl_pcie_tx_free(trans);
  579. iwl_pcie_rx_free(trans);
  580. if (trans_pcie->irq_requested == true) {
  581. free_irq(trans_pcie->irq, trans);
  582. iwl_pcie_free_ict(trans);
  583. }
  584. pci_disable_msi(trans_pcie->pci_dev);
  585. iounmap(trans_pcie->hw_base);
  586. pci_release_regions(trans_pcie->pci_dev);
  587. pci_disable_device(trans_pcie->pci_dev);
  588. kmem_cache_destroy(trans->dev_cmd_pool);
  589. kfree(trans);
  590. }
  591. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  592. {
  593. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  594. if (state)
  595. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  596. else
  597. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  598. }
  599. #ifdef CONFIG_PM_SLEEP
  600. static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
  601. {
  602. return 0;
  603. }
  604. static int iwl_trans_pcie_resume(struct iwl_trans *trans)
  605. {
  606. bool hw_rfkill;
  607. iwl_enable_rfkill_int(trans);
  608. hw_rfkill = iwl_is_rfkill_set(trans);
  609. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  610. if (!hw_rfkill)
  611. iwl_enable_interrupts(trans);
  612. return 0;
  613. }
  614. #endif /* CONFIG_PM_SLEEP */
  615. #define IWL_FLUSH_WAIT_MS 2000
  616. static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
  617. {
  618. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  619. struct iwl_txq *txq;
  620. struct iwl_queue *q;
  621. int cnt;
  622. unsigned long now = jiffies;
  623. int ret = 0;
  624. /* waiting for all the tx frames complete might take a while */
  625. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  626. if (cnt == trans_pcie->cmd_queue)
  627. continue;
  628. txq = &trans_pcie->txq[cnt];
  629. q = &txq->q;
  630. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  631. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  632. msleep(1);
  633. if (q->read_ptr != q->write_ptr) {
  634. IWL_ERR(trans, "fail to flush all tx fifo queues\n");
  635. ret = -ETIMEDOUT;
  636. break;
  637. }
  638. }
  639. return ret;
  640. }
  641. static const char *get_fh_string(int cmd)
  642. {
  643. #define IWL_CMD(x) case x: return #x
  644. switch (cmd) {
  645. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  646. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  647. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  648. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  649. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  650. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  651. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  652. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  653. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  654. default:
  655. return "UNKNOWN";
  656. }
  657. #undef IWL_CMD
  658. }
  659. int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf)
  660. {
  661. int i;
  662. static const u32 fh_tbl[] = {
  663. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  664. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  665. FH_RSCSR_CHNL0_WPTR,
  666. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  667. FH_MEM_RSSR_SHARED_CTRL_REG,
  668. FH_MEM_RSSR_RX_STATUS_REG,
  669. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  670. FH_TSSR_TX_STATUS_REG,
  671. FH_TSSR_TX_ERROR_REG
  672. };
  673. #ifdef CONFIG_IWLWIFI_DEBUGFS
  674. if (buf) {
  675. int pos = 0;
  676. size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  677. *buf = kmalloc(bufsz, GFP_KERNEL);
  678. if (!*buf)
  679. return -ENOMEM;
  680. pos += scnprintf(*buf + pos, bufsz - pos,
  681. "FH register values:\n");
  682. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
  683. pos += scnprintf(*buf + pos, bufsz - pos,
  684. " %34s: 0X%08x\n",
  685. get_fh_string(fh_tbl[i]),
  686. iwl_read_direct32(trans, fh_tbl[i]));
  687. return pos;
  688. }
  689. #endif
  690. IWL_ERR(trans, "FH register values:\n");
  691. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
  692. IWL_ERR(trans, " %34s: 0X%08x\n",
  693. get_fh_string(fh_tbl[i]),
  694. iwl_read_direct32(trans, fh_tbl[i]));
  695. return 0;
  696. }
  697. static const char *get_csr_string(int cmd)
  698. {
  699. #define IWL_CMD(x) case x: return #x
  700. switch (cmd) {
  701. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  702. IWL_CMD(CSR_INT_COALESCING);
  703. IWL_CMD(CSR_INT);
  704. IWL_CMD(CSR_INT_MASK);
  705. IWL_CMD(CSR_FH_INT_STATUS);
  706. IWL_CMD(CSR_GPIO_IN);
  707. IWL_CMD(CSR_RESET);
  708. IWL_CMD(CSR_GP_CNTRL);
  709. IWL_CMD(CSR_HW_REV);
  710. IWL_CMD(CSR_EEPROM_REG);
  711. IWL_CMD(CSR_EEPROM_GP);
  712. IWL_CMD(CSR_OTP_GP_REG);
  713. IWL_CMD(CSR_GIO_REG);
  714. IWL_CMD(CSR_GP_UCODE_REG);
  715. IWL_CMD(CSR_GP_DRIVER_REG);
  716. IWL_CMD(CSR_UCODE_DRV_GP1);
  717. IWL_CMD(CSR_UCODE_DRV_GP2);
  718. IWL_CMD(CSR_LED_REG);
  719. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  720. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  721. IWL_CMD(CSR_ANA_PLL_CFG);
  722. IWL_CMD(CSR_HW_REV_WA_REG);
  723. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  724. default:
  725. return "UNKNOWN";
  726. }
  727. #undef IWL_CMD
  728. }
  729. void iwl_pcie_dump_csr(struct iwl_trans *trans)
  730. {
  731. int i;
  732. static const u32 csr_tbl[] = {
  733. CSR_HW_IF_CONFIG_REG,
  734. CSR_INT_COALESCING,
  735. CSR_INT,
  736. CSR_INT_MASK,
  737. CSR_FH_INT_STATUS,
  738. CSR_GPIO_IN,
  739. CSR_RESET,
  740. CSR_GP_CNTRL,
  741. CSR_HW_REV,
  742. CSR_EEPROM_REG,
  743. CSR_EEPROM_GP,
  744. CSR_OTP_GP_REG,
  745. CSR_GIO_REG,
  746. CSR_GP_UCODE_REG,
  747. CSR_GP_DRIVER_REG,
  748. CSR_UCODE_DRV_GP1,
  749. CSR_UCODE_DRV_GP2,
  750. CSR_LED_REG,
  751. CSR_DRAM_INT_TBL_REG,
  752. CSR_GIO_CHICKEN_BITS,
  753. CSR_ANA_PLL_CFG,
  754. CSR_HW_REV_WA_REG,
  755. CSR_DBG_HPET_MEM_REG
  756. };
  757. IWL_ERR(trans, "CSR values:\n");
  758. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  759. "CSR_INT_PERIODIC_REG)\n");
  760. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  761. IWL_ERR(trans, " %25s: 0X%08x\n",
  762. get_csr_string(csr_tbl[i]),
  763. iwl_read32(trans, csr_tbl[i]));
  764. }
  765. }
  766. #ifdef CONFIG_IWLWIFI_DEBUGFS
  767. /* create and remove of files */
  768. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  769. if (!debugfs_create_file(#name, mode, parent, trans, \
  770. &iwl_dbgfs_##name##_ops)) \
  771. goto err; \
  772. } while (0)
  773. /* file operation */
  774. #define DEBUGFS_READ_FUNC(name) \
  775. static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
  776. char __user *user_buf, \
  777. size_t count, loff_t *ppos);
  778. #define DEBUGFS_WRITE_FUNC(name) \
  779. static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
  780. const char __user *user_buf, \
  781. size_t count, loff_t *ppos);
  782. #define DEBUGFS_READ_FILE_OPS(name) \
  783. DEBUGFS_READ_FUNC(name); \
  784. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  785. .read = iwl_dbgfs_##name##_read, \
  786. .open = simple_open, \
  787. .llseek = generic_file_llseek, \
  788. };
  789. #define DEBUGFS_WRITE_FILE_OPS(name) \
  790. DEBUGFS_WRITE_FUNC(name); \
  791. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  792. .write = iwl_dbgfs_##name##_write, \
  793. .open = simple_open, \
  794. .llseek = generic_file_llseek, \
  795. };
  796. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  797. DEBUGFS_READ_FUNC(name); \
  798. DEBUGFS_WRITE_FUNC(name); \
  799. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  800. .write = iwl_dbgfs_##name##_write, \
  801. .read = iwl_dbgfs_##name##_read, \
  802. .open = simple_open, \
  803. .llseek = generic_file_llseek, \
  804. };
  805. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  806. char __user *user_buf,
  807. size_t count, loff_t *ppos)
  808. {
  809. struct iwl_trans *trans = file->private_data;
  810. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  811. struct iwl_txq *txq;
  812. struct iwl_queue *q;
  813. char *buf;
  814. int pos = 0;
  815. int cnt;
  816. int ret;
  817. size_t bufsz;
  818. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  819. if (!trans_pcie->txq)
  820. return -EAGAIN;
  821. buf = kzalloc(bufsz, GFP_KERNEL);
  822. if (!buf)
  823. return -ENOMEM;
  824. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  825. txq = &trans_pcie->txq[cnt];
  826. q = &txq->q;
  827. pos += scnprintf(buf + pos, bufsz - pos,
  828. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  829. cnt, q->read_ptr, q->write_ptr,
  830. !!test_bit(cnt, trans_pcie->queue_used),
  831. !!test_bit(cnt, trans_pcie->queue_stopped));
  832. }
  833. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  834. kfree(buf);
  835. return ret;
  836. }
  837. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  838. char __user *user_buf,
  839. size_t count, loff_t *ppos)
  840. {
  841. struct iwl_trans *trans = file->private_data;
  842. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  843. struct iwl_rxq *rxq = &trans_pcie->rxq;
  844. char buf[256];
  845. int pos = 0;
  846. const size_t bufsz = sizeof(buf);
  847. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  848. rxq->read);
  849. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  850. rxq->write);
  851. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  852. rxq->free_count);
  853. if (rxq->rb_stts) {
  854. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  855. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  856. } else {
  857. pos += scnprintf(buf + pos, bufsz - pos,
  858. "closed_rb_num: Not Allocated\n");
  859. }
  860. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  861. }
  862. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  863. char __user *user_buf,
  864. size_t count, loff_t *ppos)
  865. {
  866. struct iwl_trans *trans = file->private_data;
  867. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  868. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  869. int pos = 0;
  870. char *buf;
  871. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  872. ssize_t ret;
  873. buf = kzalloc(bufsz, GFP_KERNEL);
  874. if (!buf)
  875. return -ENOMEM;
  876. pos += scnprintf(buf + pos, bufsz - pos,
  877. "Interrupt Statistics Report:\n");
  878. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  879. isr_stats->hw);
  880. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  881. isr_stats->sw);
  882. if (isr_stats->sw || isr_stats->hw) {
  883. pos += scnprintf(buf + pos, bufsz - pos,
  884. "\tLast Restarting Code: 0x%X\n",
  885. isr_stats->err_code);
  886. }
  887. #ifdef CONFIG_IWLWIFI_DEBUG
  888. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  889. isr_stats->sch);
  890. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  891. isr_stats->alive);
  892. #endif
  893. pos += scnprintf(buf + pos, bufsz - pos,
  894. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  895. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  896. isr_stats->ctkill);
  897. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  898. isr_stats->wakeup);
  899. pos += scnprintf(buf + pos, bufsz - pos,
  900. "Rx command responses:\t\t %u\n", isr_stats->rx);
  901. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  902. isr_stats->tx);
  903. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  904. isr_stats->unhandled);
  905. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  906. kfree(buf);
  907. return ret;
  908. }
  909. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  910. const char __user *user_buf,
  911. size_t count, loff_t *ppos)
  912. {
  913. struct iwl_trans *trans = file->private_data;
  914. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  915. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  916. char buf[8];
  917. int buf_size;
  918. u32 reset_flag;
  919. memset(buf, 0, sizeof(buf));
  920. buf_size = min(count, sizeof(buf) - 1);
  921. if (copy_from_user(buf, user_buf, buf_size))
  922. return -EFAULT;
  923. if (sscanf(buf, "%x", &reset_flag) != 1)
  924. return -EFAULT;
  925. if (reset_flag == 0)
  926. memset(isr_stats, 0, sizeof(*isr_stats));
  927. return count;
  928. }
  929. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  930. const char __user *user_buf,
  931. size_t count, loff_t *ppos)
  932. {
  933. struct iwl_trans *trans = file->private_data;
  934. char buf[8];
  935. int buf_size;
  936. int csr;
  937. memset(buf, 0, sizeof(buf));
  938. buf_size = min(count, sizeof(buf) - 1);
  939. if (copy_from_user(buf, user_buf, buf_size))
  940. return -EFAULT;
  941. if (sscanf(buf, "%d", &csr) != 1)
  942. return -EFAULT;
  943. iwl_pcie_dump_csr(trans);
  944. return count;
  945. }
  946. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  947. char __user *user_buf,
  948. size_t count, loff_t *ppos)
  949. {
  950. struct iwl_trans *trans = file->private_data;
  951. char *buf = NULL;
  952. int pos = 0;
  953. ssize_t ret = -EFAULT;
  954. ret = pos = iwl_pcie_dump_fh(trans, &buf);
  955. if (buf) {
  956. ret = simple_read_from_buffer(user_buf,
  957. count, ppos, buf, pos);
  958. kfree(buf);
  959. }
  960. return ret;
  961. }
  962. static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
  963. const char __user *user_buf,
  964. size_t count, loff_t *ppos)
  965. {
  966. struct iwl_trans *trans = file->private_data;
  967. if (!trans->op_mode)
  968. return -EAGAIN;
  969. local_bh_disable();
  970. iwl_op_mode_nic_error(trans->op_mode);
  971. local_bh_enable();
  972. return count;
  973. }
  974. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  975. DEBUGFS_READ_FILE_OPS(fh_reg);
  976. DEBUGFS_READ_FILE_OPS(rx_queue);
  977. DEBUGFS_READ_FILE_OPS(tx_queue);
  978. DEBUGFS_WRITE_FILE_OPS(csr);
  979. DEBUGFS_WRITE_FILE_OPS(fw_restart);
  980. /*
  981. * Create the debugfs files and directories
  982. *
  983. */
  984. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  985. struct dentry *dir)
  986. {
  987. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  988. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  989. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  990. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  991. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  992. DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
  993. return 0;
  994. err:
  995. IWL_ERR(trans, "failed to create the trans debugfs entry\n");
  996. return -ENOMEM;
  997. }
  998. #else
  999. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1000. struct dentry *dir)
  1001. {
  1002. return 0;
  1003. }
  1004. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1005. static const struct iwl_trans_ops trans_ops_pcie = {
  1006. .start_hw = iwl_trans_pcie_start_hw,
  1007. .stop_hw = iwl_trans_pcie_stop_hw,
  1008. .fw_alive = iwl_trans_pcie_fw_alive,
  1009. .start_fw = iwl_trans_pcie_start_fw,
  1010. .stop_device = iwl_trans_pcie_stop_device,
  1011. .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
  1012. .send_cmd = iwl_trans_pcie_send_hcmd,
  1013. .tx = iwl_trans_pcie_tx,
  1014. .reclaim = iwl_trans_pcie_reclaim,
  1015. .txq_disable = iwl_trans_pcie_txq_disable,
  1016. .txq_enable = iwl_trans_pcie_txq_enable,
  1017. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1018. .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
  1019. #ifdef CONFIG_PM_SLEEP
  1020. .suspend = iwl_trans_pcie_suspend,
  1021. .resume = iwl_trans_pcie_resume,
  1022. #endif
  1023. .write8 = iwl_trans_pcie_write8,
  1024. .write32 = iwl_trans_pcie_write32,
  1025. .read32 = iwl_trans_pcie_read32,
  1026. .read_prph = iwl_trans_pcie_read_prph,
  1027. .write_prph = iwl_trans_pcie_write_prph,
  1028. .configure = iwl_trans_pcie_configure,
  1029. .set_pmi = iwl_trans_pcie_set_pmi,
  1030. };
  1031. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1032. const struct pci_device_id *ent,
  1033. const struct iwl_cfg *cfg)
  1034. {
  1035. struct iwl_trans_pcie *trans_pcie;
  1036. struct iwl_trans *trans;
  1037. u16 pci_cmd;
  1038. int err;
  1039. trans = kzalloc(sizeof(struct iwl_trans) +
  1040. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1041. if (!trans)
  1042. return NULL;
  1043. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1044. trans->ops = &trans_ops_pcie;
  1045. trans->cfg = cfg;
  1046. trans_pcie->trans = trans;
  1047. spin_lock_init(&trans_pcie->irq_lock);
  1048. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1049. /* W/A - seems to solve weird behavior. We need to remove this if we
  1050. * don't want to stay in L1 all the time. This wastes a lot of power */
  1051. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  1052. PCIE_LINK_STATE_CLKPM);
  1053. if (pci_enable_device(pdev)) {
  1054. err = -ENODEV;
  1055. goto out_no_pci;
  1056. }
  1057. pci_set_master(pdev);
  1058. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1059. if (!err)
  1060. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1061. if (err) {
  1062. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1063. if (!err)
  1064. err = pci_set_consistent_dma_mask(pdev,
  1065. DMA_BIT_MASK(32));
  1066. /* both attempts failed: */
  1067. if (err) {
  1068. dev_err(&pdev->dev, "No suitable DMA available\n");
  1069. goto out_pci_disable_device;
  1070. }
  1071. }
  1072. err = pci_request_regions(pdev, DRV_NAME);
  1073. if (err) {
  1074. dev_err(&pdev->dev, "pci_request_regions failed\n");
  1075. goto out_pci_disable_device;
  1076. }
  1077. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1078. if (!trans_pcie->hw_base) {
  1079. dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
  1080. err = -ENODEV;
  1081. goto out_pci_release_regions;
  1082. }
  1083. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1084. * PCI Tx retries from interfering with C3 CPU state */
  1085. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1086. err = pci_enable_msi(pdev);
  1087. if (err) {
  1088. dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
  1089. /* enable rfkill interrupt: hw bug w/a */
  1090. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1091. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1092. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1093. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1094. }
  1095. }
  1096. trans->dev = &pdev->dev;
  1097. trans_pcie->irq = pdev->irq;
  1098. trans_pcie->pci_dev = pdev;
  1099. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1100. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1101. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1102. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1103. /* Initialize the wait queue for commands */
  1104. init_waitqueue_head(&trans_pcie->wait_command_queue);
  1105. spin_lock_init(&trans->reg_lock);
  1106. snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
  1107. "iwl_cmd_pool:%s", dev_name(trans->dev));
  1108. trans->dev_cmd_headroom = 0;
  1109. trans->dev_cmd_pool =
  1110. kmem_cache_create(trans->dev_cmd_pool_name,
  1111. sizeof(struct iwl_device_cmd)
  1112. + trans->dev_cmd_headroom,
  1113. sizeof(void *),
  1114. SLAB_HWCACHE_ALIGN,
  1115. NULL);
  1116. if (!trans->dev_cmd_pool)
  1117. goto out_pci_disable_msi;
  1118. return trans;
  1119. out_pci_disable_msi:
  1120. pci_disable_msi(pdev);
  1121. out_pci_release_regions:
  1122. pci_release_regions(pdev);
  1123. out_pci_disable_device:
  1124. pci_disable_device(pdev);
  1125. out_no_pci:
  1126. kfree(trans);
  1127. return NULL;
  1128. }