internal.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #ifndef __iwl_trans_int_pcie_h__
  30. #define __iwl_trans_int_pcie_h__
  31. #include <linux/spinlock.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/wait.h>
  35. #include <linux/pci.h>
  36. #include <linux/timer.h>
  37. #include "iwl-fh.h"
  38. #include "iwl-csr.h"
  39. #include "iwl-trans.h"
  40. #include "iwl-debug.h"
  41. #include "iwl-io.h"
  42. #include "iwl-op-mode.h"
  43. struct iwl_host_cmd;
  44. /*This file includes the declaration that are internal to the
  45. * trans_pcie layer */
  46. struct iwl_rx_mem_buffer {
  47. dma_addr_t page_dma;
  48. struct page *page;
  49. struct list_head list;
  50. };
  51. /**
  52. * struct isr_statistics - interrupt statistics
  53. *
  54. */
  55. struct isr_statistics {
  56. u32 hw;
  57. u32 sw;
  58. u32 err_code;
  59. u32 sch;
  60. u32 alive;
  61. u32 rfkill;
  62. u32 ctkill;
  63. u32 wakeup;
  64. u32 rx;
  65. u32 tx;
  66. u32 unhandled;
  67. };
  68. /**
  69. * struct iwl_rxq - Rx queue
  70. * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
  71. * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
  72. * @pool:
  73. * @queue:
  74. * @read: Shared index to newest available Rx buffer
  75. * @write: Shared index to oldest written Rx packet
  76. * @free_count: Number of pre-allocated buffers in rx_free
  77. * @write_actual:
  78. * @rx_free: list of free SKBs for use
  79. * @rx_used: List of Rx buffers with no SKB
  80. * @need_update: flag to indicate we need to update read/write index
  81. * @rb_stts: driver's pointer to receive buffer status
  82. * @rb_stts_dma: bus address of receive buffer status
  83. * @lock:
  84. *
  85. * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
  86. */
  87. struct iwl_rxq {
  88. __le32 *bd;
  89. dma_addr_t bd_dma;
  90. struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
  91. struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
  92. u32 read;
  93. u32 write;
  94. u32 free_count;
  95. u32 write_actual;
  96. struct list_head rx_free;
  97. struct list_head rx_used;
  98. int need_update;
  99. struct iwl_rb_status *rb_stts;
  100. dma_addr_t rb_stts_dma;
  101. spinlock_t lock;
  102. };
  103. struct iwl_dma_ptr {
  104. dma_addr_t dma;
  105. void *addr;
  106. size_t size;
  107. };
  108. /**
  109. * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
  110. * @index -- current index
  111. * @n_bd -- total number of entries in queue (must be power of 2)
  112. */
  113. static inline int iwl_queue_inc_wrap(int index, int n_bd)
  114. {
  115. return ++index & (n_bd - 1);
  116. }
  117. /**
  118. * iwl_queue_dec_wrap - decrement queue index, wrap back to end
  119. * @index -- current index
  120. * @n_bd -- total number of entries in queue (must be power of 2)
  121. */
  122. static inline int iwl_queue_dec_wrap(int index, int n_bd)
  123. {
  124. return --index & (n_bd - 1);
  125. }
  126. struct iwl_cmd_meta {
  127. /* only for SYNC commands, iff the reply skb is wanted */
  128. struct iwl_host_cmd *source;
  129. DEFINE_DMA_UNMAP_ADDR(mapping);
  130. DEFINE_DMA_UNMAP_LEN(len);
  131. u32 flags;
  132. };
  133. /*
  134. * Generic queue structure
  135. *
  136. * Contains common data for Rx and Tx queues.
  137. *
  138. * Note the difference between n_bd and n_window: the hardware
  139. * always assumes 256 descriptors, so n_bd is always 256 (unless
  140. * there might be HW changes in the future). For the normal TX
  141. * queues, n_window, which is the size of the software queue data
  142. * is also 256; however, for the command queue, n_window is only
  143. * 32 since we don't need so many commands pending. Since the HW
  144. * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
  145. * the software buffers (in the variables @meta, @txb in struct
  146. * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
  147. * the same struct) have 256.
  148. * This means that we end up with the following:
  149. * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
  150. * SW entries: | 0 | ... | 31 |
  151. * where N is a number between 0 and 7. This means that the SW
  152. * data is a window overlayed over the HW queue.
  153. */
  154. struct iwl_queue {
  155. int n_bd; /* number of BDs in this queue */
  156. int write_ptr; /* 1-st empty entry (index) host_w*/
  157. int read_ptr; /* last used entry (index) host_r*/
  158. /* use for monitoring and recovering the stuck queue */
  159. dma_addr_t dma_addr; /* physical addr for BD's */
  160. int n_window; /* safe queue window */
  161. u32 id;
  162. int low_mark; /* low watermark, resume queue if free
  163. * space more than this */
  164. int high_mark; /* high watermark, stop queue if free
  165. * space less than this */
  166. };
  167. #define TFD_TX_CMD_SLOTS 256
  168. #define TFD_CMD_SLOTS 32
  169. struct iwl_pcie_txq_entry {
  170. struct iwl_device_cmd *cmd;
  171. struct iwl_device_cmd *copy_cmd;
  172. struct sk_buff *skb;
  173. /* buffer to free after command completes */
  174. const void *free_buf;
  175. struct iwl_cmd_meta meta;
  176. };
  177. /**
  178. * struct iwl_txq - Tx Queue for DMA
  179. * @q: generic Rx/Tx queue descriptor
  180. * @tfds: transmit frame descriptors (DMA memory)
  181. * @entries: transmit entries (driver state)
  182. * @lock: queue lock
  183. * @stuck_timer: timer that fires if queue gets stuck
  184. * @trans_pcie: pointer back to transport (for timer)
  185. * @need_update: indicates need to update read/write index
  186. * @active: stores if queue is active
  187. *
  188. * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
  189. * descriptors) and required locking structures.
  190. */
  191. struct iwl_txq {
  192. struct iwl_queue q;
  193. struct iwl_tfd *tfds;
  194. struct iwl_pcie_txq_entry *entries;
  195. spinlock_t lock;
  196. struct timer_list stuck_timer;
  197. struct iwl_trans_pcie *trans_pcie;
  198. u8 need_update;
  199. u8 active;
  200. };
  201. /**
  202. * struct iwl_trans_pcie - PCIe transport specific data
  203. * @rxq: all the RX queue data
  204. * @rx_replenish: work that will be called when buffers need to be allocated
  205. * @drv - pointer to iwl_drv
  206. * @trans: pointer to the generic transport area
  207. * @irq - the irq number for the device
  208. * @irq_requested: true when the irq has been requested
  209. * @scd_base_addr: scheduler sram base address in SRAM
  210. * @scd_bc_tbls: pointer to the byte count table of the scheduler
  211. * @kw: keep warm address
  212. * @pci_dev: basic pci-network driver stuff
  213. * @hw_base: pci hardware address support
  214. * @ucode_write_complete: indicates that the ucode has been copied.
  215. * @ucode_write_waitq: wait queue for uCode load
  216. * @status - transport specific status flags
  217. * @cmd_queue - command queue number
  218. * @rx_buf_size_8k: 8 kB RX buffer size
  219. * @rx_page_order: page order for receive buffer size
  220. * @wd_timeout: queue watchdog timeout (jiffies)
  221. */
  222. struct iwl_trans_pcie {
  223. struct iwl_rxq rxq;
  224. struct work_struct rx_replenish;
  225. struct iwl_trans *trans;
  226. struct iwl_drv *drv;
  227. /* INT ICT Table */
  228. __le32 *ict_tbl;
  229. dma_addr_t ict_tbl_dma;
  230. int ict_index;
  231. u32 inta;
  232. bool use_ict;
  233. bool irq_requested;
  234. struct tasklet_struct irq_tasklet;
  235. struct isr_statistics isr_stats;
  236. unsigned int irq;
  237. spinlock_t irq_lock;
  238. u32 inta_mask;
  239. u32 scd_base_addr;
  240. struct iwl_dma_ptr scd_bc_tbls;
  241. struct iwl_dma_ptr kw;
  242. struct iwl_txq *txq;
  243. unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  244. unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
  245. /* PCI bus related data */
  246. struct pci_dev *pci_dev;
  247. void __iomem *hw_base;
  248. bool ucode_write_complete;
  249. wait_queue_head_t ucode_write_waitq;
  250. wait_queue_head_t wait_command_queue;
  251. unsigned long status;
  252. u8 cmd_queue;
  253. u8 cmd_fifo;
  254. u8 n_no_reclaim_cmds;
  255. u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
  256. bool rx_buf_size_8k;
  257. u32 rx_page_order;
  258. const char **command_names;
  259. /* queue watchdog */
  260. unsigned long wd_timeout;
  261. };
  262. /**
  263. * enum iwl_pcie_status: status of the PCIe transport
  264. * @STATUS_HCMD_ACTIVE: a SYNC command is being processed
  265. * @STATUS_DEVICE_ENABLED: APM is enabled
  266. * @STATUS_TPOWER_PMI: the device might be asleep (need to wake it up)
  267. * @STATUS_INT_ENABLED: interrupts are enabled
  268. * @STATUS_RFKILL: the HW RFkill switch is in KILL position
  269. * @STATUS_FW_ERROR: the fw is in error state
  270. */
  271. enum iwl_pcie_status {
  272. STATUS_HCMD_ACTIVE,
  273. STATUS_DEVICE_ENABLED,
  274. STATUS_TPOWER_PMI,
  275. STATUS_INT_ENABLED,
  276. STATUS_RFKILL,
  277. STATUS_FW_ERROR,
  278. };
  279. #define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
  280. ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
  281. static inline struct iwl_trans *
  282. iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
  283. {
  284. return container_of((void *)trans_pcie, struct iwl_trans,
  285. trans_specific);
  286. }
  287. /*
  288. * Convention: trans API functions: iwl_trans_pcie_XXX
  289. * Other functions: iwl_pcie_XXX
  290. */
  291. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  292. const struct pci_device_id *ent,
  293. const struct iwl_cfg *cfg);
  294. void iwl_trans_pcie_free(struct iwl_trans *trans);
  295. /*****************************************************
  296. * RX
  297. ******************************************************/
  298. int iwl_pcie_rx_init(struct iwl_trans *trans);
  299. void iwl_pcie_tasklet(struct iwl_trans *trans);
  300. int iwl_pcie_rx_stop(struct iwl_trans *trans);
  301. void iwl_pcie_rx_free(struct iwl_trans *trans);
  302. /*****************************************************
  303. * ICT - interrupt handling
  304. ******************************************************/
  305. irqreturn_t iwl_pcie_isr_ict(int irq, void *data);
  306. int iwl_pcie_alloc_ict(struct iwl_trans *trans);
  307. void iwl_pcie_free_ict(struct iwl_trans *trans);
  308. void iwl_pcie_reset_ict(struct iwl_trans *trans);
  309. void iwl_pcie_disable_ict(struct iwl_trans *trans);
  310. /*****************************************************
  311. * TX / HCMD
  312. ******************************************************/
  313. int iwl_pcie_tx_init(struct iwl_trans *trans);
  314. void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
  315. int iwl_pcie_tx_stop(struct iwl_trans *trans);
  316. void iwl_pcie_tx_free(struct iwl_trans *trans);
  317. void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
  318. int sta_id, int tid, int frame_limit, u16 ssn);
  319. void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue);
  320. int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  321. struct iwl_device_cmd *dev_cmd, int txq_id);
  322. void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_txq *txq);
  323. int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
  324. void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
  325. struct iwl_rx_cmd_buffer *rxb, int handler_status);
  326. void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  327. struct sk_buff_head *skbs);
  328. /*****************************************************
  329. * Error handling
  330. ******************************************************/
  331. int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf);
  332. void iwl_pcie_dump_csr(struct iwl_trans *trans);
  333. /*****************************************************
  334. * Helpers
  335. ******************************************************/
  336. static inline void iwl_disable_interrupts(struct iwl_trans *trans)
  337. {
  338. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  339. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  340. /* disable interrupts from uCode/NIC to host */
  341. iwl_write32(trans, CSR_INT_MASK, 0x00000000);
  342. /* acknowledge/clear/reset any interrupts still pending
  343. * from uCode or flow handler (Rx/Tx DMA) */
  344. iwl_write32(trans, CSR_INT, 0xffffffff);
  345. iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
  346. IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
  347. }
  348. static inline void iwl_enable_interrupts(struct iwl_trans *trans)
  349. {
  350. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  351. IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
  352. set_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  353. iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
  354. }
  355. static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
  356. {
  357. IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
  358. iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
  359. }
  360. static inline void iwl_wake_queue(struct iwl_trans *trans,
  361. struct iwl_txq *txq)
  362. {
  363. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  364. if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
  365. IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
  366. iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
  367. }
  368. }
  369. static inline void iwl_stop_queue(struct iwl_trans *trans,
  370. struct iwl_txq *txq)
  371. {
  372. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  373. if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
  374. iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
  375. IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
  376. } else
  377. IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
  378. txq->q.id);
  379. }
  380. static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
  381. {
  382. return q->write_ptr >= q->read_ptr ?
  383. (i >= q->read_ptr && i < q->write_ptr) :
  384. !(i < q->read_ptr && i >= q->write_ptr);
  385. }
  386. static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
  387. {
  388. return index & (q->n_window - 1);
  389. }
  390. static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie,
  391. u8 cmd)
  392. {
  393. if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
  394. return "UNKNOWN";
  395. return trans_pcie->command_names[cmd];
  396. }
  397. static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
  398. {
  399. return !(iwl_read32(trans, CSR_GP_CNTRL) &
  400. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
  401. }
  402. #endif /* __iwl_trans_int_pcie_h__ */