link.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. /*
  18. * TX polling - checks if the TX engine is stuck somewhere
  19. * and issues a chip reset if so.
  20. */
  21. void ath_tx_complete_poll_work(struct work_struct *work)
  22. {
  23. struct ath_softc *sc = container_of(work, struct ath_softc,
  24. tx_complete_work.work);
  25. struct ath_txq *txq;
  26. int i;
  27. bool needreset = false;
  28. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  29. if (ATH_TXQ_SETUP(sc, i)) {
  30. txq = &sc->tx.txq[i];
  31. ath_txq_lock(sc, txq);
  32. if (txq->axq_depth) {
  33. if (txq->axq_tx_inprogress) {
  34. needreset = true;
  35. ath_txq_unlock(sc, txq);
  36. break;
  37. } else {
  38. txq->axq_tx_inprogress = true;
  39. }
  40. }
  41. ath_txq_unlock_complete(sc, txq);
  42. }
  43. if (needreset) {
  44. ath_dbg(ath9k_hw_common(sc->sc_ah), RESET,
  45. "tx hung, resetting the chip\n");
  46. ath9k_queue_reset(sc, RESET_TYPE_TX_HANG);
  47. return;
  48. }
  49. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  50. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  51. }
  52. /*
  53. * Checks if the BB/MAC is hung.
  54. */
  55. void ath_hw_check(struct work_struct *work)
  56. {
  57. struct ath_softc *sc = container_of(work, struct ath_softc, hw_check_work);
  58. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  59. unsigned long flags;
  60. int busy;
  61. u8 is_alive, nbeacon = 1;
  62. enum ath_reset_type type;
  63. ath9k_ps_wakeup(sc);
  64. is_alive = ath9k_hw_check_alive(sc->sc_ah);
  65. if (is_alive && !AR_SREV_9300(sc->sc_ah))
  66. goto out;
  67. else if (!is_alive && AR_SREV_9300(sc->sc_ah)) {
  68. ath_dbg(common, RESET,
  69. "DCU stuck is detected. Schedule chip reset\n");
  70. type = RESET_TYPE_MAC_HANG;
  71. goto sched_reset;
  72. }
  73. spin_lock_irqsave(&common->cc_lock, flags);
  74. busy = ath_update_survey_stats(sc);
  75. spin_unlock_irqrestore(&common->cc_lock, flags);
  76. ath_dbg(common, RESET, "Possible baseband hang, busy=%d (try %d)\n",
  77. busy, sc->hw_busy_count + 1);
  78. if (busy >= 99) {
  79. if (++sc->hw_busy_count >= 3) {
  80. type = RESET_TYPE_BB_HANG;
  81. goto sched_reset;
  82. }
  83. } else if (busy >= 0) {
  84. sc->hw_busy_count = 0;
  85. nbeacon = 3;
  86. }
  87. ath_start_rx_poll(sc, nbeacon);
  88. goto out;
  89. sched_reset:
  90. ath9k_queue_reset(sc, type);
  91. out:
  92. ath9k_ps_restore(sc);
  93. }
  94. /*
  95. * PLL-WAR for AR9485/AR9340
  96. */
  97. static bool ath_hw_pll_rx_hang_check(struct ath_softc *sc, u32 pll_sqsum)
  98. {
  99. static int count;
  100. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  101. if (pll_sqsum >= 0x40000) {
  102. count++;
  103. if (count == 3) {
  104. ath_dbg(common, RESET, "PLL WAR, resetting the chip\n");
  105. ath9k_queue_reset(sc, RESET_TYPE_PLL_HANG);
  106. count = 0;
  107. return true;
  108. }
  109. } else {
  110. count = 0;
  111. }
  112. return false;
  113. }
  114. void ath_hw_pll_work(struct work_struct *work)
  115. {
  116. u32 pll_sqsum;
  117. struct ath_softc *sc = container_of(work, struct ath_softc,
  118. hw_pll_work.work);
  119. /*
  120. * ensure that the PLL WAR is executed only
  121. * after the STA is associated (or) if the
  122. * beaconing had started in interfaces that
  123. * uses beacons.
  124. */
  125. if (!test_bit(SC_OP_BEACONS, &sc->sc_flags))
  126. return;
  127. ath9k_ps_wakeup(sc);
  128. pll_sqsum = ar9003_get_pll_sqsum_dvc(sc->sc_ah);
  129. ath9k_ps_restore(sc);
  130. if (ath_hw_pll_rx_hang_check(sc, pll_sqsum))
  131. return;
  132. ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work,
  133. msecs_to_jiffies(ATH_PLL_WORK_INTERVAL));
  134. }
  135. /*
  136. * RX Polling - monitors baseband hangs.
  137. */
  138. void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon)
  139. {
  140. if (!AR_SREV_9300(sc->sc_ah))
  141. return;
  142. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags))
  143. return;
  144. mod_timer(&sc->rx_poll_timer, jiffies + msecs_to_jiffies
  145. (nbeacon * sc->cur_beacon_conf.beacon_interval));
  146. }
  147. void ath_rx_poll(unsigned long data)
  148. {
  149. struct ath_softc *sc = (struct ath_softc *)data;
  150. ieee80211_queue_work(sc->hw, &sc->hw_check_work);
  151. }
  152. /*
  153. * PA Pre-distortion.
  154. */
  155. static void ath_paprd_activate(struct ath_softc *sc)
  156. {
  157. struct ath_hw *ah = sc->sc_ah;
  158. struct ath_common *common = ath9k_hw_common(ah);
  159. struct ath9k_hw_cal_data *caldata = ah->caldata;
  160. int chain;
  161. if (!caldata || !caldata->paprd_done) {
  162. ath_dbg(common, CALIBRATE, "Failed to activate PAPRD\n");
  163. return;
  164. }
  165. ar9003_paprd_enable(ah, false);
  166. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  167. if (!(ah->txchainmask & BIT(chain)))
  168. continue;
  169. ar9003_paprd_populate_single_table(ah, caldata, chain);
  170. }
  171. ath_dbg(common, CALIBRATE, "Activating PAPRD\n");
  172. ar9003_paprd_enable(ah, true);
  173. }
  174. static bool ath_paprd_send_frame(struct ath_softc *sc, struct sk_buff *skb, int chain)
  175. {
  176. struct ieee80211_hw *hw = sc->hw;
  177. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  178. struct ath_hw *ah = sc->sc_ah;
  179. struct ath_common *common = ath9k_hw_common(ah);
  180. struct ath_tx_control txctl;
  181. int time_left;
  182. memset(&txctl, 0, sizeof(txctl));
  183. txctl.txq = sc->tx.txq_map[IEEE80211_AC_BE];
  184. memset(tx_info, 0, sizeof(*tx_info));
  185. tx_info->band = hw->conf.channel->band;
  186. tx_info->flags |= IEEE80211_TX_CTL_NO_ACK;
  187. tx_info->control.rates[0].idx = 0;
  188. tx_info->control.rates[0].count = 1;
  189. tx_info->control.rates[0].flags = IEEE80211_TX_RC_MCS;
  190. tx_info->control.rates[1].idx = -1;
  191. init_completion(&sc->paprd_complete);
  192. txctl.paprd = BIT(chain);
  193. if (ath_tx_start(hw, skb, &txctl) != 0) {
  194. ath_dbg(common, CALIBRATE, "PAPRD TX failed\n");
  195. dev_kfree_skb_any(skb);
  196. return false;
  197. }
  198. time_left = wait_for_completion_timeout(&sc->paprd_complete,
  199. msecs_to_jiffies(ATH_PAPRD_TIMEOUT));
  200. if (!time_left)
  201. ath_dbg(common, CALIBRATE,
  202. "Timeout waiting for paprd training on TX chain %d\n",
  203. chain);
  204. return !!time_left;
  205. }
  206. void ath_paprd_calibrate(struct work_struct *work)
  207. {
  208. struct ath_softc *sc = container_of(work, struct ath_softc, paprd_work);
  209. struct ieee80211_hw *hw = sc->hw;
  210. struct ath_hw *ah = sc->sc_ah;
  211. struct ieee80211_hdr *hdr;
  212. struct sk_buff *skb = NULL;
  213. struct ath9k_hw_cal_data *caldata = ah->caldata;
  214. struct ath_common *common = ath9k_hw_common(ah);
  215. int ftype;
  216. int chain_ok = 0;
  217. int chain;
  218. int len = 1800;
  219. int ret;
  220. if (!caldata || !caldata->paprd_packet_sent || caldata->paprd_done) {
  221. ath_dbg(common, CALIBRATE, "Skipping PAPRD calibration\n");
  222. return;
  223. }
  224. ath9k_ps_wakeup(sc);
  225. if (ar9003_paprd_init_table(ah) < 0)
  226. goto fail_paprd;
  227. skb = alloc_skb(len, GFP_KERNEL);
  228. if (!skb)
  229. goto fail_paprd;
  230. skb_put(skb, len);
  231. memset(skb->data, 0, len);
  232. hdr = (struct ieee80211_hdr *)skb->data;
  233. ftype = IEEE80211_FTYPE_DATA | IEEE80211_STYPE_NULLFUNC;
  234. hdr->frame_control = cpu_to_le16(ftype);
  235. hdr->duration_id = cpu_to_le16(10);
  236. memcpy(hdr->addr1, hw->wiphy->perm_addr, ETH_ALEN);
  237. memcpy(hdr->addr2, hw->wiphy->perm_addr, ETH_ALEN);
  238. memcpy(hdr->addr3, hw->wiphy->perm_addr, ETH_ALEN);
  239. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  240. if (!(ah->txchainmask & BIT(chain)))
  241. continue;
  242. chain_ok = 0;
  243. ar9003_paprd_setup_gain_table(ah, chain);
  244. ath_dbg(common, CALIBRATE,
  245. "Sending PAPRD training frame on chain %d\n", chain);
  246. if (!ath_paprd_send_frame(sc, skb, chain))
  247. goto fail_paprd;
  248. if (!ar9003_paprd_is_done(ah)) {
  249. ath_dbg(common, CALIBRATE,
  250. "PAPRD not yet done on chain %d\n", chain);
  251. break;
  252. }
  253. ret = ar9003_paprd_create_curve(ah, caldata, chain);
  254. if (ret == -EINPROGRESS) {
  255. ath_dbg(common, CALIBRATE,
  256. "PAPRD curve on chain %d needs to be re-trained\n",
  257. chain);
  258. break;
  259. } else if (ret) {
  260. ath_dbg(common, CALIBRATE,
  261. "PAPRD create curve failed on chain %d\n",
  262. chain);
  263. break;
  264. }
  265. chain_ok = 1;
  266. }
  267. kfree_skb(skb);
  268. if (chain_ok) {
  269. caldata->paprd_done = true;
  270. ath_paprd_activate(sc);
  271. }
  272. fail_paprd:
  273. ath9k_ps_restore(sc);
  274. }
  275. /*
  276. * ANI performs periodic noise floor calibration
  277. * that is used to adjust and optimize the chip performance. This
  278. * takes environmental changes (location, temperature) into account.
  279. * When the task is complete, it reschedules itself depending on the
  280. * appropriate interval that was calculated.
  281. */
  282. void ath_ani_calibrate(unsigned long data)
  283. {
  284. struct ath_softc *sc = (struct ath_softc *)data;
  285. struct ath_hw *ah = sc->sc_ah;
  286. struct ath_common *common = ath9k_hw_common(ah);
  287. bool longcal = false;
  288. bool shortcal = false;
  289. bool aniflag = false;
  290. unsigned int timestamp = jiffies_to_msecs(jiffies);
  291. u32 cal_interval, short_cal_interval, long_cal_interval;
  292. unsigned long flags;
  293. if (ah->caldata && ah->caldata->nfcal_interference)
  294. long_cal_interval = ATH_LONG_CALINTERVAL_INT;
  295. else
  296. long_cal_interval = ATH_LONG_CALINTERVAL;
  297. short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
  298. ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
  299. /* Only calibrate if awake */
  300. if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE) {
  301. if (++ah->ani_skip_count >= ATH_ANI_MAX_SKIP_COUNT) {
  302. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  303. sc->ps_flags |= PS_WAIT_FOR_ANI;
  304. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  305. }
  306. goto set_timer;
  307. }
  308. ah->ani_skip_count = 0;
  309. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  310. sc->ps_flags &= ~PS_WAIT_FOR_ANI;
  311. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  312. ath9k_ps_wakeup(sc);
  313. /* Long calibration runs independently of short calibration. */
  314. if ((timestamp - common->ani.longcal_timer) >= long_cal_interval) {
  315. longcal = true;
  316. common->ani.longcal_timer = timestamp;
  317. }
  318. /* Short calibration applies only while caldone is false */
  319. if (!common->ani.caldone) {
  320. if ((timestamp - common->ani.shortcal_timer) >= short_cal_interval) {
  321. shortcal = true;
  322. common->ani.shortcal_timer = timestamp;
  323. common->ani.resetcal_timer = timestamp;
  324. }
  325. } else {
  326. if ((timestamp - common->ani.resetcal_timer) >=
  327. ATH_RESTART_CALINTERVAL) {
  328. common->ani.caldone = ath9k_hw_reset_calvalid(ah);
  329. if (common->ani.caldone)
  330. common->ani.resetcal_timer = timestamp;
  331. }
  332. }
  333. /* Verify whether we must check ANI */
  334. if (sc->sc_ah->config.enable_ani
  335. && (timestamp - common->ani.checkani_timer) >=
  336. ah->config.ani_poll_interval) {
  337. aniflag = true;
  338. common->ani.checkani_timer = timestamp;
  339. }
  340. /* Call ANI routine if necessary */
  341. if (aniflag) {
  342. spin_lock_irqsave(&common->cc_lock, flags);
  343. ath9k_hw_ani_monitor(ah, ah->curchan);
  344. ath_update_survey_stats(sc);
  345. spin_unlock_irqrestore(&common->cc_lock, flags);
  346. }
  347. /* Perform calibration if necessary */
  348. if (longcal || shortcal) {
  349. common->ani.caldone =
  350. ath9k_hw_calibrate(ah, ah->curchan,
  351. ah->rxchainmask, longcal);
  352. }
  353. ath_dbg(common, ANI,
  354. "Calibration @%lu finished: %s %s %s, caldone: %s\n",
  355. jiffies,
  356. longcal ? "long" : "", shortcal ? "short" : "",
  357. aniflag ? "ani" : "", common->ani.caldone ? "true" : "false");
  358. ath9k_debug_samp_bb_mac(sc);
  359. ath9k_ps_restore(sc);
  360. set_timer:
  361. /*
  362. * Set timer interval based on previous results.
  363. * The interval must be the shortest necessary to satisfy ANI,
  364. * short calibration and long calibration.
  365. */
  366. cal_interval = ATH_LONG_CALINTERVAL;
  367. if (sc->sc_ah->config.enable_ani)
  368. cal_interval = min(cal_interval,
  369. (u32)ah->config.ani_poll_interval);
  370. if (!common->ani.caldone)
  371. cal_interval = min(cal_interval, (u32)short_cal_interval);
  372. mod_timer(&common->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
  373. if (ar9003_is_paprd_enabled(ah) && ah->caldata) {
  374. if (!ah->caldata->paprd_done) {
  375. ieee80211_queue_work(sc->hw, &sc->paprd_work);
  376. } else if (!ah->paprd_table_write_done) {
  377. ath9k_ps_wakeup(sc);
  378. ath_paprd_activate(sc);
  379. ath9k_ps_restore(sc);
  380. }
  381. }
  382. }
  383. void ath_start_ani(struct ath_softc *sc)
  384. {
  385. struct ath_hw *ah = sc->sc_ah;
  386. struct ath_common *common = ath9k_hw_common(ah);
  387. unsigned long timestamp = jiffies_to_msecs(jiffies);
  388. if (common->disable_ani ||
  389. !test_bit(SC_OP_ANI_RUN, &sc->sc_flags) ||
  390. (sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  391. return;
  392. common->ani.longcal_timer = timestamp;
  393. common->ani.shortcal_timer = timestamp;
  394. common->ani.checkani_timer = timestamp;
  395. ath_dbg(common, ANI, "Starting ANI\n");
  396. mod_timer(&common->ani.timer,
  397. jiffies + msecs_to_jiffies((u32)ah->config.ani_poll_interval));
  398. }
  399. void ath_stop_ani(struct ath_softc *sc)
  400. {
  401. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  402. ath_dbg(common, ANI, "Stopping ANI\n");
  403. del_timer_sync(&common->ani.timer);
  404. }
  405. void ath_check_ani(struct ath_softc *sc)
  406. {
  407. struct ath_hw *ah = sc->sc_ah;
  408. struct ath_beacon_config *cur_conf = &sc->cur_beacon_conf;
  409. /*
  410. * Check for the various conditions in which ANI has to
  411. * be stopped.
  412. */
  413. if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  414. if (!cur_conf->enable_beacon)
  415. goto stop_ani;
  416. } else if (ah->opmode == NL80211_IFTYPE_AP) {
  417. if (!cur_conf->enable_beacon) {
  418. /*
  419. * Disable ANI only when there are no
  420. * associated stations.
  421. */
  422. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags))
  423. goto stop_ani;
  424. }
  425. } else if (ah->opmode == NL80211_IFTYPE_STATION) {
  426. if (!test_bit(SC_OP_PRIM_STA_VIF, &sc->sc_flags))
  427. goto stop_ani;
  428. }
  429. if (!test_bit(SC_OP_ANI_RUN, &sc->sc_flags)) {
  430. set_bit(SC_OP_ANI_RUN, &sc->sc_flags);
  431. ath_start_ani(sc);
  432. }
  433. return;
  434. stop_ani:
  435. clear_bit(SC_OP_ANI_RUN, &sc->sc_flags);
  436. ath_stop_ani(sc);
  437. }
  438. void ath_update_survey_nf(struct ath_softc *sc, int channel)
  439. {
  440. struct ath_hw *ah = sc->sc_ah;
  441. struct ath9k_channel *chan = &ah->channels[channel];
  442. struct survey_info *survey = &sc->survey[channel];
  443. if (chan->noisefloor) {
  444. survey->filled |= SURVEY_INFO_NOISE_DBM;
  445. survey->noise = ath9k_hw_getchan_noise(ah, chan);
  446. }
  447. }
  448. /*
  449. * Updates the survey statistics and returns the busy time since last
  450. * update in %, if the measurement duration was long enough for the
  451. * result to be useful, -1 otherwise.
  452. */
  453. int ath_update_survey_stats(struct ath_softc *sc)
  454. {
  455. struct ath_hw *ah = sc->sc_ah;
  456. struct ath_common *common = ath9k_hw_common(ah);
  457. int pos = ah->curchan - &ah->channels[0];
  458. struct survey_info *survey = &sc->survey[pos];
  459. struct ath_cycle_counters *cc = &common->cc_survey;
  460. unsigned int div = common->clockrate * 1000;
  461. int ret = 0;
  462. if (!ah->curchan)
  463. return -1;
  464. if (ah->power_mode == ATH9K_PM_AWAKE)
  465. ath_hw_cycle_counters_update(common);
  466. if (cc->cycles > 0) {
  467. survey->filled |= SURVEY_INFO_CHANNEL_TIME |
  468. SURVEY_INFO_CHANNEL_TIME_BUSY |
  469. SURVEY_INFO_CHANNEL_TIME_RX |
  470. SURVEY_INFO_CHANNEL_TIME_TX;
  471. survey->channel_time += cc->cycles / div;
  472. survey->channel_time_busy += cc->rx_busy / div;
  473. survey->channel_time_rx += cc->rx_frame / div;
  474. survey->channel_time_tx += cc->tx_frame / div;
  475. }
  476. if (cc->cycles < div)
  477. return -1;
  478. if (cc->cycles > 0)
  479. ret = cc->rx_busy * 100 / cc->cycles;
  480. memset(cc, 0, sizeof(*cc));
  481. ath_update_survey_nf(sc, pos);
  482. return ret;
  483. }