hw.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/firmware.h>
  22. #include "mac.h"
  23. #include "ani.h"
  24. #include "eeprom.h"
  25. #include "calib.h"
  26. #include "reg.h"
  27. #include "phy.h"
  28. #include "btcoex.h"
  29. #include "../regd.h"
  30. #define ATHEROS_VENDOR_ID 0x168c
  31. #define AR5416_DEVID_PCI 0x0023
  32. #define AR5416_DEVID_PCIE 0x0024
  33. #define AR9160_DEVID_PCI 0x0027
  34. #define AR9280_DEVID_PCI 0x0029
  35. #define AR9280_DEVID_PCIE 0x002a
  36. #define AR9285_DEVID_PCIE 0x002b
  37. #define AR2427_DEVID_PCIE 0x002c
  38. #define AR9287_DEVID_PCI 0x002d
  39. #define AR9287_DEVID_PCIE 0x002e
  40. #define AR9300_DEVID_PCIE 0x0030
  41. #define AR9300_DEVID_AR9340 0x0031
  42. #define AR9300_DEVID_AR9485_PCIE 0x0032
  43. #define AR9300_DEVID_AR9580 0x0033
  44. #define AR9300_DEVID_AR9462 0x0034
  45. #define AR9300_DEVID_AR9330 0x0035
  46. #define AR9300_DEVID_QCA955X 0x0038
  47. #define AR9485_DEVID_AR1111 0x0037
  48. #define AR9300_DEVID_AR9565 0x0036
  49. #define AR5416_AR9100_DEVID 0x000b
  50. #define AR_SUBVENDOR_ID_NOG 0x0e11
  51. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  52. #define AR5416_MAGIC 0x19641014
  53. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  54. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  55. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  56. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  57. #define ATH_DEFAULT_NOISE_FLOOR -95
  58. #define ATH9K_RSSI_BAD -128
  59. #define ATH9K_NUM_CHANNELS 38
  60. /* Register read/write primitives */
  61. #define REG_WRITE(_ah, _reg, _val) \
  62. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  63. #define REG_READ(_ah, _reg) \
  64. (_ah)->reg_ops.read((_ah), (_reg))
  65. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  66. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  67. #define REG_RMW(_ah, _reg, _set, _clr) \
  68. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  69. #define ENABLE_REGWRITE_BUFFER(_ah) \
  70. do { \
  71. if ((_ah)->reg_ops.enable_write_buffer) \
  72. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  73. } while (0)
  74. #define REGWRITE_BUFFER_FLUSH(_ah) \
  75. do { \
  76. if ((_ah)->reg_ops.write_flush) \
  77. (_ah)->reg_ops.write_flush((_ah)); \
  78. } while (0)
  79. #define PR_EEP(_s, _val) \
  80. do { \
  81. len += snprintf(buf + len, size - len, "%20s : %10d\n", \
  82. _s, (_val)); \
  83. } while (0)
  84. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  85. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  86. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  87. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  88. #define REG_READ_FIELD(_a, _r, _f) \
  89. (((REG_READ(_a, _r) & _f) >> _f##_S))
  90. #define REG_SET_BIT(_a, _r, _f) \
  91. REG_RMW(_a, _r, (_f), 0)
  92. #define REG_CLR_BIT(_a, _r, _f) \
  93. REG_RMW(_a, _r, 0, (_f))
  94. #define DO_DELAY(x) do { \
  95. if (((++(x) % 64) == 0) && \
  96. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  97. != ATH_USB)) \
  98. udelay(1); \
  99. } while (0)
  100. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  101. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  102. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  103. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  104. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  105. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  106. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  107. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  108. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  109. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  110. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  111. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  112. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  113. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  114. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  115. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  116. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  117. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  118. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  119. #define AR_GPIOD_MASK 0x00001FFF
  120. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  121. #define BASE_ACTIVATE_DELAY 100
  122. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  123. #define COEF_SCALE_S 24
  124. #define HT40_CHANNEL_CENTER_SHIFT 10
  125. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  126. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  127. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  128. #define ATH9K_NUM_QUEUES 10
  129. #define MAX_RATE_POWER 63
  130. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  131. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  132. #define AH_TIME_QUANTUM 10
  133. #define AR_KEYTABLE_SIZE 128
  134. #define POWER_UP_TIME 10000
  135. #define SPUR_RSSI_THRESH 40
  136. #define UPPER_5G_SUB_BAND_START 5700
  137. #define MID_5G_SUB_BAND_START 5400
  138. #define CAB_TIMEOUT_VAL 10
  139. #define BEACON_TIMEOUT_VAL 10
  140. #define MIN_BEACON_TIMEOUT_VAL 1
  141. #define SLEEP_SLOP 3
  142. #define INIT_CONFIG_STATUS 0x00000000
  143. #define INIT_RSSI_THR 0x00000700
  144. #define INIT_BCON_CNTRL_REG 0x00000000
  145. #define TU_TO_USEC(_tu) ((_tu) << 10)
  146. #define ATH9K_HW_RX_HP_QDEPTH 16
  147. #define ATH9K_HW_RX_LP_QDEPTH 128
  148. #define PAPRD_GAIN_TABLE_ENTRIES 32
  149. #define PAPRD_TABLE_SZ 24
  150. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  151. /*
  152. * Wake on Wireless
  153. */
  154. /* Keep Alive Frame */
  155. #define KAL_FRAME_LEN 28
  156. #define KAL_FRAME_TYPE 0x2 /* data frame */
  157. #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
  158. #define KAL_DURATION_ID 0x3d
  159. #define KAL_NUM_DATA_WORDS 6
  160. #define KAL_NUM_DESC_WORDS 12
  161. #define KAL_ANTENNA_MODE 1
  162. #define KAL_TO_DS 1
  163. #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
  164. #define KAL_TIMEOUT 900
  165. #define MAX_PATTERN_SIZE 256
  166. #define MAX_PATTERN_MASK_SIZE 32
  167. #define MAX_NUM_PATTERN 8
  168. #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
  169. deauthenticate packets */
  170. /*
  171. * WoW trigger mapping to hardware code
  172. */
  173. #define AH_WOW_USER_PATTERN_EN BIT(0)
  174. #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
  175. #define AH_WOW_LINK_CHANGE BIT(2)
  176. #define AH_WOW_BEACON_MISS BIT(3)
  177. enum ath_hw_txq_subtype {
  178. ATH_TXQ_AC_BE = 0,
  179. ATH_TXQ_AC_BK = 1,
  180. ATH_TXQ_AC_VI = 2,
  181. ATH_TXQ_AC_VO = 3,
  182. };
  183. enum ath_ini_subsys {
  184. ATH_INI_PRE = 0,
  185. ATH_INI_CORE,
  186. ATH_INI_POST,
  187. ATH_INI_NUM_SPLIT,
  188. };
  189. enum ath9k_hw_caps {
  190. ATH9K_HW_CAP_HT = BIT(0),
  191. ATH9K_HW_CAP_RFSILENT = BIT(1),
  192. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  193. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  194. ATH9K_HW_CAP_EDMA = BIT(4),
  195. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  196. ATH9K_HW_CAP_LDPC = BIT(6),
  197. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  198. ATH9K_HW_CAP_SGI_20 = BIT(8),
  199. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  200. ATH9K_HW_CAP_2GHZ = BIT(11),
  201. ATH9K_HW_CAP_5GHZ = BIT(12),
  202. ATH9K_HW_CAP_APM = BIT(13),
  203. ATH9K_HW_CAP_RTT = BIT(14),
  204. ATH9K_HW_CAP_MCI = BIT(15),
  205. ATH9K_HW_CAP_DFS = BIT(16),
  206. ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(17),
  207. ATH9K_HW_WOW_PATTERN_MATCH_EXACT = BIT(18),
  208. ATH9K_HW_WOW_PATTERN_MATCH_DWORD = BIT(19),
  209. ATH9K_HW_CAP_PAPRD = BIT(20),
  210. };
  211. /*
  212. * WoW device capabilities
  213. * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
  214. * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
  215. * an exact user defined pattern or de-authentication/disassoc pattern.
  216. * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
  217. * bytes of the pattern for user defined pattern, de-authentication and
  218. * disassociation patterns for all types of possible frames recieved
  219. * of those types.
  220. */
  221. struct ath9k_hw_capabilities {
  222. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  223. u16 rts_aggr_limit;
  224. u8 tx_chainmask;
  225. u8 rx_chainmask;
  226. u8 max_txchains;
  227. u8 max_rxchains;
  228. u8 num_gpio_pins;
  229. u8 rx_hp_qdepth;
  230. u8 rx_lp_qdepth;
  231. u8 rx_status_len;
  232. u8 tx_desc_len;
  233. u8 txs_len;
  234. };
  235. struct ath9k_ops_config {
  236. int dma_beacon_response_time;
  237. int sw_beacon_response_time;
  238. int additional_swba_backoff;
  239. int ack_6mb;
  240. u32 cwm_ignore_extcca;
  241. bool pcieSerDesWrite;
  242. u8 pcie_clock_req;
  243. u32 pcie_waen;
  244. u8 analog_shiftreg;
  245. u32 ofdm_trig_low;
  246. u32 ofdm_trig_high;
  247. u32 cck_trig_high;
  248. u32 cck_trig_low;
  249. u32 enable_ani;
  250. u32 enable_paprd;
  251. int serialize_regmode;
  252. bool rx_intr_mitigation;
  253. bool tx_intr_mitigation;
  254. #define SPUR_DISABLE 0
  255. #define SPUR_ENABLE_IOCTL 1
  256. #define SPUR_ENABLE_EEPROM 2
  257. #define AR_SPUR_5413_1 1640
  258. #define AR_SPUR_5413_2 1200
  259. #define AR_NO_SPUR 0x8000
  260. #define AR_BASE_FREQ_2GHZ 2300
  261. #define AR_BASE_FREQ_5GHZ 4900
  262. #define AR_SPUR_FEEQ_BOUND_HT40 19
  263. #define AR_SPUR_FEEQ_BOUND_HT20 10
  264. int spurmode;
  265. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  266. u8 max_txtrig_level;
  267. u16 ani_poll_interval; /* ANI poll interval in ms */
  268. };
  269. enum ath9k_int {
  270. ATH9K_INT_RX = 0x00000001,
  271. ATH9K_INT_RXDESC = 0x00000002,
  272. ATH9K_INT_RXHP = 0x00000001,
  273. ATH9K_INT_RXLP = 0x00000002,
  274. ATH9K_INT_RXNOFRM = 0x00000008,
  275. ATH9K_INT_RXEOL = 0x00000010,
  276. ATH9K_INT_RXORN = 0x00000020,
  277. ATH9K_INT_TX = 0x00000040,
  278. ATH9K_INT_TXDESC = 0x00000080,
  279. ATH9K_INT_TIM_TIMER = 0x00000100,
  280. ATH9K_INT_MCI = 0x00000200,
  281. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  282. ATH9K_INT_TXURN = 0x00000800,
  283. ATH9K_INT_MIB = 0x00001000,
  284. ATH9K_INT_RXPHY = 0x00004000,
  285. ATH9K_INT_RXKCM = 0x00008000,
  286. ATH9K_INT_SWBA = 0x00010000,
  287. ATH9K_INT_BMISS = 0x00040000,
  288. ATH9K_INT_BNR = 0x00100000,
  289. ATH9K_INT_TIM = 0x00200000,
  290. ATH9K_INT_DTIM = 0x00400000,
  291. ATH9K_INT_DTIMSYNC = 0x00800000,
  292. ATH9K_INT_GPIO = 0x01000000,
  293. ATH9K_INT_CABEND = 0x02000000,
  294. ATH9K_INT_TSFOOR = 0x04000000,
  295. ATH9K_INT_GENTIMER = 0x08000000,
  296. ATH9K_INT_CST = 0x10000000,
  297. ATH9K_INT_GTT = 0x20000000,
  298. ATH9K_INT_FATAL = 0x40000000,
  299. ATH9K_INT_GLOBAL = 0x80000000,
  300. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  301. ATH9K_INT_DTIM |
  302. ATH9K_INT_DTIMSYNC |
  303. ATH9K_INT_TSFOOR |
  304. ATH9K_INT_CABEND,
  305. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  306. ATH9K_INT_RXDESC |
  307. ATH9K_INT_RXEOL |
  308. ATH9K_INT_RXORN |
  309. ATH9K_INT_TXURN |
  310. ATH9K_INT_TXDESC |
  311. ATH9K_INT_MIB |
  312. ATH9K_INT_RXPHY |
  313. ATH9K_INT_RXKCM |
  314. ATH9K_INT_SWBA |
  315. ATH9K_INT_BMISS |
  316. ATH9K_INT_GPIO,
  317. ATH9K_INT_NOCARD = 0xffffffff
  318. };
  319. #define CHANNEL_CW_INT 0x00002
  320. #define CHANNEL_CCK 0x00020
  321. #define CHANNEL_OFDM 0x00040
  322. #define CHANNEL_2GHZ 0x00080
  323. #define CHANNEL_5GHZ 0x00100
  324. #define CHANNEL_PASSIVE 0x00200
  325. #define CHANNEL_DYN 0x00400
  326. #define CHANNEL_HALF 0x04000
  327. #define CHANNEL_QUARTER 0x08000
  328. #define CHANNEL_HT20 0x10000
  329. #define CHANNEL_HT40PLUS 0x20000
  330. #define CHANNEL_HT40MINUS 0x40000
  331. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  332. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  333. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  334. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  335. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  336. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  337. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  338. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  339. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  340. #define CHANNEL_ALL \
  341. (CHANNEL_OFDM| \
  342. CHANNEL_CCK| \
  343. CHANNEL_2GHZ | \
  344. CHANNEL_5GHZ | \
  345. CHANNEL_HT20 | \
  346. CHANNEL_HT40PLUS | \
  347. CHANNEL_HT40MINUS)
  348. #define MAX_RTT_TABLE_ENTRY 6
  349. #define MAX_IQCAL_MEASUREMENT 8
  350. #define MAX_CL_TAB_ENTRY 16
  351. struct ath9k_hw_cal_data {
  352. u16 channel;
  353. u32 channelFlags;
  354. u32 chanmode;
  355. int32_t CalValid;
  356. int8_t iCoff;
  357. int8_t qCoff;
  358. bool rtt_done;
  359. bool paprd_packet_sent;
  360. bool paprd_done;
  361. bool nfcal_pending;
  362. bool nfcal_interference;
  363. bool done_txiqcal_once;
  364. bool done_txclcal_once;
  365. u16 small_signal_gain[AR9300_MAX_CHAINS];
  366. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  367. u32 num_measures[AR9300_MAX_CHAINS];
  368. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  369. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  370. u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
  371. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  372. };
  373. struct ath9k_channel {
  374. struct ieee80211_channel *chan;
  375. struct ar5416AniState ani;
  376. u16 channel;
  377. u32 channelFlags;
  378. u32 chanmode;
  379. s16 noisefloor;
  380. };
  381. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  382. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  383. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  384. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  385. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  386. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  387. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  388. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  389. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  390. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  391. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  392. ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  393. /* These macros check chanmode and not channelFlags */
  394. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  395. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  396. ((_c)->chanmode == CHANNEL_G_HT20))
  397. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  398. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  399. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  400. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  401. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  402. enum ath9k_power_mode {
  403. ATH9K_PM_AWAKE = 0,
  404. ATH9K_PM_FULL_SLEEP,
  405. ATH9K_PM_NETWORK_SLEEP,
  406. ATH9K_PM_UNDEFINED
  407. };
  408. enum ser_reg_mode {
  409. SER_REG_MODE_OFF = 0,
  410. SER_REG_MODE_ON = 1,
  411. SER_REG_MODE_AUTO = 2,
  412. };
  413. enum ath9k_rx_qtype {
  414. ATH9K_RX_QUEUE_HP,
  415. ATH9K_RX_QUEUE_LP,
  416. ATH9K_RX_QUEUE_MAX,
  417. };
  418. struct ath9k_beacon_state {
  419. u32 bs_nexttbtt;
  420. u32 bs_nextdtim;
  421. u32 bs_intval;
  422. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  423. u32 bs_dtimperiod;
  424. u16 bs_cfpperiod;
  425. u16 bs_cfpmaxduration;
  426. u32 bs_cfpnext;
  427. u16 bs_timoffset;
  428. u16 bs_bmissthreshold;
  429. u32 bs_sleepduration;
  430. u32 bs_tsfoor_threshold;
  431. };
  432. struct chan_centers {
  433. u16 synth_center;
  434. u16 ctl_center;
  435. u16 ext_center;
  436. };
  437. enum {
  438. ATH9K_RESET_POWER_ON,
  439. ATH9K_RESET_WARM,
  440. ATH9K_RESET_COLD,
  441. };
  442. struct ath9k_hw_version {
  443. u32 magic;
  444. u16 devid;
  445. u16 subvendorid;
  446. u32 macVersion;
  447. u16 macRev;
  448. u16 phyRev;
  449. u16 analog5GhzRev;
  450. u16 analog2GhzRev;
  451. enum ath_usb_dev usbdev;
  452. };
  453. /* Generic TSF timer definitions */
  454. #define ATH_MAX_GEN_TIMER 16
  455. #define AR_GENTMR_BIT(_index) (1 << (_index))
  456. /*
  457. * Using de Bruijin sequence to look up 1's index in a 32 bit number
  458. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  459. */
  460. #define debruijn32 0x077CB531U
  461. struct ath_gen_timer_configuration {
  462. u32 next_addr;
  463. u32 period_addr;
  464. u32 mode_addr;
  465. u32 mode_mask;
  466. };
  467. struct ath_gen_timer {
  468. void (*trigger)(void *arg);
  469. void (*overflow)(void *arg);
  470. void *arg;
  471. u8 index;
  472. };
  473. struct ath_gen_timer_table {
  474. u32 gen_timer_index[32];
  475. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  476. union {
  477. unsigned long timer_bits;
  478. u16 val;
  479. } timer_mask;
  480. };
  481. struct ath_hw_antcomb_conf {
  482. u8 main_lna_conf;
  483. u8 alt_lna_conf;
  484. u8 fast_div_bias;
  485. u8 main_gaintb;
  486. u8 alt_gaintb;
  487. int lna1_lna2_delta;
  488. u8 div_group;
  489. };
  490. /**
  491. * struct ath_hw_radar_conf - radar detection initialization parameters
  492. *
  493. * @pulse_inband: threshold for checking the ratio of in-band power
  494. * to total power for short radar pulses (half dB steps)
  495. * @pulse_inband_step: threshold for checking an in-band power to total
  496. * power ratio increase for short radar pulses (half dB steps)
  497. * @pulse_height: threshold for detecting the beginning of a short
  498. * radar pulse (dB step)
  499. * @pulse_rssi: threshold for detecting if a short radar pulse is
  500. * gone (dB step)
  501. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  502. *
  503. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  504. * @radar_inband: threshold for checking the ratio of in-band power
  505. * to total power for long radar pulses (half dB steps)
  506. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  507. *
  508. * @ext_channel: enable extension channel radar detection
  509. */
  510. struct ath_hw_radar_conf {
  511. unsigned int pulse_inband;
  512. unsigned int pulse_inband_step;
  513. unsigned int pulse_height;
  514. unsigned int pulse_rssi;
  515. unsigned int pulse_maxlen;
  516. unsigned int radar_rssi;
  517. unsigned int radar_inband;
  518. int fir_power;
  519. bool ext_channel;
  520. };
  521. /**
  522. * struct ath_hw_private_ops - callbacks used internally by hardware code
  523. *
  524. * This structure contains private callbacks designed to only be used internally
  525. * by the hardware core.
  526. *
  527. * @init_cal_settings: setup types of calibrations supported
  528. * @init_cal: starts actual calibration
  529. *
  530. * @init_mode_regs: Initializes mode registers
  531. * @init_mode_gain_regs: Initialize TX/RX gain registers
  532. *
  533. * @rf_set_freq: change frequency
  534. * @spur_mitigate_freq: spur mitigation
  535. * @rf_alloc_ext_banks:
  536. * @rf_free_ext_banks:
  537. * @set_rf_regs:
  538. * @compute_pll_control: compute the PLL control value to use for
  539. * AR_RTC_PLL_CONTROL for a given channel
  540. * @setup_calibration: set up calibration
  541. * @iscal_supported: used to query if a type of calibration is supported
  542. *
  543. * @ani_cache_ini_regs: cache the values for ANI from the initial
  544. * register settings through the register initialization.
  545. */
  546. struct ath_hw_private_ops {
  547. /* Calibration ops */
  548. void (*init_cal_settings)(struct ath_hw *ah);
  549. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  550. void (*init_mode_regs)(struct ath_hw *ah);
  551. void (*init_mode_gain_regs)(struct ath_hw *ah);
  552. void (*setup_calibration)(struct ath_hw *ah,
  553. struct ath9k_cal_list *currCal);
  554. /* PHY ops */
  555. int (*rf_set_freq)(struct ath_hw *ah,
  556. struct ath9k_channel *chan);
  557. void (*spur_mitigate_freq)(struct ath_hw *ah,
  558. struct ath9k_channel *chan);
  559. int (*rf_alloc_ext_banks)(struct ath_hw *ah);
  560. void (*rf_free_ext_banks)(struct ath_hw *ah);
  561. bool (*set_rf_regs)(struct ath_hw *ah,
  562. struct ath9k_channel *chan,
  563. u16 modesIndex);
  564. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  565. void (*init_bb)(struct ath_hw *ah,
  566. struct ath9k_channel *chan);
  567. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  568. void (*olc_init)(struct ath_hw *ah);
  569. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  570. void (*mark_phy_inactive)(struct ath_hw *ah);
  571. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  572. bool (*rfbus_req)(struct ath_hw *ah);
  573. void (*rfbus_done)(struct ath_hw *ah);
  574. void (*restore_chainmask)(struct ath_hw *ah);
  575. u32 (*compute_pll_control)(struct ath_hw *ah,
  576. struct ath9k_channel *chan);
  577. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  578. int param);
  579. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  580. void (*set_radar_params)(struct ath_hw *ah,
  581. struct ath_hw_radar_conf *conf);
  582. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  583. u8 *ini_reloaded);
  584. /* ANI */
  585. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  586. };
  587. /**
  588. * struct ath_hw_ops - callbacks used by hardware code and driver code
  589. *
  590. * This structure contains callbacks designed to to be used internally by
  591. * hardware code and also by the lower level driver.
  592. *
  593. * @config_pci_powersave:
  594. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  595. */
  596. struct ath_hw_ops {
  597. void (*config_pci_powersave)(struct ath_hw *ah,
  598. bool power_off);
  599. void (*rx_enable)(struct ath_hw *ah);
  600. void (*set_desc_link)(void *ds, u32 link);
  601. bool (*calibrate)(struct ath_hw *ah,
  602. struct ath9k_channel *chan,
  603. u8 rxchainmask,
  604. bool longcal);
  605. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
  606. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  607. struct ath_tx_info *i);
  608. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  609. struct ath_tx_status *ts);
  610. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  611. struct ath_hw_antcomb_conf *antconf);
  612. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  613. struct ath_hw_antcomb_conf *antconf);
  614. void (*antctrl_shared_chain_lnadiv)(struct ath_hw *hw, bool enable);
  615. };
  616. struct ath_nf_limits {
  617. s16 max;
  618. s16 min;
  619. s16 nominal;
  620. };
  621. enum ath_cal_list {
  622. TX_IQ_CAL = BIT(0),
  623. TX_IQ_ON_AGC_CAL = BIT(1),
  624. TX_CL_CAL = BIT(2),
  625. };
  626. /* ah_flags */
  627. #define AH_USE_EEPROM 0x1
  628. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  629. #define AH_FASTCC 0x4
  630. struct ath_hw {
  631. struct ath_ops reg_ops;
  632. struct ieee80211_hw *hw;
  633. struct ath_common common;
  634. struct ath9k_hw_version hw_version;
  635. struct ath9k_ops_config config;
  636. struct ath9k_hw_capabilities caps;
  637. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  638. struct ath9k_channel *curchan;
  639. union {
  640. struct ar5416_eeprom_def def;
  641. struct ar5416_eeprom_4k map4k;
  642. struct ar9287_eeprom map9287;
  643. struct ar9300_eeprom ar9300_eep;
  644. } eeprom;
  645. const struct eeprom_ops *eep_ops;
  646. bool sw_mgmt_crypto;
  647. bool is_pciexpress;
  648. bool aspm_enabled;
  649. bool is_monitoring;
  650. bool need_an_top2_fixup;
  651. bool shared_chain_lnadiv;
  652. u16 tx_trig_level;
  653. u32 nf_regs[6];
  654. struct ath_nf_limits nf_2g;
  655. struct ath_nf_limits nf_5g;
  656. u16 rfsilent;
  657. u32 rfkill_gpio;
  658. u32 rfkill_polarity;
  659. u32 ah_flags;
  660. bool reset_power_on;
  661. bool htc_reset_init;
  662. enum nl80211_iftype opmode;
  663. enum ath9k_power_mode power_mode;
  664. s8 noise;
  665. struct ath9k_hw_cal_data *caldata;
  666. struct ath9k_pacal_info pacal_info;
  667. struct ar5416Stats stats;
  668. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  669. enum ath9k_int imask;
  670. u32 imrs2_reg;
  671. u32 txok_interrupt_mask;
  672. u32 txerr_interrupt_mask;
  673. u32 txdesc_interrupt_mask;
  674. u32 txeol_interrupt_mask;
  675. u32 txurn_interrupt_mask;
  676. atomic_t intr_ref_cnt;
  677. bool chip_fullsleep;
  678. u32 atim_window;
  679. u32 modes_index;
  680. /* Calibration */
  681. u32 supp_cals;
  682. struct ath9k_cal_list iq_caldata;
  683. struct ath9k_cal_list adcgain_caldata;
  684. struct ath9k_cal_list adcdc_caldata;
  685. struct ath9k_cal_list tempCompCalData;
  686. struct ath9k_cal_list *cal_list;
  687. struct ath9k_cal_list *cal_list_last;
  688. struct ath9k_cal_list *cal_list_curr;
  689. #define totalPowerMeasI meas0.unsign
  690. #define totalPowerMeasQ meas1.unsign
  691. #define totalIqCorrMeas meas2.sign
  692. #define totalAdcIOddPhase meas0.unsign
  693. #define totalAdcIEvenPhase meas1.unsign
  694. #define totalAdcQOddPhase meas2.unsign
  695. #define totalAdcQEvenPhase meas3.unsign
  696. #define totalAdcDcOffsetIOddPhase meas0.sign
  697. #define totalAdcDcOffsetIEvenPhase meas1.sign
  698. #define totalAdcDcOffsetQOddPhase meas2.sign
  699. #define totalAdcDcOffsetQEvenPhase meas3.sign
  700. union {
  701. u32 unsign[AR5416_MAX_CHAINS];
  702. int32_t sign[AR5416_MAX_CHAINS];
  703. } meas0;
  704. union {
  705. u32 unsign[AR5416_MAX_CHAINS];
  706. int32_t sign[AR5416_MAX_CHAINS];
  707. } meas1;
  708. union {
  709. u32 unsign[AR5416_MAX_CHAINS];
  710. int32_t sign[AR5416_MAX_CHAINS];
  711. } meas2;
  712. union {
  713. u32 unsign[AR5416_MAX_CHAINS];
  714. int32_t sign[AR5416_MAX_CHAINS];
  715. } meas3;
  716. u16 cal_samples;
  717. u8 enabled_cals;
  718. u32 sta_id1_defaults;
  719. u32 misc_mode;
  720. /* Private to hardware code */
  721. struct ath_hw_private_ops private_ops;
  722. /* Accessed by the lower level driver */
  723. struct ath_hw_ops ops;
  724. /* Used to program the radio on non single-chip devices */
  725. u32 *analogBank0Data;
  726. u32 *analogBank1Data;
  727. u32 *analogBank2Data;
  728. u32 *analogBank3Data;
  729. u32 *analogBank6Data;
  730. u32 *analogBank6TPCData;
  731. u32 *analogBank7Data;
  732. u32 *bank6Temp;
  733. int coverage_class;
  734. u32 slottime;
  735. u32 globaltxtimeout;
  736. /* ANI */
  737. u32 proc_phyerr;
  738. u32 aniperiod;
  739. int totalSizeDesired[5];
  740. int coarse_high[5];
  741. int coarse_low[5];
  742. int firpwr[5];
  743. enum ath9k_ani_cmd ani_function;
  744. u32 ani_skip_count;
  745. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  746. struct ath_btcoex_hw btcoex_hw;
  747. #endif
  748. u32 intr_txqs;
  749. u8 txchainmask;
  750. u8 rxchainmask;
  751. struct ath_hw_radar_conf radar_conf;
  752. u32 originalGain[22];
  753. int initPDADC;
  754. int PDADCdelta;
  755. int led_pin;
  756. u32 gpio_mask;
  757. u32 gpio_val;
  758. struct ar5416IniArray iniModes;
  759. struct ar5416IniArray iniCommon;
  760. struct ar5416IniArray iniBank0;
  761. struct ar5416IniArray iniBB_RfGain;
  762. struct ar5416IniArray iniBank1;
  763. struct ar5416IniArray iniBank2;
  764. struct ar5416IniArray iniBank3;
  765. struct ar5416IniArray iniBank6;
  766. struct ar5416IniArray iniBank6TPC;
  767. struct ar5416IniArray iniBank7;
  768. struct ar5416IniArray iniAddac;
  769. struct ar5416IniArray iniPcieSerdes;
  770. #ifdef CONFIG_PM_SLEEP
  771. struct ar5416IniArray iniPcieSerdesWow;
  772. #endif
  773. struct ar5416IniArray iniPcieSerdesLowPower;
  774. struct ar5416IniArray iniModesFastClock;
  775. struct ar5416IniArray iniAdditional;
  776. struct ar5416IniArray iniModesRxGain;
  777. struct ar5416IniArray ini_modes_rx_gain_bounds;
  778. struct ar5416IniArray iniModesTxGain;
  779. struct ar5416IniArray iniCckfirNormal;
  780. struct ar5416IniArray iniCckfirJapan2484;
  781. struct ar5416IniArray iniModes_9271_ANI_reg;
  782. struct ar5416IniArray ini_radio_post_sys2ant;
  783. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  784. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  785. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  786. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  787. u32 intr_gen_timer_trigger;
  788. u32 intr_gen_timer_thresh;
  789. struct ath_gen_timer_table hw_gen_timers;
  790. struct ar9003_txs *ts_ring;
  791. u32 ts_paddr_start;
  792. u32 ts_paddr_end;
  793. u16 ts_tail;
  794. u16 ts_size;
  795. u32 bb_watchdog_last_status;
  796. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  797. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  798. unsigned int paprd_target_power;
  799. unsigned int paprd_training_power;
  800. unsigned int paprd_ratemask;
  801. unsigned int paprd_ratemask_ht40;
  802. bool paprd_table_write_done;
  803. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  804. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  805. /*
  806. * Store the permanent value of Reg 0x4004in WARegVal
  807. * so we dont have to R/M/W. We should not be reading
  808. * this register when in sleep states.
  809. */
  810. u32 WARegVal;
  811. /* Enterprise mode cap */
  812. u32 ent_mode;
  813. #ifdef CONFIG_PM_SLEEP
  814. u32 wow_event_mask;
  815. #endif
  816. bool is_clk_25mhz;
  817. int (*get_mac_revision)(void);
  818. int (*external_reset)(void);
  819. const struct firmware *eeprom_blob;
  820. };
  821. struct ath_bus_ops {
  822. enum ath_bus_type ath_bus_type;
  823. void (*read_cachesize)(struct ath_common *common, int *csz);
  824. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  825. void (*bt_coex_prep)(struct ath_common *common);
  826. void (*aspm_init)(struct ath_common *common);
  827. };
  828. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  829. {
  830. return &ah->common;
  831. }
  832. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  833. {
  834. return &(ath9k_hw_common(ah)->regulatory);
  835. }
  836. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  837. {
  838. return &ah->private_ops;
  839. }
  840. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  841. {
  842. return &ah->ops;
  843. }
  844. static inline u8 get_streams(int mask)
  845. {
  846. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  847. }
  848. /* Initialization, Detach, Reset */
  849. void ath9k_hw_deinit(struct ath_hw *ah);
  850. int ath9k_hw_init(struct ath_hw *ah);
  851. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  852. struct ath9k_hw_cal_data *caldata, bool fastcc);
  853. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  854. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  855. /* GPIO / RFKILL / Antennae */
  856. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  857. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  858. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  859. u32 ah_signal_type);
  860. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  861. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  862. /* General Operation */
  863. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  864. int hw_delay);
  865. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  866. void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
  867. int column, unsigned int *writecnt);
  868. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  869. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  870. u8 phy, int kbps,
  871. u32 frameLen, u16 rateix, bool shortPreamble);
  872. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  873. struct ath9k_channel *chan,
  874. struct chan_centers *centers);
  875. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  876. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  877. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  878. bool ath9k_hw_disable(struct ath_hw *ah);
  879. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  880. void ath9k_hw_setopmode(struct ath_hw *ah);
  881. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  882. void ath9k_hw_write_associd(struct ath_hw *ah);
  883. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  884. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  885. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  886. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  887. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
  888. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  889. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  890. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  891. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  892. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  893. const struct ath9k_beacon_state *bs);
  894. bool ath9k_hw_check_alive(struct ath_hw *ah);
  895. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  896. #ifdef CONFIG_ATH9K_DEBUGFS
  897. void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
  898. #else
  899. static inline void ath9k_debug_sync_cause(struct ath_common *common,
  900. u32 sync_cause) {}
  901. #endif
  902. /* Generic hw timer primitives */
  903. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  904. void (*trigger)(void *),
  905. void (*overflow)(void *),
  906. void *arg,
  907. u8 timer_index);
  908. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  909. struct ath_gen_timer *timer,
  910. u32 timer_next,
  911. u32 timer_period);
  912. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  913. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  914. void ath_gen_timer_isr(struct ath_hw *hw);
  915. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  916. /* PHY */
  917. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  918. u32 *coef_mantissa, u32 *coef_exponent);
  919. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  920. bool test);
  921. /*
  922. * Code Specific to AR5008, AR9001 or AR9002,
  923. * we stuff these here to avoid callbacks for AR9003.
  924. */
  925. int ar9002_hw_rf_claim(struct ath_hw *ah);
  926. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  927. /*
  928. * Code specific to AR9003, we stuff these here to avoid callbacks
  929. * for older families
  930. */
  931. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  932. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  933. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  934. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  935. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  936. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  937. struct ath9k_hw_cal_data *caldata,
  938. int chain);
  939. int ar9003_paprd_create_curve(struct ath_hw *ah,
  940. struct ath9k_hw_cal_data *caldata, int chain);
  941. void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  942. int ar9003_paprd_init_table(struct ath_hw *ah);
  943. bool ar9003_paprd_is_done(struct ath_hw *ah);
  944. bool ar9003_is_paprd_enabled(struct ath_hw *ah);
  945. /* Hardware family op attach helpers */
  946. void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  947. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  948. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  949. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  950. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  951. void ar9002_hw_attach_ops(struct ath_hw *ah);
  952. void ar9003_hw_attach_ops(struct ath_hw *ah);
  953. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  954. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  955. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  956. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  957. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  958. {
  959. return ah->btcoex_hw.enabled;
  960. }
  961. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  962. {
  963. return ah->common.btcoex_enabled &&
  964. (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
  965. }
  966. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  967. static inline enum ath_btcoex_scheme
  968. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  969. {
  970. return ah->btcoex_hw.scheme;
  971. }
  972. #else
  973. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  974. {
  975. return false;
  976. }
  977. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  978. {
  979. return false;
  980. }
  981. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  982. {
  983. }
  984. static inline enum ath_btcoex_scheme
  985. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  986. {
  987. return ATH_BTCOEX_CFG_NONE;
  988. }
  989. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  990. #ifdef CONFIG_PM_SLEEP
  991. const char *ath9k_hw_wow_event_to_string(u32 wow_event);
  992. void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
  993. u8 *user_mask, int pattern_count,
  994. int pattern_len);
  995. u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
  996. void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
  997. #else
  998. static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
  999. {
  1000. return NULL;
  1001. }
  1002. static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
  1003. u8 *user_pattern,
  1004. u8 *user_mask,
  1005. int pattern_count,
  1006. int pattern_len)
  1007. {
  1008. }
  1009. static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
  1010. {
  1011. return 0;
  1012. }
  1013. static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
  1014. {
  1015. }
  1016. #endif
  1017. #define ATH9K_CLOCK_RATE_CCK 22
  1018. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  1019. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  1020. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  1021. #endif