ani.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/export.h>
  18. #include "hw.h"
  19. #include "hw-ops.h"
  20. struct ani_ofdm_level_entry {
  21. int spur_immunity_level;
  22. int fir_step_level;
  23. int ofdm_weak_signal_on;
  24. };
  25. /* values here are relative to the INI */
  26. /*
  27. * Legend:
  28. *
  29. * SI: Spur immunity
  30. * FS: FIR Step
  31. * WS: OFDM / CCK Weak Signal detection
  32. * MRC-CCK: Maximal Ratio Combining for CCK
  33. */
  34. static const struct ani_ofdm_level_entry ofdm_level_table[] = {
  35. /* SI FS WS */
  36. { 0, 0, 1 }, /* lvl 0 */
  37. { 1, 1, 1 }, /* lvl 1 */
  38. { 2, 2, 1 }, /* lvl 2 */
  39. { 3, 2, 1 }, /* lvl 3 (default) */
  40. { 4, 3, 1 }, /* lvl 4 */
  41. { 5, 4, 1 }, /* lvl 5 */
  42. { 6, 5, 1 }, /* lvl 6 */
  43. { 7, 6, 1 }, /* lvl 7 */
  44. { 7, 6, 0 }, /* lvl 8 */
  45. { 7, 7, 0 } /* lvl 9 */
  46. };
  47. #define ATH9K_ANI_OFDM_NUM_LEVEL \
  48. ARRAY_SIZE(ofdm_level_table)
  49. #define ATH9K_ANI_OFDM_MAX_LEVEL \
  50. (ATH9K_ANI_OFDM_NUM_LEVEL-1)
  51. #define ATH9K_ANI_OFDM_DEF_LEVEL \
  52. 3 /* default level - matches the INI settings */
  53. /*
  54. * MRC (Maximal Ratio Combining) has always been used with multi-antenna ofdm.
  55. * With OFDM for single stream you just add up all antenna inputs, you're
  56. * only interested in what you get after FFT. Signal aligment is also not
  57. * required for OFDM because any phase difference adds up in the frequency
  58. * domain.
  59. *
  60. * MRC requires extra work for use with CCK. You need to align the antenna
  61. * signals from the different antenna before you can add the signals together.
  62. * You need aligment of signals as CCK is in time domain, so addition can cancel
  63. * your signal completely if phase is 180 degrees (think of adding sine waves).
  64. * You also need to remove noise before the addition and this is where ANI
  65. * MRC CCK comes into play. One of the antenna inputs may be stronger but
  66. * lower SNR, so just adding after alignment can be dangerous.
  67. *
  68. * Regardless of alignment in time, the antenna signals add constructively after
  69. * FFT and improve your reception. For more information:
  70. *
  71. * http://en.wikipedia.org/wiki/Maximal-ratio_combining
  72. */
  73. struct ani_cck_level_entry {
  74. int fir_step_level;
  75. int mrc_cck_on;
  76. };
  77. static const struct ani_cck_level_entry cck_level_table[] = {
  78. /* FS MRC-CCK */
  79. { 0, 1 }, /* lvl 0 */
  80. { 1, 1 }, /* lvl 1 */
  81. { 2, 1 }, /* lvl 2 (default) */
  82. { 3, 1 }, /* lvl 3 */
  83. { 4, 0 }, /* lvl 4 */
  84. { 5, 0 }, /* lvl 5 */
  85. { 6, 0 }, /* lvl 6 */
  86. { 6, 0 }, /* lvl 7 (only for high rssi) */
  87. { 7, 0 } /* lvl 8 (only for high rssi) */
  88. };
  89. #define ATH9K_ANI_CCK_NUM_LEVEL \
  90. ARRAY_SIZE(cck_level_table)
  91. #define ATH9K_ANI_CCK_MAX_LEVEL \
  92. (ATH9K_ANI_CCK_NUM_LEVEL-1)
  93. #define ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI \
  94. (ATH9K_ANI_CCK_NUM_LEVEL-3)
  95. #define ATH9K_ANI_CCK_DEF_LEVEL \
  96. 2 /* default level - matches the INI settings */
  97. static void ath9k_hw_update_mibstats(struct ath_hw *ah,
  98. struct ath9k_mib_stats *stats)
  99. {
  100. stats->ackrcv_bad += REG_READ(ah, AR_ACK_FAIL);
  101. stats->rts_bad += REG_READ(ah, AR_RTS_FAIL);
  102. stats->fcs_bad += REG_READ(ah, AR_FCS_FAIL);
  103. stats->rts_good += REG_READ(ah, AR_RTS_OK);
  104. stats->beacons += REG_READ(ah, AR_BEACON_CNT);
  105. }
  106. static void ath9k_ani_restart(struct ath_hw *ah)
  107. {
  108. struct ar5416AniState *aniState;
  109. if (!DO_ANI(ah))
  110. return;
  111. aniState = &ah->curchan->ani;
  112. aniState->listenTime = 0;
  113. ENABLE_REGWRITE_BUFFER(ah);
  114. REG_WRITE(ah, AR_PHY_ERR_1, 0);
  115. REG_WRITE(ah, AR_PHY_ERR_2, 0);
  116. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  117. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  118. REGWRITE_BUFFER_FLUSH(ah);
  119. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  120. aniState->ofdmPhyErrCount = 0;
  121. aniState->cckPhyErrCount = 0;
  122. }
  123. /* Adjust the OFDM Noise Immunity Level */
  124. static void ath9k_hw_set_ofdm_nil(struct ath_hw *ah, u8 immunityLevel,
  125. bool scan)
  126. {
  127. struct ar5416AniState *aniState = &ah->curchan->ani;
  128. struct ath_common *common = ath9k_hw_common(ah);
  129. const struct ani_ofdm_level_entry *entry_ofdm;
  130. const struct ani_cck_level_entry *entry_cck;
  131. bool weak_sig;
  132. ath_dbg(common, ANI, "**** ofdmlevel %d=>%d, rssi=%d[lo=%d hi=%d]\n",
  133. aniState->ofdmNoiseImmunityLevel,
  134. immunityLevel, BEACON_RSSI(ah),
  135. aniState->rssiThrLow, aniState->rssiThrHigh);
  136. if (!scan)
  137. aniState->ofdmNoiseImmunityLevel = immunityLevel;
  138. entry_ofdm = &ofdm_level_table[aniState->ofdmNoiseImmunityLevel];
  139. entry_cck = &cck_level_table[aniState->cckNoiseImmunityLevel];
  140. if (aniState->spurImmunityLevel != entry_ofdm->spur_immunity_level)
  141. ath9k_hw_ani_control(ah,
  142. ATH9K_ANI_SPUR_IMMUNITY_LEVEL,
  143. entry_ofdm->spur_immunity_level);
  144. if (aniState->firstepLevel != entry_ofdm->fir_step_level &&
  145. entry_ofdm->fir_step_level >= entry_cck->fir_step_level)
  146. ath9k_hw_ani_control(ah,
  147. ATH9K_ANI_FIRSTEP_LEVEL,
  148. entry_ofdm->fir_step_level);
  149. weak_sig = entry_ofdm->ofdm_weak_signal_on;
  150. if (ah->opmode == NL80211_IFTYPE_STATION &&
  151. BEACON_RSSI(ah) <= aniState->rssiThrHigh)
  152. weak_sig = true;
  153. if (aniState->ofdmWeakSigDetect != weak_sig)
  154. ath9k_hw_ani_control(ah,
  155. ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION,
  156. entry_ofdm->ofdm_weak_signal_on);
  157. if (aniState->ofdmNoiseImmunityLevel >= ATH9K_ANI_OFDM_DEF_LEVEL) {
  158. ah->config.ofdm_trig_high = ATH9K_ANI_OFDM_TRIG_HIGH;
  159. ah->config.ofdm_trig_low = ATH9K_ANI_OFDM_TRIG_LOW_ABOVE_INI;
  160. } else {
  161. ah->config.ofdm_trig_high = ATH9K_ANI_OFDM_TRIG_HIGH_BELOW_INI;
  162. ah->config.ofdm_trig_low = ATH9K_ANI_OFDM_TRIG_LOW;
  163. }
  164. }
  165. static void ath9k_hw_ani_ofdm_err_trigger(struct ath_hw *ah)
  166. {
  167. struct ar5416AniState *aniState;
  168. if (!DO_ANI(ah))
  169. return;
  170. aniState = &ah->curchan->ani;
  171. if (aniState->ofdmNoiseImmunityLevel < ATH9K_ANI_OFDM_MAX_LEVEL)
  172. ath9k_hw_set_ofdm_nil(ah, aniState->ofdmNoiseImmunityLevel + 1, false);
  173. }
  174. /*
  175. * Set the ANI settings to match an CCK level.
  176. */
  177. static void ath9k_hw_set_cck_nil(struct ath_hw *ah, u_int8_t immunityLevel,
  178. bool scan)
  179. {
  180. struct ar5416AniState *aniState = &ah->curchan->ani;
  181. struct ath_common *common = ath9k_hw_common(ah);
  182. const struct ani_ofdm_level_entry *entry_ofdm;
  183. const struct ani_cck_level_entry *entry_cck;
  184. ath_dbg(common, ANI, "**** ccklevel %d=>%d, rssi=%d[lo=%d hi=%d]\n",
  185. aniState->cckNoiseImmunityLevel, immunityLevel,
  186. BEACON_RSSI(ah), aniState->rssiThrLow,
  187. aniState->rssiThrHigh);
  188. if (ah->opmode == NL80211_IFTYPE_STATION &&
  189. BEACON_RSSI(ah) <= aniState->rssiThrLow &&
  190. immunityLevel > ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI)
  191. immunityLevel = ATH9K_ANI_CCK_MAX_LEVEL_LOW_RSSI;
  192. if (!scan)
  193. aniState->cckNoiseImmunityLevel = immunityLevel;
  194. entry_ofdm = &ofdm_level_table[aniState->ofdmNoiseImmunityLevel];
  195. entry_cck = &cck_level_table[aniState->cckNoiseImmunityLevel];
  196. if (aniState->firstepLevel != entry_cck->fir_step_level &&
  197. entry_cck->fir_step_level >= entry_ofdm->fir_step_level)
  198. ath9k_hw_ani_control(ah,
  199. ATH9K_ANI_FIRSTEP_LEVEL,
  200. entry_cck->fir_step_level);
  201. /* Skip MRC CCK for pre AR9003 families */
  202. if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
  203. return;
  204. if (aniState->mrcCCK != entry_cck->mrc_cck_on)
  205. ath9k_hw_ani_control(ah,
  206. ATH9K_ANI_MRC_CCK,
  207. entry_cck->mrc_cck_on);
  208. }
  209. static void ath9k_hw_ani_cck_err_trigger(struct ath_hw *ah)
  210. {
  211. struct ar5416AniState *aniState;
  212. if (!DO_ANI(ah))
  213. return;
  214. aniState = &ah->curchan->ani;
  215. if (aniState->cckNoiseImmunityLevel < ATH9K_ANI_CCK_MAX_LEVEL)
  216. ath9k_hw_set_cck_nil(ah, aniState->cckNoiseImmunityLevel + 1,
  217. false);
  218. }
  219. /*
  220. * only lower either OFDM or CCK errors per turn
  221. * we lower the other one next time
  222. */
  223. static void ath9k_hw_ani_lower_immunity(struct ath_hw *ah)
  224. {
  225. struct ar5416AniState *aniState;
  226. aniState = &ah->curchan->ani;
  227. /* lower OFDM noise immunity */
  228. if (aniState->ofdmNoiseImmunityLevel > 0 &&
  229. (aniState->ofdmsTurn || aniState->cckNoiseImmunityLevel == 0)) {
  230. ath9k_hw_set_ofdm_nil(ah, aniState->ofdmNoiseImmunityLevel - 1,
  231. false);
  232. return;
  233. }
  234. /* lower CCK noise immunity */
  235. if (aniState->cckNoiseImmunityLevel > 0)
  236. ath9k_hw_set_cck_nil(ah, aniState->cckNoiseImmunityLevel - 1,
  237. false);
  238. }
  239. /*
  240. * Restore the ANI parameters in the HAL and reset the statistics.
  241. * This routine should be called for every hardware reset and for
  242. * every channel change.
  243. */
  244. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning)
  245. {
  246. struct ar5416AniState *aniState = &ah->curchan->ani;
  247. struct ath9k_channel *chan = ah->curchan;
  248. struct ath_common *common = ath9k_hw_common(ah);
  249. int ofdm_nil, cck_nil;
  250. if (!DO_ANI(ah))
  251. return;
  252. BUG_ON(aniState == NULL);
  253. ah->stats.ast_ani_reset++;
  254. /* only allow a subset of functions in AP mode */
  255. if (ah->opmode == NL80211_IFTYPE_AP) {
  256. if (IS_CHAN_2GHZ(chan)) {
  257. ah->ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
  258. ATH9K_ANI_FIRSTEP_LEVEL);
  259. if (AR_SREV_9300_20_OR_LATER(ah))
  260. ah->ani_function |= ATH9K_ANI_MRC_CCK;
  261. } else
  262. ah->ani_function = 0;
  263. }
  264. /* always allow mode (on/off) to be controlled */
  265. ah->ani_function |= ATH9K_ANI_MODE;
  266. ofdm_nil = max_t(int, ATH9K_ANI_OFDM_DEF_LEVEL,
  267. aniState->ofdmNoiseImmunityLevel);
  268. cck_nil = max_t(int, ATH9K_ANI_CCK_DEF_LEVEL,
  269. aniState->cckNoiseImmunityLevel);
  270. if (is_scanning ||
  271. (ah->opmode != NL80211_IFTYPE_STATION &&
  272. ah->opmode != NL80211_IFTYPE_ADHOC)) {
  273. /*
  274. * If we're scanning or in AP mode, the defaults (ini)
  275. * should be in place. For an AP we assume the historical
  276. * levels for this channel are probably outdated so start
  277. * from defaults instead.
  278. */
  279. if (aniState->ofdmNoiseImmunityLevel !=
  280. ATH9K_ANI_OFDM_DEF_LEVEL ||
  281. aniState->cckNoiseImmunityLevel !=
  282. ATH9K_ANI_CCK_DEF_LEVEL) {
  283. ath_dbg(common, ANI,
  284. "Restore defaults: opmode %u chan %d Mhz/0x%x is_scanning=%d ofdm:%d cck:%d\n",
  285. ah->opmode,
  286. chan->channel,
  287. chan->channelFlags,
  288. is_scanning,
  289. aniState->ofdmNoiseImmunityLevel,
  290. aniState->cckNoiseImmunityLevel);
  291. ofdm_nil = ATH9K_ANI_OFDM_DEF_LEVEL;
  292. cck_nil = ATH9K_ANI_CCK_DEF_LEVEL;
  293. }
  294. } else {
  295. /*
  296. * restore historical levels for this channel
  297. */
  298. ath_dbg(common, ANI,
  299. "Restore history: opmode %u chan %d Mhz/0x%x is_scanning=%d ofdm:%d cck:%d\n",
  300. ah->opmode,
  301. chan->channel,
  302. chan->channelFlags,
  303. is_scanning,
  304. aniState->ofdmNoiseImmunityLevel,
  305. aniState->cckNoiseImmunityLevel);
  306. }
  307. ath9k_hw_set_ofdm_nil(ah, ofdm_nil, is_scanning);
  308. ath9k_hw_set_cck_nil(ah, cck_nil, is_scanning);
  309. /*
  310. * enable phy counters if hw supports or if not, enable phy
  311. * interrupts (so we can count each one)
  312. */
  313. ath9k_ani_restart(ah);
  314. ENABLE_REGWRITE_BUFFER(ah);
  315. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  316. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  317. REGWRITE_BUFFER_FLUSH(ah);
  318. }
  319. static bool ath9k_hw_ani_read_counters(struct ath_hw *ah)
  320. {
  321. struct ath_common *common = ath9k_hw_common(ah);
  322. struct ar5416AniState *aniState = &ah->curchan->ani;
  323. u32 phyCnt1, phyCnt2;
  324. int32_t listenTime;
  325. ath_hw_cycle_counters_update(common);
  326. listenTime = ath_hw_get_listen_time(common);
  327. if (listenTime <= 0) {
  328. ah->stats.ast_ani_lneg_or_lzero++;
  329. ath9k_ani_restart(ah);
  330. return false;
  331. }
  332. aniState->listenTime += listenTime;
  333. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  334. phyCnt1 = REG_READ(ah, AR_PHY_ERR_1);
  335. phyCnt2 = REG_READ(ah, AR_PHY_ERR_2);
  336. ah->stats.ast_ani_ofdmerrs += phyCnt1 - aniState->ofdmPhyErrCount;
  337. aniState->ofdmPhyErrCount = phyCnt1;
  338. ah->stats.ast_ani_cckerrs += phyCnt2 - aniState->cckPhyErrCount;
  339. aniState->cckPhyErrCount = phyCnt2;
  340. return true;
  341. }
  342. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan)
  343. {
  344. struct ar5416AniState *aniState;
  345. struct ath_common *common = ath9k_hw_common(ah);
  346. u32 ofdmPhyErrRate, cckPhyErrRate;
  347. if (!DO_ANI(ah))
  348. return;
  349. aniState = &ah->curchan->ani;
  350. if (WARN_ON(!aniState))
  351. return;
  352. if (!ath9k_hw_ani_read_counters(ah))
  353. return;
  354. ofdmPhyErrRate = aniState->ofdmPhyErrCount * 1000 /
  355. aniState->listenTime;
  356. cckPhyErrRate = aniState->cckPhyErrCount * 1000 /
  357. aniState->listenTime;
  358. ath_dbg(common, ANI,
  359. "listenTime=%d OFDM:%d errs=%d/s CCK:%d errs=%d/s ofdm_turn=%d\n",
  360. aniState->listenTime,
  361. aniState->ofdmNoiseImmunityLevel,
  362. ofdmPhyErrRate, aniState->cckNoiseImmunityLevel,
  363. cckPhyErrRate, aniState->ofdmsTurn);
  364. if (aniState->listenTime > ah->aniperiod) {
  365. if (cckPhyErrRate < ah->config.cck_trig_low &&
  366. ofdmPhyErrRate < ah->config.ofdm_trig_low) {
  367. ath9k_hw_ani_lower_immunity(ah);
  368. aniState->ofdmsTurn = !aniState->ofdmsTurn;
  369. } else if (ofdmPhyErrRate > ah->config.ofdm_trig_high) {
  370. ath9k_hw_ani_ofdm_err_trigger(ah);
  371. aniState->ofdmsTurn = false;
  372. } else if (cckPhyErrRate > ah->config.cck_trig_high) {
  373. ath9k_hw_ani_cck_err_trigger(ah);
  374. aniState->ofdmsTurn = true;
  375. }
  376. ath9k_ani_restart(ah);
  377. }
  378. }
  379. EXPORT_SYMBOL(ath9k_hw_ani_monitor);
  380. void ath9k_enable_mib_counters(struct ath_hw *ah)
  381. {
  382. struct ath_common *common = ath9k_hw_common(ah);
  383. ath_dbg(common, ANI, "Enable MIB counters\n");
  384. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  385. ENABLE_REGWRITE_BUFFER(ah);
  386. REG_WRITE(ah, AR_FILT_OFDM, 0);
  387. REG_WRITE(ah, AR_FILT_CCK, 0);
  388. REG_WRITE(ah, AR_MIBC,
  389. ~(AR_MIBC_COW | AR_MIBC_FMC | AR_MIBC_CMC | AR_MIBC_MCS)
  390. & 0x0f);
  391. REG_WRITE(ah, AR_PHY_ERR_MASK_1, AR_PHY_ERR_OFDM_TIMING);
  392. REG_WRITE(ah, AR_PHY_ERR_MASK_2, AR_PHY_ERR_CCK_TIMING);
  393. REGWRITE_BUFFER_FLUSH(ah);
  394. }
  395. /* Freeze the MIB counters, get the stats and then clear them */
  396. void ath9k_hw_disable_mib_counters(struct ath_hw *ah)
  397. {
  398. struct ath_common *common = ath9k_hw_common(ah);
  399. ath_dbg(common, ANI, "Disable MIB counters\n");
  400. REG_WRITE(ah, AR_MIBC, AR_MIBC_FMC);
  401. ath9k_hw_update_mibstats(ah, &ah->ah_mibStats);
  402. REG_WRITE(ah, AR_MIBC, AR_MIBC_CMC);
  403. REG_WRITE(ah, AR_FILT_OFDM, 0);
  404. REG_WRITE(ah, AR_FILT_CCK, 0);
  405. }
  406. EXPORT_SYMBOL(ath9k_hw_disable_mib_counters);
  407. void ath9k_hw_ani_setup(struct ath_hw *ah)
  408. {
  409. int i;
  410. static const int totalSizeDesired[] = { -55, -55, -55, -55, -62 };
  411. static const int coarseHigh[] = { -14, -14, -14, -14, -12 };
  412. static const int coarseLow[] = { -64, -64, -64, -64, -70 };
  413. static const int firpwr[] = { -78, -78, -78, -78, -80 };
  414. for (i = 0; i < 5; i++) {
  415. ah->totalSizeDesired[i] = totalSizeDesired[i];
  416. ah->coarse_high[i] = coarseHigh[i];
  417. ah->coarse_low[i] = coarseLow[i];
  418. ah->firpwr[i] = firpwr[i];
  419. }
  420. }
  421. void ath9k_hw_ani_init(struct ath_hw *ah)
  422. {
  423. struct ath_common *common = ath9k_hw_common(ah);
  424. int i;
  425. ath_dbg(common, ANI, "Initialize ANI\n");
  426. ah->config.ofdm_trig_high = ATH9K_ANI_OFDM_TRIG_HIGH;
  427. ah->config.ofdm_trig_low = ATH9K_ANI_OFDM_TRIG_LOW;
  428. ah->config.cck_trig_high = ATH9K_ANI_CCK_TRIG_HIGH;
  429. ah->config.cck_trig_low = ATH9K_ANI_CCK_TRIG_LOW;
  430. for (i = 0; i < ARRAY_SIZE(ah->channels); i++) {
  431. struct ath9k_channel *chan = &ah->channels[i];
  432. struct ar5416AniState *ani = &chan->ani;
  433. ani->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL;
  434. ani->firstepLevel = ATH9K_ANI_FIRSTEP_LVL;
  435. ani->mrcCCK = AR_SREV_9300_20_OR_LATER(ah) ? true : false;
  436. ani->ofdmsTurn = true;
  437. ani->rssiThrHigh = ATH9K_ANI_RSSI_THR_HIGH;
  438. ani->rssiThrLow = ATH9K_ANI_RSSI_THR_LOW;
  439. ani->ofdmWeakSigDetect = ATH9K_ANI_USE_OFDM_WEAK_SIG;
  440. ani->cckNoiseImmunityLevel = ATH9K_ANI_CCK_DEF_LEVEL;
  441. ani->ofdmNoiseImmunityLevel = ATH9K_ANI_OFDM_DEF_LEVEL;
  442. }
  443. /*
  444. * since we expect some ongoing maintenance on the tables, let's sanity
  445. * check here default level should not modify INI setting.
  446. */
  447. ah->aniperiod = ATH9K_ANI_PERIOD;
  448. ah->config.ani_poll_interval = ATH9K_ANI_POLLINTERVAL;
  449. if (ah->config.enable_ani)
  450. ah->proc_phyerr |= HAL_PROCESS_ANI;
  451. ath9k_ani_restart(ah);
  452. ath9k_enable_mib_counters(ah);
  453. }