base.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/hardirq.h>
  47. #include <linux/if.h>
  48. #include <linux/io.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/cache.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/uaccess.h>
  53. #include <linux/slab.h>
  54. #include <linux/etherdevice.h>
  55. #include <linux/nl80211.h>
  56. #include <net/ieee80211_radiotap.h>
  57. #include <asm/unaligned.h>
  58. #include "base.h"
  59. #include "reg.h"
  60. #include "debug.h"
  61. #include "ani.h"
  62. #include "ath5k.h"
  63. #include "../regd.h"
  64. #define CREATE_TRACE_POINTS
  65. #include "trace.h"
  66. bool ath5k_modparam_nohwcrypt;
  67. module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
  68. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  69. static bool modparam_fastchanswitch;
  70. module_param_named(fastchanswitch, modparam_fastchanswitch, bool, S_IRUGO);
  71. MODULE_PARM_DESC(fastchanswitch, "Enable fast channel switching for AR2413/AR5413 radios.");
  72. static bool ath5k_modparam_no_hw_rfkill_switch;
  73. module_param_named(no_hw_rfkill_switch, ath5k_modparam_no_hw_rfkill_switch,
  74. bool, S_IRUGO);
  75. MODULE_PARM_DESC(no_hw_rfkill_switch, "Ignore the GPIO RFKill switch state");
  76. /* Module info */
  77. MODULE_AUTHOR("Jiri Slaby");
  78. MODULE_AUTHOR("Nick Kossifidis");
  79. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  80. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  81. MODULE_LICENSE("Dual BSD/GPL");
  82. static int ath5k_init(struct ieee80211_hw *hw);
  83. static int ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
  84. bool skip_pcu);
  85. /* Known SREVs */
  86. static const struct ath5k_srev_name srev_names[] = {
  87. #ifdef CONFIG_ATHEROS_AR231X
  88. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
  89. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
  90. { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
  91. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
  92. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
  93. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
  94. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
  95. #else
  96. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  97. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  98. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  99. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  100. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  101. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  102. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  103. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  104. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  105. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  106. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  107. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  108. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  109. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  110. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  111. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  112. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  113. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  114. #endif
  115. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  116. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  117. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  118. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  119. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  120. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  121. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  122. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  123. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  124. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  125. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  126. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  127. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  128. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  129. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  130. #ifdef CONFIG_ATHEROS_AR231X
  131. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  132. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  133. #endif
  134. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  135. };
  136. static const struct ieee80211_rate ath5k_rates[] = {
  137. { .bitrate = 10,
  138. .hw_value = ATH5K_RATE_CODE_1M, },
  139. { .bitrate = 20,
  140. .hw_value = ATH5K_RATE_CODE_2M,
  141. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  142. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  143. { .bitrate = 55,
  144. .hw_value = ATH5K_RATE_CODE_5_5M,
  145. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  146. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  147. { .bitrate = 110,
  148. .hw_value = ATH5K_RATE_CODE_11M,
  149. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  150. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  151. { .bitrate = 60,
  152. .hw_value = ATH5K_RATE_CODE_6M,
  153. .flags = 0 },
  154. { .bitrate = 90,
  155. .hw_value = ATH5K_RATE_CODE_9M,
  156. .flags = 0 },
  157. { .bitrate = 120,
  158. .hw_value = ATH5K_RATE_CODE_12M,
  159. .flags = 0 },
  160. { .bitrate = 180,
  161. .hw_value = ATH5K_RATE_CODE_18M,
  162. .flags = 0 },
  163. { .bitrate = 240,
  164. .hw_value = ATH5K_RATE_CODE_24M,
  165. .flags = 0 },
  166. { .bitrate = 360,
  167. .hw_value = ATH5K_RATE_CODE_36M,
  168. .flags = 0 },
  169. { .bitrate = 480,
  170. .hw_value = ATH5K_RATE_CODE_48M,
  171. .flags = 0 },
  172. { .bitrate = 540,
  173. .hw_value = ATH5K_RATE_CODE_54M,
  174. .flags = 0 },
  175. };
  176. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  177. {
  178. u64 tsf = ath5k_hw_get_tsf64(ah);
  179. if ((tsf & 0x7fff) < rstamp)
  180. tsf -= 0x8000;
  181. return (tsf & ~0x7fff) | rstamp;
  182. }
  183. const char *
  184. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  185. {
  186. const char *name = "xxxxx";
  187. unsigned int i;
  188. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  189. if (srev_names[i].sr_type != type)
  190. continue;
  191. if ((val & 0xf0) == srev_names[i].sr_val)
  192. name = srev_names[i].sr_name;
  193. if ((val & 0xff) == srev_names[i].sr_val) {
  194. name = srev_names[i].sr_name;
  195. break;
  196. }
  197. }
  198. return name;
  199. }
  200. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  201. {
  202. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  203. return ath5k_hw_reg_read(ah, reg_offset);
  204. }
  205. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  206. {
  207. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  208. ath5k_hw_reg_write(ah, val, reg_offset);
  209. }
  210. static const struct ath_ops ath5k_common_ops = {
  211. .read = ath5k_ioread32,
  212. .write = ath5k_iowrite32,
  213. };
  214. /***********************\
  215. * Driver Initialization *
  216. \***********************/
  217. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  218. {
  219. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  220. struct ath5k_hw *ah = hw->priv;
  221. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  222. return ath_reg_notifier_apply(wiphy, request, regulatory);
  223. }
  224. /********************\
  225. * Channel/mode setup *
  226. \********************/
  227. /*
  228. * Returns true for the channel numbers used.
  229. */
  230. #ifdef CONFIG_ATH5K_TEST_CHANNELS
  231. static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
  232. {
  233. return true;
  234. }
  235. #else
  236. static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
  237. {
  238. if (band == IEEE80211_BAND_2GHZ && chan <= 14)
  239. return true;
  240. return /* UNII 1,2 */
  241. (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  242. /* midband */
  243. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  244. /* UNII-3 */
  245. ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
  246. /* 802.11j 5.030-5.080 GHz (20MHz) */
  247. (chan == 8 || chan == 12 || chan == 16) ||
  248. /* 802.11j 4.9GHz (20MHz) */
  249. (chan == 184 || chan == 188 || chan == 192 || chan == 196));
  250. }
  251. #endif
  252. static unsigned int
  253. ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
  254. unsigned int mode, unsigned int max)
  255. {
  256. unsigned int count, size, freq, ch;
  257. enum ieee80211_band band;
  258. switch (mode) {
  259. case AR5K_MODE_11A:
  260. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  261. size = 220;
  262. band = IEEE80211_BAND_5GHZ;
  263. break;
  264. case AR5K_MODE_11B:
  265. case AR5K_MODE_11G:
  266. size = 26;
  267. band = IEEE80211_BAND_2GHZ;
  268. break;
  269. default:
  270. ATH5K_WARN(ah, "bad mode, not copying channels\n");
  271. return 0;
  272. }
  273. count = 0;
  274. for (ch = 1; ch <= size && count < max; ch++) {
  275. freq = ieee80211_channel_to_frequency(ch, band);
  276. if (freq == 0) /* mapping failed - not a standard channel */
  277. continue;
  278. /* Write channel info, needed for ath5k_channel_ok() */
  279. channels[count].center_freq = freq;
  280. channels[count].band = band;
  281. channels[count].hw_value = mode;
  282. /* Check if channel is supported by the chipset */
  283. if (!ath5k_channel_ok(ah, &channels[count]))
  284. continue;
  285. if (!ath5k_is_standard_channel(ch, band))
  286. continue;
  287. count++;
  288. }
  289. return count;
  290. }
  291. static void
  292. ath5k_setup_rate_idx(struct ath5k_hw *ah, struct ieee80211_supported_band *b)
  293. {
  294. u8 i;
  295. for (i = 0; i < AR5K_MAX_RATES; i++)
  296. ah->rate_idx[b->band][i] = -1;
  297. for (i = 0; i < b->n_bitrates; i++) {
  298. ah->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  299. if (b->bitrates[i].hw_value_short)
  300. ah->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  301. }
  302. }
  303. static int
  304. ath5k_setup_bands(struct ieee80211_hw *hw)
  305. {
  306. struct ath5k_hw *ah = hw->priv;
  307. struct ieee80211_supported_band *sband;
  308. int max_c, count_c = 0;
  309. int i;
  310. BUILD_BUG_ON(ARRAY_SIZE(ah->sbands) < IEEE80211_NUM_BANDS);
  311. max_c = ARRAY_SIZE(ah->channels);
  312. /* 2GHz band */
  313. sband = &ah->sbands[IEEE80211_BAND_2GHZ];
  314. sband->band = IEEE80211_BAND_2GHZ;
  315. sband->bitrates = &ah->rates[IEEE80211_BAND_2GHZ][0];
  316. if (test_bit(AR5K_MODE_11G, ah->ah_capabilities.cap_mode)) {
  317. /* G mode */
  318. memcpy(sband->bitrates, &ath5k_rates[0],
  319. sizeof(struct ieee80211_rate) * 12);
  320. sband->n_bitrates = 12;
  321. sband->channels = ah->channels;
  322. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  323. AR5K_MODE_11G, max_c);
  324. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  325. count_c = sband->n_channels;
  326. max_c -= count_c;
  327. } else if (test_bit(AR5K_MODE_11B, ah->ah_capabilities.cap_mode)) {
  328. /* B mode */
  329. memcpy(sband->bitrates, &ath5k_rates[0],
  330. sizeof(struct ieee80211_rate) * 4);
  331. sband->n_bitrates = 4;
  332. /* 5211 only supports B rates and uses 4bit rate codes
  333. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  334. * fix them up here:
  335. */
  336. if (ah->ah_version == AR5K_AR5211) {
  337. for (i = 0; i < 4; i++) {
  338. sband->bitrates[i].hw_value =
  339. sband->bitrates[i].hw_value & 0xF;
  340. sband->bitrates[i].hw_value_short =
  341. sband->bitrates[i].hw_value_short & 0xF;
  342. }
  343. }
  344. sband->channels = ah->channels;
  345. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  346. AR5K_MODE_11B, max_c);
  347. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  348. count_c = sband->n_channels;
  349. max_c -= count_c;
  350. }
  351. ath5k_setup_rate_idx(ah, sband);
  352. /* 5GHz band, A mode */
  353. if (test_bit(AR5K_MODE_11A, ah->ah_capabilities.cap_mode)) {
  354. sband = &ah->sbands[IEEE80211_BAND_5GHZ];
  355. sband->band = IEEE80211_BAND_5GHZ;
  356. sband->bitrates = &ah->rates[IEEE80211_BAND_5GHZ][0];
  357. memcpy(sband->bitrates, &ath5k_rates[4],
  358. sizeof(struct ieee80211_rate) * 8);
  359. sband->n_bitrates = 8;
  360. sband->channels = &ah->channels[count_c];
  361. sband->n_channels = ath5k_setup_channels(ah, sband->channels,
  362. AR5K_MODE_11A, max_c);
  363. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  364. }
  365. ath5k_setup_rate_idx(ah, sband);
  366. ath5k_debug_dump_bands(ah);
  367. return 0;
  368. }
  369. /*
  370. * Set/change channels. We always reset the chip.
  371. * To accomplish this we must first cleanup any pending DMA,
  372. * then restart stuff after a la ath5k_init.
  373. *
  374. * Called with ah->lock.
  375. */
  376. int
  377. ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan)
  378. {
  379. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  380. "channel set, resetting (%u -> %u MHz)\n",
  381. ah->curchan->center_freq, chan->center_freq);
  382. /*
  383. * To switch channels clear any pending DMA operations;
  384. * wait long enough for the RX fifo to drain, reset the
  385. * hardware at the new frequency, and then re-enable
  386. * the relevant bits of the h/w.
  387. */
  388. return ath5k_reset(ah, chan, true);
  389. }
  390. void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  391. {
  392. struct ath5k_vif_iter_data *iter_data = data;
  393. int i;
  394. struct ath5k_vif *avf = (void *)vif->drv_priv;
  395. if (iter_data->hw_macaddr)
  396. for (i = 0; i < ETH_ALEN; i++)
  397. iter_data->mask[i] &=
  398. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  399. if (!iter_data->found_active) {
  400. iter_data->found_active = true;
  401. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  402. }
  403. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  404. if (ether_addr_equal(iter_data->hw_macaddr, mac))
  405. iter_data->need_set_hw_addr = false;
  406. if (!iter_data->any_assoc) {
  407. if (avf->assoc)
  408. iter_data->any_assoc = true;
  409. }
  410. /* Calculate combined mode - when APs are active, operate in AP mode.
  411. * Otherwise use the mode of the new interface. This can currently
  412. * only deal with combinations of APs and STAs. Only one ad-hoc
  413. * interfaces is allowed.
  414. */
  415. if (avf->opmode == NL80211_IFTYPE_AP)
  416. iter_data->opmode = NL80211_IFTYPE_AP;
  417. else {
  418. if (avf->opmode == NL80211_IFTYPE_STATION)
  419. iter_data->n_stas++;
  420. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  421. iter_data->opmode = avf->opmode;
  422. }
  423. }
  424. void
  425. ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
  426. struct ieee80211_vif *vif)
  427. {
  428. struct ath_common *common = ath5k_hw_common(ah);
  429. struct ath5k_vif_iter_data iter_data;
  430. u32 rfilt;
  431. /*
  432. * Use the hardware MAC address as reference, the hardware uses it
  433. * together with the BSSID mask when matching addresses.
  434. */
  435. iter_data.hw_macaddr = common->macaddr;
  436. memset(&iter_data.mask, 0xff, ETH_ALEN);
  437. iter_data.found_active = false;
  438. iter_data.need_set_hw_addr = true;
  439. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  440. iter_data.n_stas = 0;
  441. if (vif)
  442. ath5k_vif_iter(&iter_data, vif->addr, vif);
  443. /* Get list of all active MAC addresses */
  444. ieee80211_iterate_active_interfaces_atomic(
  445. ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
  446. ath5k_vif_iter, &iter_data);
  447. memcpy(ah->bssidmask, iter_data.mask, ETH_ALEN);
  448. ah->opmode = iter_data.opmode;
  449. if (ah->opmode == NL80211_IFTYPE_UNSPECIFIED)
  450. /* Nothing active, default to station mode */
  451. ah->opmode = NL80211_IFTYPE_STATION;
  452. ath5k_hw_set_opmode(ah, ah->opmode);
  453. ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  454. ah->opmode, ath_opmode_to_string(ah->opmode));
  455. if (iter_data.need_set_hw_addr && iter_data.found_active)
  456. ath5k_hw_set_lladdr(ah, iter_data.active_mac);
  457. if (ath5k_hw_hasbssidmask(ah))
  458. ath5k_hw_set_bssid_mask(ah, ah->bssidmask);
  459. /* Set up RX Filter */
  460. if (iter_data.n_stas > 1) {
  461. /* If you have multiple STA interfaces connected to
  462. * different APs, ARPs are not received (most of the time?)
  463. * Enabling PROMISC appears to fix that problem.
  464. */
  465. ah->filter_flags |= AR5K_RX_FILTER_PROM;
  466. }
  467. rfilt = ah->filter_flags;
  468. ath5k_hw_set_rx_filter(ah, rfilt);
  469. ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  470. }
  471. static inline int
  472. ath5k_hw_to_driver_rix(struct ath5k_hw *ah, int hw_rix)
  473. {
  474. int rix;
  475. /* return base rate on errors */
  476. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  477. "hw_rix out of bounds: %x\n", hw_rix))
  478. return 0;
  479. rix = ah->rate_idx[ah->curchan->band][hw_rix];
  480. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  481. rix = 0;
  482. return rix;
  483. }
  484. /***************\
  485. * Buffers setup *
  486. \***************/
  487. static
  488. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_hw *ah, dma_addr_t *skb_addr)
  489. {
  490. struct ath_common *common = ath5k_hw_common(ah);
  491. struct sk_buff *skb;
  492. /*
  493. * Allocate buffer with headroom_needed space for the
  494. * fake physical layer header at the start.
  495. */
  496. skb = ath_rxbuf_alloc(common,
  497. common->rx_bufsize,
  498. GFP_ATOMIC);
  499. if (!skb) {
  500. ATH5K_ERR(ah, "can't alloc skbuff of size %u\n",
  501. common->rx_bufsize);
  502. return NULL;
  503. }
  504. *skb_addr = dma_map_single(ah->dev,
  505. skb->data, common->rx_bufsize,
  506. DMA_FROM_DEVICE);
  507. if (unlikely(dma_mapping_error(ah->dev, *skb_addr))) {
  508. ATH5K_ERR(ah, "%s: DMA mapping failed\n", __func__);
  509. dev_kfree_skb(skb);
  510. return NULL;
  511. }
  512. return skb;
  513. }
  514. static int
  515. ath5k_rxbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
  516. {
  517. struct sk_buff *skb = bf->skb;
  518. struct ath5k_desc *ds;
  519. int ret;
  520. if (!skb) {
  521. skb = ath5k_rx_skb_alloc(ah, &bf->skbaddr);
  522. if (!skb)
  523. return -ENOMEM;
  524. bf->skb = skb;
  525. }
  526. /*
  527. * Setup descriptors. For receive we always terminate
  528. * the descriptor list with a self-linked entry so we'll
  529. * not get overrun under high load (as can happen with a
  530. * 5212 when ANI processing enables PHY error frames).
  531. *
  532. * To ensure the last descriptor is self-linked we create
  533. * each descriptor as self-linked and add it to the end. As
  534. * each additional descriptor is added the previous self-linked
  535. * entry is "fixed" naturally. This should be safe even
  536. * if DMA is happening. When processing RX interrupts we
  537. * never remove/process the last, self-linked, entry on the
  538. * descriptor list. This ensures the hardware always has
  539. * someplace to write a new frame.
  540. */
  541. ds = bf->desc;
  542. ds->ds_link = bf->daddr; /* link to self */
  543. ds->ds_data = bf->skbaddr;
  544. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  545. if (ret) {
  546. ATH5K_ERR(ah, "%s: could not setup RX desc\n", __func__);
  547. return ret;
  548. }
  549. if (ah->rxlink != NULL)
  550. *ah->rxlink = bf->daddr;
  551. ah->rxlink = &ds->ds_link;
  552. return 0;
  553. }
  554. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  555. {
  556. struct ieee80211_hdr *hdr;
  557. enum ath5k_pkt_type htype;
  558. __le16 fc;
  559. hdr = (struct ieee80211_hdr *)skb->data;
  560. fc = hdr->frame_control;
  561. if (ieee80211_is_beacon(fc))
  562. htype = AR5K_PKT_TYPE_BEACON;
  563. else if (ieee80211_is_probe_resp(fc))
  564. htype = AR5K_PKT_TYPE_PROBE_RESP;
  565. else if (ieee80211_is_atim(fc))
  566. htype = AR5K_PKT_TYPE_ATIM;
  567. else if (ieee80211_is_pspoll(fc))
  568. htype = AR5K_PKT_TYPE_PSPOLL;
  569. else
  570. htype = AR5K_PKT_TYPE_NORMAL;
  571. return htype;
  572. }
  573. static int
  574. ath5k_txbuf_setup(struct ath5k_hw *ah, struct ath5k_buf *bf,
  575. struct ath5k_txq *txq, int padsize)
  576. {
  577. struct ath5k_desc *ds = bf->desc;
  578. struct sk_buff *skb = bf->skb;
  579. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  580. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  581. struct ieee80211_rate *rate;
  582. unsigned int mrr_rate[3], mrr_tries[3];
  583. int i, ret;
  584. u16 hw_rate;
  585. u16 cts_rate = 0;
  586. u16 duration = 0;
  587. u8 rc_flags;
  588. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  589. /* XXX endianness */
  590. bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
  591. DMA_TO_DEVICE);
  592. rate = ieee80211_get_tx_rate(ah->hw, info);
  593. if (!rate) {
  594. ret = -EINVAL;
  595. goto err_unmap;
  596. }
  597. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  598. flags |= AR5K_TXDESC_NOACK;
  599. rc_flags = info->control.rates[0].flags;
  600. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  601. rate->hw_value_short : rate->hw_value;
  602. pktlen = skb->len;
  603. /* FIXME: If we are in g mode and rate is a CCK rate
  604. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  605. * from tx power (value is in dB units already) */
  606. if (info->control.hw_key) {
  607. keyidx = info->control.hw_key->hw_key_idx;
  608. pktlen += info->control.hw_key->icv_len;
  609. }
  610. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  611. flags |= AR5K_TXDESC_RTSENA;
  612. cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
  613. duration = le16_to_cpu(ieee80211_rts_duration(ah->hw,
  614. info->control.vif, pktlen, info));
  615. }
  616. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  617. flags |= AR5K_TXDESC_CTSENA;
  618. cts_rate = ieee80211_get_rts_cts_rate(ah->hw, info)->hw_value;
  619. duration = le16_to_cpu(ieee80211_ctstoself_duration(ah->hw,
  620. info->control.vif, pktlen, info));
  621. }
  622. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  623. ieee80211_get_hdrlen_from_skb(skb), padsize,
  624. get_hw_packet_type(skb),
  625. (ah->ah_txpower.txp_requested * 2),
  626. hw_rate,
  627. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  628. cts_rate, duration);
  629. if (ret)
  630. goto err_unmap;
  631. /* Set up MRR descriptor */
  632. if (ah->ah_capabilities.cap_has_mrr_support) {
  633. memset(mrr_rate, 0, sizeof(mrr_rate));
  634. memset(mrr_tries, 0, sizeof(mrr_tries));
  635. for (i = 0; i < 3; i++) {
  636. rate = ieee80211_get_alt_retry_rate(ah->hw, info, i);
  637. if (!rate)
  638. break;
  639. mrr_rate[i] = rate->hw_value;
  640. mrr_tries[i] = info->control.rates[i + 1].count;
  641. }
  642. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  643. mrr_rate[0], mrr_tries[0],
  644. mrr_rate[1], mrr_tries[1],
  645. mrr_rate[2], mrr_tries[2]);
  646. }
  647. ds->ds_link = 0;
  648. ds->ds_data = bf->skbaddr;
  649. spin_lock_bh(&txq->lock);
  650. list_add_tail(&bf->list, &txq->q);
  651. txq->txq_len++;
  652. if (txq->link == NULL) /* is this first packet? */
  653. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  654. else /* no, so only link it */
  655. *txq->link = bf->daddr;
  656. txq->link = &ds->ds_link;
  657. ath5k_hw_start_tx_dma(ah, txq->qnum);
  658. mmiowb();
  659. spin_unlock_bh(&txq->lock);
  660. return 0;
  661. err_unmap:
  662. dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  663. return ret;
  664. }
  665. /*******************\
  666. * Descriptors setup *
  667. \*******************/
  668. static int
  669. ath5k_desc_alloc(struct ath5k_hw *ah)
  670. {
  671. struct ath5k_desc *ds;
  672. struct ath5k_buf *bf;
  673. dma_addr_t da;
  674. unsigned int i;
  675. int ret;
  676. /* allocate descriptors */
  677. ah->desc_len = sizeof(struct ath5k_desc) *
  678. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  679. ah->desc = dma_alloc_coherent(ah->dev, ah->desc_len,
  680. &ah->desc_daddr, GFP_KERNEL);
  681. if (ah->desc == NULL) {
  682. ATH5K_ERR(ah, "can't allocate descriptors\n");
  683. ret = -ENOMEM;
  684. goto err;
  685. }
  686. ds = ah->desc;
  687. da = ah->desc_daddr;
  688. ATH5K_DBG(ah, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  689. ds, ah->desc_len, (unsigned long long)ah->desc_daddr);
  690. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  691. sizeof(struct ath5k_buf), GFP_KERNEL);
  692. if (bf == NULL) {
  693. ATH5K_ERR(ah, "can't allocate bufptr\n");
  694. ret = -ENOMEM;
  695. goto err_free;
  696. }
  697. ah->bufptr = bf;
  698. INIT_LIST_HEAD(&ah->rxbuf);
  699. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  700. bf->desc = ds;
  701. bf->daddr = da;
  702. list_add_tail(&bf->list, &ah->rxbuf);
  703. }
  704. INIT_LIST_HEAD(&ah->txbuf);
  705. ah->txbuf_len = ATH_TXBUF;
  706. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  707. bf->desc = ds;
  708. bf->daddr = da;
  709. list_add_tail(&bf->list, &ah->txbuf);
  710. }
  711. /* beacon buffers */
  712. INIT_LIST_HEAD(&ah->bcbuf);
  713. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  714. bf->desc = ds;
  715. bf->daddr = da;
  716. list_add_tail(&bf->list, &ah->bcbuf);
  717. }
  718. return 0;
  719. err_free:
  720. dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
  721. err:
  722. ah->desc = NULL;
  723. return ret;
  724. }
  725. void
  726. ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
  727. {
  728. BUG_ON(!bf);
  729. if (!bf->skb)
  730. return;
  731. dma_unmap_single(ah->dev, bf->skbaddr, bf->skb->len,
  732. DMA_TO_DEVICE);
  733. ieee80211_free_txskb(ah->hw, bf->skb);
  734. bf->skb = NULL;
  735. bf->skbaddr = 0;
  736. bf->desc->ds_data = 0;
  737. }
  738. void
  739. ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf)
  740. {
  741. struct ath_common *common = ath5k_hw_common(ah);
  742. BUG_ON(!bf);
  743. if (!bf->skb)
  744. return;
  745. dma_unmap_single(ah->dev, bf->skbaddr, common->rx_bufsize,
  746. DMA_FROM_DEVICE);
  747. dev_kfree_skb_any(bf->skb);
  748. bf->skb = NULL;
  749. bf->skbaddr = 0;
  750. bf->desc->ds_data = 0;
  751. }
  752. static void
  753. ath5k_desc_free(struct ath5k_hw *ah)
  754. {
  755. struct ath5k_buf *bf;
  756. list_for_each_entry(bf, &ah->txbuf, list)
  757. ath5k_txbuf_free_skb(ah, bf);
  758. list_for_each_entry(bf, &ah->rxbuf, list)
  759. ath5k_rxbuf_free_skb(ah, bf);
  760. list_for_each_entry(bf, &ah->bcbuf, list)
  761. ath5k_txbuf_free_skb(ah, bf);
  762. /* Free memory associated with all descriptors */
  763. dma_free_coherent(ah->dev, ah->desc_len, ah->desc, ah->desc_daddr);
  764. ah->desc = NULL;
  765. ah->desc_daddr = 0;
  766. kfree(ah->bufptr);
  767. ah->bufptr = NULL;
  768. }
  769. /**************\
  770. * Queues setup *
  771. \**************/
  772. static struct ath5k_txq *
  773. ath5k_txq_setup(struct ath5k_hw *ah,
  774. int qtype, int subtype)
  775. {
  776. struct ath5k_txq *txq;
  777. struct ath5k_txq_info qi = {
  778. .tqi_subtype = subtype,
  779. /* XXX: default values not correct for B and XR channels,
  780. * but who cares? */
  781. .tqi_aifs = AR5K_TUNE_AIFS,
  782. .tqi_cw_min = AR5K_TUNE_CWMIN,
  783. .tqi_cw_max = AR5K_TUNE_CWMAX
  784. };
  785. int qnum;
  786. /*
  787. * Enable interrupts only for EOL and DESC conditions.
  788. * We mark tx descriptors to receive a DESC interrupt
  789. * when a tx queue gets deep; otherwise we wait for the
  790. * EOL to reap descriptors. Note that this is done to
  791. * reduce interrupt load and this only defers reaping
  792. * descriptors, never transmitting frames. Aside from
  793. * reducing interrupts this also permits more concurrency.
  794. * The only potential downside is if the tx queue backs
  795. * up in which case the top half of the kernel may backup
  796. * due to a lack of tx descriptors.
  797. */
  798. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  799. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  800. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  801. if (qnum < 0) {
  802. /*
  803. * NB: don't print a message, this happens
  804. * normally on parts with too few tx queues
  805. */
  806. return ERR_PTR(qnum);
  807. }
  808. txq = &ah->txqs[qnum];
  809. if (!txq->setup) {
  810. txq->qnum = qnum;
  811. txq->link = NULL;
  812. INIT_LIST_HEAD(&txq->q);
  813. spin_lock_init(&txq->lock);
  814. txq->setup = true;
  815. txq->txq_len = 0;
  816. txq->txq_max = ATH5K_TXQ_LEN_MAX;
  817. txq->txq_poll_mark = false;
  818. txq->txq_stuck = 0;
  819. }
  820. return &ah->txqs[qnum];
  821. }
  822. static int
  823. ath5k_beaconq_setup(struct ath5k_hw *ah)
  824. {
  825. struct ath5k_txq_info qi = {
  826. /* XXX: default values not correct for B and XR channels,
  827. * but who cares? */
  828. .tqi_aifs = AR5K_TUNE_AIFS,
  829. .tqi_cw_min = AR5K_TUNE_CWMIN,
  830. .tqi_cw_max = AR5K_TUNE_CWMAX,
  831. /* NB: for dynamic turbo, don't enable any other interrupts */
  832. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  833. };
  834. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  835. }
  836. static int
  837. ath5k_beaconq_config(struct ath5k_hw *ah)
  838. {
  839. struct ath5k_txq_info qi;
  840. int ret;
  841. ret = ath5k_hw_get_tx_queueprops(ah, ah->bhalq, &qi);
  842. if (ret)
  843. goto err;
  844. if (ah->opmode == NL80211_IFTYPE_AP ||
  845. ah->opmode == NL80211_IFTYPE_MESH_POINT) {
  846. /*
  847. * Always burst out beacon and CAB traffic
  848. * (aifs = cwmin = cwmax = 0)
  849. */
  850. qi.tqi_aifs = 0;
  851. qi.tqi_cw_min = 0;
  852. qi.tqi_cw_max = 0;
  853. } else if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  854. /*
  855. * Adhoc mode; backoff between 0 and (2 * cw_min).
  856. */
  857. qi.tqi_aifs = 0;
  858. qi.tqi_cw_min = 0;
  859. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  860. }
  861. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  862. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  863. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  864. ret = ath5k_hw_set_tx_queueprops(ah, ah->bhalq, &qi);
  865. if (ret) {
  866. ATH5K_ERR(ah, "%s: unable to update parameters for beacon "
  867. "hardware queue!\n", __func__);
  868. goto err;
  869. }
  870. ret = ath5k_hw_reset_tx_queue(ah, ah->bhalq); /* push to h/w */
  871. if (ret)
  872. goto err;
  873. /* reconfigure cabq with ready time to 80% of beacon_interval */
  874. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  875. if (ret)
  876. goto err;
  877. qi.tqi_ready_time = (ah->bintval * 80) / 100;
  878. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  879. if (ret)
  880. goto err;
  881. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  882. err:
  883. return ret;
  884. }
  885. /**
  886. * ath5k_drain_tx_buffs - Empty tx buffers
  887. *
  888. * @ah The &struct ath5k_hw
  889. *
  890. * Empty tx buffers from all queues in preparation
  891. * of a reset or during shutdown.
  892. *
  893. * NB: this assumes output has been stopped and
  894. * we do not need to block ath5k_tx_tasklet
  895. */
  896. static void
  897. ath5k_drain_tx_buffs(struct ath5k_hw *ah)
  898. {
  899. struct ath5k_txq *txq;
  900. struct ath5k_buf *bf, *bf0;
  901. int i;
  902. for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
  903. if (ah->txqs[i].setup) {
  904. txq = &ah->txqs[i];
  905. spin_lock_bh(&txq->lock);
  906. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  907. ath5k_debug_printtxbuf(ah, bf);
  908. ath5k_txbuf_free_skb(ah, bf);
  909. spin_lock(&ah->txbuflock);
  910. list_move_tail(&bf->list, &ah->txbuf);
  911. ah->txbuf_len++;
  912. txq->txq_len--;
  913. spin_unlock(&ah->txbuflock);
  914. }
  915. txq->link = NULL;
  916. txq->txq_poll_mark = false;
  917. spin_unlock_bh(&txq->lock);
  918. }
  919. }
  920. }
  921. static void
  922. ath5k_txq_release(struct ath5k_hw *ah)
  923. {
  924. struct ath5k_txq *txq = ah->txqs;
  925. unsigned int i;
  926. for (i = 0; i < ARRAY_SIZE(ah->txqs); i++, txq++)
  927. if (txq->setup) {
  928. ath5k_hw_release_tx_queue(ah, txq->qnum);
  929. txq->setup = false;
  930. }
  931. }
  932. /*************\
  933. * RX Handling *
  934. \*************/
  935. /*
  936. * Enable the receive h/w following a reset.
  937. */
  938. static int
  939. ath5k_rx_start(struct ath5k_hw *ah)
  940. {
  941. struct ath_common *common = ath5k_hw_common(ah);
  942. struct ath5k_buf *bf;
  943. int ret;
  944. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  945. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  946. common->cachelsz, common->rx_bufsize);
  947. spin_lock_bh(&ah->rxbuflock);
  948. ah->rxlink = NULL;
  949. list_for_each_entry(bf, &ah->rxbuf, list) {
  950. ret = ath5k_rxbuf_setup(ah, bf);
  951. if (ret != 0) {
  952. spin_unlock_bh(&ah->rxbuflock);
  953. goto err;
  954. }
  955. }
  956. bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
  957. ath5k_hw_set_rxdp(ah, bf->daddr);
  958. spin_unlock_bh(&ah->rxbuflock);
  959. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  960. ath5k_update_bssid_mask_and_opmode(ah, NULL); /* set filters, etc. */
  961. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  962. return 0;
  963. err:
  964. return ret;
  965. }
  966. /*
  967. * Disable the receive logic on PCU (DRU)
  968. * In preparation for a shutdown.
  969. *
  970. * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
  971. * does.
  972. */
  973. static void
  974. ath5k_rx_stop(struct ath5k_hw *ah)
  975. {
  976. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  977. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  978. ath5k_debug_printrxbuffs(ah);
  979. }
  980. static unsigned int
  981. ath5k_rx_decrypted(struct ath5k_hw *ah, struct sk_buff *skb,
  982. struct ath5k_rx_status *rs)
  983. {
  984. struct ath_common *common = ath5k_hw_common(ah);
  985. struct ieee80211_hdr *hdr = (void *)skb->data;
  986. unsigned int keyix, hlen;
  987. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  988. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  989. return RX_FLAG_DECRYPTED;
  990. /* Apparently when a default key is used to decrypt the packet
  991. the hw does not set the index used to decrypt. In such cases
  992. get the index from the packet. */
  993. hlen = ieee80211_hdrlen(hdr->frame_control);
  994. if (ieee80211_has_protected(hdr->frame_control) &&
  995. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  996. skb->len >= hlen + 4) {
  997. keyix = skb->data[hlen + 3] >> 6;
  998. if (test_bit(keyix, common->keymap))
  999. return RX_FLAG_DECRYPTED;
  1000. }
  1001. return 0;
  1002. }
  1003. static void
  1004. ath5k_check_ibss_tsf(struct ath5k_hw *ah, struct sk_buff *skb,
  1005. struct ieee80211_rx_status *rxs)
  1006. {
  1007. struct ath_common *common = ath5k_hw_common(ah);
  1008. u64 tsf, bc_tstamp;
  1009. u32 hw_tu;
  1010. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1011. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1012. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1013. ether_addr_equal(mgmt->bssid, common->curbssid)) {
  1014. /*
  1015. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1016. * have updated the local TSF. We have to work around various
  1017. * hardware bugs, though...
  1018. */
  1019. tsf = ath5k_hw_get_tsf64(ah);
  1020. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1021. hw_tu = TSF_TO_TU(tsf);
  1022. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1023. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1024. (unsigned long long)bc_tstamp,
  1025. (unsigned long long)rxs->mactime,
  1026. (unsigned long long)(rxs->mactime - bc_tstamp),
  1027. (unsigned long long)tsf);
  1028. /*
  1029. * Sometimes the HW will give us a wrong tstamp in the rx
  1030. * status, causing the timestamp extension to go wrong.
  1031. * (This seems to happen especially with beacon frames bigger
  1032. * than 78 byte (incl. FCS))
  1033. * But we know that the receive timestamp must be later than the
  1034. * timestamp of the beacon since HW must have synced to that.
  1035. *
  1036. * NOTE: here we assume mactime to be after the frame was
  1037. * received, not like mac80211 which defines it at the start.
  1038. */
  1039. if (bc_tstamp > rxs->mactime) {
  1040. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1041. "fixing mactime from %llx to %llx\n",
  1042. (unsigned long long)rxs->mactime,
  1043. (unsigned long long)tsf);
  1044. rxs->mactime = tsf;
  1045. }
  1046. /*
  1047. * Local TSF might have moved higher than our beacon timers,
  1048. * in that case we have to update them to continue sending
  1049. * beacons. This also takes care of synchronizing beacon sending
  1050. * times with other stations.
  1051. */
  1052. if (hw_tu >= ah->nexttbtt)
  1053. ath5k_beacon_update_timers(ah, bc_tstamp);
  1054. /* Check if the beacon timers are still correct, because a TSF
  1055. * update might have created a window between them - for a
  1056. * longer description see the comment of this function: */
  1057. if (!ath5k_hw_check_beacon_timers(ah, ah->bintval)) {
  1058. ath5k_beacon_update_timers(ah, bc_tstamp);
  1059. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1060. "fixed beacon timers after beacon receive\n");
  1061. }
  1062. }
  1063. }
  1064. static void
  1065. ath5k_update_beacon_rssi(struct ath5k_hw *ah, struct sk_buff *skb, int rssi)
  1066. {
  1067. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1068. struct ath_common *common = ath5k_hw_common(ah);
  1069. /* only beacons from our BSSID */
  1070. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1071. !ether_addr_equal(mgmt->bssid, common->curbssid))
  1072. return;
  1073. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1074. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1075. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1076. }
  1077. /*
  1078. * Compute padding position. skb must contain an IEEE 802.11 frame
  1079. */
  1080. static int ath5k_common_padpos(struct sk_buff *skb)
  1081. {
  1082. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1083. __le16 frame_control = hdr->frame_control;
  1084. int padpos = 24;
  1085. if (ieee80211_has_a4(frame_control))
  1086. padpos += ETH_ALEN;
  1087. if (ieee80211_is_data_qos(frame_control))
  1088. padpos += IEEE80211_QOS_CTL_LEN;
  1089. return padpos;
  1090. }
  1091. /*
  1092. * This function expects an 802.11 frame and returns the number of
  1093. * bytes added, or -1 if we don't have enough header room.
  1094. */
  1095. static int ath5k_add_padding(struct sk_buff *skb)
  1096. {
  1097. int padpos = ath5k_common_padpos(skb);
  1098. int padsize = padpos & 3;
  1099. if (padsize && skb->len > padpos) {
  1100. if (skb_headroom(skb) < padsize)
  1101. return -1;
  1102. skb_push(skb, padsize);
  1103. memmove(skb->data, skb->data + padsize, padpos);
  1104. return padsize;
  1105. }
  1106. return 0;
  1107. }
  1108. /*
  1109. * The MAC header is padded to have 32-bit boundary if the
  1110. * packet payload is non-zero. The general calculation for
  1111. * padsize would take into account odd header lengths:
  1112. * padsize = 4 - (hdrlen & 3); however, since only
  1113. * even-length headers are used, padding can only be 0 or 2
  1114. * bytes and we can optimize this a bit. We must not try to
  1115. * remove padding from short control frames that do not have a
  1116. * payload.
  1117. *
  1118. * This function expects an 802.11 frame and returns the number of
  1119. * bytes removed.
  1120. */
  1121. static int ath5k_remove_padding(struct sk_buff *skb)
  1122. {
  1123. int padpos = ath5k_common_padpos(skb);
  1124. int padsize = padpos & 3;
  1125. if (padsize && skb->len >= padpos + padsize) {
  1126. memmove(skb->data + padsize, skb->data, padpos);
  1127. skb_pull(skb, padsize);
  1128. return padsize;
  1129. }
  1130. return 0;
  1131. }
  1132. static void
  1133. ath5k_receive_frame(struct ath5k_hw *ah, struct sk_buff *skb,
  1134. struct ath5k_rx_status *rs)
  1135. {
  1136. struct ieee80211_rx_status *rxs;
  1137. ath5k_remove_padding(skb);
  1138. rxs = IEEE80211_SKB_RXCB(skb);
  1139. rxs->flag = 0;
  1140. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1141. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1142. /*
  1143. * always extend the mac timestamp, since this information is
  1144. * also needed for proper IBSS merging.
  1145. *
  1146. * XXX: it might be too late to do it here, since rs_tstamp is
  1147. * 15bit only. that means TSF extension has to be done within
  1148. * 32768usec (about 32ms). it might be necessary to move this to
  1149. * the interrupt handler, like it is done in madwifi.
  1150. */
  1151. rxs->mactime = ath5k_extend_tsf(ah, rs->rs_tstamp);
  1152. rxs->flag |= RX_FLAG_MACTIME_END;
  1153. rxs->freq = ah->curchan->center_freq;
  1154. rxs->band = ah->curchan->band;
  1155. rxs->signal = ah->ah_noise_floor + rs->rs_rssi;
  1156. rxs->antenna = rs->rs_antenna;
  1157. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1158. ah->stats.antenna_rx[rs->rs_antenna]++;
  1159. else
  1160. ah->stats.antenna_rx[0]++; /* invalid */
  1161. rxs->rate_idx = ath5k_hw_to_driver_rix(ah, rs->rs_rate);
  1162. rxs->flag |= ath5k_rx_decrypted(ah, skb, rs);
  1163. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1164. ah->sbands[ah->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
  1165. rxs->flag |= RX_FLAG_SHORTPRE;
  1166. trace_ath5k_rx(ah, skb);
  1167. ath5k_update_beacon_rssi(ah, skb, rs->rs_rssi);
  1168. /* check beacons in IBSS mode */
  1169. if (ah->opmode == NL80211_IFTYPE_ADHOC)
  1170. ath5k_check_ibss_tsf(ah, skb, rxs);
  1171. ieee80211_rx(ah->hw, skb);
  1172. }
  1173. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1174. *
  1175. * Check if we want to further process this frame or not. Also update
  1176. * statistics. Return true if we want this frame, false if not.
  1177. */
  1178. static bool
  1179. ath5k_receive_frame_ok(struct ath5k_hw *ah, struct ath5k_rx_status *rs)
  1180. {
  1181. ah->stats.rx_all_count++;
  1182. ah->stats.rx_bytes_count += rs->rs_datalen;
  1183. if (unlikely(rs->rs_status)) {
  1184. if (rs->rs_status & AR5K_RXERR_CRC)
  1185. ah->stats.rxerr_crc++;
  1186. if (rs->rs_status & AR5K_RXERR_FIFO)
  1187. ah->stats.rxerr_fifo++;
  1188. if (rs->rs_status & AR5K_RXERR_PHY) {
  1189. ah->stats.rxerr_phy++;
  1190. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1191. ah->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1192. return false;
  1193. }
  1194. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1195. /*
  1196. * Decrypt error. If the error occurred
  1197. * because there was no hardware key, then
  1198. * let the frame through so the upper layers
  1199. * can process it. This is necessary for 5210
  1200. * parts which have no way to setup a ``clear''
  1201. * key cache entry.
  1202. *
  1203. * XXX do key cache faulting
  1204. */
  1205. ah->stats.rxerr_decrypt++;
  1206. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1207. !(rs->rs_status & AR5K_RXERR_CRC))
  1208. return true;
  1209. }
  1210. if (rs->rs_status & AR5K_RXERR_MIC) {
  1211. ah->stats.rxerr_mic++;
  1212. return true;
  1213. }
  1214. /* reject any frames with non-crypto errors */
  1215. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1216. return false;
  1217. }
  1218. if (unlikely(rs->rs_more)) {
  1219. ah->stats.rxerr_jumbo++;
  1220. return false;
  1221. }
  1222. return true;
  1223. }
  1224. static void
  1225. ath5k_set_current_imask(struct ath5k_hw *ah)
  1226. {
  1227. enum ath5k_int imask;
  1228. unsigned long flags;
  1229. spin_lock_irqsave(&ah->irqlock, flags);
  1230. imask = ah->imask;
  1231. if (ah->rx_pending)
  1232. imask &= ~AR5K_INT_RX_ALL;
  1233. if (ah->tx_pending)
  1234. imask &= ~AR5K_INT_TX_ALL;
  1235. ath5k_hw_set_imr(ah, imask);
  1236. spin_unlock_irqrestore(&ah->irqlock, flags);
  1237. }
  1238. static void
  1239. ath5k_tasklet_rx(unsigned long data)
  1240. {
  1241. struct ath5k_rx_status rs = {};
  1242. struct sk_buff *skb, *next_skb;
  1243. dma_addr_t next_skb_addr;
  1244. struct ath5k_hw *ah = (void *)data;
  1245. struct ath_common *common = ath5k_hw_common(ah);
  1246. struct ath5k_buf *bf;
  1247. struct ath5k_desc *ds;
  1248. int ret;
  1249. spin_lock(&ah->rxbuflock);
  1250. if (list_empty(&ah->rxbuf)) {
  1251. ATH5K_WARN(ah, "empty rx buf pool\n");
  1252. goto unlock;
  1253. }
  1254. do {
  1255. bf = list_first_entry(&ah->rxbuf, struct ath5k_buf, list);
  1256. BUG_ON(bf->skb == NULL);
  1257. skb = bf->skb;
  1258. ds = bf->desc;
  1259. /* bail if HW is still using self-linked descriptor */
  1260. if (ath5k_hw_get_rxdp(ah) == bf->daddr)
  1261. break;
  1262. ret = ah->ah_proc_rx_desc(ah, ds, &rs);
  1263. if (unlikely(ret == -EINPROGRESS))
  1264. break;
  1265. else if (unlikely(ret)) {
  1266. ATH5K_ERR(ah, "error in processing rx descriptor\n");
  1267. ah->stats.rxerr_proc++;
  1268. break;
  1269. }
  1270. if (ath5k_receive_frame_ok(ah, &rs)) {
  1271. next_skb = ath5k_rx_skb_alloc(ah, &next_skb_addr);
  1272. /*
  1273. * If we can't replace bf->skb with a new skb under
  1274. * memory pressure, just skip this packet
  1275. */
  1276. if (!next_skb)
  1277. goto next;
  1278. dma_unmap_single(ah->dev, bf->skbaddr,
  1279. common->rx_bufsize,
  1280. DMA_FROM_DEVICE);
  1281. skb_put(skb, rs.rs_datalen);
  1282. ath5k_receive_frame(ah, skb, &rs);
  1283. bf->skb = next_skb;
  1284. bf->skbaddr = next_skb_addr;
  1285. }
  1286. next:
  1287. list_move_tail(&bf->list, &ah->rxbuf);
  1288. } while (ath5k_rxbuf_setup(ah, bf) == 0);
  1289. unlock:
  1290. spin_unlock(&ah->rxbuflock);
  1291. ah->rx_pending = false;
  1292. ath5k_set_current_imask(ah);
  1293. }
  1294. /*************\
  1295. * TX Handling *
  1296. \*************/
  1297. void
  1298. ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1299. struct ath5k_txq *txq)
  1300. {
  1301. struct ath5k_hw *ah = hw->priv;
  1302. struct ath5k_buf *bf;
  1303. unsigned long flags;
  1304. int padsize;
  1305. trace_ath5k_tx(ah, skb, txq);
  1306. /*
  1307. * The hardware expects the header padded to 4 byte boundaries.
  1308. * If this is not the case, we add the padding after the header.
  1309. */
  1310. padsize = ath5k_add_padding(skb);
  1311. if (padsize < 0) {
  1312. ATH5K_ERR(ah, "tx hdrlen not %%4: not enough"
  1313. " headroom to pad");
  1314. goto drop_packet;
  1315. }
  1316. if (txq->txq_len >= txq->txq_max &&
  1317. txq->qnum <= AR5K_TX_QUEUE_ID_DATA_MAX)
  1318. ieee80211_stop_queue(hw, txq->qnum);
  1319. spin_lock_irqsave(&ah->txbuflock, flags);
  1320. if (list_empty(&ah->txbuf)) {
  1321. ATH5K_ERR(ah, "no further txbuf available, dropping packet\n");
  1322. spin_unlock_irqrestore(&ah->txbuflock, flags);
  1323. ieee80211_stop_queues(hw);
  1324. goto drop_packet;
  1325. }
  1326. bf = list_first_entry(&ah->txbuf, struct ath5k_buf, list);
  1327. list_del(&bf->list);
  1328. ah->txbuf_len--;
  1329. if (list_empty(&ah->txbuf))
  1330. ieee80211_stop_queues(hw);
  1331. spin_unlock_irqrestore(&ah->txbuflock, flags);
  1332. bf->skb = skb;
  1333. if (ath5k_txbuf_setup(ah, bf, txq, padsize)) {
  1334. bf->skb = NULL;
  1335. spin_lock_irqsave(&ah->txbuflock, flags);
  1336. list_add_tail(&bf->list, &ah->txbuf);
  1337. ah->txbuf_len++;
  1338. spin_unlock_irqrestore(&ah->txbuflock, flags);
  1339. goto drop_packet;
  1340. }
  1341. return;
  1342. drop_packet:
  1343. ieee80211_free_txskb(hw, skb);
  1344. }
  1345. static void
  1346. ath5k_tx_frame_completed(struct ath5k_hw *ah, struct sk_buff *skb,
  1347. struct ath5k_txq *txq, struct ath5k_tx_status *ts)
  1348. {
  1349. struct ieee80211_tx_info *info;
  1350. u8 tries[3];
  1351. int i;
  1352. ah->stats.tx_all_count++;
  1353. ah->stats.tx_bytes_count += skb->len;
  1354. info = IEEE80211_SKB_CB(skb);
  1355. tries[0] = info->status.rates[0].count;
  1356. tries[1] = info->status.rates[1].count;
  1357. tries[2] = info->status.rates[2].count;
  1358. ieee80211_tx_info_clear_status(info);
  1359. for (i = 0; i < ts->ts_final_idx; i++) {
  1360. struct ieee80211_tx_rate *r =
  1361. &info->status.rates[i];
  1362. r->count = tries[i];
  1363. }
  1364. info->status.rates[ts->ts_final_idx].count = ts->ts_final_retry;
  1365. info->status.rates[ts->ts_final_idx + 1].idx = -1;
  1366. if (unlikely(ts->ts_status)) {
  1367. ah->stats.ack_fail++;
  1368. if (ts->ts_status & AR5K_TXERR_FILT) {
  1369. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1370. ah->stats.txerr_filt++;
  1371. }
  1372. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1373. ah->stats.txerr_retry++;
  1374. if (ts->ts_status & AR5K_TXERR_FIFO)
  1375. ah->stats.txerr_fifo++;
  1376. } else {
  1377. info->flags |= IEEE80211_TX_STAT_ACK;
  1378. info->status.ack_signal = ts->ts_rssi;
  1379. /* count the successful attempt as well */
  1380. info->status.rates[ts->ts_final_idx].count++;
  1381. }
  1382. /*
  1383. * Remove MAC header padding before giving the frame
  1384. * back to mac80211.
  1385. */
  1386. ath5k_remove_padding(skb);
  1387. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1388. ah->stats.antenna_tx[ts->ts_antenna]++;
  1389. else
  1390. ah->stats.antenna_tx[0]++; /* invalid */
  1391. trace_ath5k_tx_complete(ah, skb, txq, ts);
  1392. ieee80211_tx_status(ah->hw, skb);
  1393. }
  1394. static void
  1395. ath5k_tx_processq(struct ath5k_hw *ah, struct ath5k_txq *txq)
  1396. {
  1397. struct ath5k_tx_status ts = {};
  1398. struct ath5k_buf *bf, *bf0;
  1399. struct ath5k_desc *ds;
  1400. struct sk_buff *skb;
  1401. int ret;
  1402. spin_lock(&txq->lock);
  1403. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1404. txq->txq_poll_mark = false;
  1405. /* skb might already have been processed last time. */
  1406. if (bf->skb != NULL) {
  1407. ds = bf->desc;
  1408. ret = ah->ah_proc_tx_desc(ah, ds, &ts);
  1409. if (unlikely(ret == -EINPROGRESS))
  1410. break;
  1411. else if (unlikely(ret)) {
  1412. ATH5K_ERR(ah,
  1413. "error %d while processing "
  1414. "queue %u\n", ret, txq->qnum);
  1415. break;
  1416. }
  1417. skb = bf->skb;
  1418. bf->skb = NULL;
  1419. dma_unmap_single(ah->dev, bf->skbaddr, skb->len,
  1420. DMA_TO_DEVICE);
  1421. ath5k_tx_frame_completed(ah, skb, txq, &ts);
  1422. }
  1423. /*
  1424. * It's possible that the hardware can say the buffer is
  1425. * completed when it hasn't yet loaded the ds_link from
  1426. * host memory and moved on.
  1427. * Always keep the last descriptor to avoid HW races...
  1428. */
  1429. if (ath5k_hw_get_txdp(ah, txq->qnum) != bf->daddr) {
  1430. spin_lock(&ah->txbuflock);
  1431. list_move_tail(&bf->list, &ah->txbuf);
  1432. ah->txbuf_len++;
  1433. txq->txq_len--;
  1434. spin_unlock(&ah->txbuflock);
  1435. }
  1436. }
  1437. spin_unlock(&txq->lock);
  1438. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1439. ieee80211_wake_queue(ah->hw, txq->qnum);
  1440. }
  1441. static void
  1442. ath5k_tasklet_tx(unsigned long data)
  1443. {
  1444. int i;
  1445. struct ath5k_hw *ah = (void *)data;
  1446. for (i = 0; i < AR5K_NUM_TX_QUEUES; i++)
  1447. if (ah->txqs[i].setup && (ah->ah_txq_isr_txok_all & BIT(i)))
  1448. ath5k_tx_processq(ah, &ah->txqs[i]);
  1449. ah->tx_pending = false;
  1450. ath5k_set_current_imask(ah);
  1451. }
  1452. /*****************\
  1453. * Beacon handling *
  1454. \*****************/
  1455. /*
  1456. * Setup the beacon frame for transmit.
  1457. */
  1458. static int
  1459. ath5k_beacon_setup(struct ath5k_hw *ah, struct ath5k_buf *bf)
  1460. {
  1461. struct sk_buff *skb = bf->skb;
  1462. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1463. struct ath5k_desc *ds;
  1464. int ret = 0;
  1465. u8 antenna;
  1466. u32 flags;
  1467. const int padsize = 0;
  1468. bf->skbaddr = dma_map_single(ah->dev, skb->data, skb->len,
  1469. DMA_TO_DEVICE);
  1470. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1471. "skbaddr %llx\n", skb, skb->data, skb->len,
  1472. (unsigned long long)bf->skbaddr);
  1473. if (dma_mapping_error(ah->dev, bf->skbaddr)) {
  1474. ATH5K_ERR(ah, "beacon DMA mapping failed\n");
  1475. dev_kfree_skb_any(skb);
  1476. bf->skb = NULL;
  1477. return -EIO;
  1478. }
  1479. ds = bf->desc;
  1480. antenna = ah->ah_tx_ant;
  1481. flags = AR5K_TXDESC_NOACK;
  1482. if (ah->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1483. ds->ds_link = bf->daddr; /* self-linked */
  1484. flags |= AR5K_TXDESC_VEOL;
  1485. } else
  1486. ds->ds_link = 0;
  1487. /*
  1488. * If we use multiple antennas on AP and use
  1489. * the Sectored AP scenario, switch antenna every
  1490. * 4 beacons to make sure everybody hears our AP.
  1491. * When a client tries to associate, hw will keep
  1492. * track of the tx antenna to be used for this client
  1493. * automatically, based on ACKed packets.
  1494. *
  1495. * Note: AP still listens and transmits RTS on the
  1496. * default antenna which is supposed to be an omni.
  1497. *
  1498. * Note2: On sectored scenarios it's possible to have
  1499. * multiple antennas (1 omni -- the default -- and 14
  1500. * sectors), so if we choose to actually support this
  1501. * mode, we need to allow the user to set how many antennas
  1502. * we have and tweak the code below to send beacons
  1503. * on all of them.
  1504. */
  1505. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1506. antenna = ah->bsent & 4 ? 2 : 1;
  1507. /* FIXME: If we are in g mode and rate is a CCK rate
  1508. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1509. * from tx power (value is in dB units already) */
  1510. ds->ds_data = bf->skbaddr;
  1511. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1512. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1513. AR5K_PKT_TYPE_BEACON,
  1514. (ah->ah_txpower.txp_requested * 2),
  1515. ieee80211_get_tx_rate(ah->hw, info)->hw_value,
  1516. 1, AR5K_TXKEYIX_INVALID,
  1517. antenna, flags, 0, 0);
  1518. if (ret)
  1519. goto err_unmap;
  1520. return 0;
  1521. err_unmap:
  1522. dma_unmap_single(ah->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  1523. return ret;
  1524. }
  1525. /*
  1526. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1527. * this is called only once at config_bss time, for AP we do it every
  1528. * SWBA interrupt so that the TIM will reflect buffered frames.
  1529. *
  1530. * Called with the beacon lock.
  1531. */
  1532. int
  1533. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1534. {
  1535. int ret;
  1536. struct ath5k_hw *ah = hw->priv;
  1537. struct ath5k_vif *avf;
  1538. struct sk_buff *skb;
  1539. if (WARN_ON(!vif)) {
  1540. ret = -EINVAL;
  1541. goto out;
  1542. }
  1543. skb = ieee80211_beacon_get(hw, vif);
  1544. if (!skb) {
  1545. ret = -ENOMEM;
  1546. goto out;
  1547. }
  1548. avf = (void *)vif->drv_priv;
  1549. ath5k_txbuf_free_skb(ah, avf->bbuf);
  1550. avf->bbuf->skb = skb;
  1551. ret = ath5k_beacon_setup(ah, avf->bbuf);
  1552. out:
  1553. return ret;
  1554. }
  1555. /*
  1556. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1557. * frame contents are done as needed and the slot time is
  1558. * also adjusted based on current state.
  1559. *
  1560. * This is called from software irq context (beacontq tasklets)
  1561. * or user context from ath5k_beacon_config.
  1562. */
  1563. static void
  1564. ath5k_beacon_send(struct ath5k_hw *ah)
  1565. {
  1566. struct ieee80211_vif *vif;
  1567. struct ath5k_vif *avf;
  1568. struct ath5k_buf *bf;
  1569. struct sk_buff *skb;
  1570. int err;
  1571. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1572. /*
  1573. * Check if the previous beacon has gone out. If
  1574. * not, don't don't try to post another: skip this
  1575. * period and wait for the next. Missed beacons
  1576. * indicate a problem and should not occur. If we
  1577. * miss too many consecutive beacons reset the device.
  1578. */
  1579. if (unlikely(ath5k_hw_num_tx_pending(ah, ah->bhalq) != 0)) {
  1580. ah->bmisscount++;
  1581. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1582. "missed %u consecutive beacons\n", ah->bmisscount);
  1583. if (ah->bmisscount > 10) { /* NB: 10 is a guess */
  1584. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1585. "stuck beacon time (%u missed)\n",
  1586. ah->bmisscount);
  1587. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  1588. "stuck beacon, resetting\n");
  1589. ieee80211_queue_work(ah->hw, &ah->reset_work);
  1590. }
  1591. return;
  1592. }
  1593. if (unlikely(ah->bmisscount != 0)) {
  1594. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1595. "resume beacon xmit after %u misses\n",
  1596. ah->bmisscount);
  1597. ah->bmisscount = 0;
  1598. }
  1599. if ((ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs +
  1600. ah->num_mesh_vifs > 1) ||
  1601. ah->opmode == NL80211_IFTYPE_MESH_POINT) {
  1602. u64 tsf = ath5k_hw_get_tsf64(ah);
  1603. u32 tsftu = TSF_TO_TU(tsf);
  1604. int slot = ((tsftu % ah->bintval) * ATH_BCBUF) / ah->bintval;
  1605. vif = ah->bslot[(slot + 1) % ATH_BCBUF];
  1606. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1607. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1608. (unsigned long long)tsf, tsftu, ah->bintval, slot, vif);
  1609. } else /* only one interface */
  1610. vif = ah->bslot[0];
  1611. if (!vif)
  1612. return;
  1613. avf = (void *)vif->drv_priv;
  1614. bf = avf->bbuf;
  1615. /*
  1616. * Stop any current dma and put the new frame on the queue.
  1617. * This should never fail since we check above that no frames
  1618. * are still pending on the queue.
  1619. */
  1620. if (unlikely(ath5k_hw_stop_beacon_queue(ah, ah->bhalq))) {
  1621. ATH5K_WARN(ah, "beacon queue %u didn't start/stop ?\n", ah->bhalq);
  1622. /* NB: hw still stops DMA, so proceed */
  1623. }
  1624. /* refresh the beacon for AP or MESH mode */
  1625. if (ah->opmode == NL80211_IFTYPE_AP ||
  1626. ah->opmode == NL80211_IFTYPE_MESH_POINT) {
  1627. err = ath5k_beacon_update(ah->hw, vif);
  1628. if (err)
  1629. return;
  1630. }
  1631. if (unlikely(bf->skb == NULL || ah->opmode == NL80211_IFTYPE_STATION ||
  1632. ah->opmode == NL80211_IFTYPE_MONITOR)) {
  1633. ATH5K_WARN(ah, "bf=%p bf_skb=%p\n", bf, bf->skb);
  1634. return;
  1635. }
  1636. trace_ath5k_tx(ah, bf->skb, &ah->txqs[ah->bhalq]);
  1637. ath5k_hw_set_txdp(ah, ah->bhalq, bf->daddr);
  1638. ath5k_hw_start_tx_dma(ah, ah->bhalq);
  1639. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1640. ah->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1641. skb = ieee80211_get_buffered_bc(ah->hw, vif);
  1642. while (skb) {
  1643. ath5k_tx_queue(ah->hw, skb, ah->cabq);
  1644. if (ah->cabq->txq_len >= ah->cabq->txq_max)
  1645. break;
  1646. skb = ieee80211_get_buffered_bc(ah->hw, vif);
  1647. }
  1648. ah->bsent++;
  1649. }
  1650. /**
  1651. * ath5k_beacon_update_timers - update beacon timers
  1652. *
  1653. * @ah: struct ath5k_hw pointer we are operating on
  1654. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1655. * beacon timer update based on the current HW TSF.
  1656. *
  1657. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1658. * of a received beacon or the current local hardware TSF and write it to the
  1659. * beacon timer registers.
  1660. *
  1661. * This is called in a variety of situations, e.g. when a beacon is received,
  1662. * when a TSF update has been detected, but also when an new IBSS is created or
  1663. * when we otherwise know we have to update the timers, but we keep it in this
  1664. * function to have it all together in one place.
  1665. */
  1666. void
  1667. ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf)
  1668. {
  1669. u32 nexttbtt, intval, hw_tu, bc_tu;
  1670. u64 hw_tsf;
  1671. intval = ah->bintval & AR5K_BEACON_PERIOD;
  1672. if (ah->opmode == NL80211_IFTYPE_AP && ah->num_ap_vifs
  1673. + ah->num_mesh_vifs > 1) {
  1674. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1675. if (intval < 15)
  1676. ATH5K_WARN(ah, "intval %u is too low, min 15\n",
  1677. intval);
  1678. }
  1679. if (WARN_ON(!intval))
  1680. return;
  1681. /* beacon TSF converted to TU */
  1682. bc_tu = TSF_TO_TU(bc_tsf);
  1683. /* current TSF converted to TU */
  1684. hw_tsf = ath5k_hw_get_tsf64(ah);
  1685. hw_tu = TSF_TO_TU(hw_tsf);
  1686. #define FUDGE (AR5K_TUNE_SW_BEACON_RESP + 3)
  1687. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1688. * Since we later subtract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1689. * configuration we need to make sure it is bigger than that. */
  1690. if (bc_tsf == -1) {
  1691. /*
  1692. * no beacons received, called internally.
  1693. * just need to refresh timers based on HW TSF.
  1694. */
  1695. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1696. } else if (bc_tsf == 0) {
  1697. /*
  1698. * no beacon received, probably called by ath5k_reset_tsf().
  1699. * reset TSF to start with 0.
  1700. */
  1701. nexttbtt = intval;
  1702. intval |= AR5K_BEACON_RESET_TSF;
  1703. } else if (bc_tsf > hw_tsf) {
  1704. /*
  1705. * beacon received, SW merge happened but HW TSF not yet updated.
  1706. * not possible to reconfigure timers yet, but next time we
  1707. * receive a beacon with the same BSSID, the hardware will
  1708. * automatically update the TSF and then we need to reconfigure
  1709. * the timers.
  1710. */
  1711. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1712. "need to wait for HW TSF sync\n");
  1713. return;
  1714. } else {
  1715. /*
  1716. * most important case for beacon synchronization between STA.
  1717. *
  1718. * beacon received and HW TSF has been already updated by HW.
  1719. * update next TBTT based on the TSF of the beacon, but make
  1720. * sure it is ahead of our local TSF timer.
  1721. */
  1722. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1723. }
  1724. #undef FUDGE
  1725. ah->nexttbtt = nexttbtt;
  1726. intval |= AR5K_BEACON_ENA;
  1727. ath5k_hw_init_beacon_timers(ah, nexttbtt, intval);
  1728. /*
  1729. * debugging output last in order to preserve the time critical aspect
  1730. * of this function
  1731. */
  1732. if (bc_tsf == -1)
  1733. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1734. "reconfigured timers based on HW TSF\n");
  1735. else if (bc_tsf == 0)
  1736. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1737. "reset HW TSF and timers\n");
  1738. else
  1739. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1740. "updated timers based on beacon TSF\n");
  1741. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON,
  1742. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1743. (unsigned long long) bc_tsf,
  1744. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1745. ATH5K_DBG_UNLIMIT(ah, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1746. intval & AR5K_BEACON_PERIOD,
  1747. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1748. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1749. }
  1750. /**
  1751. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1752. *
  1753. * @ah: struct ath5k_hw pointer we are operating on
  1754. *
  1755. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1756. * interrupts to detect TSF updates only.
  1757. */
  1758. void
  1759. ath5k_beacon_config(struct ath5k_hw *ah)
  1760. {
  1761. spin_lock_bh(&ah->block);
  1762. ah->bmisscount = 0;
  1763. ah->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1764. if (ah->enable_beacon) {
  1765. /*
  1766. * In IBSS mode we use a self-linked tx descriptor and let the
  1767. * hardware send the beacons automatically. We have to load it
  1768. * only once here.
  1769. * We use the SWBA interrupt only to keep track of the beacon
  1770. * timers in order to detect automatic TSF updates.
  1771. */
  1772. ath5k_beaconq_config(ah);
  1773. ah->imask |= AR5K_INT_SWBA;
  1774. if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  1775. if (ath5k_hw_hasveol(ah))
  1776. ath5k_beacon_send(ah);
  1777. } else
  1778. ath5k_beacon_update_timers(ah, -1);
  1779. } else {
  1780. ath5k_hw_stop_beacon_queue(ah, ah->bhalq);
  1781. }
  1782. ath5k_hw_set_imr(ah, ah->imask);
  1783. mmiowb();
  1784. spin_unlock_bh(&ah->block);
  1785. }
  1786. static void ath5k_tasklet_beacon(unsigned long data)
  1787. {
  1788. struct ath5k_hw *ah = (struct ath5k_hw *) data;
  1789. /*
  1790. * Software beacon alert--time to send a beacon.
  1791. *
  1792. * In IBSS mode we use this interrupt just to
  1793. * keep track of the next TBTT (target beacon
  1794. * transmission time) in order to detect whether
  1795. * automatic TSF updates happened.
  1796. */
  1797. if (ah->opmode == NL80211_IFTYPE_ADHOC) {
  1798. /* XXX: only if VEOL supported */
  1799. u64 tsf = ath5k_hw_get_tsf64(ah);
  1800. ah->nexttbtt += ah->bintval;
  1801. ATH5K_DBG(ah, ATH5K_DEBUG_BEACON,
  1802. "SWBA nexttbtt: %x hw_tu: %x "
  1803. "TSF: %llx\n",
  1804. ah->nexttbtt,
  1805. TSF_TO_TU(tsf),
  1806. (unsigned long long) tsf);
  1807. } else {
  1808. spin_lock(&ah->block);
  1809. ath5k_beacon_send(ah);
  1810. spin_unlock(&ah->block);
  1811. }
  1812. }
  1813. /********************\
  1814. * Interrupt handling *
  1815. \********************/
  1816. static void
  1817. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1818. {
  1819. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1820. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
  1821. !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
  1822. /* Run ANI only when calibration is not active */
  1823. ah->ah_cal_next_ani = jiffies +
  1824. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1825. tasklet_schedule(&ah->ani_tasklet);
  1826. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_short) &&
  1827. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL) &&
  1828. !(ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)) {
  1829. /* Run calibration only when another calibration
  1830. * is not running.
  1831. *
  1832. * Note: This is for both full/short calibration,
  1833. * if it's time for a full one, ath5k_calibrate_work will deal
  1834. * with it. */
  1835. ah->ah_cal_next_short = jiffies +
  1836. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
  1837. ieee80211_queue_work(ah->hw, &ah->calib_work);
  1838. }
  1839. /* we could use SWI to generate enough interrupts to meet our
  1840. * calibration interval requirements, if necessary:
  1841. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1842. }
  1843. static void
  1844. ath5k_schedule_rx(struct ath5k_hw *ah)
  1845. {
  1846. ah->rx_pending = true;
  1847. tasklet_schedule(&ah->rxtq);
  1848. }
  1849. static void
  1850. ath5k_schedule_tx(struct ath5k_hw *ah)
  1851. {
  1852. ah->tx_pending = true;
  1853. tasklet_schedule(&ah->txtq);
  1854. }
  1855. static irqreturn_t
  1856. ath5k_intr(int irq, void *dev_id)
  1857. {
  1858. struct ath5k_hw *ah = dev_id;
  1859. enum ath5k_int status;
  1860. unsigned int counter = 1000;
  1861. /*
  1862. * If hw is not ready (or detached) and we get an
  1863. * interrupt, or if we have no interrupts pending
  1864. * (that means it's not for us) skip it.
  1865. *
  1866. * NOTE: Group 0/1 PCI interface registers are not
  1867. * supported on WiSOCs, so we can't check for pending
  1868. * interrupts (ISR belongs to another register group
  1869. * so we are ok).
  1870. */
  1871. if (unlikely(test_bit(ATH_STAT_INVALID, ah->status) ||
  1872. ((ath5k_get_bus_type(ah) != ATH_AHB) &&
  1873. !ath5k_hw_is_intr_pending(ah))))
  1874. return IRQ_NONE;
  1875. /** Main loop **/
  1876. do {
  1877. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1878. ATH5K_DBG(ah, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1879. status, ah->imask);
  1880. /*
  1881. * Fatal hw error -> Log and reset
  1882. *
  1883. * Fatal errors are unrecoverable so we have to
  1884. * reset the card. These errors include bus and
  1885. * dma errors.
  1886. */
  1887. if (unlikely(status & AR5K_INT_FATAL)) {
  1888. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  1889. "fatal int, resetting\n");
  1890. ieee80211_queue_work(ah->hw, &ah->reset_work);
  1891. /*
  1892. * RX Overrun -> Count and reset if needed
  1893. *
  1894. * Receive buffers are full. Either the bus is busy or
  1895. * the CPU is not fast enough to process all received
  1896. * frames.
  1897. */
  1898. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1899. /*
  1900. * Older chipsets need a reset to come out of this
  1901. * condition, but we treat it as RX for newer chips.
  1902. * We don't know exactly which versions need a reset
  1903. * this guess is copied from the HAL.
  1904. */
  1905. ah->stats.rxorn_intr++;
  1906. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1907. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  1908. "rx overrun, resetting\n");
  1909. ieee80211_queue_work(ah->hw, &ah->reset_work);
  1910. } else
  1911. ath5k_schedule_rx(ah);
  1912. } else {
  1913. /* Software Beacon Alert -> Schedule beacon tasklet */
  1914. if (status & AR5K_INT_SWBA)
  1915. tasklet_hi_schedule(&ah->beacontq);
  1916. /*
  1917. * No more RX descriptors -> Just count
  1918. *
  1919. * NB: the hardware should re-read the link when
  1920. * RXE bit is written, but it doesn't work at
  1921. * least on older hardware revs.
  1922. */
  1923. if (status & AR5K_INT_RXEOL)
  1924. ah->stats.rxeol_intr++;
  1925. /* TX Underrun -> Bump tx trigger level */
  1926. if (status & AR5K_INT_TXURN)
  1927. ath5k_hw_update_tx_triglevel(ah, true);
  1928. /* RX -> Schedule rx tasklet */
  1929. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1930. ath5k_schedule_rx(ah);
  1931. /* TX -> Schedule tx tasklet */
  1932. if (status & (AR5K_INT_TXOK
  1933. | AR5K_INT_TXDESC
  1934. | AR5K_INT_TXERR
  1935. | AR5K_INT_TXEOL))
  1936. ath5k_schedule_tx(ah);
  1937. /* Missed beacon -> TODO
  1938. if (status & AR5K_INT_BMISS)
  1939. */
  1940. /* MIB event -> Update counters and notify ANI */
  1941. if (status & AR5K_INT_MIB) {
  1942. ah->stats.mib_intr++;
  1943. ath5k_hw_update_mib_counters(ah);
  1944. ath5k_ani_mib_intr(ah);
  1945. }
  1946. /* GPIO -> Notify RFKill layer */
  1947. if (status & AR5K_INT_GPIO)
  1948. tasklet_schedule(&ah->rf_kill.toggleq);
  1949. }
  1950. if (ath5k_get_bus_type(ah) == ATH_AHB)
  1951. break;
  1952. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1953. /*
  1954. * Until we handle rx/tx interrupts mask them on IMR
  1955. *
  1956. * NOTE: ah->(rx/tx)_pending are set when scheduling the tasklets
  1957. * and unset after we 've handled the interrupts.
  1958. */
  1959. if (ah->rx_pending || ah->tx_pending)
  1960. ath5k_set_current_imask(ah);
  1961. if (unlikely(!counter))
  1962. ATH5K_WARN(ah, "too many interrupts, giving up for now\n");
  1963. /* Fire up calibration poll */
  1964. ath5k_intr_calibration_poll(ah);
  1965. return IRQ_HANDLED;
  1966. }
  1967. /*
  1968. * Periodically recalibrate the PHY to account
  1969. * for temperature/environment changes.
  1970. */
  1971. static void
  1972. ath5k_calibrate_work(struct work_struct *work)
  1973. {
  1974. struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
  1975. calib_work);
  1976. /* Should we run a full calibration ? */
  1977. if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1978. ah->ah_cal_next_full = jiffies +
  1979. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1980. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1981. ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE,
  1982. "running full calibration\n");
  1983. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1984. /*
  1985. * Rfgain is out of bounds, reset the chip
  1986. * to load new gain values.
  1987. */
  1988. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  1989. "got new rfgain, resetting\n");
  1990. ieee80211_queue_work(ah->hw, &ah->reset_work);
  1991. }
  1992. } else
  1993. ah->ah_cal_mask |= AR5K_CALIBRATION_SHORT;
  1994. ATH5K_DBG(ah, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1995. ieee80211_frequency_to_channel(ah->curchan->center_freq),
  1996. ah->curchan->hw_value);
  1997. if (ath5k_hw_phy_calibrate(ah, ah->curchan))
  1998. ATH5K_ERR(ah, "calibration of channel %u failed\n",
  1999. ieee80211_frequency_to_channel(
  2000. ah->curchan->center_freq));
  2001. /* Clear calibration flags */
  2002. if (ah->ah_cal_mask & AR5K_CALIBRATION_FULL)
  2003. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  2004. else if (ah->ah_cal_mask & AR5K_CALIBRATION_SHORT)
  2005. ah->ah_cal_mask &= ~AR5K_CALIBRATION_SHORT;
  2006. }
  2007. static void
  2008. ath5k_tasklet_ani(unsigned long data)
  2009. {
  2010. struct ath5k_hw *ah = (void *)data;
  2011. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  2012. ath5k_ani_calibration(ah);
  2013. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  2014. }
  2015. static void
  2016. ath5k_tx_complete_poll_work(struct work_struct *work)
  2017. {
  2018. struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
  2019. tx_complete_work.work);
  2020. struct ath5k_txq *txq;
  2021. int i;
  2022. bool needreset = false;
  2023. mutex_lock(&ah->lock);
  2024. for (i = 0; i < ARRAY_SIZE(ah->txqs); i++) {
  2025. if (ah->txqs[i].setup) {
  2026. txq = &ah->txqs[i];
  2027. spin_lock_bh(&txq->lock);
  2028. if (txq->txq_len > 1) {
  2029. if (txq->txq_poll_mark) {
  2030. ATH5K_DBG(ah, ATH5K_DEBUG_XMIT,
  2031. "TX queue stuck %d\n",
  2032. txq->qnum);
  2033. needreset = true;
  2034. txq->txq_stuck++;
  2035. spin_unlock_bh(&txq->lock);
  2036. break;
  2037. } else {
  2038. txq->txq_poll_mark = true;
  2039. }
  2040. }
  2041. spin_unlock_bh(&txq->lock);
  2042. }
  2043. }
  2044. if (needreset) {
  2045. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  2046. "TX queues stuck, resetting\n");
  2047. ath5k_reset(ah, NULL, true);
  2048. }
  2049. mutex_unlock(&ah->lock);
  2050. ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
  2051. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2052. }
  2053. /*************************\
  2054. * Initialization routines *
  2055. \*************************/
  2056. static const struct ieee80211_iface_limit if_limits[] = {
  2057. { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) },
  2058. { .max = 4, .types =
  2059. #ifdef CONFIG_MAC80211_MESH
  2060. BIT(NL80211_IFTYPE_MESH_POINT) |
  2061. #endif
  2062. BIT(NL80211_IFTYPE_AP) },
  2063. };
  2064. static const struct ieee80211_iface_combination if_comb = {
  2065. .limits = if_limits,
  2066. .n_limits = ARRAY_SIZE(if_limits),
  2067. .max_interfaces = 2048,
  2068. .num_different_channels = 1,
  2069. };
  2070. int
  2071. ath5k_init_ah(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops)
  2072. {
  2073. struct ieee80211_hw *hw = ah->hw;
  2074. struct ath_common *common;
  2075. int ret;
  2076. int csz;
  2077. /* Initialize driver private data */
  2078. SET_IEEE80211_DEV(hw, ah->dev);
  2079. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2080. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2081. IEEE80211_HW_SIGNAL_DBM |
  2082. IEEE80211_HW_MFP_CAPABLE |
  2083. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2084. hw->wiphy->interface_modes =
  2085. BIT(NL80211_IFTYPE_AP) |
  2086. BIT(NL80211_IFTYPE_STATION) |
  2087. BIT(NL80211_IFTYPE_ADHOC) |
  2088. BIT(NL80211_IFTYPE_MESH_POINT);
  2089. hw->wiphy->iface_combinations = &if_comb;
  2090. hw->wiphy->n_iface_combinations = 1;
  2091. /* SW support for IBSS_RSN is provided by mac80211 */
  2092. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  2093. /* both antennas can be configured as RX or TX */
  2094. hw->wiphy->available_antennas_tx = 0x3;
  2095. hw->wiphy->available_antennas_rx = 0x3;
  2096. hw->extra_tx_headroom = 2;
  2097. hw->channel_change_time = 5000;
  2098. /*
  2099. * Mark the device as detached to avoid processing
  2100. * interrupts until setup is complete.
  2101. */
  2102. __set_bit(ATH_STAT_INVALID, ah->status);
  2103. ah->opmode = NL80211_IFTYPE_STATION;
  2104. ah->bintval = 1000;
  2105. mutex_init(&ah->lock);
  2106. spin_lock_init(&ah->rxbuflock);
  2107. spin_lock_init(&ah->txbuflock);
  2108. spin_lock_init(&ah->block);
  2109. spin_lock_init(&ah->irqlock);
  2110. /* Setup interrupt handler */
  2111. ret = request_irq(ah->irq, ath5k_intr, IRQF_SHARED, "ath", ah);
  2112. if (ret) {
  2113. ATH5K_ERR(ah, "request_irq failed\n");
  2114. goto err;
  2115. }
  2116. common = ath5k_hw_common(ah);
  2117. common->ops = &ath5k_common_ops;
  2118. common->bus_ops = bus_ops;
  2119. common->ah = ah;
  2120. common->hw = hw;
  2121. common->priv = ah;
  2122. common->clockrate = 40;
  2123. /*
  2124. * Cache line size is used to size and align various
  2125. * structures used to communicate with the hardware.
  2126. */
  2127. ath5k_read_cachesize(common, &csz);
  2128. common->cachelsz = csz << 2; /* convert to bytes */
  2129. spin_lock_init(&common->cc_lock);
  2130. /* Initialize device */
  2131. ret = ath5k_hw_init(ah);
  2132. if (ret)
  2133. goto err_irq;
  2134. /* Set up multi-rate retry capabilities */
  2135. if (ah->ah_capabilities.cap_has_mrr_support) {
  2136. hw->max_rates = 4;
  2137. hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
  2138. AR5K_INIT_RETRY_LONG);
  2139. }
  2140. hw->vif_data_size = sizeof(struct ath5k_vif);
  2141. /* Finish private driver data initialization */
  2142. ret = ath5k_init(hw);
  2143. if (ret)
  2144. goto err_ah;
  2145. ATH5K_INFO(ah, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2146. ath5k_chip_name(AR5K_VERSION_MAC, ah->ah_mac_srev),
  2147. ah->ah_mac_srev,
  2148. ah->ah_phy_revision);
  2149. if (!ah->ah_single_chip) {
  2150. /* Single chip radio (!RF5111) */
  2151. if (ah->ah_radio_5ghz_revision &&
  2152. !ah->ah_radio_2ghz_revision) {
  2153. /* No 5GHz support -> report 2GHz radio */
  2154. if (!test_bit(AR5K_MODE_11A,
  2155. ah->ah_capabilities.cap_mode)) {
  2156. ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
  2157. ath5k_chip_name(AR5K_VERSION_RAD,
  2158. ah->ah_radio_5ghz_revision),
  2159. ah->ah_radio_5ghz_revision);
  2160. /* No 2GHz support (5110 and some
  2161. * 5GHz only cards) -> report 5GHz radio */
  2162. } else if (!test_bit(AR5K_MODE_11B,
  2163. ah->ah_capabilities.cap_mode)) {
  2164. ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
  2165. ath5k_chip_name(AR5K_VERSION_RAD,
  2166. ah->ah_radio_5ghz_revision),
  2167. ah->ah_radio_5ghz_revision);
  2168. /* Multiband radio */
  2169. } else {
  2170. ATH5K_INFO(ah, "RF%s multiband radio found"
  2171. " (0x%x)\n",
  2172. ath5k_chip_name(AR5K_VERSION_RAD,
  2173. ah->ah_radio_5ghz_revision),
  2174. ah->ah_radio_5ghz_revision);
  2175. }
  2176. }
  2177. /* Multi chip radio (RF5111 - RF2111) ->
  2178. * report both 2GHz/5GHz radios */
  2179. else if (ah->ah_radio_5ghz_revision &&
  2180. ah->ah_radio_2ghz_revision) {
  2181. ATH5K_INFO(ah, "RF%s 5GHz radio found (0x%x)\n",
  2182. ath5k_chip_name(AR5K_VERSION_RAD,
  2183. ah->ah_radio_5ghz_revision),
  2184. ah->ah_radio_5ghz_revision);
  2185. ATH5K_INFO(ah, "RF%s 2GHz radio found (0x%x)\n",
  2186. ath5k_chip_name(AR5K_VERSION_RAD,
  2187. ah->ah_radio_2ghz_revision),
  2188. ah->ah_radio_2ghz_revision);
  2189. }
  2190. }
  2191. ath5k_debug_init_device(ah);
  2192. /* ready to process interrupts */
  2193. __clear_bit(ATH_STAT_INVALID, ah->status);
  2194. return 0;
  2195. err_ah:
  2196. ath5k_hw_deinit(ah);
  2197. err_irq:
  2198. free_irq(ah->irq, ah);
  2199. err:
  2200. return ret;
  2201. }
  2202. static int
  2203. ath5k_stop_locked(struct ath5k_hw *ah)
  2204. {
  2205. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "invalid %u\n",
  2206. test_bit(ATH_STAT_INVALID, ah->status));
  2207. /*
  2208. * Shutdown the hardware and driver:
  2209. * stop output from above
  2210. * disable interrupts
  2211. * turn off timers
  2212. * turn off the radio
  2213. * clear transmit machinery
  2214. * clear receive machinery
  2215. * drain and release tx queues
  2216. * reclaim beacon resources
  2217. * power down hardware
  2218. *
  2219. * Note that some of this work is not possible if the
  2220. * hardware is gone (invalid).
  2221. */
  2222. ieee80211_stop_queues(ah->hw);
  2223. if (!test_bit(ATH_STAT_INVALID, ah->status)) {
  2224. ath5k_led_off(ah);
  2225. ath5k_hw_set_imr(ah, 0);
  2226. synchronize_irq(ah->irq);
  2227. ath5k_rx_stop(ah);
  2228. ath5k_hw_dma_stop(ah);
  2229. ath5k_drain_tx_buffs(ah);
  2230. ath5k_hw_phy_disable(ah);
  2231. }
  2232. return 0;
  2233. }
  2234. int ath5k_start(struct ieee80211_hw *hw)
  2235. {
  2236. struct ath5k_hw *ah = hw->priv;
  2237. struct ath_common *common = ath5k_hw_common(ah);
  2238. int ret, i;
  2239. mutex_lock(&ah->lock);
  2240. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "mode %d\n", ah->opmode);
  2241. /*
  2242. * Stop anything previously setup. This is safe
  2243. * no matter this is the first time through or not.
  2244. */
  2245. ath5k_stop_locked(ah);
  2246. /*
  2247. * The basic interface to setting the hardware in a good
  2248. * state is ``reset''. On return the hardware is known to
  2249. * be powered up and with interrupts disabled. This must
  2250. * be followed by initialization of the appropriate bits
  2251. * and then setup of the interrupt mask.
  2252. */
  2253. ah->curchan = ah->hw->conf.channel;
  2254. ah->imask = AR5K_INT_RXOK
  2255. | AR5K_INT_RXERR
  2256. | AR5K_INT_RXEOL
  2257. | AR5K_INT_RXORN
  2258. | AR5K_INT_TXDESC
  2259. | AR5K_INT_TXEOL
  2260. | AR5K_INT_FATAL
  2261. | AR5K_INT_GLOBAL
  2262. | AR5K_INT_MIB;
  2263. ret = ath5k_reset(ah, NULL, false);
  2264. if (ret)
  2265. goto done;
  2266. if (!ath5k_modparam_no_hw_rfkill_switch)
  2267. ath5k_rfkill_hw_start(ah);
  2268. /*
  2269. * Reset the key cache since some parts do not reset the
  2270. * contents on initial power up or resume from suspend.
  2271. */
  2272. for (i = 0; i < common->keymax; i++)
  2273. ath_hw_keyreset(common, (u16) i);
  2274. /* Use higher rates for acks instead of base
  2275. * rate */
  2276. ah->ah_ack_bitrate_high = true;
  2277. for (i = 0; i < ARRAY_SIZE(ah->bslot); i++)
  2278. ah->bslot[i] = NULL;
  2279. ret = 0;
  2280. done:
  2281. mmiowb();
  2282. mutex_unlock(&ah->lock);
  2283. ieee80211_queue_delayed_work(ah->hw, &ah->tx_complete_work,
  2284. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2285. return ret;
  2286. }
  2287. static void ath5k_stop_tasklets(struct ath5k_hw *ah)
  2288. {
  2289. ah->rx_pending = false;
  2290. ah->tx_pending = false;
  2291. tasklet_kill(&ah->rxtq);
  2292. tasklet_kill(&ah->txtq);
  2293. tasklet_kill(&ah->beacontq);
  2294. tasklet_kill(&ah->ani_tasklet);
  2295. }
  2296. /*
  2297. * Stop the device, grabbing the top-level lock to protect
  2298. * against concurrent entry through ath5k_init (which can happen
  2299. * if another thread does a system call and the thread doing the
  2300. * stop is preempted).
  2301. */
  2302. void ath5k_stop(struct ieee80211_hw *hw)
  2303. {
  2304. struct ath5k_hw *ah = hw->priv;
  2305. int ret;
  2306. mutex_lock(&ah->lock);
  2307. ret = ath5k_stop_locked(ah);
  2308. if (ret == 0 && !test_bit(ATH_STAT_INVALID, ah->status)) {
  2309. /*
  2310. * Don't set the card in full sleep mode!
  2311. *
  2312. * a) When the device is in this state it must be carefully
  2313. * woken up or references to registers in the PCI clock
  2314. * domain may freeze the bus (and system). This varies
  2315. * by chip and is mostly an issue with newer parts
  2316. * (madwifi sources mentioned srev >= 0x78) that go to
  2317. * sleep more quickly.
  2318. *
  2319. * b) On older chips full sleep results a weird behaviour
  2320. * during wakeup. I tested various cards with srev < 0x78
  2321. * and they don't wake up after module reload, a second
  2322. * module reload is needed to bring the card up again.
  2323. *
  2324. * Until we figure out what's going on don't enable
  2325. * full chip reset on any chip (this is what Legacy HAL
  2326. * and Sam's HAL do anyway). Instead Perform a full reset
  2327. * on the device (same as initial state after attach) and
  2328. * leave it idle (keep MAC/BB on warm reset) */
  2329. ret = ath5k_hw_on_hold(ah);
  2330. ATH5K_DBG(ah, ATH5K_DEBUG_RESET,
  2331. "putting device to sleep\n");
  2332. }
  2333. mmiowb();
  2334. mutex_unlock(&ah->lock);
  2335. ath5k_stop_tasklets(ah);
  2336. cancel_delayed_work_sync(&ah->tx_complete_work);
  2337. if (!ath5k_modparam_no_hw_rfkill_switch)
  2338. ath5k_rfkill_hw_stop(ah);
  2339. }
  2340. /*
  2341. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2342. * and change to the given channel.
  2343. *
  2344. * This should be called with ah->lock.
  2345. */
  2346. static int
  2347. ath5k_reset(struct ath5k_hw *ah, struct ieee80211_channel *chan,
  2348. bool skip_pcu)
  2349. {
  2350. struct ath_common *common = ath5k_hw_common(ah);
  2351. int ret, ani_mode;
  2352. bool fast;
  2353. ATH5K_DBG(ah, ATH5K_DEBUG_RESET, "resetting\n");
  2354. ath5k_hw_set_imr(ah, 0);
  2355. synchronize_irq(ah->irq);
  2356. ath5k_stop_tasklets(ah);
  2357. /* Save ani mode and disable ANI during
  2358. * reset. If we don't we might get false
  2359. * PHY error interrupts. */
  2360. ani_mode = ah->ani_state.ani_mode;
  2361. ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
  2362. /* We are going to empty hw queues
  2363. * so we should also free any remaining
  2364. * tx buffers */
  2365. ath5k_drain_tx_buffs(ah);
  2366. if (chan)
  2367. ah->curchan = chan;
  2368. fast = ((chan != NULL) && modparam_fastchanswitch) ? 1 : 0;
  2369. ret = ath5k_hw_reset(ah, ah->opmode, ah->curchan, fast, skip_pcu);
  2370. if (ret) {
  2371. ATH5K_ERR(ah, "can't reset hardware (%d)\n", ret);
  2372. goto err;
  2373. }
  2374. ret = ath5k_rx_start(ah);
  2375. if (ret) {
  2376. ATH5K_ERR(ah, "can't start recv logic\n");
  2377. goto err;
  2378. }
  2379. ath5k_ani_init(ah, ani_mode);
  2380. /*
  2381. * Set calibration intervals
  2382. *
  2383. * Note: We don't need to run calibration imediately
  2384. * since some initial calibration is done on reset
  2385. * even for fast channel switching. Also on scanning
  2386. * this will get set again and again and it won't get
  2387. * executed unless we connect somewhere and spend some
  2388. * time on the channel (that's what calibration needs
  2389. * anyway to be accurate).
  2390. */
  2391. ah->ah_cal_next_full = jiffies +
  2392. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  2393. ah->ah_cal_next_ani = jiffies +
  2394. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  2395. ah->ah_cal_next_short = jiffies +
  2396. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_SHORT);
  2397. ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
  2398. /* clear survey data and cycle counters */
  2399. memset(&ah->survey, 0, sizeof(ah->survey));
  2400. spin_lock_bh(&common->cc_lock);
  2401. ath_hw_cycle_counters_update(common);
  2402. memset(&common->cc_survey, 0, sizeof(common->cc_survey));
  2403. memset(&common->cc_ani, 0, sizeof(common->cc_ani));
  2404. spin_unlock_bh(&common->cc_lock);
  2405. /*
  2406. * Change channels and update the h/w rate map if we're switching;
  2407. * e.g. 11a to 11b/g.
  2408. *
  2409. * We may be doing a reset in response to an ioctl that changes the
  2410. * channel so update any state that might change as a result.
  2411. *
  2412. * XXX needed?
  2413. */
  2414. /* ath5k_chan_change(ah, c); */
  2415. ath5k_beacon_config(ah);
  2416. /* intrs are enabled by ath5k_beacon_config */
  2417. ieee80211_wake_queues(ah->hw);
  2418. return 0;
  2419. err:
  2420. return ret;
  2421. }
  2422. static void ath5k_reset_work(struct work_struct *work)
  2423. {
  2424. struct ath5k_hw *ah = container_of(work, struct ath5k_hw,
  2425. reset_work);
  2426. mutex_lock(&ah->lock);
  2427. ath5k_reset(ah, NULL, true);
  2428. mutex_unlock(&ah->lock);
  2429. }
  2430. static int
  2431. ath5k_init(struct ieee80211_hw *hw)
  2432. {
  2433. struct ath5k_hw *ah = hw->priv;
  2434. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2435. struct ath5k_txq *txq;
  2436. u8 mac[ETH_ALEN] = {};
  2437. int ret;
  2438. /*
  2439. * Collect the channel list. The 802.11 layer
  2440. * is responsible for filtering this list based
  2441. * on settings like the phy mode and regulatory
  2442. * domain restrictions.
  2443. */
  2444. ret = ath5k_setup_bands(hw);
  2445. if (ret) {
  2446. ATH5K_ERR(ah, "can't get channels\n");
  2447. goto err;
  2448. }
  2449. /*
  2450. * Allocate tx+rx descriptors and populate the lists.
  2451. */
  2452. ret = ath5k_desc_alloc(ah);
  2453. if (ret) {
  2454. ATH5K_ERR(ah, "can't allocate descriptors\n");
  2455. goto err;
  2456. }
  2457. /*
  2458. * Allocate hardware transmit queues: one queue for
  2459. * beacon frames and one data queue for each QoS
  2460. * priority. Note that hw functions handle resetting
  2461. * these queues at the needed time.
  2462. */
  2463. ret = ath5k_beaconq_setup(ah);
  2464. if (ret < 0) {
  2465. ATH5K_ERR(ah, "can't setup a beacon xmit queue\n");
  2466. goto err_desc;
  2467. }
  2468. ah->bhalq = ret;
  2469. ah->cabq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_CAB, 0);
  2470. if (IS_ERR(ah->cabq)) {
  2471. ATH5K_ERR(ah, "can't setup cab queue\n");
  2472. ret = PTR_ERR(ah->cabq);
  2473. goto err_bhal;
  2474. }
  2475. /* 5211 and 5212 usually support 10 queues but we better rely on the
  2476. * capability information */
  2477. if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
  2478. /* This order matches mac80211's queue priority, so we can
  2479. * directly use the mac80211 queue number without any mapping */
  2480. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2481. if (IS_ERR(txq)) {
  2482. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2483. ret = PTR_ERR(txq);
  2484. goto err_queues;
  2485. }
  2486. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2487. if (IS_ERR(txq)) {
  2488. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2489. ret = PTR_ERR(txq);
  2490. goto err_queues;
  2491. }
  2492. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2493. if (IS_ERR(txq)) {
  2494. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2495. ret = PTR_ERR(txq);
  2496. goto err_queues;
  2497. }
  2498. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2499. if (IS_ERR(txq)) {
  2500. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2501. ret = PTR_ERR(txq);
  2502. goto err_queues;
  2503. }
  2504. hw->queues = 4;
  2505. } else {
  2506. /* older hardware (5210) can only support one data queue */
  2507. txq = ath5k_txq_setup(ah, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2508. if (IS_ERR(txq)) {
  2509. ATH5K_ERR(ah, "can't setup xmit queue\n");
  2510. ret = PTR_ERR(txq);
  2511. goto err_queues;
  2512. }
  2513. hw->queues = 1;
  2514. }
  2515. tasklet_init(&ah->rxtq, ath5k_tasklet_rx, (unsigned long)ah);
  2516. tasklet_init(&ah->txtq, ath5k_tasklet_tx, (unsigned long)ah);
  2517. tasklet_init(&ah->beacontq, ath5k_tasklet_beacon, (unsigned long)ah);
  2518. tasklet_init(&ah->ani_tasklet, ath5k_tasklet_ani, (unsigned long)ah);
  2519. INIT_WORK(&ah->reset_work, ath5k_reset_work);
  2520. INIT_WORK(&ah->calib_work, ath5k_calibrate_work);
  2521. INIT_DELAYED_WORK(&ah->tx_complete_work, ath5k_tx_complete_poll_work);
  2522. ret = ath5k_hw_common(ah)->bus_ops->eeprom_read_mac(ah, mac);
  2523. if (ret) {
  2524. ATH5K_ERR(ah, "unable to read address from EEPROM\n");
  2525. goto err_queues;
  2526. }
  2527. SET_IEEE80211_PERM_ADDR(hw, mac);
  2528. /* All MAC address bits matter for ACKs */
  2529. ath5k_update_bssid_mask_and_opmode(ah, NULL);
  2530. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2531. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2532. if (ret) {
  2533. ATH5K_ERR(ah, "can't initialize regulatory system\n");
  2534. goto err_queues;
  2535. }
  2536. ret = ieee80211_register_hw(hw);
  2537. if (ret) {
  2538. ATH5K_ERR(ah, "can't register ieee80211 hw\n");
  2539. goto err_queues;
  2540. }
  2541. if (!ath_is_world_regd(regulatory))
  2542. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2543. ath5k_init_leds(ah);
  2544. ath5k_sysfs_register(ah);
  2545. return 0;
  2546. err_queues:
  2547. ath5k_txq_release(ah);
  2548. err_bhal:
  2549. ath5k_hw_release_tx_queue(ah, ah->bhalq);
  2550. err_desc:
  2551. ath5k_desc_free(ah);
  2552. err:
  2553. return ret;
  2554. }
  2555. void
  2556. ath5k_deinit_ah(struct ath5k_hw *ah)
  2557. {
  2558. struct ieee80211_hw *hw = ah->hw;
  2559. /*
  2560. * NB: the order of these is important:
  2561. * o call the 802.11 layer before detaching ath5k_hw to
  2562. * ensure callbacks into the driver to delete global
  2563. * key cache entries can be handled
  2564. * o reclaim the tx queue data structures after calling
  2565. * the 802.11 layer as we'll get called back to reclaim
  2566. * node state and potentially want to use them
  2567. * o to cleanup the tx queues the hal is called, so detach
  2568. * it last
  2569. * XXX: ??? detach ath5k_hw ???
  2570. * Other than that, it's straightforward...
  2571. */
  2572. ieee80211_unregister_hw(hw);
  2573. ath5k_desc_free(ah);
  2574. ath5k_txq_release(ah);
  2575. ath5k_hw_release_tx_queue(ah, ah->bhalq);
  2576. ath5k_unregister_leds(ah);
  2577. ath5k_sysfs_unregister(ah);
  2578. /*
  2579. * NB: can't reclaim these until after ieee80211_ifdetach
  2580. * returns because we'll get called back to reclaim node
  2581. * state and potentially want to use them.
  2582. */
  2583. ath5k_hw_deinit(ah);
  2584. free_irq(ah->irq, ah);
  2585. }
  2586. bool
  2587. ath5k_any_vif_assoc(struct ath5k_hw *ah)
  2588. {
  2589. struct ath5k_vif_iter_data iter_data;
  2590. iter_data.hw_macaddr = NULL;
  2591. iter_data.any_assoc = false;
  2592. iter_data.need_set_hw_addr = false;
  2593. iter_data.found_active = true;
  2594. ieee80211_iterate_active_interfaces_atomic(
  2595. ah->hw, IEEE80211_IFACE_ITER_RESUME_ALL,
  2596. ath5k_vif_iter, &iter_data);
  2597. return iter_data.any_assoc;
  2598. }
  2599. void
  2600. ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2601. {
  2602. struct ath5k_hw *ah = hw->priv;
  2603. u32 rfilt;
  2604. rfilt = ath5k_hw_get_rx_filter(ah);
  2605. if (enable)
  2606. rfilt |= AR5K_RX_FILTER_BEACON;
  2607. else
  2608. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2609. ath5k_hw_set_rx_filter(ah, rfilt);
  2610. ah->filter_flags = rfilt;
  2611. }
  2612. void _ath5k_printk(const struct ath5k_hw *ah, const char *level,
  2613. const char *fmt, ...)
  2614. {
  2615. struct va_format vaf;
  2616. va_list args;
  2617. va_start(args, fmt);
  2618. vaf.fmt = fmt;
  2619. vaf.va = &args;
  2620. if (ah && ah->hw)
  2621. printk("%s" pr_fmt("%s: %pV"),
  2622. level, wiphy_name(ah->hw->wiphy), &vaf);
  2623. else
  2624. printk("%s" pr_fmt("%pV"), level, &vaf);
  2625. va_end(args);
  2626. }