smsc95xx.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc95xx.h"
  34. #define SMSC_CHIPNAME "smsc95xx"
  35. #define SMSC_DRIVER_VERSION "1.0.4"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (2048)
  42. #define LAN95XX_EEPROM_MAGIC (0x9500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define SMSC95XX_INTERNAL_PHY_ID (1)
  47. #define SMSC95XX_TX_OVERHEAD (8)
  48. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  49. #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
  50. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  51. #define FEATURE_8_WAKEUP_FILTERS (0x01)
  52. #define FEATURE_PHY_NLP_CROSSOVER (0x02)
  53. #define FEATURE_AUTOSUSPEND (0x04)
  54. struct smsc95xx_priv {
  55. u32 mac_cr;
  56. u32 hash_hi;
  57. u32 hash_lo;
  58. u32 wolopts;
  59. spinlock_t mac_cr_lock;
  60. u8 features;
  61. };
  62. static bool turbo_mode = true;
  63. module_param(turbo_mode, bool, 0644);
  64. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  65. static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index,
  66. u32 *data, int in_pm)
  67. {
  68. u32 buf;
  69. int ret;
  70. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  71. BUG_ON(!dev);
  72. if (!in_pm)
  73. fn = usbnet_read_cmd;
  74. else
  75. fn = usbnet_read_cmd_nopm;
  76. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  77. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  78. 0, index, &buf, 4);
  79. if (unlikely(ret < 0))
  80. netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
  81. index, ret);
  82. le32_to_cpus(&buf);
  83. *data = buf;
  84. return ret;
  85. }
  86. static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index,
  87. u32 data, int in_pm)
  88. {
  89. u32 buf;
  90. int ret;
  91. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  92. BUG_ON(!dev);
  93. if (!in_pm)
  94. fn = usbnet_write_cmd;
  95. else
  96. fn = usbnet_write_cmd_nopm;
  97. buf = data;
  98. cpu_to_le32s(&buf);
  99. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  100. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  101. 0, index, &buf, 4);
  102. if (unlikely(ret < 0))
  103. netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
  104. index, ret);
  105. return ret;
  106. }
  107. static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index,
  108. u32 *data)
  109. {
  110. return __smsc95xx_read_reg(dev, index, data, 1);
  111. }
  112. static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index,
  113. u32 data)
  114. {
  115. return __smsc95xx_write_reg(dev, index, data, 1);
  116. }
  117. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  118. u32 *data)
  119. {
  120. return __smsc95xx_read_reg(dev, index, data, 0);
  121. }
  122. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  123. u32 data)
  124. {
  125. return __smsc95xx_write_reg(dev, index, data, 0);
  126. }
  127. /* Loop until the read is completed with timeout
  128. * called with phy_mutex held */
  129. static int __must_check __smsc95xx_phy_wait_not_busy(struct usbnet *dev,
  130. int in_pm)
  131. {
  132. unsigned long start_time = jiffies;
  133. u32 val;
  134. int ret;
  135. do {
  136. ret = __smsc95xx_read_reg(dev, MII_ADDR, &val, in_pm);
  137. if (ret < 0) {
  138. netdev_warn(dev->net, "Error reading MII_ACCESS\n");
  139. return ret;
  140. }
  141. if (!(val & MII_BUSY_))
  142. return 0;
  143. } while (!time_after(jiffies, start_time + HZ));
  144. return -EIO;
  145. }
  146. static int __smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
  147. int in_pm)
  148. {
  149. struct usbnet *dev = netdev_priv(netdev);
  150. u32 val, addr;
  151. int ret;
  152. mutex_lock(&dev->phy_mutex);
  153. /* confirm MII not busy */
  154. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  155. if (ret < 0) {
  156. netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_read\n");
  157. goto done;
  158. }
  159. /* set the address, index & direction (read from PHY) */
  160. phy_id &= dev->mii.phy_id_mask;
  161. idx &= dev->mii.reg_num_mask;
  162. addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_;
  163. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  164. if (ret < 0) {
  165. netdev_warn(dev->net, "Error writing MII_ADDR\n");
  166. goto done;
  167. }
  168. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  169. if (ret < 0) {
  170. netdev_warn(dev->net, "Timed out reading MII reg %02X\n", idx);
  171. goto done;
  172. }
  173. ret = __smsc95xx_read_reg(dev, MII_DATA, &val, in_pm);
  174. if (ret < 0) {
  175. netdev_warn(dev->net, "Error reading MII_DATA\n");
  176. goto done;
  177. }
  178. ret = (u16)(val & 0xFFFF);
  179. done:
  180. mutex_unlock(&dev->phy_mutex);
  181. return ret;
  182. }
  183. static void __smsc95xx_mdio_write(struct net_device *netdev, int phy_id,
  184. int idx, int regval, int in_pm)
  185. {
  186. struct usbnet *dev = netdev_priv(netdev);
  187. u32 val, addr;
  188. int ret;
  189. mutex_lock(&dev->phy_mutex);
  190. /* confirm MII not busy */
  191. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  192. if (ret < 0) {
  193. netdev_warn(dev->net, "MII is busy in smsc95xx_mdio_write\n");
  194. goto done;
  195. }
  196. val = regval;
  197. ret = __smsc95xx_write_reg(dev, MII_DATA, val, in_pm);
  198. if (ret < 0) {
  199. netdev_warn(dev->net, "Error writing MII_DATA\n");
  200. goto done;
  201. }
  202. /* set the address, index & direction (write to PHY) */
  203. phy_id &= dev->mii.phy_id_mask;
  204. idx &= dev->mii.reg_num_mask;
  205. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_;
  206. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  207. if (ret < 0) {
  208. netdev_warn(dev->net, "Error writing MII_ADDR\n");
  209. goto done;
  210. }
  211. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  212. if (ret < 0) {
  213. netdev_warn(dev->net, "Timed out writing MII reg %02X\n", idx);
  214. goto done;
  215. }
  216. done:
  217. mutex_unlock(&dev->phy_mutex);
  218. }
  219. static int smsc95xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
  220. int idx)
  221. {
  222. return __smsc95xx_mdio_read(netdev, phy_id, idx, 1);
  223. }
  224. static void smsc95xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
  225. int idx, int regval)
  226. {
  227. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 1);
  228. }
  229. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  230. {
  231. return __smsc95xx_mdio_read(netdev, phy_id, idx, 0);
  232. }
  233. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  234. int regval)
  235. {
  236. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 0);
  237. }
  238. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  239. {
  240. unsigned long start_time = jiffies;
  241. u32 val;
  242. int ret;
  243. do {
  244. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  245. if (ret < 0) {
  246. netdev_warn(dev->net, "Error reading E2P_CMD\n");
  247. return ret;
  248. }
  249. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  250. break;
  251. udelay(40);
  252. } while (!time_after(jiffies, start_time + HZ));
  253. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  254. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  255. return -EIO;
  256. }
  257. return 0;
  258. }
  259. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  260. {
  261. unsigned long start_time = jiffies;
  262. u32 val;
  263. int ret;
  264. do {
  265. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  266. if (ret < 0) {
  267. netdev_warn(dev->net, "Error reading E2P_CMD\n");
  268. return ret;
  269. }
  270. if (!(val & E2P_CMD_BUSY_))
  271. return 0;
  272. udelay(40);
  273. } while (!time_after(jiffies, start_time + HZ));
  274. netdev_warn(dev->net, "EEPROM is busy\n");
  275. return -EIO;
  276. }
  277. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  278. u8 *data)
  279. {
  280. u32 val;
  281. int i, ret;
  282. BUG_ON(!dev);
  283. BUG_ON(!data);
  284. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  285. if (ret)
  286. return ret;
  287. for (i = 0; i < length; i++) {
  288. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  289. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  290. if (ret < 0) {
  291. netdev_warn(dev->net, "Error writing E2P_CMD\n");
  292. return ret;
  293. }
  294. ret = smsc95xx_wait_eeprom(dev);
  295. if (ret < 0)
  296. return ret;
  297. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  298. if (ret < 0) {
  299. netdev_warn(dev->net, "Error reading E2P_DATA\n");
  300. return ret;
  301. }
  302. data[i] = val & 0xFF;
  303. offset++;
  304. }
  305. return 0;
  306. }
  307. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  308. u8 *data)
  309. {
  310. u32 val;
  311. int i, ret;
  312. BUG_ON(!dev);
  313. BUG_ON(!data);
  314. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  315. if (ret)
  316. return ret;
  317. /* Issue write/erase enable command */
  318. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  319. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  320. if (ret < 0) {
  321. netdev_warn(dev->net, "Error writing E2P_DATA\n");
  322. return ret;
  323. }
  324. ret = smsc95xx_wait_eeprom(dev);
  325. if (ret < 0)
  326. return ret;
  327. for (i = 0; i < length; i++) {
  328. /* Fill data register */
  329. val = data[i];
  330. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  331. if (ret < 0) {
  332. netdev_warn(dev->net, "Error writing E2P_DATA\n");
  333. return ret;
  334. }
  335. /* Send "write" command */
  336. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  337. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  338. if (ret < 0) {
  339. netdev_warn(dev->net, "Error writing E2P_CMD\n");
  340. return ret;
  341. }
  342. ret = smsc95xx_wait_eeprom(dev);
  343. if (ret < 0)
  344. return ret;
  345. offset++;
  346. }
  347. return 0;
  348. }
  349. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  350. u32 data)
  351. {
  352. const u16 size = 4;
  353. u32 buf;
  354. int ret;
  355. buf = data;
  356. cpu_to_le32s(&buf);
  357. ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  358. USB_DIR_OUT | USB_TYPE_VENDOR |
  359. USB_RECIP_DEVICE,
  360. 0, index, &buf, size);
  361. if (ret < 0)
  362. netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
  363. ret);
  364. return ret;
  365. }
  366. /* returns hash bit number for given MAC address
  367. * example:
  368. * 01 00 5E 00 00 01 -> returns bit number 31 */
  369. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  370. {
  371. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  372. }
  373. static void smsc95xx_set_multicast(struct net_device *netdev)
  374. {
  375. struct usbnet *dev = netdev_priv(netdev);
  376. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  377. unsigned long flags;
  378. int ret;
  379. pdata->hash_hi = 0;
  380. pdata->hash_lo = 0;
  381. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  382. if (dev->net->flags & IFF_PROMISC) {
  383. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  384. pdata->mac_cr |= MAC_CR_PRMS_;
  385. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  386. } else if (dev->net->flags & IFF_ALLMULTI) {
  387. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  388. pdata->mac_cr |= MAC_CR_MCPAS_;
  389. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  390. } else if (!netdev_mc_empty(dev->net)) {
  391. struct netdev_hw_addr *ha;
  392. pdata->mac_cr |= MAC_CR_HPFILT_;
  393. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  394. netdev_for_each_mc_addr(ha, netdev) {
  395. u32 bitnum = smsc95xx_hash(ha->addr);
  396. u32 mask = 0x01 << (bitnum & 0x1F);
  397. if (bitnum & 0x20)
  398. pdata->hash_hi |= mask;
  399. else
  400. pdata->hash_lo |= mask;
  401. }
  402. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  403. pdata->hash_hi, pdata->hash_lo);
  404. } else {
  405. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  406. pdata->mac_cr &=
  407. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  408. }
  409. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  410. /* Initiate async writes, as we can't wait for completion here */
  411. ret = smsc95xx_write_reg_async(dev, HASHH, pdata->hash_hi);
  412. if (ret < 0)
  413. netdev_warn(dev->net, "failed to initiate async write to HASHH\n");
  414. ret = smsc95xx_write_reg_async(dev, HASHL, pdata->hash_lo);
  415. if (ret < 0)
  416. netdev_warn(dev->net, "failed to initiate async write to HASHL\n");
  417. ret = smsc95xx_write_reg_async(dev, MAC_CR, pdata->mac_cr);
  418. if (ret < 0)
  419. netdev_warn(dev->net, "failed to initiate async write to MAC_CR\n");
  420. }
  421. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  422. u16 lcladv, u16 rmtadv)
  423. {
  424. u32 flow, afc_cfg = 0;
  425. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  426. if (ret < 0) {
  427. netdev_warn(dev->net, "Error reading AFC_CFG\n");
  428. return ret;
  429. }
  430. if (duplex == DUPLEX_FULL) {
  431. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  432. if (cap & FLOW_CTRL_RX)
  433. flow = 0xFFFF0002;
  434. else
  435. flow = 0;
  436. if (cap & FLOW_CTRL_TX)
  437. afc_cfg |= 0xF;
  438. else
  439. afc_cfg &= ~0xF;
  440. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  441. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  442. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  443. } else {
  444. netif_dbg(dev, link, dev->net, "half duplex\n");
  445. flow = 0;
  446. afc_cfg |= 0xF;
  447. }
  448. ret = smsc95xx_write_reg(dev, FLOW, flow);
  449. if (ret < 0) {
  450. netdev_warn(dev->net, "Error writing FLOW\n");
  451. return ret;
  452. }
  453. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  454. if (ret < 0)
  455. netdev_warn(dev->net, "Error writing AFC_CFG\n");
  456. return ret;
  457. }
  458. static int smsc95xx_link_reset(struct usbnet *dev)
  459. {
  460. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  461. struct mii_if_info *mii = &dev->mii;
  462. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  463. unsigned long flags;
  464. u16 lcladv, rmtadv;
  465. int ret;
  466. /* clear interrupt status */
  467. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  468. if (ret < 0) {
  469. netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
  470. return ret;
  471. }
  472. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  473. if (ret < 0) {
  474. netdev_warn(dev->net, "Error writing INT_STS\n");
  475. return ret;
  476. }
  477. mii_check_media(mii, 1, 1);
  478. mii_ethtool_gset(&dev->mii, &ecmd);
  479. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  480. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  481. netif_dbg(dev, link, dev->net,
  482. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  483. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  484. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  485. if (ecmd.duplex != DUPLEX_FULL) {
  486. pdata->mac_cr &= ~MAC_CR_FDPX_;
  487. pdata->mac_cr |= MAC_CR_RCVOWN_;
  488. } else {
  489. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  490. pdata->mac_cr |= MAC_CR_FDPX_;
  491. }
  492. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  493. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  494. if (ret < 0) {
  495. netdev_warn(dev->net, "Error writing MAC_CR\n");
  496. return ret;
  497. }
  498. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  499. if (ret < 0)
  500. netdev_warn(dev->net, "Error updating PHY flow control\n");
  501. return ret;
  502. }
  503. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  504. {
  505. u32 intdata;
  506. if (urb->actual_length != 4) {
  507. netdev_warn(dev->net, "unexpected urb length %d\n",
  508. urb->actual_length);
  509. return;
  510. }
  511. memcpy(&intdata, urb->transfer_buffer, 4);
  512. le32_to_cpus(&intdata);
  513. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  514. if (intdata & INT_ENP_PHY_INT_)
  515. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  516. else
  517. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  518. intdata);
  519. }
  520. /* Enable or disable Tx & Rx checksum offload engines */
  521. static int smsc95xx_set_features(struct net_device *netdev,
  522. netdev_features_t features)
  523. {
  524. struct usbnet *dev = netdev_priv(netdev);
  525. u32 read_buf;
  526. int ret;
  527. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  528. if (ret < 0) {
  529. netdev_warn(dev->net, "Failed to read COE_CR: %d\n", ret);
  530. return ret;
  531. }
  532. if (features & NETIF_F_HW_CSUM)
  533. read_buf |= Tx_COE_EN_;
  534. else
  535. read_buf &= ~Tx_COE_EN_;
  536. if (features & NETIF_F_RXCSUM)
  537. read_buf |= Rx_COE_EN_;
  538. else
  539. read_buf &= ~Rx_COE_EN_;
  540. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  541. if (ret < 0) {
  542. netdev_warn(dev->net, "Failed to write COE_CR: %d\n", ret);
  543. return ret;
  544. }
  545. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  546. return 0;
  547. }
  548. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  549. {
  550. return MAX_EEPROM_SIZE;
  551. }
  552. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  553. struct ethtool_eeprom *ee, u8 *data)
  554. {
  555. struct usbnet *dev = netdev_priv(netdev);
  556. ee->magic = LAN95XX_EEPROM_MAGIC;
  557. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  558. }
  559. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  560. struct ethtool_eeprom *ee, u8 *data)
  561. {
  562. struct usbnet *dev = netdev_priv(netdev);
  563. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  564. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  565. ee->magic);
  566. return -EINVAL;
  567. }
  568. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  569. }
  570. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  571. {
  572. /* all smsc95xx registers */
  573. return COE_CR - ID_REV + sizeof(u32);
  574. }
  575. static void
  576. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  577. void *buf)
  578. {
  579. struct usbnet *dev = netdev_priv(netdev);
  580. unsigned int i, j;
  581. int retval;
  582. u32 *data = buf;
  583. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  584. if (retval < 0) {
  585. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  586. return;
  587. }
  588. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  589. retval = smsc95xx_read_reg(dev, i, &data[j]);
  590. if (retval < 0) {
  591. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  592. return;
  593. }
  594. }
  595. }
  596. static void smsc95xx_ethtool_get_wol(struct net_device *net,
  597. struct ethtool_wolinfo *wolinfo)
  598. {
  599. struct usbnet *dev = netdev_priv(net);
  600. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  601. wolinfo->supported = SUPPORTED_WAKE;
  602. wolinfo->wolopts = pdata->wolopts;
  603. }
  604. static int smsc95xx_ethtool_set_wol(struct net_device *net,
  605. struct ethtool_wolinfo *wolinfo)
  606. {
  607. struct usbnet *dev = netdev_priv(net);
  608. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  609. int ret;
  610. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  611. ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts);
  612. if (ret < 0)
  613. netdev_warn(dev->net, "device_set_wakeup_enable error %d\n", ret);
  614. return ret;
  615. }
  616. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  617. .get_link = usbnet_get_link,
  618. .nway_reset = usbnet_nway_reset,
  619. .get_drvinfo = usbnet_get_drvinfo,
  620. .get_msglevel = usbnet_get_msglevel,
  621. .set_msglevel = usbnet_set_msglevel,
  622. .get_settings = usbnet_get_settings,
  623. .set_settings = usbnet_set_settings,
  624. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  625. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  626. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  627. .get_regs_len = smsc95xx_ethtool_getregslen,
  628. .get_regs = smsc95xx_ethtool_getregs,
  629. .get_wol = smsc95xx_ethtool_get_wol,
  630. .set_wol = smsc95xx_ethtool_set_wol,
  631. };
  632. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  633. {
  634. struct usbnet *dev = netdev_priv(netdev);
  635. if (!netif_running(netdev))
  636. return -EINVAL;
  637. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  638. }
  639. static void smsc95xx_init_mac_address(struct usbnet *dev)
  640. {
  641. /* try reading mac address from EEPROM */
  642. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  643. dev->net->dev_addr) == 0) {
  644. if (is_valid_ether_addr(dev->net->dev_addr)) {
  645. /* eeprom values are valid so use them */
  646. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  647. return;
  648. }
  649. }
  650. /* no eeprom, or eeprom values are invalid. generate random MAC */
  651. eth_hw_addr_random(dev->net);
  652. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  653. }
  654. static int smsc95xx_set_mac_address(struct usbnet *dev)
  655. {
  656. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  657. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  658. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  659. int ret;
  660. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  661. if (ret < 0) {
  662. netdev_warn(dev->net, "Failed to write ADDRL: %d\n", ret);
  663. return ret;
  664. }
  665. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  666. if (ret < 0)
  667. netdev_warn(dev->net, "Failed to write ADDRH: %d\n", ret);
  668. return ret;
  669. }
  670. /* starts the TX path */
  671. static int smsc95xx_start_tx_path(struct usbnet *dev)
  672. {
  673. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  674. unsigned long flags;
  675. int ret;
  676. /* Enable Tx at MAC */
  677. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  678. pdata->mac_cr |= MAC_CR_TXEN_;
  679. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  680. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  681. if (ret < 0) {
  682. netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret);
  683. return ret;
  684. }
  685. /* Enable Tx at SCSRs */
  686. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  687. if (ret < 0)
  688. netdev_warn(dev->net, "Failed to write TX_CFG: %d\n", ret);
  689. return ret;
  690. }
  691. /* Starts the Receive path */
  692. static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm)
  693. {
  694. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  695. unsigned long flags;
  696. int ret;
  697. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  698. pdata->mac_cr |= MAC_CR_RXEN_;
  699. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  700. ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm);
  701. if (ret < 0)
  702. netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret);
  703. return ret;
  704. }
  705. static int smsc95xx_phy_initialize(struct usbnet *dev)
  706. {
  707. int bmcr, ret, timeout = 0;
  708. /* Initialize MII structure */
  709. dev->mii.dev = dev->net;
  710. dev->mii.mdio_read = smsc95xx_mdio_read;
  711. dev->mii.mdio_write = smsc95xx_mdio_write;
  712. dev->mii.phy_id_mask = 0x1f;
  713. dev->mii.reg_num_mask = 0x1f;
  714. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  715. /* reset phy and wait for reset to complete */
  716. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  717. do {
  718. msleep(10);
  719. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  720. timeout++;
  721. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  722. if (timeout >= 100) {
  723. netdev_warn(dev->net, "timeout on PHY Reset");
  724. return -EIO;
  725. }
  726. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  727. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  728. ADVERTISE_PAUSE_ASYM);
  729. /* read to clear */
  730. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  731. if (ret < 0) {
  732. netdev_warn(dev->net, "Failed to read PHY_INT_SRC during init\n");
  733. return ret;
  734. }
  735. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  736. PHY_INT_MASK_DEFAULT_);
  737. mii_nway_restart(&dev->mii);
  738. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  739. return 0;
  740. }
  741. static int smsc95xx_reset(struct usbnet *dev)
  742. {
  743. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  744. u32 read_buf, write_buf, burst_cap;
  745. int ret = 0, timeout;
  746. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  747. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  748. if (ret < 0) {
  749. netdev_warn(dev->net, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  750. return ret;
  751. }
  752. timeout = 0;
  753. do {
  754. msleep(10);
  755. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  756. if (ret < 0) {
  757. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  758. return ret;
  759. }
  760. timeout++;
  761. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  762. if (timeout >= 100) {
  763. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  764. return ret;
  765. }
  766. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  767. if (ret < 0) {
  768. netdev_warn(dev->net, "Failed to write PM_CTRL: %d\n", ret);
  769. return ret;
  770. }
  771. timeout = 0;
  772. do {
  773. msleep(10);
  774. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  775. if (ret < 0) {
  776. netdev_warn(dev->net, "Failed to read PM_CTRL: %d\n", ret);
  777. return ret;
  778. }
  779. timeout++;
  780. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  781. if (timeout >= 100) {
  782. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  783. return ret;
  784. }
  785. ret = smsc95xx_set_mac_address(dev);
  786. if (ret < 0)
  787. return ret;
  788. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
  789. dev->net->dev_addr);
  790. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  791. if (ret < 0) {
  792. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  793. return ret;
  794. }
  795. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
  796. read_buf);
  797. read_buf |= HW_CFG_BIR_;
  798. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  799. if (ret < 0) {
  800. netdev_warn(dev->net, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  801. return ret;
  802. }
  803. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  804. if (ret < 0) {
  805. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  806. return ret;
  807. }
  808. netif_dbg(dev, ifup, dev->net,
  809. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  810. read_buf);
  811. if (!turbo_mode) {
  812. burst_cap = 0;
  813. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  814. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  815. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  816. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  817. } else {
  818. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  819. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  820. }
  821. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
  822. (ulong)dev->rx_urb_size);
  823. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  824. if (ret < 0) {
  825. netdev_warn(dev->net, "Failed to write BURST_CAP: %d\n", ret);
  826. return ret;
  827. }
  828. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  829. if (ret < 0) {
  830. netdev_warn(dev->net, "Failed to read BURST_CAP: %d\n", ret);
  831. return ret;
  832. }
  833. netif_dbg(dev, ifup, dev->net,
  834. "Read Value from BURST_CAP after writing: 0x%08x\n",
  835. read_buf);
  836. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  837. if (ret < 0) {
  838. netdev_warn(dev->net, "Failed to write BULK_IN_DLY: %d\n", ret);
  839. return ret;
  840. }
  841. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  842. if (ret < 0) {
  843. netdev_warn(dev->net, "Failed to read BULK_IN_DLY: %d\n", ret);
  844. return ret;
  845. }
  846. netif_dbg(dev, ifup, dev->net,
  847. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  848. read_buf);
  849. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  850. if (ret < 0) {
  851. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  852. return ret;
  853. }
  854. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG: 0x%08x\n",
  855. read_buf);
  856. if (turbo_mode)
  857. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  858. read_buf &= ~HW_CFG_RXDOFF_;
  859. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  860. read_buf |= NET_IP_ALIGN << 9;
  861. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  862. if (ret < 0) {
  863. netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret);
  864. return ret;
  865. }
  866. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  867. if (ret < 0) {
  868. netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
  869. return ret;
  870. }
  871. netif_dbg(dev, ifup, dev->net,
  872. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  873. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  874. if (ret < 0) {
  875. netdev_warn(dev->net, "Failed to write INT_STS: %d\n", ret);
  876. return ret;
  877. }
  878. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  879. if (ret < 0) {
  880. netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret);
  881. return ret;
  882. }
  883. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  884. /* Configure GPIO pins as LED outputs */
  885. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  886. LED_GPIO_CFG_FDX_LED;
  887. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  888. if (ret < 0) {
  889. netdev_warn(dev->net, "Failed to write LED_GPIO_CFG: %d\n", ret);
  890. return ret;
  891. }
  892. /* Init Tx */
  893. ret = smsc95xx_write_reg(dev, FLOW, 0);
  894. if (ret < 0) {
  895. netdev_warn(dev->net, "Failed to write FLOW: %d\n", ret);
  896. return ret;
  897. }
  898. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  899. if (ret < 0) {
  900. netdev_warn(dev->net, "Failed to write AFC_CFG: %d\n", ret);
  901. return ret;
  902. }
  903. /* Don't need mac_cr_lock during initialisation */
  904. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  905. if (ret < 0) {
  906. netdev_warn(dev->net, "Failed to read MAC_CR: %d\n", ret);
  907. return ret;
  908. }
  909. /* Init Rx */
  910. /* Set Vlan */
  911. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  912. if (ret < 0) {
  913. netdev_warn(dev->net, "Failed to write VLAN1: %d\n", ret);
  914. return ret;
  915. }
  916. /* Enable or disable checksum offload engines */
  917. ret = smsc95xx_set_features(dev->net, dev->net->features);
  918. if (ret < 0) {
  919. netdev_warn(dev->net, "Failed to set checksum offload features\n");
  920. return ret;
  921. }
  922. smsc95xx_set_multicast(dev->net);
  923. ret = smsc95xx_phy_initialize(dev);
  924. if (ret < 0) {
  925. netdev_warn(dev->net, "Failed to init PHY\n");
  926. return ret;
  927. }
  928. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  929. if (ret < 0) {
  930. netdev_warn(dev->net, "Failed to read INT_EP_CTL: %d\n", ret);
  931. return ret;
  932. }
  933. /* enable PHY interrupts */
  934. read_buf |= INT_EP_CTL_PHY_INT_;
  935. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  936. if (ret < 0) {
  937. netdev_warn(dev->net, "Failed to write INT_EP_CTL: %d\n", ret);
  938. return ret;
  939. }
  940. ret = smsc95xx_start_tx_path(dev);
  941. if (ret < 0) {
  942. netdev_warn(dev->net, "Failed to start TX path\n");
  943. return ret;
  944. }
  945. ret = smsc95xx_start_rx_path(dev, 0);
  946. if (ret < 0) {
  947. netdev_warn(dev->net, "Failed to start RX path\n");
  948. return ret;
  949. }
  950. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  951. return 0;
  952. }
  953. static const struct net_device_ops smsc95xx_netdev_ops = {
  954. .ndo_open = usbnet_open,
  955. .ndo_stop = usbnet_stop,
  956. .ndo_start_xmit = usbnet_start_xmit,
  957. .ndo_tx_timeout = usbnet_tx_timeout,
  958. .ndo_change_mtu = usbnet_change_mtu,
  959. .ndo_set_mac_address = eth_mac_addr,
  960. .ndo_validate_addr = eth_validate_addr,
  961. .ndo_do_ioctl = smsc95xx_ioctl,
  962. .ndo_set_rx_mode = smsc95xx_set_multicast,
  963. .ndo_set_features = smsc95xx_set_features,
  964. };
  965. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  966. {
  967. struct smsc95xx_priv *pdata = NULL;
  968. u32 val;
  969. int ret;
  970. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  971. ret = usbnet_get_endpoints(dev, intf);
  972. if (ret < 0) {
  973. netdev_warn(dev->net, "usbnet_get_endpoints failed: %d\n", ret);
  974. return ret;
  975. }
  976. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  977. GFP_KERNEL);
  978. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  979. if (!pdata) {
  980. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  981. return -ENOMEM;
  982. }
  983. spin_lock_init(&pdata->mac_cr_lock);
  984. if (DEFAULT_TX_CSUM_ENABLE)
  985. dev->net->features |= NETIF_F_HW_CSUM;
  986. if (DEFAULT_RX_CSUM_ENABLE)
  987. dev->net->features |= NETIF_F_RXCSUM;
  988. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  989. smsc95xx_init_mac_address(dev);
  990. /* Init all registers */
  991. ret = smsc95xx_reset(dev);
  992. /* detect device revision as different features may be available */
  993. ret = smsc95xx_read_reg(dev, ID_REV, &val);
  994. if (ret < 0) {
  995. netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret);
  996. return ret;
  997. }
  998. val >>= 16;
  999. if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) ||
  1000. (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_))
  1001. pdata->features = (FEATURE_8_WAKEUP_FILTERS |
  1002. FEATURE_PHY_NLP_CROSSOVER |
  1003. FEATURE_AUTOSUSPEND);
  1004. else if (val == ID_REV_CHIP_ID_9512_)
  1005. pdata->features = FEATURE_8_WAKEUP_FILTERS;
  1006. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  1007. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  1008. dev->net->flags |= IFF_MULTICAST;
  1009. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  1010. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  1011. return 0;
  1012. }
  1013. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  1014. {
  1015. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1016. if (pdata) {
  1017. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  1018. kfree(pdata);
  1019. pdata = NULL;
  1020. dev->data[0] = 0;
  1021. }
  1022. }
  1023. static u32 smsc_crc(const u8 *buffer, size_t len, int filter)
  1024. {
  1025. u32 crc = bitrev16(crc16(0xFFFF, buffer, len));
  1026. return crc << ((filter % 2) * 16);
  1027. }
  1028. static int smsc95xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
  1029. {
  1030. struct mii_if_info *mii = &dev->mii;
  1031. int ret;
  1032. netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
  1033. /* read to clear */
  1034. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
  1035. if (ret < 0) {
  1036. netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
  1037. return ret;
  1038. }
  1039. /* enable interrupt source */
  1040. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
  1041. if (ret < 0) {
  1042. netdev_warn(dev->net, "Error reading PHY_INT_MASK\n");
  1043. return ret;
  1044. }
  1045. ret |= mask;
  1046. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
  1047. return 0;
  1048. }
  1049. static int smsc95xx_link_ok_nopm(struct usbnet *dev)
  1050. {
  1051. struct mii_if_info *mii = &dev->mii;
  1052. int ret;
  1053. /* first, a dummy read, needed to latch some MII phys */
  1054. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1055. if (ret < 0) {
  1056. netdev_warn(dev->net, "Error reading MII_BMSR\n");
  1057. return ret;
  1058. }
  1059. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  1060. if (ret < 0) {
  1061. netdev_warn(dev->net, "Error reading MII_BMSR\n");
  1062. return ret;
  1063. }
  1064. return !!(ret & BMSR_LSTATUS);
  1065. }
  1066. static int smsc95xx_enter_suspend0(struct usbnet *dev)
  1067. {
  1068. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1069. u32 val;
  1070. int ret;
  1071. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1072. if (ret < 0) {
  1073. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1074. return ret;
  1075. }
  1076. val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
  1077. val |= PM_CTL_SUS_MODE_0;
  1078. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1079. if (ret < 0) {
  1080. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1081. return ret;
  1082. }
  1083. /* clear wol status */
  1084. val &= ~PM_CTL_WUPS_;
  1085. val |= PM_CTL_WUPS_WOL_;
  1086. /* enable energy detection */
  1087. if (pdata->wolopts & WAKE_PHY)
  1088. val |= PM_CTL_WUPS_ED_;
  1089. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1090. if (ret < 0) {
  1091. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1092. return ret;
  1093. }
  1094. /* read back PM_CTRL */
  1095. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1096. if (ret < 0)
  1097. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1098. return ret;
  1099. }
  1100. static int smsc95xx_enter_suspend1(struct usbnet *dev)
  1101. {
  1102. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1103. struct mii_if_info *mii = &dev->mii;
  1104. u32 val;
  1105. int ret;
  1106. /* reconfigure link pulse detection timing for
  1107. * compatibility with non-standard link partners
  1108. */
  1109. if (pdata->features & FEATURE_PHY_NLP_CROSSOVER)
  1110. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_EDPD_CONFIG,
  1111. PHY_EDPD_CONFIG_DEFAULT);
  1112. /* enable energy detect power-down mode */
  1113. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS);
  1114. if (ret < 0) {
  1115. netdev_warn(dev->net, "Error reading PHY_MODE_CTRL_STS\n");
  1116. return ret;
  1117. }
  1118. ret |= MODE_CTRL_STS_EDPWRDOWN_;
  1119. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS, ret);
  1120. /* enter SUSPEND1 mode */
  1121. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1122. if (ret < 0) {
  1123. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1124. return ret;
  1125. }
  1126. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  1127. val |= PM_CTL_SUS_MODE_1;
  1128. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1129. if (ret < 0) {
  1130. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1131. return ret;
  1132. }
  1133. /* clear wol status, enable energy detection */
  1134. val &= ~PM_CTL_WUPS_;
  1135. val |= (PM_CTL_WUPS_ED_ | PM_CTL_ED_EN_);
  1136. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1137. if (ret < 0)
  1138. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1139. return ret;
  1140. }
  1141. static int smsc95xx_enter_suspend2(struct usbnet *dev)
  1142. {
  1143. u32 val;
  1144. int ret;
  1145. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1146. if (ret < 0) {
  1147. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1148. return ret;
  1149. }
  1150. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  1151. val |= PM_CTL_SUS_MODE_2;
  1152. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1153. if (ret < 0)
  1154. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1155. return ret;
  1156. }
  1157. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  1158. {
  1159. struct usbnet *dev = usb_get_intfdata(intf);
  1160. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1161. u32 val, link_up;
  1162. int ret;
  1163. ret = usbnet_suspend(intf, message);
  1164. if (ret < 0) {
  1165. netdev_warn(dev->net, "usbnet_suspend error\n");
  1166. return ret;
  1167. }
  1168. /* determine if link is up using only _nopm functions */
  1169. link_up = smsc95xx_link_ok_nopm(dev);
  1170. /* if no wol options set, or if link is down and we're not waking on
  1171. * PHY activity, enter lowest power SUSPEND2 mode
  1172. */
  1173. if (!(pdata->wolopts & SUPPORTED_WAKE) ||
  1174. !(link_up || (pdata->wolopts & WAKE_PHY))) {
  1175. netdev_info(dev->net, "entering SUSPEND2 mode\n");
  1176. /* disable energy detect (link up) & wake up events */
  1177. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1178. if (ret < 0) {
  1179. netdev_warn(dev->net, "Error reading WUCSR\n");
  1180. goto done;
  1181. }
  1182. val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
  1183. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1184. if (ret < 0) {
  1185. netdev_warn(dev->net, "Error writing WUCSR\n");
  1186. goto done;
  1187. }
  1188. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1189. if (ret < 0) {
  1190. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1191. goto done;
  1192. }
  1193. val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
  1194. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1195. if (ret < 0) {
  1196. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1197. goto done;
  1198. }
  1199. ret = smsc95xx_enter_suspend2(dev);
  1200. goto done;
  1201. }
  1202. if (pdata->wolopts & WAKE_PHY) {
  1203. ret = smsc95xx_enable_phy_wakeup_interrupts(dev,
  1204. (PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_LINK_DOWN_));
  1205. if (ret < 0) {
  1206. netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
  1207. goto done;
  1208. }
  1209. /* if link is down then configure EDPD and enter SUSPEND1,
  1210. * otherwise enter SUSPEND0 below
  1211. */
  1212. if (!link_up) {
  1213. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  1214. ret = smsc95xx_enter_suspend1(dev);
  1215. goto done;
  1216. }
  1217. }
  1218. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  1219. u32 *filter_mask = kzalloc(sizeof(u32) * 32, GFP_KERNEL);
  1220. u32 command[2];
  1221. u32 offset[2];
  1222. u32 crc[4];
  1223. int wuff_filter_count =
  1224. (pdata->features & FEATURE_8_WAKEUP_FILTERS) ?
  1225. LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM;
  1226. int i, filter = 0;
  1227. if (!filter_mask) {
  1228. netdev_warn(dev->net, "Unable to allocate filter_mask\n");
  1229. ret = -ENOMEM;
  1230. goto done;
  1231. }
  1232. memset(command, 0, sizeof(command));
  1233. memset(offset, 0, sizeof(offset));
  1234. memset(crc, 0, sizeof(crc));
  1235. if (pdata->wolopts & WAKE_BCAST) {
  1236. const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
  1237. netdev_info(dev->net, "enabling broadcast detection\n");
  1238. filter_mask[filter * 4] = 0x003F;
  1239. filter_mask[filter * 4 + 1] = 0x00;
  1240. filter_mask[filter * 4 + 2] = 0x00;
  1241. filter_mask[filter * 4 + 3] = 0x00;
  1242. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1243. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1244. crc[filter/2] |= smsc_crc(bcast, 6, filter);
  1245. filter++;
  1246. }
  1247. if (pdata->wolopts & WAKE_MCAST) {
  1248. const u8 mcast[] = {0x01, 0x00, 0x5E};
  1249. netdev_info(dev->net, "enabling multicast detection\n");
  1250. filter_mask[filter * 4] = 0x0007;
  1251. filter_mask[filter * 4 + 1] = 0x00;
  1252. filter_mask[filter * 4 + 2] = 0x00;
  1253. filter_mask[filter * 4 + 3] = 0x00;
  1254. command[filter/4] |= 0x09UL << ((filter % 4) * 8);
  1255. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1256. crc[filter/2] |= smsc_crc(mcast, 3, filter);
  1257. filter++;
  1258. }
  1259. if (pdata->wolopts & WAKE_ARP) {
  1260. const u8 arp[] = {0x08, 0x06};
  1261. netdev_info(dev->net, "enabling ARP detection\n");
  1262. filter_mask[filter * 4] = 0x0003;
  1263. filter_mask[filter * 4 + 1] = 0x00;
  1264. filter_mask[filter * 4 + 2] = 0x00;
  1265. filter_mask[filter * 4 + 3] = 0x00;
  1266. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1267. offset[filter/4] |= 0x0C << ((filter % 4) * 8);
  1268. crc[filter/2] |= smsc_crc(arp, 2, filter);
  1269. filter++;
  1270. }
  1271. if (pdata->wolopts & WAKE_UCAST) {
  1272. netdev_info(dev->net, "enabling unicast detection\n");
  1273. filter_mask[filter * 4] = 0x003F;
  1274. filter_mask[filter * 4 + 1] = 0x00;
  1275. filter_mask[filter * 4 + 2] = 0x00;
  1276. filter_mask[filter * 4 + 3] = 0x00;
  1277. command[filter/4] |= 0x01UL << ((filter % 4) * 8);
  1278. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1279. crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
  1280. filter++;
  1281. }
  1282. for (i = 0; i < (wuff_filter_count * 4); i++) {
  1283. ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]);
  1284. if (ret < 0) {
  1285. netdev_warn(dev->net, "Error writing WUFF\n");
  1286. kfree(filter_mask);
  1287. goto done;
  1288. }
  1289. }
  1290. kfree(filter_mask);
  1291. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1292. ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]);
  1293. if (ret < 0) {
  1294. netdev_warn(dev->net, "Error writing WUFF\n");
  1295. goto done;
  1296. }
  1297. }
  1298. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1299. ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]);
  1300. if (ret < 0) {
  1301. netdev_warn(dev->net, "Error writing WUFF\n");
  1302. goto done;
  1303. }
  1304. }
  1305. for (i = 0; i < (wuff_filter_count / 2); i++) {
  1306. ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]);
  1307. if (ret < 0) {
  1308. netdev_warn(dev->net, "Error writing WUFF\n");
  1309. goto done;
  1310. }
  1311. }
  1312. /* clear any pending pattern match packet status */
  1313. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1314. if (ret < 0) {
  1315. netdev_warn(dev->net, "Error reading WUCSR\n");
  1316. goto done;
  1317. }
  1318. val |= WUCSR_WUFR_;
  1319. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1320. if (ret < 0) {
  1321. netdev_warn(dev->net, "Error writing WUCSR\n");
  1322. goto done;
  1323. }
  1324. }
  1325. if (pdata->wolopts & WAKE_MAGIC) {
  1326. /* clear any pending magic packet status */
  1327. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1328. if (ret < 0) {
  1329. netdev_warn(dev->net, "Error reading WUCSR\n");
  1330. goto done;
  1331. }
  1332. val |= WUCSR_MPR_;
  1333. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1334. if (ret < 0) {
  1335. netdev_warn(dev->net, "Error writing WUCSR\n");
  1336. goto done;
  1337. }
  1338. }
  1339. /* enable/disable wakeup sources */
  1340. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1341. if (ret < 0) {
  1342. netdev_warn(dev->net, "Error reading WUCSR\n");
  1343. goto done;
  1344. }
  1345. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  1346. netdev_info(dev->net, "enabling pattern match wakeup\n");
  1347. val |= WUCSR_WAKE_EN_;
  1348. } else {
  1349. netdev_info(dev->net, "disabling pattern match wakeup\n");
  1350. val &= ~WUCSR_WAKE_EN_;
  1351. }
  1352. if (pdata->wolopts & WAKE_MAGIC) {
  1353. netdev_info(dev->net, "enabling magic packet wakeup\n");
  1354. val |= WUCSR_MPEN_;
  1355. } else {
  1356. netdev_info(dev->net, "disabling magic packet wakeup\n");
  1357. val &= ~WUCSR_MPEN_;
  1358. }
  1359. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1360. if (ret < 0) {
  1361. netdev_warn(dev->net, "Error writing WUCSR\n");
  1362. goto done;
  1363. }
  1364. /* enable wol wakeup source */
  1365. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1366. if (ret < 0) {
  1367. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1368. goto done;
  1369. }
  1370. val |= PM_CTL_WOL_EN_;
  1371. /* phy energy detect wakeup source */
  1372. if (pdata->wolopts & WAKE_PHY)
  1373. val |= PM_CTL_ED_EN_;
  1374. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1375. if (ret < 0) {
  1376. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1377. goto done;
  1378. }
  1379. /* enable receiver to enable frame reception */
  1380. smsc95xx_start_rx_path(dev, 1);
  1381. /* some wol options are enabled, so enter SUSPEND0 */
  1382. netdev_info(dev->net, "entering SUSPEND0 mode\n");
  1383. ret = smsc95xx_enter_suspend0(dev);
  1384. done:
  1385. if (ret)
  1386. usbnet_resume(intf);
  1387. return ret;
  1388. }
  1389. static int smsc95xx_resume(struct usb_interface *intf)
  1390. {
  1391. struct usbnet *dev = usb_get_intfdata(intf);
  1392. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1393. int ret;
  1394. u32 val;
  1395. BUG_ON(!dev);
  1396. if (pdata->wolopts) {
  1397. /* clear wake-up sources */
  1398. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1399. if (ret < 0) {
  1400. netdev_warn(dev->net, "Error reading WUCSR\n");
  1401. return ret;
  1402. }
  1403. val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
  1404. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1405. if (ret < 0) {
  1406. netdev_warn(dev->net, "Error writing WUCSR\n");
  1407. return ret;
  1408. }
  1409. /* clear wake-up status */
  1410. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1411. if (ret < 0) {
  1412. netdev_warn(dev->net, "Error reading PM_CTRL\n");
  1413. return ret;
  1414. }
  1415. val &= ~PM_CTL_WOL_EN_;
  1416. val |= PM_CTL_WUPS_;
  1417. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1418. if (ret < 0) {
  1419. netdev_warn(dev->net, "Error writing PM_CTRL\n");
  1420. return ret;
  1421. }
  1422. }
  1423. ret = usbnet_resume(intf);
  1424. if (ret < 0)
  1425. netdev_warn(dev->net, "usbnet_resume error\n");
  1426. return ret;
  1427. }
  1428. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  1429. {
  1430. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  1431. skb->ip_summed = CHECKSUM_COMPLETE;
  1432. skb_trim(skb, skb->len - 2);
  1433. }
  1434. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1435. {
  1436. while (skb->len > 0) {
  1437. u32 header, align_count;
  1438. struct sk_buff *ax_skb;
  1439. unsigned char *packet;
  1440. u16 size;
  1441. memcpy(&header, skb->data, sizeof(header));
  1442. le32_to_cpus(&header);
  1443. skb_pull(skb, 4 + NET_IP_ALIGN);
  1444. packet = skb->data;
  1445. /* get the packet length */
  1446. size = (u16)((header & RX_STS_FL_) >> 16);
  1447. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  1448. if (unlikely(header & RX_STS_ES_)) {
  1449. netif_dbg(dev, rx_err, dev->net,
  1450. "Error header=0x%08x\n", header);
  1451. dev->net->stats.rx_errors++;
  1452. dev->net->stats.rx_dropped++;
  1453. if (header & RX_STS_CRC_) {
  1454. dev->net->stats.rx_crc_errors++;
  1455. } else {
  1456. if (header & (RX_STS_TL_ | RX_STS_RF_))
  1457. dev->net->stats.rx_frame_errors++;
  1458. if ((header & RX_STS_LE_) &&
  1459. (!(header & RX_STS_FT_)))
  1460. dev->net->stats.rx_length_errors++;
  1461. }
  1462. } else {
  1463. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1464. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1465. netif_dbg(dev, rx_err, dev->net,
  1466. "size err header=0x%08x\n", header);
  1467. return 0;
  1468. }
  1469. /* last frame in this batch */
  1470. if (skb->len == size) {
  1471. if (dev->net->features & NETIF_F_RXCSUM)
  1472. smsc95xx_rx_csum_offload(skb);
  1473. skb_trim(skb, skb->len - 4); /* remove fcs */
  1474. skb->truesize = size + sizeof(struct sk_buff);
  1475. return 1;
  1476. }
  1477. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1478. if (unlikely(!ax_skb)) {
  1479. netdev_warn(dev->net, "Error allocating skb\n");
  1480. return 0;
  1481. }
  1482. ax_skb->len = size;
  1483. ax_skb->data = packet;
  1484. skb_set_tail_pointer(ax_skb, size);
  1485. if (dev->net->features & NETIF_F_RXCSUM)
  1486. smsc95xx_rx_csum_offload(ax_skb);
  1487. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1488. ax_skb->truesize = size + sizeof(struct sk_buff);
  1489. usbnet_skb_return(dev, ax_skb);
  1490. }
  1491. skb_pull(skb, size);
  1492. /* padding bytes before the next frame starts */
  1493. if (skb->len)
  1494. skb_pull(skb, align_count);
  1495. }
  1496. if (unlikely(skb->len < 0)) {
  1497. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1498. return 0;
  1499. }
  1500. return 1;
  1501. }
  1502. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  1503. {
  1504. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  1505. u16 high_16 = low_16 + skb->csum_offset;
  1506. return (high_16 << 16) | low_16;
  1507. }
  1508. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  1509. struct sk_buff *skb, gfp_t flags)
  1510. {
  1511. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  1512. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  1513. u32 tx_cmd_a, tx_cmd_b;
  1514. /* We do not advertise SG, so skbs should be already linearized */
  1515. BUG_ON(skb_shinfo(skb)->nr_frags);
  1516. if (skb_headroom(skb) < overhead) {
  1517. struct sk_buff *skb2 = skb_copy_expand(skb,
  1518. overhead, 0, flags);
  1519. dev_kfree_skb_any(skb);
  1520. skb = skb2;
  1521. if (!skb)
  1522. return NULL;
  1523. }
  1524. if (csum) {
  1525. if (skb->len <= 45) {
  1526. /* workaround - hardware tx checksum does not work
  1527. * properly with extremely small packets */
  1528. long csstart = skb_checksum_start_offset(skb);
  1529. __wsum calc = csum_partial(skb->data + csstart,
  1530. skb->len - csstart, 0);
  1531. *((__sum16 *)(skb->data + csstart
  1532. + skb->csum_offset)) = csum_fold(calc);
  1533. csum = false;
  1534. } else {
  1535. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  1536. skb_push(skb, 4);
  1537. cpu_to_le32s(&csum_preamble);
  1538. memcpy(skb->data, &csum_preamble, 4);
  1539. }
  1540. }
  1541. skb_push(skb, 4);
  1542. tx_cmd_b = (u32)(skb->len - 4);
  1543. if (csum)
  1544. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  1545. cpu_to_le32s(&tx_cmd_b);
  1546. memcpy(skb->data, &tx_cmd_b, 4);
  1547. skb_push(skb, 4);
  1548. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  1549. TX_CMD_A_LAST_SEG_;
  1550. cpu_to_le32s(&tx_cmd_a);
  1551. memcpy(skb->data, &tx_cmd_a, 4);
  1552. return skb;
  1553. }
  1554. static const struct driver_info smsc95xx_info = {
  1555. .description = "smsc95xx USB 2.0 Ethernet",
  1556. .bind = smsc95xx_bind,
  1557. .unbind = smsc95xx_unbind,
  1558. .link_reset = smsc95xx_link_reset,
  1559. .reset = smsc95xx_reset,
  1560. .rx_fixup = smsc95xx_rx_fixup,
  1561. .tx_fixup = smsc95xx_tx_fixup,
  1562. .status = smsc95xx_status,
  1563. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1564. };
  1565. static const struct usb_device_id products[] = {
  1566. {
  1567. /* SMSC9500 USB Ethernet Device */
  1568. USB_DEVICE(0x0424, 0x9500),
  1569. .driver_info = (unsigned long) &smsc95xx_info,
  1570. },
  1571. {
  1572. /* SMSC9505 USB Ethernet Device */
  1573. USB_DEVICE(0x0424, 0x9505),
  1574. .driver_info = (unsigned long) &smsc95xx_info,
  1575. },
  1576. {
  1577. /* SMSC9500A USB Ethernet Device */
  1578. USB_DEVICE(0x0424, 0x9E00),
  1579. .driver_info = (unsigned long) &smsc95xx_info,
  1580. },
  1581. {
  1582. /* SMSC9505A USB Ethernet Device */
  1583. USB_DEVICE(0x0424, 0x9E01),
  1584. .driver_info = (unsigned long) &smsc95xx_info,
  1585. },
  1586. {
  1587. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1588. USB_DEVICE(0x0424, 0xec00),
  1589. .driver_info = (unsigned long) &smsc95xx_info,
  1590. },
  1591. {
  1592. /* SMSC9500 USB Ethernet Device (SAL10) */
  1593. USB_DEVICE(0x0424, 0x9900),
  1594. .driver_info = (unsigned long) &smsc95xx_info,
  1595. },
  1596. {
  1597. /* SMSC9505 USB Ethernet Device (SAL10) */
  1598. USB_DEVICE(0x0424, 0x9901),
  1599. .driver_info = (unsigned long) &smsc95xx_info,
  1600. },
  1601. {
  1602. /* SMSC9500A USB Ethernet Device (SAL10) */
  1603. USB_DEVICE(0x0424, 0x9902),
  1604. .driver_info = (unsigned long) &smsc95xx_info,
  1605. },
  1606. {
  1607. /* SMSC9505A USB Ethernet Device (SAL10) */
  1608. USB_DEVICE(0x0424, 0x9903),
  1609. .driver_info = (unsigned long) &smsc95xx_info,
  1610. },
  1611. {
  1612. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1613. USB_DEVICE(0x0424, 0x9904),
  1614. .driver_info = (unsigned long) &smsc95xx_info,
  1615. },
  1616. {
  1617. /* SMSC9500A USB Ethernet Device (HAL) */
  1618. USB_DEVICE(0x0424, 0x9905),
  1619. .driver_info = (unsigned long) &smsc95xx_info,
  1620. },
  1621. {
  1622. /* SMSC9505A USB Ethernet Device (HAL) */
  1623. USB_DEVICE(0x0424, 0x9906),
  1624. .driver_info = (unsigned long) &smsc95xx_info,
  1625. },
  1626. {
  1627. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1628. USB_DEVICE(0x0424, 0x9907),
  1629. .driver_info = (unsigned long) &smsc95xx_info,
  1630. },
  1631. {
  1632. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1633. USB_DEVICE(0x0424, 0x9908),
  1634. .driver_info = (unsigned long) &smsc95xx_info,
  1635. },
  1636. {
  1637. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1638. USB_DEVICE(0x0424, 0x9909),
  1639. .driver_info = (unsigned long) &smsc95xx_info,
  1640. },
  1641. {
  1642. /* SMSC LAN9530 USB Ethernet Device */
  1643. USB_DEVICE(0x0424, 0x9530),
  1644. .driver_info = (unsigned long) &smsc95xx_info,
  1645. },
  1646. {
  1647. /* SMSC LAN9730 USB Ethernet Device */
  1648. USB_DEVICE(0x0424, 0x9730),
  1649. .driver_info = (unsigned long) &smsc95xx_info,
  1650. },
  1651. {
  1652. /* SMSC LAN89530 USB Ethernet Device */
  1653. USB_DEVICE(0x0424, 0x9E08),
  1654. .driver_info = (unsigned long) &smsc95xx_info,
  1655. },
  1656. { }, /* END */
  1657. };
  1658. MODULE_DEVICE_TABLE(usb, products);
  1659. static struct usb_driver smsc95xx_driver = {
  1660. .name = "smsc95xx",
  1661. .id_table = products,
  1662. .probe = usbnet_probe,
  1663. .suspend = smsc95xx_suspend,
  1664. .resume = smsc95xx_resume,
  1665. .reset_resume = smsc95xx_resume,
  1666. .disconnect = usbnet_disconnect,
  1667. .disable_hub_initiated_lpm = 1,
  1668. };
  1669. module_usb_driver(smsc95xx_driver);
  1670. MODULE_AUTHOR("Nancy Lin");
  1671. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1672. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1673. MODULE_LICENSE("GPL");