qlcnic_init.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/netdevice.h>
  8. #include <linux/delay.h>
  9. #include <linux/slab.h>
  10. #include <linux/if_vlan.h>
  11. #include "qlcnic.h"
  12. struct crb_addr_pair {
  13. u32 addr;
  14. u32 data;
  15. };
  16. #define QLCNIC_MAX_CRB_XFORM 60
  17. static unsigned int crb_addr_xform[QLCNIC_MAX_CRB_XFORM];
  18. #define crb_addr_transform(name) \
  19. (crb_addr_xform[QLCNIC_HW_PX_MAP_CRB_##name] = \
  20. QLCNIC_HW_CRB_HUB_AGT_ADR_##name << 20)
  21. #define QLCNIC_ADDR_ERROR (0xffffffff)
  22. static int
  23. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter);
  24. static void crb_addr_transform_setup(void)
  25. {
  26. crb_addr_transform(XDMA);
  27. crb_addr_transform(TIMR);
  28. crb_addr_transform(SRE);
  29. crb_addr_transform(SQN3);
  30. crb_addr_transform(SQN2);
  31. crb_addr_transform(SQN1);
  32. crb_addr_transform(SQN0);
  33. crb_addr_transform(SQS3);
  34. crb_addr_transform(SQS2);
  35. crb_addr_transform(SQS1);
  36. crb_addr_transform(SQS0);
  37. crb_addr_transform(RPMX7);
  38. crb_addr_transform(RPMX6);
  39. crb_addr_transform(RPMX5);
  40. crb_addr_transform(RPMX4);
  41. crb_addr_transform(RPMX3);
  42. crb_addr_transform(RPMX2);
  43. crb_addr_transform(RPMX1);
  44. crb_addr_transform(RPMX0);
  45. crb_addr_transform(ROMUSB);
  46. crb_addr_transform(SN);
  47. crb_addr_transform(QMN);
  48. crb_addr_transform(QMS);
  49. crb_addr_transform(PGNI);
  50. crb_addr_transform(PGND);
  51. crb_addr_transform(PGN3);
  52. crb_addr_transform(PGN2);
  53. crb_addr_transform(PGN1);
  54. crb_addr_transform(PGN0);
  55. crb_addr_transform(PGSI);
  56. crb_addr_transform(PGSD);
  57. crb_addr_transform(PGS3);
  58. crb_addr_transform(PGS2);
  59. crb_addr_transform(PGS1);
  60. crb_addr_transform(PGS0);
  61. crb_addr_transform(PS);
  62. crb_addr_transform(PH);
  63. crb_addr_transform(NIU);
  64. crb_addr_transform(I2Q);
  65. crb_addr_transform(EG);
  66. crb_addr_transform(MN);
  67. crb_addr_transform(MS);
  68. crb_addr_transform(CAS2);
  69. crb_addr_transform(CAS1);
  70. crb_addr_transform(CAS0);
  71. crb_addr_transform(CAM);
  72. crb_addr_transform(C2C1);
  73. crb_addr_transform(C2C0);
  74. crb_addr_transform(SMB);
  75. crb_addr_transform(OCM0);
  76. crb_addr_transform(I2C0);
  77. }
  78. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter)
  79. {
  80. struct qlcnic_recv_context *recv_ctx;
  81. struct qlcnic_host_rds_ring *rds_ring;
  82. struct qlcnic_rx_buffer *rx_buf;
  83. int i, ring;
  84. recv_ctx = adapter->recv_ctx;
  85. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  86. rds_ring = &recv_ctx->rds_rings[ring];
  87. for (i = 0; i < rds_ring->num_desc; ++i) {
  88. rx_buf = &(rds_ring->rx_buf_arr[i]);
  89. if (rx_buf->skb == NULL)
  90. continue;
  91. pci_unmap_single(adapter->pdev,
  92. rx_buf->dma,
  93. rds_ring->dma_size,
  94. PCI_DMA_FROMDEVICE);
  95. dev_kfree_skb_any(rx_buf->skb);
  96. }
  97. }
  98. }
  99. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter)
  100. {
  101. struct qlcnic_recv_context *recv_ctx;
  102. struct qlcnic_host_rds_ring *rds_ring;
  103. struct qlcnic_rx_buffer *rx_buf;
  104. int i, ring;
  105. recv_ctx = adapter->recv_ctx;
  106. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  107. rds_ring = &recv_ctx->rds_rings[ring];
  108. INIT_LIST_HEAD(&rds_ring->free_list);
  109. rx_buf = rds_ring->rx_buf_arr;
  110. for (i = 0; i < rds_ring->num_desc; i++) {
  111. list_add_tail(&rx_buf->list,
  112. &rds_ring->free_list);
  113. rx_buf++;
  114. }
  115. }
  116. }
  117. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter)
  118. {
  119. struct qlcnic_cmd_buffer *cmd_buf;
  120. struct qlcnic_skb_frag *buffrag;
  121. int i, j;
  122. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  123. cmd_buf = tx_ring->cmd_buf_arr;
  124. for (i = 0; i < tx_ring->num_desc; i++) {
  125. buffrag = cmd_buf->frag_array;
  126. if (buffrag->dma) {
  127. pci_unmap_single(adapter->pdev, buffrag->dma,
  128. buffrag->length, PCI_DMA_TODEVICE);
  129. buffrag->dma = 0ULL;
  130. }
  131. for (j = 0; j < cmd_buf->frag_count; j++) {
  132. buffrag++;
  133. if (buffrag->dma) {
  134. pci_unmap_page(adapter->pdev, buffrag->dma,
  135. buffrag->length,
  136. PCI_DMA_TODEVICE);
  137. buffrag->dma = 0ULL;
  138. }
  139. }
  140. if (cmd_buf->skb) {
  141. dev_kfree_skb_any(cmd_buf->skb);
  142. cmd_buf->skb = NULL;
  143. }
  144. cmd_buf++;
  145. }
  146. }
  147. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter)
  148. {
  149. struct qlcnic_recv_context *recv_ctx;
  150. struct qlcnic_host_rds_ring *rds_ring;
  151. struct qlcnic_host_tx_ring *tx_ring;
  152. int ring;
  153. recv_ctx = adapter->recv_ctx;
  154. if (recv_ctx->rds_rings == NULL)
  155. goto skip_rds;
  156. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  157. rds_ring = &recv_ctx->rds_rings[ring];
  158. vfree(rds_ring->rx_buf_arr);
  159. rds_ring->rx_buf_arr = NULL;
  160. }
  161. kfree(recv_ctx->rds_rings);
  162. skip_rds:
  163. if (adapter->tx_ring == NULL)
  164. return;
  165. tx_ring = adapter->tx_ring;
  166. vfree(tx_ring->cmd_buf_arr);
  167. tx_ring->cmd_buf_arr = NULL;
  168. kfree(adapter->tx_ring);
  169. adapter->tx_ring = NULL;
  170. }
  171. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter)
  172. {
  173. struct qlcnic_recv_context *recv_ctx;
  174. struct qlcnic_host_rds_ring *rds_ring;
  175. struct qlcnic_host_sds_ring *sds_ring;
  176. struct qlcnic_host_tx_ring *tx_ring;
  177. struct qlcnic_rx_buffer *rx_buf;
  178. int ring, i, size;
  179. struct qlcnic_cmd_buffer *cmd_buf_arr;
  180. struct net_device *netdev = adapter->netdev;
  181. size = sizeof(struct qlcnic_host_tx_ring);
  182. tx_ring = kzalloc(size, GFP_KERNEL);
  183. if (tx_ring == NULL) {
  184. dev_err(&netdev->dev, "failed to allocate tx ring struct\n");
  185. return -ENOMEM;
  186. }
  187. adapter->tx_ring = tx_ring;
  188. tx_ring->num_desc = adapter->num_txd;
  189. tx_ring->txq = netdev_get_tx_queue(netdev, 0);
  190. cmd_buf_arr = vzalloc(TX_BUFF_RINGSIZE(tx_ring));
  191. if (cmd_buf_arr == NULL) {
  192. dev_err(&netdev->dev, "failed to allocate cmd buffer ring\n");
  193. goto err_out;
  194. }
  195. tx_ring->cmd_buf_arr = cmd_buf_arr;
  196. recv_ctx = adapter->recv_ctx;
  197. size = adapter->max_rds_rings * sizeof(struct qlcnic_host_rds_ring);
  198. rds_ring = kzalloc(size, GFP_KERNEL);
  199. if (rds_ring == NULL) {
  200. dev_err(&netdev->dev, "failed to allocate rds ring struct\n");
  201. goto err_out;
  202. }
  203. recv_ctx->rds_rings = rds_ring;
  204. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  205. rds_ring = &recv_ctx->rds_rings[ring];
  206. switch (ring) {
  207. case RCV_RING_NORMAL:
  208. rds_ring->num_desc = adapter->num_rxd;
  209. rds_ring->dma_size = QLCNIC_P3P_RX_BUF_MAX_LEN;
  210. rds_ring->skb_size = rds_ring->dma_size + NET_IP_ALIGN;
  211. break;
  212. case RCV_RING_JUMBO:
  213. rds_ring->num_desc = adapter->num_jumbo_rxd;
  214. rds_ring->dma_size =
  215. QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN;
  216. if (adapter->ahw->capabilities &
  217. QLCNIC_FW_CAPABILITY_HW_LRO)
  218. rds_ring->dma_size += QLCNIC_LRO_BUFFER_EXTRA;
  219. rds_ring->skb_size =
  220. rds_ring->dma_size + NET_IP_ALIGN;
  221. break;
  222. }
  223. rds_ring->rx_buf_arr = vzalloc(RCV_BUFF_RINGSIZE(rds_ring));
  224. if (rds_ring->rx_buf_arr == NULL) {
  225. dev_err(&netdev->dev, "Failed to allocate "
  226. "rx buffer ring %d\n", ring);
  227. goto err_out;
  228. }
  229. INIT_LIST_HEAD(&rds_ring->free_list);
  230. /*
  231. * Now go through all of them, set reference handles
  232. * and put them in the queues.
  233. */
  234. rx_buf = rds_ring->rx_buf_arr;
  235. for (i = 0; i < rds_ring->num_desc; i++) {
  236. list_add_tail(&rx_buf->list,
  237. &rds_ring->free_list);
  238. rx_buf->ref_handle = i;
  239. rx_buf++;
  240. }
  241. spin_lock_init(&rds_ring->lock);
  242. }
  243. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  244. sds_ring = &recv_ctx->sds_rings[ring];
  245. sds_ring->irq = adapter->msix_entries[ring].vector;
  246. sds_ring->adapter = adapter;
  247. sds_ring->num_desc = adapter->num_rxd;
  248. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  249. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  250. }
  251. return 0;
  252. err_out:
  253. qlcnic_free_sw_resources(adapter);
  254. return -ENOMEM;
  255. }
  256. /*
  257. * Utility to translate from internal Phantom CRB address
  258. * to external PCI CRB address.
  259. */
  260. static u32 qlcnic_decode_crb_addr(u32 addr)
  261. {
  262. int i;
  263. u32 base_addr, offset, pci_base;
  264. crb_addr_transform_setup();
  265. pci_base = QLCNIC_ADDR_ERROR;
  266. base_addr = addr & 0xfff00000;
  267. offset = addr & 0x000fffff;
  268. for (i = 0; i < QLCNIC_MAX_CRB_XFORM; i++) {
  269. if (crb_addr_xform[i] == base_addr) {
  270. pci_base = i << 20;
  271. break;
  272. }
  273. }
  274. if (pci_base == QLCNIC_ADDR_ERROR)
  275. return pci_base;
  276. else
  277. return pci_base + offset;
  278. }
  279. #define QLCNIC_MAX_ROM_WAIT_USEC 100
  280. static int qlcnic_wait_rom_done(struct qlcnic_adapter *adapter)
  281. {
  282. long timeout = 0;
  283. long done = 0;
  284. cond_resched();
  285. while (done == 0) {
  286. done = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_STATUS);
  287. done &= 2;
  288. if (++timeout >= QLCNIC_MAX_ROM_WAIT_USEC) {
  289. dev_err(&adapter->pdev->dev,
  290. "Timeout reached waiting for rom done");
  291. return -EIO;
  292. }
  293. udelay(1);
  294. }
  295. return 0;
  296. }
  297. static int do_rom_fast_read(struct qlcnic_adapter *adapter,
  298. u32 addr, u32 *valp)
  299. {
  300. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ADDRESS, addr);
  301. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  302. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 3);
  303. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  304. if (qlcnic_wait_rom_done(adapter)) {
  305. dev_err(&adapter->pdev->dev, "Error waiting for rom done\n");
  306. return -EIO;
  307. }
  308. /* reset abyte_cnt and dummy_byte_cnt */
  309. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 0);
  310. udelay(10);
  311. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  312. *valp = QLCRD32(adapter, QLCNIC_ROMUSB_ROM_RDATA);
  313. return 0;
  314. }
  315. static int do_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  316. u8 *bytes, size_t size)
  317. {
  318. int addridx;
  319. int ret = 0;
  320. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  321. int v;
  322. ret = do_rom_fast_read(adapter, addridx, &v);
  323. if (ret != 0)
  324. break;
  325. *(__le32 *)bytes = cpu_to_le32(v);
  326. bytes += 4;
  327. }
  328. return ret;
  329. }
  330. int
  331. qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  332. u8 *bytes, size_t size)
  333. {
  334. int ret;
  335. ret = qlcnic_rom_lock(adapter);
  336. if (ret < 0)
  337. return ret;
  338. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  339. qlcnic_rom_unlock(adapter);
  340. return ret;
  341. }
  342. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp)
  343. {
  344. int ret;
  345. if (qlcnic_rom_lock(adapter) != 0)
  346. return -EIO;
  347. ret = do_rom_fast_read(adapter, addr, valp);
  348. qlcnic_rom_unlock(adapter);
  349. return ret;
  350. }
  351. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter)
  352. {
  353. int addr, val;
  354. int i, n, init_delay;
  355. struct crb_addr_pair *buf;
  356. unsigned offset;
  357. u32 off;
  358. struct pci_dev *pdev = adapter->pdev;
  359. QLCWR32(adapter, CRB_CMDPEG_STATE, 0);
  360. QLCWR32(adapter, CRB_RCVPEG_STATE, 0);
  361. /* Halt all the indiviual PEGs and other blocks */
  362. /* disable all I2Q */
  363. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x10, 0x0);
  364. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x14, 0x0);
  365. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x18, 0x0);
  366. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x1c, 0x0);
  367. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x20, 0x0);
  368. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x24, 0x0);
  369. /* disable all niu interrupts */
  370. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x40, 0xff);
  371. /* disable xge rx/tx */
  372. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x70000, 0x00);
  373. /* disable xg1 rx/tx */
  374. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x80000, 0x00);
  375. /* disable sideband mac */
  376. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x90000, 0x00);
  377. /* disable ap0 mac */
  378. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xa0000, 0x00);
  379. /* disable ap1 mac */
  380. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xb0000, 0x00);
  381. /* halt sre */
  382. val = QLCRD32(adapter, QLCNIC_CRB_SRE + 0x1000);
  383. QLCWR32(adapter, QLCNIC_CRB_SRE + 0x1000, val & (~(0x1)));
  384. /* halt epg */
  385. QLCWR32(adapter, QLCNIC_CRB_EPG + 0x1300, 0x1);
  386. /* halt timers */
  387. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x0, 0x0);
  388. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x8, 0x0);
  389. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x10, 0x0);
  390. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x18, 0x0);
  391. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x100, 0x0);
  392. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x200, 0x0);
  393. /* halt pegs */
  394. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x3c, 1);
  395. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x3c, 1);
  396. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x3c, 1);
  397. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x3c, 1);
  398. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x3c, 1);
  399. msleep(20);
  400. qlcnic_rom_unlock(adapter);
  401. /* big hammer don't reset CAM block on reset */
  402. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  403. /* Init HW CRB block */
  404. if (qlcnic_rom_fast_read(adapter, 0, &n) != 0 || (n != 0xcafecafe) ||
  405. qlcnic_rom_fast_read(adapter, 4, &n) != 0) {
  406. dev_err(&pdev->dev, "ERROR Reading crb_init area: val:%x\n", n);
  407. return -EIO;
  408. }
  409. offset = n & 0xffffU;
  410. n = (n >> 16) & 0xffffU;
  411. if (n >= 1024) {
  412. dev_err(&pdev->dev, "QLOGIC card flash not initialized.\n");
  413. return -EIO;
  414. }
  415. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  416. if (buf == NULL) {
  417. dev_err(&pdev->dev, "Unable to calloc memory for rom read.\n");
  418. return -ENOMEM;
  419. }
  420. for (i = 0; i < n; i++) {
  421. if (qlcnic_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  422. qlcnic_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  423. kfree(buf);
  424. return -EIO;
  425. }
  426. buf[i].addr = addr;
  427. buf[i].data = val;
  428. }
  429. for (i = 0; i < n; i++) {
  430. off = qlcnic_decode_crb_addr(buf[i].addr);
  431. if (off == QLCNIC_ADDR_ERROR) {
  432. dev_err(&pdev->dev, "CRB init value out of range %x\n",
  433. buf[i].addr);
  434. continue;
  435. }
  436. off += QLCNIC_PCI_CRBSPACE;
  437. if (off & 1)
  438. continue;
  439. /* skipping cold reboot MAGIC */
  440. if (off == QLCNIC_CAM_RAM(0x1fc))
  441. continue;
  442. if (off == (QLCNIC_CRB_I2C0 + 0x1c))
  443. continue;
  444. if (off == (ROMUSB_GLB + 0xbc)) /* do not reset PCI */
  445. continue;
  446. if (off == (ROMUSB_GLB + 0xa8))
  447. continue;
  448. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  449. continue;
  450. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  451. continue;
  452. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  453. continue;
  454. if ((off & 0x0ff00000) == QLCNIC_CRB_DDR_NET)
  455. continue;
  456. /* skip the function enable register */
  457. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION))
  458. continue;
  459. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION2))
  460. continue;
  461. if ((off & 0x0ff00000) == QLCNIC_CRB_SMB)
  462. continue;
  463. init_delay = 1;
  464. /* After writing this register, HW needs time for CRB */
  465. /* to quiet down (else crb_window returns 0xffffffff) */
  466. if (off == QLCNIC_ROMUSB_GLB_SW_RESET)
  467. init_delay = 1000;
  468. QLCWR32(adapter, off, buf[i].data);
  469. msleep(init_delay);
  470. }
  471. kfree(buf);
  472. /* Initialize protocol process engine */
  473. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0xec, 0x1e);
  474. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0x4c, 8);
  475. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_I + 0x4c, 8);
  476. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x8, 0);
  477. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0xc, 0);
  478. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x8, 0);
  479. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0xc, 0);
  480. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x8, 0);
  481. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0xc, 0);
  482. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x8, 0);
  483. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0xc, 0);
  484. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x8, 0);
  485. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0xc, 0);
  486. msleep(1);
  487. QLCWR32(adapter, QLCNIC_PEG_HALT_STATUS1, 0);
  488. QLCWR32(adapter, QLCNIC_PEG_HALT_STATUS2, 0);
  489. return 0;
  490. }
  491. static int qlcnic_cmd_peg_ready(struct qlcnic_adapter *adapter)
  492. {
  493. u32 val;
  494. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  495. do {
  496. val = QLCRD32(adapter, CRB_CMDPEG_STATE);
  497. switch (val) {
  498. case PHAN_INITIALIZE_COMPLETE:
  499. case PHAN_INITIALIZE_ACK:
  500. return 0;
  501. case PHAN_INITIALIZE_FAILED:
  502. goto out_err;
  503. default:
  504. break;
  505. }
  506. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  507. } while (--retries);
  508. QLCWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  509. out_err:
  510. dev_err(&adapter->pdev->dev, "Command Peg initialization not "
  511. "complete, state: 0x%x.\n", val);
  512. return -EIO;
  513. }
  514. static int
  515. qlcnic_receive_peg_ready(struct qlcnic_adapter *adapter)
  516. {
  517. u32 val;
  518. int retries = QLCNIC_RCVPEG_CHECK_RETRY_COUNT;
  519. do {
  520. val = QLCRD32(adapter, CRB_RCVPEG_STATE);
  521. if (val == PHAN_PEG_RCV_INITIALIZED)
  522. return 0;
  523. msleep(QLCNIC_RCVPEG_CHECK_DELAY);
  524. } while (--retries);
  525. if (!retries) {
  526. dev_err(&adapter->pdev->dev, "Receive Peg initialization not "
  527. "complete, state: 0x%x.\n", val);
  528. return -EIO;
  529. }
  530. return 0;
  531. }
  532. int
  533. qlcnic_check_fw_status(struct qlcnic_adapter *adapter)
  534. {
  535. int err;
  536. err = qlcnic_cmd_peg_ready(adapter);
  537. if (err)
  538. return err;
  539. err = qlcnic_receive_peg_ready(adapter);
  540. if (err)
  541. return err;
  542. QLCWR32(adapter, CRB_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  543. return err;
  544. }
  545. int
  546. qlcnic_setup_idc_param(struct qlcnic_adapter *adapter) {
  547. int timeo;
  548. u32 val;
  549. val = QLCRD32(adapter, QLCNIC_CRB_DEV_PARTITION_INFO);
  550. val = QLC_DEV_GET_DRV(val, adapter->portnum);
  551. if ((val & 0x3) != QLCNIC_TYPE_NIC) {
  552. dev_err(&adapter->pdev->dev,
  553. "Not an Ethernet NIC func=%u\n", val);
  554. return -EIO;
  555. }
  556. adapter->ahw->physical_port = (val >> 2);
  557. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DEV_INIT_TIMEOUT, &timeo))
  558. timeo = QLCNIC_INIT_TIMEOUT_SECS;
  559. adapter->dev_init_timeo = timeo;
  560. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DRV_RESET_TIMEOUT, &timeo))
  561. timeo = QLCNIC_RESET_TIMEOUT_SECS;
  562. adapter->reset_ack_timeo = timeo;
  563. return 0;
  564. }
  565. static int qlcnic_get_flt_entry(struct qlcnic_adapter *adapter, u8 region,
  566. struct qlcnic_flt_entry *region_entry)
  567. {
  568. struct qlcnic_flt_header flt_hdr;
  569. struct qlcnic_flt_entry *flt_entry;
  570. int i = 0, ret;
  571. u32 entry_size;
  572. memset(region_entry, 0, sizeof(struct qlcnic_flt_entry));
  573. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION,
  574. (u8 *)&flt_hdr,
  575. sizeof(struct qlcnic_flt_header));
  576. if (ret) {
  577. dev_warn(&adapter->pdev->dev,
  578. "error reading flash layout header\n");
  579. return -EIO;
  580. }
  581. entry_size = flt_hdr.len - sizeof(struct qlcnic_flt_header);
  582. flt_entry = (struct qlcnic_flt_entry *)vzalloc(entry_size);
  583. if (flt_entry == NULL) {
  584. dev_warn(&adapter->pdev->dev, "error allocating memory\n");
  585. return -EIO;
  586. }
  587. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION +
  588. sizeof(struct qlcnic_flt_header),
  589. (u8 *)flt_entry, entry_size);
  590. if (ret) {
  591. dev_warn(&adapter->pdev->dev,
  592. "error reading flash layout entries\n");
  593. goto err_out;
  594. }
  595. while (i < (entry_size/sizeof(struct qlcnic_flt_entry))) {
  596. if (flt_entry[i].region == region)
  597. break;
  598. i++;
  599. }
  600. if (i >= (entry_size/sizeof(struct qlcnic_flt_entry))) {
  601. dev_warn(&adapter->pdev->dev,
  602. "region=%x not found in %d regions\n", region, i);
  603. ret = -EIO;
  604. goto err_out;
  605. }
  606. memcpy(region_entry, &flt_entry[i], sizeof(struct qlcnic_flt_entry));
  607. err_out:
  608. vfree(flt_entry);
  609. return ret;
  610. }
  611. int
  612. qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter)
  613. {
  614. struct qlcnic_flt_entry fw_entry;
  615. u32 ver = -1, min_ver;
  616. int ret;
  617. if (adapter->ahw->revision_id == QLCNIC_P3P_C0)
  618. ret = qlcnic_get_flt_entry(adapter, QLCNIC_C0_FW_IMAGE_REGION,
  619. &fw_entry);
  620. else
  621. ret = qlcnic_get_flt_entry(adapter, QLCNIC_B0_FW_IMAGE_REGION,
  622. &fw_entry);
  623. if (!ret)
  624. /* 0-4:-signature, 4-8:-fw version */
  625. qlcnic_rom_fast_read(adapter, fw_entry.start_addr + 4,
  626. (int *)&ver);
  627. else
  628. qlcnic_rom_fast_read(adapter, QLCNIC_FW_VERSION_OFFSET,
  629. (int *)&ver);
  630. ver = QLCNIC_DECODE_VERSION(ver);
  631. min_ver = QLCNIC_MIN_FW_VERSION;
  632. if (ver < min_ver) {
  633. dev_err(&adapter->pdev->dev,
  634. "firmware version %d.%d.%d unsupported."
  635. "Min supported version %d.%d.%d\n",
  636. _major(ver), _minor(ver), _build(ver),
  637. _major(min_ver), _minor(min_ver), _build(min_ver));
  638. return -EINVAL;
  639. }
  640. return 0;
  641. }
  642. static int
  643. qlcnic_has_mn(struct qlcnic_adapter *adapter)
  644. {
  645. u32 capability;
  646. capability = 0;
  647. capability = QLCRD32(adapter, QLCNIC_PEG_TUNE_CAPABILITY);
  648. if (capability & QLCNIC_PEG_TUNE_MN_PRESENT)
  649. return 1;
  650. return 0;
  651. }
  652. static
  653. struct uni_table_desc *qlcnic_get_table_desc(const u8 *unirom, int section)
  654. {
  655. u32 i, entries;
  656. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  657. entries = le32_to_cpu(directory->num_entries);
  658. for (i = 0; i < entries; i++) {
  659. u32 offs = le32_to_cpu(directory->findex) +
  660. i * le32_to_cpu(directory->entry_size);
  661. u32 tab_type = le32_to_cpu(*((__le32 *)&unirom[offs] + 8));
  662. if (tab_type == section)
  663. return (struct uni_table_desc *) &unirom[offs];
  664. }
  665. return NULL;
  666. }
  667. #define FILEHEADER_SIZE (14 * 4)
  668. static int
  669. qlcnic_validate_header(struct qlcnic_adapter *adapter)
  670. {
  671. const u8 *unirom = adapter->fw->data;
  672. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  673. u32 entries, entry_size, tab_size, fw_file_size;
  674. fw_file_size = adapter->fw->size;
  675. if (fw_file_size < FILEHEADER_SIZE)
  676. return -EINVAL;
  677. entries = le32_to_cpu(directory->num_entries);
  678. entry_size = le32_to_cpu(directory->entry_size);
  679. tab_size = le32_to_cpu(directory->findex) + (entries * entry_size);
  680. if (fw_file_size < tab_size)
  681. return -EINVAL;
  682. return 0;
  683. }
  684. static int
  685. qlcnic_validate_bootld(struct qlcnic_adapter *adapter)
  686. {
  687. struct uni_table_desc *tab_desc;
  688. struct uni_data_desc *descr;
  689. u32 offs, tab_size, data_size, idx;
  690. const u8 *unirom = adapter->fw->data;
  691. __le32 temp;
  692. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  693. QLCNIC_UNI_BOOTLD_IDX_OFF);
  694. idx = le32_to_cpu(temp);
  695. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_BOOTLD);
  696. if (!tab_desc)
  697. return -EINVAL;
  698. tab_size = le32_to_cpu(tab_desc->findex) +
  699. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  700. if (adapter->fw->size < tab_size)
  701. return -EINVAL;
  702. offs = le32_to_cpu(tab_desc->findex) +
  703. le32_to_cpu(tab_desc->entry_size) * idx;
  704. descr = (struct uni_data_desc *)&unirom[offs];
  705. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  706. if (adapter->fw->size < data_size)
  707. return -EINVAL;
  708. return 0;
  709. }
  710. static int
  711. qlcnic_validate_fw(struct qlcnic_adapter *adapter)
  712. {
  713. struct uni_table_desc *tab_desc;
  714. struct uni_data_desc *descr;
  715. const u8 *unirom = adapter->fw->data;
  716. u32 offs, tab_size, data_size, idx;
  717. __le32 temp;
  718. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  719. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  720. idx = le32_to_cpu(temp);
  721. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_FW);
  722. if (!tab_desc)
  723. return -EINVAL;
  724. tab_size = le32_to_cpu(tab_desc->findex) +
  725. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  726. if (adapter->fw->size < tab_size)
  727. return -EINVAL;
  728. offs = le32_to_cpu(tab_desc->findex) +
  729. le32_to_cpu(tab_desc->entry_size) * idx;
  730. descr = (struct uni_data_desc *)&unirom[offs];
  731. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  732. if (adapter->fw->size < data_size)
  733. return -EINVAL;
  734. return 0;
  735. }
  736. static int
  737. qlcnic_validate_product_offs(struct qlcnic_adapter *adapter)
  738. {
  739. struct uni_table_desc *ptab_descr;
  740. const u8 *unirom = adapter->fw->data;
  741. int mn_present = qlcnic_has_mn(adapter);
  742. u32 entries, entry_size, tab_size, i;
  743. __le32 temp;
  744. ptab_descr = qlcnic_get_table_desc(unirom,
  745. QLCNIC_UNI_DIR_SECT_PRODUCT_TBL);
  746. if (!ptab_descr)
  747. return -EINVAL;
  748. entries = le32_to_cpu(ptab_descr->num_entries);
  749. entry_size = le32_to_cpu(ptab_descr->entry_size);
  750. tab_size = le32_to_cpu(ptab_descr->findex) + (entries * entry_size);
  751. if (adapter->fw->size < tab_size)
  752. return -EINVAL;
  753. nomn:
  754. for (i = 0; i < entries; i++) {
  755. u32 flags, file_chiprev, offs;
  756. u8 chiprev = adapter->ahw->revision_id;
  757. u32 flagbit;
  758. offs = le32_to_cpu(ptab_descr->findex) +
  759. i * le32_to_cpu(ptab_descr->entry_size);
  760. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_FLAGS_OFF);
  761. flags = le32_to_cpu(temp);
  762. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_CHIP_REV_OFF);
  763. file_chiprev = le32_to_cpu(temp);
  764. flagbit = mn_present ? 1 : 2;
  765. if ((chiprev == file_chiprev) &&
  766. ((1ULL << flagbit) & flags)) {
  767. adapter->file_prd_off = offs;
  768. return 0;
  769. }
  770. }
  771. if (mn_present) {
  772. mn_present = 0;
  773. goto nomn;
  774. }
  775. return -EINVAL;
  776. }
  777. static int
  778. qlcnic_validate_unified_romimage(struct qlcnic_adapter *adapter)
  779. {
  780. if (qlcnic_validate_header(adapter)) {
  781. dev_err(&adapter->pdev->dev,
  782. "unified image: header validation failed\n");
  783. return -EINVAL;
  784. }
  785. if (qlcnic_validate_product_offs(adapter)) {
  786. dev_err(&adapter->pdev->dev,
  787. "unified image: product validation failed\n");
  788. return -EINVAL;
  789. }
  790. if (qlcnic_validate_bootld(adapter)) {
  791. dev_err(&adapter->pdev->dev,
  792. "unified image: bootld validation failed\n");
  793. return -EINVAL;
  794. }
  795. if (qlcnic_validate_fw(adapter)) {
  796. dev_err(&adapter->pdev->dev,
  797. "unified image: firmware validation failed\n");
  798. return -EINVAL;
  799. }
  800. return 0;
  801. }
  802. static
  803. struct uni_data_desc *qlcnic_get_data_desc(struct qlcnic_adapter *adapter,
  804. u32 section, u32 idx_offset)
  805. {
  806. const u8 *unirom = adapter->fw->data;
  807. struct uni_table_desc *tab_desc;
  808. u32 offs, idx;
  809. __le32 temp;
  810. temp = *((__le32 *)&unirom[adapter->file_prd_off] + idx_offset);
  811. idx = le32_to_cpu(temp);
  812. tab_desc = qlcnic_get_table_desc(unirom, section);
  813. if (tab_desc == NULL)
  814. return NULL;
  815. offs = le32_to_cpu(tab_desc->findex) +
  816. le32_to_cpu(tab_desc->entry_size) * idx;
  817. return (struct uni_data_desc *)&unirom[offs];
  818. }
  819. static u8 *
  820. qlcnic_get_bootld_offs(struct qlcnic_adapter *adapter)
  821. {
  822. u32 offs = QLCNIC_BOOTLD_START;
  823. struct uni_data_desc *data_desc;
  824. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_BOOTLD,
  825. QLCNIC_UNI_BOOTLD_IDX_OFF);
  826. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  827. offs = le32_to_cpu(data_desc->findex);
  828. return (u8 *)&adapter->fw->data[offs];
  829. }
  830. static u8 *
  831. qlcnic_get_fw_offs(struct qlcnic_adapter *adapter)
  832. {
  833. u32 offs = QLCNIC_IMAGE_START;
  834. struct uni_data_desc *data_desc;
  835. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  836. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  837. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  838. offs = le32_to_cpu(data_desc->findex);
  839. return (u8 *)&adapter->fw->data[offs];
  840. }
  841. static u32 qlcnic_get_fw_size(struct qlcnic_adapter *adapter)
  842. {
  843. struct uni_data_desc *data_desc;
  844. const u8 *unirom = adapter->fw->data;
  845. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  846. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  847. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  848. return le32_to_cpu(data_desc->size);
  849. else
  850. return le32_to_cpu(*(__le32 *)&unirom[QLCNIC_FW_SIZE_OFFSET]);
  851. }
  852. static u32 qlcnic_get_fw_version(struct qlcnic_adapter *adapter)
  853. {
  854. struct uni_data_desc *fw_data_desc;
  855. const struct firmware *fw = adapter->fw;
  856. u32 major, minor, sub;
  857. __le32 version_offset;
  858. const u8 *ver_str;
  859. int i, ret;
  860. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  861. version_offset = *(__le32 *)&fw->data[QLCNIC_FW_VERSION_OFFSET];
  862. return le32_to_cpu(version_offset);
  863. }
  864. fw_data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  865. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  866. ver_str = fw->data + le32_to_cpu(fw_data_desc->findex) +
  867. le32_to_cpu(fw_data_desc->size) - 17;
  868. for (i = 0; i < 12; i++) {
  869. if (!strncmp(&ver_str[i], "REV=", 4)) {
  870. ret = sscanf(&ver_str[i+4], "%u.%u.%u ",
  871. &major, &minor, &sub);
  872. if (ret != 3)
  873. return 0;
  874. else
  875. return major + (minor << 8) + (sub << 16);
  876. }
  877. }
  878. return 0;
  879. }
  880. static u32 qlcnic_get_bios_version(struct qlcnic_adapter *adapter)
  881. {
  882. const struct firmware *fw = adapter->fw;
  883. u32 bios_ver, prd_off = adapter->file_prd_off;
  884. u8 *version_offset;
  885. __le32 temp;
  886. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  887. version_offset = (u8 *)&fw->data[QLCNIC_BIOS_VERSION_OFFSET];
  888. return le32_to_cpu(*(__le32 *)version_offset);
  889. }
  890. temp = *((__le32 *)(&fw->data[prd_off]) + QLCNIC_UNI_BIOS_VERSION_OFF);
  891. bios_ver = le32_to_cpu(temp);
  892. return (bios_ver << 16) + ((bios_ver >> 8) & 0xff00) + (bios_ver >> 24);
  893. }
  894. static void qlcnic_rom_lock_recovery(struct qlcnic_adapter *adapter)
  895. {
  896. if (qlcnic_pcie_sem_lock(adapter, 2, QLCNIC_ROM_LOCK_ID))
  897. dev_info(&adapter->pdev->dev, "Resetting rom_lock\n");
  898. qlcnic_pcie_sem_unlock(adapter, 2);
  899. }
  900. static int
  901. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter)
  902. {
  903. u32 heartbeat, ret = -EIO;
  904. int retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  905. adapter->heartbeat = QLCRD32(adapter, QLCNIC_PEG_ALIVE_COUNTER);
  906. do {
  907. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  908. heartbeat = QLCRD32(adapter, QLCNIC_PEG_ALIVE_COUNTER);
  909. if (heartbeat != adapter->heartbeat) {
  910. ret = QLCNIC_RCODE_SUCCESS;
  911. break;
  912. }
  913. } while (--retries);
  914. return ret;
  915. }
  916. int
  917. qlcnic_need_fw_reset(struct qlcnic_adapter *adapter)
  918. {
  919. if ((adapter->flags & QLCNIC_FW_HANG) ||
  920. qlcnic_check_fw_hearbeat(adapter)) {
  921. qlcnic_rom_lock_recovery(adapter);
  922. return 1;
  923. }
  924. if (adapter->need_fw_reset)
  925. return 1;
  926. if (adapter->fw)
  927. return 1;
  928. return 0;
  929. }
  930. static const char *fw_name[] = {
  931. QLCNIC_UNIFIED_ROMIMAGE_NAME,
  932. QLCNIC_FLASH_ROMIMAGE_NAME,
  933. };
  934. int
  935. qlcnic_load_firmware(struct qlcnic_adapter *adapter)
  936. {
  937. __le64 *ptr64;
  938. u32 i, flashaddr, size;
  939. const struct firmware *fw = adapter->fw;
  940. struct pci_dev *pdev = adapter->pdev;
  941. dev_info(&pdev->dev, "loading firmware from %s\n",
  942. fw_name[adapter->ahw->fw_type]);
  943. if (fw) {
  944. u64 data;
  945. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  946. ptr64 = (__le64 *)qlcnic_get_bootld_offs(adapter);
  947. flashaddr = QLCNIC_BOOTLD_START;
  948. for (i = 0; i < size; i++) {
  949. data = le64_to_cpu(ptr64[i]);
  950. if (qlcnic_pci_mem_write_2M(adapter, flashaddr, data))
  951. return -EIO;
  952. flashaddr += 8;
  953. }
  954. size = qlcnic_get_fw_size(adapter) / 8;
  955. ptr64 = (__le64 *)qlcnic_get_fw_offs(adapter);
  956. flashaddr = QLCNIC_IMAGE_START;
  957. for (i = 0; i < size; i++) {
  958. data = le64_to_cpu(ptr64[i]);
  959. if (qlcnic_pci_mem_write_2M(adapter,
  960. flashaddr, data))
  961. return -EIO;
  962. flashaddr += 8;
  963. }
  964. size = qlcnic_get_fw_size(adapter) % 8;
  965. if (size) {
  966. data = le64_to_cpu(ptr64[i]);
  967. if (qlcnic_pci_mem_write_2M(adapter,
  968. flashaddr, data))
  969. return -EIO;
  970. }
  971. } else {
  972. u64 data;
  973. u32 hi, lo;
  974. int ret;
  975. struct qlcnic_flt_entry bootld_entry;
  976. ret = qlcnic_get_flt_entry(adapter, QLCNIC_BOOTLD_REGION,
  977. &bootld_entry);
  978. if (!ret) {
  979. size = bootld_entry.size / 8;
  980. flashaddr = bootld_entry.start_addr;
  981. } else {
  982. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  983. flashaddr = QLCNIC_BOOTLD_START;
  984. dev_info(&pdev->dev,
  985. "using legacy method to get flash fw region");
  986. }
  987. for (i = 0; i < size; i++) {
  988. if (qlcnic_rom_fast_read(adapter,
  989. flashaddr, (int *)&lo) != 0)
  990. return -EIO;
  991. if (qlcnic_rom_fast_read(adapter,
  992. flashaddr + 4, (int *)&hi) != 0)
  993. return -EIO;
  994. data = (((u64)hi << 32) | lo);
  995. if (qlcnic_pci_mem_write_2M(adapter,
  996. flashaddr, data))
  997. return -EIO;
  998. flashaddr += 8;
  999. }
  1000. }
  1001. msleep(1);
  1002. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x18, 0x1020);
  1003. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0x80001e);
  1004. return 0;
  1005. }
  1006. static int
  1007. qlcnic_validate_firmware(struct qlcnic_adapter *adapter)
  1008. {
  1009. u32 val;
  1010. u32 ver, bios, min_size;
  1011. struct pci_dev *pdev = adapter->pdev;
  1012. const struct firmware *fw = adapter->fw;
  1013. u8 fw_type = adapter->ahw->fw_type;
  1014. if (fw_type == QLCNIC_UNIFIED_ROMIMAGE) {
  1015. if (qlcnic_validate_unified_romimage(adapter))
  1016. return -EINVAL;
  1017. min_size = QLCNIC_UNI_FW_MIN_SIZE;
  1018. } else {
  1019. val = le32_to_cpu(*(__le32 *)&fw->data[QLCNIC_FW_MAGIC_OFFSET]);
  1020. if (val != QLCNIC_BDINFO_MAGIC)
  1021. return -EINVAL;
  1022. min_size = QLCNIC_FW_MIN_SIZE;
  1023. }
  1024. if (fw->size < min_size)
  1025. return -EINVAL;
  1026. val = qlcnic_get_fw_version(adapter);
  1027. ver = QLCNIC_DECODE_VERSION(val);
  1028. if (ver < QLCNIC_MIN_FW_VERSION) {
  1029. dev_err(&pdev->dev,
  1030. "%s: firmware version %d.%d.%d unsupported\n",
  1031. fw_name[fw_type], _major(ver), _minor(ver), _build(ver));
  1032. return -EINVAL;
  1033. }
  1034. val = qlcnic_get_bios_version(adapter);
  1035. qlcnic_rom_fast_read(adapter, QLCNIC_BIOS_VERSION_OFFSET, (int *)&bios);
  1036. if (val != bios) {
  1037. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  1038. fw_name[fw_type]);
  1039. return -EINVAL;
  1040. }
  1041. QLCWR32(adapter, QLCNIC_CAM_RAM(0x1fc), QLCNIC_BDINFO_MAGIC);
  1042. return 0;
  1043. }
  1044. static void
  1045. qlcnic_get_next_fwtype(struct qlcnic_adapter *adapter)
  1046. {
  1047. u8 fw_type;
  1048. switch (adapter->ahw->fw_type) {
  1049. case QLCNIC_UNKNOWN_ROMIMAGE:
  1050. fw_type = QLCNIC_UNIFIED_ROMIMAGE;
  1051. break;
  1052. case QLCNIC_UNIFIED_ROMIMAGE:
  1053. default:
  1054. fw_type = QLCNIC_FLASH_ROMIMAGE;
  1055. break;
  1056. }
  1057. adapter->ahw->fw_type = fw_type;
  1058. }
  1059. void qlcnic_request_firmware(struct qlcnic_adapter *adapter)
  1060. {
  1061. struct pci_dev *pdev = adapter->pdev;
  1062. int rc;
  1063. adapter->ahw->fw_type = QLCNIC_UNKNOWN_ROMIMAGE;
  1064. next:
  1065. qlcnic_get_next_fwtype(adapter);
  1066. if (adapter->ahw->fw_type == QLCNIC_FLASH_ROMIMAGE) {
  1067. adapter->fw = NULL;
  1068. } else {
  1069. rc = request_firmware(&adapter->fw,
  1070. fw_name[adapter->ahw->fw_type],
  1071. &pdev->dev);
  1072. if (rc != 0)
  1073. goto next;
  1074. rc = qlcnic_validate_firmware(adapter);
  1075. if (rc != 0) {
  1076. release_firmware(adapter->fw);
  1077. msleep(1);
  1078. goto next;
  1079. }
  1080. }
  1081. }
  1082. void
  1083. qlcnic_release_firmware(struct qlcnic_adapter *adapter)
  1084. {
  1085. release_firmware(adapter->fw);
  1086. adapter->fw = NULL;
  1087. }