forcedeth.c 189 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * Known bugs:
  33. * We suspect that on some hardware no TX done interrupts are generated.
  34. * This means recovery from netif_stop_queue only happens if the hw timer
  35. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  36. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  37. * If your hardware reliably generates tx done interrupts, then you can remove
  38. * DEV_NEED_TIMERIRQ from the driver_data flags.
  39. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  40. * superfluous timer interrupts from the nic.
  41. */
  42. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  43. #define FORCEDETH_VERSION "0.64"
  44. #define DRV_NAME "forcedeth"
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/pci.h>
  48. #include <linux/interrupt.h>
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/delay.h>
  52. #include <linux/sched.h>
  53. #include <linux/spinlock.h>
  54. #include <linux/ethtool.h>
  55. #include <linux/timer.h>
  56. #include <linux/skbuff.h>
  57. #include <linux/mii.h>
  58. #include <linux/random.h>
  59. #include <linux/init.h>
  60. #include <linux/if_vlan.h>
  61. #include <linux/dma-mapping.h>
  62. #include <linux/slab.h>
  63. #include <linux/uaccess.h>
  64. #include <linux/prefetch.h>
  65. #include <linux/u64_stats_sync.h>
  66. #include <linux/io.h>
  67. #include <asm/irq.h>
  68. #define TX_WORK_PER_LOOP 64
  69. #define RX_WORK_PER_LOOP 64
  70. /*
  71. * Hardware access:
  72. */
  73. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  74. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  75. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  76. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  77. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  78. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  79. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  80. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  81. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  82. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  83. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  84. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  85. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  86. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  87. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  88. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  89. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  90. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  91. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  92. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  93. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  94. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  95. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  96. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  97. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  98. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  99. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  100. enum {
  101. NvRegIrqStatus = 0x000,
  102. #define NVREG_IRQSTAT_MIIEVENT 0x040
  103. #define NVREG_IRQSTAT_MASK 0x83ff
  104. NvRegIrqMask = 0x004,
  105. #define NVREG_IRQ_RX_ERROR 0x0001
  106. #define NVREG_IRQ_RX 0x0002
  107. #define NVREG_IRQ_RX_NOBUF 0x0004
  108. #define NVREG_IRQ_TX_ERR 0x0008
  109. #define NVREG_IRQ_TX_OK 0x0010
  110. #define NVREG_IRQ_TIMER 0x0020
  111. #define NVREG_IRQ_LINK 0x0040
  112. #define NVREG_IRQ_RX_FORCED 0x0080
  113. #define NVREG_IRQ_TX_FORCED 0x0100
  114. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  115. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  116. #define NVREG_IRQMASK_CPU 0x0060
  117. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  118. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  119. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  120. NvRegUnknownSetupReg6 = 0x008,
  121. #define NVREG_UNKSETUP6_VAL 3
  122. /*
  123. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  124. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  125. */
  126. NvRegPollingInterval = 0x00c,
  127. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  128. #define NVREG_POLL_DEFAULT_CPU 13
  129. NvRegMSIMap0 = 0x020,
  130. NvRegMSIMap1 = 0x024,
  131. NvRegMSIIrqMask = 0x030,
  132. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  133. NvRegMisc1 = 0x080,
  134. #define NVREG_MISC1_PAUSE_TX 0x01
  135. #define NVREG_MISC1_HD 0x02
  136. #define NVREG_MISC1_FORCE 0x3b0f3c
  137. NvRegMacReset = 0x34,
  138. #define NVREG_MAC_RESET_ASSERT 0x0F3
  139. NvRegTransmitterControl = 0x084,
  140. #define NVREG_XMITCTL_START 0x01
  141. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  142. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  143. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  144. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  145. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  146. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  147. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  148. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  149. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  150. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  151. #define NVREG_XMITCTL_DATA_START 0x00100000
  152. #define NVREG_XMITCTL_DATA_READY 0x00010000
  153. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  154. NvRegTransmitterStatus = 0x088,
  155. #define NVREG_XMITSTAT_BUSY 0x01
  156. NvRegPacketFilterFlags = 0x8c,
  157. #define NVREG_PFF_PAUSE_RX 0x08
  158. #define NVREG_PFF_ALWAYS 0x7F0000
  159. #define NVREG_PFF_PROMISC 0x80
  160. #define NVREG_PFF_MYADDR 0x20
  161. #define NVREG_PFF_LOOPBACK 0x10
  162. NvRegOffloadConfig = 0x90,
  163. #define NVREG_OFFLOAD_HOMEPHY 0x601
  164. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  165. NvRegReceiverControl = 0x094,
  166. #define NVREG_RCVCTL_START 0x01
  167. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  168. NvRegReceiverStatus = 0x98,
  169. #define NVREG_RCVSTAT_BUSY 0x01
  170. NvRegSlotTime = 0x9c,
  171. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  172. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  173. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  174. #define NVREG_SLOTTIME_HALF 0x0000ff00
  175. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  176. #define NVREG_SLOTTIME_MASK 0x000000ff
  177. NvRegTxDeferral = 0xA0,
  178. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  179. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  180. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  181. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  182. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  183. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  184. NvRegRxDeferral = 0xA4,
  185. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  186. NvRegMacAddrA = 0xA8,
  187. NvRegMacAddrB = 0xAC,
  188. NvRegMulticastAddrA = 0xB0,
  189. #define NVREG_MCASTADDRA_FORCE 0x01
  190. NvRegMulticastAddrB = 0xB4,
  191. NvRegMulticastMaskA = 0xB8,
  192. #define NVREG_MCASTMASKA_NONE 0xffffffff
  193. NvRegMulticastMaskB = 0xBC,
  194. #define NVREG_MCASTMASKB_NONE 0xffff
  195. NvRegPhyInterface = 0xC0,
  196. #define PHY_RGMII 0x10000000
  197. NvRegBackOffControl = 0xC4,
  198. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  199. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  200. #define NVREG_BKOFFCTRL_SELECT 24
  201. #define NVREG_BKOFFCTRL_GEAR 12
  202. NvRegTxRingPhysAddr = 0x100,
  203. NvRegRxRingPhysAddr = 0x104,
  204. NvRegRingSizes = 0x108,
  205. #define NVREG_RINGSZ_TXSHIFT 0
  206. #define NVREG_RINGSZ_RXSHIFT 16
  207. NvRegTransmitPoll = 0x10c,
  208. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  209. NvRegLinkSpeed = 0x110,
  210. #define NVREG_LINKSPEED_FORCE 0x10000
  211. #define NVREG_LINKSPEED_10 1000
  212. #define NVREG_LINKSPEED_100 100
  213. #define NVREG_LINKSPEED_1000 50
  214. #define NVREG_LINKSPEED_MASK (0xFFF)
  215. NvRegUnknownSetupReg5 = 0x130,
  216. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  217. NvRegTxWatermark = 0x13c,
  218. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  219. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  220. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  221. NvRegTxRxControl = 0x144,
  222. #define NVREG_TXRXCTL_KICK 0x0001
  223. #define NVREG_TXRXCTL_BIT1 0x0002
  224. #define NVREG_TXRXCTL_BIT2 0x0004
  225. #define NVREG_TXRXCTL_IDLE 0x0008
  226. #define NVREG_TXRXCTL_RESET 0x0010
  227. #define NVREG_TXRXCTL_RXCHECK 0x0400
  228. #define NVREG_TXRXCTL_DESC_1 0
  229. #define NVREG_TXRXCTL_DESC_2 0x002100
  230. #define NVREG_TXRXCTL_DESC_3 0xc02200
  231. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  232. #define NVREG_TXRXCTL_VLANINS 0x00080
  233. NvRegTxRingPhysAddrHigh = 0x148,
  234. NvRegRxRingPhysAddrHigh = 0x14C,
  235. NvRegTxPauseFrame = 0x170,
  236. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  238. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  239. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  240. NvRegTxPauseFrameLimit = 0x174,
  241. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  242. NvRegMIIStatus = 0x180,
  243. #define NVREG_MIISTAT_ERROR 0x0001
  244. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  245. #define NVREG_MIISTAT_MASK_RW 0x0007
  246. #define NVREG_MIISTAT_MASK_ALL 0x000f
  247. NvRegMIIMask = 0x184,
  248. #define NVREG_MII_LINKCHANGE 0x0008
  249. NvRegAdapterControl = 0x188,
  250. #define NVREG_ADAPTCTL_START 0x02
  251. #define NVREG_ADAPTCTL_LINKUP 0x04
  252. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  253. #define NVREG_ADAPTCTL_RUNNING 0x100000
  254. #define NVREG_ADAPTCTL_PHYSHIFT 24
  255. NvRegMIISpeed = 0x18c,
  256. #define NVREG_MIISPEED_BIT8 (1<<8)
  257. #define NVREG_MIIDELAY 5
  258. NvRegMIIControl = 0x190,
  259. #define NVREG_MIICTL_INUSE 0x08000
  260. #define NVREG_MIICTL_WRITE 0x00400
  261. #define NVREG_MIICTL_ADDRSHIFT 5
  262. NvRegMIIData = 0x194,
  263. NvRegTxUnicast = 0x1a0,
  264. NvRegTxMulticast = 0x1a4,
  265. NvRegTxBroadcast = 0x1a8,
  266. NvRegWakeUpFlags = 0x200,
  267. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  268. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  269. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  270. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  271. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  272. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  273. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  275. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  276. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  277. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  278. NvRegMgmtUnitGetVersion = 0x204,
  279. #define NVREG_MGMTUNITGETVERSION 0x01
  280. NvRegMgmtUnitVersion = 0x208,
  281. #define NVREG_MGMTUNITVERSION 0x08
  282. NvRegPowerCap = 0x268,
  283. #define NVREG_POWERCAP_D3SUPP (1<<30)
  284. #define NVREG_POWERCAP_D2SUPP (1<<26)
  285. #define NVREG_POWERCAP_D1SUPP (1<<25)
  286. NvRegPowerState = 0x26c,
  287. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  288. #define NVREG_POWERSTATE_VALID 0x0100
  289. #define NVREG_POWERSTATE_MASK 0x0003
  290. #define NVREG_POWERSTATE_D0 0x0000
  291. #define NVREG_POWERSTATE_D1 0x0001
  292. #define NVREG_POWERSTATE_D2 0x0002
  293. #define NVREG_POWERSTATE_D3 0x0003
  294. NvRegMgmtUnitControl = 0x278,
  295. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  296. NvRegTxCnt = 0x280,
  297. NvRegTxZeroReXmt = 0x284,
  298. NvRegTxOneReXmt = 0x288,
  299. NvRegTxManyReXmt = 0x28c,
  300. NvRegTxLateCol = 0x290,
  301. NvRegTxUnderflow = 0x294,
  302. NvRegTxLossCarrier = 0x298,
  303. NvRegTxExcessDef = 0x29c,
  304. NvRegTxRetryErr = 0x2a0,
  305. NvRegRxFrameErr = 0x2a4,
  306. NvRegRxExtraByte = 0x2a8,
  307. NvRegRxLateCol = 0x2ac,
  308. NvRegRxRunt = 0x2b0,
  309. NvRegRxFrameTooLong = 0x2b4,
  310. NvRegRxOverflow = 0x2b8,
  311. NvRegRxFCSErr = 0x2bc,
  312. NvRegRxFrameAlignErr = 0x2c0,
  313. NvRegRxLenErr = 0x2c4,
  314. NvRegRxUnicast = 0x2c8,
  315. NvRegRxMulticast = 0x2cc,
  316. NvRegRxBroadcast = 0x2d0,
  317. NvRegTxDef = 0x2d4,
  318. NvRegTxFrame = 0x2d8,
  319. NvRegRxCnt = 0x2dc,
  320. NvRegTxPause = 0x2e0,
  321. NvRegRxPause = 0x2e4,
  322. NvRegRxDropFrame = 0x2e8,
  323. NvRegVlanControl = 0x300,
  324. #define NVREG_VLANCONTROL_ENABLE 0x2000
  325. NvRegMSIXMap0 = 0x3e0,
  326. NvRegMSIXMap1 = 0x3e4,
  327. NvRegMSIXIrqStatus = 0x3f0,
  328. NvRegPowerState2 = 0x600,
  329. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  330. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  331. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  332. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  333. };
  334. /* Big endian: should work, but is untested */
  335. struct ring_desc {
  336. __le32 buf;
  337. __le32 flaglen;
  338. };
  339. struct ring_desc_ex {
  340. __le32 bufhigh;
  341. __le32 buflow;
  342. __le32 txvlan;
  343. __le32 flaglen;
  344. };
  345. union ring_type {
  346. struct ring_desc *orig;
  347. struct ring_desc_ex *ex;
  348. };
  349. #define FLAG_MASK_V1 0xffff0000
  350. #define FLAG_MASK_V2 0xffffc000
  351. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  352. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  353. #define NV_TX_LASTPACKET (1<<16)
  354. #define NV_TX_RETRYERROR (1<<19)
  355. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  356. #define NV_TX_FORCED_INTERRUPT (1<<24)
  357. #define NV_TX_DEFERRED (1<<26)
  358. #define NV_TX_CARRIERLOST (1<<27)
  359. #define NV_TX_LATECOLLISION (1<<28)
  360. #define NV_TX_UNDERFLOW (1<<29)
  361. #define NV_TX_ERROR (1<<30)
  362. #define NV_TX_VALID (1<<31)
  363. #define NV_TX2_LASTPACKET (1<<29)
  364. #define NV_TX2_RETRYERROR (1<<18)
  365. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  366. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  367. #define NV_TX2_DEFERRED (1<<25)
  368. #define NV_TX2_CARRIERLOST (1<<26)
  369. #define NV_TX2_LATECOLLISION (1<<27)
  370. #define NV_TX2_UNDERFLOW (1<<28)
  371. /* error and valid are the same for both */
  372. #define NV_TX2_ERROR (1<<30)
  373. #define NV_TX2_VALID (1<<31)
  374. #define NV_TX2_TSO (1<<28)
  375. #define NV_TX2_TSO_SHIFT 14
  376. #define NV_TX2_TSO_MAX_SHIFT 14
  377. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  378. #define NV_TX2_CHECKSUM_L3 (1<<27)
  379. #define NV_TX2_CHECKSUM_L4 (1<<26)
  380. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  381. #define NV_RX_DESCRIPTORVALID (1<<16)
  382. #define NV_RX_MISSEDFRAME (1<<17)
  383. #define NV_RX_SUBSTRACT1 (1<<18)
  384. #define NV_RX_ERROR1 (1<<23)
  385. #define NV_RX_ERROR2 (1<<24)
  386. #define NV_RX_ERROR3 (1<<25)
  387. #define NV_RX_ERROR4 (1<<26)
  388. #define NV_RX_CRCERR (1<<27)
  389. #define NV_RX_OVERFLOW (1<<28)
  390. #define NV_RX_FRAMINGERR (1<<29)
  391. #define NV_RX_ERROR (1<<30)
  392. #define NV_RX_AVAIL (1<<31)
  393. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  394. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  395. #define NV_RX2_CHECKSUM_IP (0x10000000)
  396. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  397. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  398. #define NV_RX2_DESCRIPTORVALID (1<<29)
  399. #define NV_RX2_SUBSTRACT1 (1<<25)
  400. #define NV_RX2_ERROR1 (1<<18)
  401. #define NV_RX2_ERROR2 (1<<19)
  402. #define NV_RX2_ERROR3 (1<<20)
  403. #define NV_RX2_ERROR4 (1<<21)
  404. #define NV_RX2_CRCERR (1<<22)
  405. #define NV_RX2_OVERFLOW (1<<23)
  406. #define NV_RX2_FRAMINGERR (1<<24)
  407. /* error and avail are the same for both */
  408. #define NV_RX2_ERROR (1<<30)
  409. #define NV_RX2_AVAIL (1<<31)
  410. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  411. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  412. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  413. /* Miscellaneous hardware related defines: */
  414. #define NV_PCI_REGSZ_VER1 0x270
  415. #define NV_PCI_REGSZ_VER2 0x2d4
  416. #define NV_PCI_REGSZ_VER3 0x604
  417. #define NV_PCI_REGSZ_MAX 0x604
  418. /* various timeout delays: all in usec */
  419. #define NV_TXRX_RESET_DELAY 4
  420. #define NV_TXSTOP_DELAY1 10
  421. #define NV_TXSTOP_DELAY1MAX 500000
  422. #define NV_TXSTOP_DELAY2 100
  423. #define NV_RXSTOP_DELAY1 10
  424. #define NV_RXSTOP_DELAY1MAX 500000
  425. #define NV_RXSTOP_DELAY2 100
  426. #define NV_SETUP5_DELAY 5
  427. #define NV_SETUP5_DELAYMAX 50000
  428. #define NV_POWERUP_DELAY 5
  429. #define NV_POWERUP_DELAYMAX 5000
  430. #define NV_MIIBUSY_DELAY 50
  431. #define NV_MIIPHY_DELAY 10
  432. #define NV_MIIPHY_DELAYMAX 10000
  433. #define NV_MAC_RESET_DELAY 64
  434. #define NV_WAKEUPPATTERNS 5
  435. #define NV_WAKEUPMASKENTRIES 4
  436. /* General driver defaults */
  437. #define NV_WATCHDOG_TIMEO (5*HZ)
  438. #define RX_RING_DEFAULT 512
  439. #define TX_RING_DEFAULT 256
  440. #define RX_RING_MIN 128
  441. #define TX_RING_MIN 64
  442. #define RING_MAX_DESC_VER_1 1024
  443. #define RING_MAX_DESC_VER_2_3 16384
  444. /* rx/tx mac addr + type + vlan + align + slack*/
  445. #define NV_RX_HEADERS (64)
  446. /* even more slack. */
  447. #define NV_RX_ALLOC_PAD (64)
  448. /* maximum mtu size */
  449. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  450. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  451. #define OOM_REFILL (1+HZ/20)
  452. #define POLL_WAIT (1+HZ/100)
  453. #define LINK_TIMEOUT (3*HZ)
  454. #define STATS_INTERVAL (10*HZ)
  455. /*
  456. * desc_ver values:
  457. * The nic supports three different descriptor types:
  458. * - DESC_VER_1: Original
  459. * - DESC_VER_2: support for jumbo frames.
  460. * - DESC_VER_3: 64-bit format.
  461. */
  462. #define DESC_VER_1 1
  463. #define DESC_VER_2 2
  464. #define DESC_VER_3 3
  465. /* PHY defines */
  466. #define PHY_OUI_MARVELL 0x5043
  467. #define PHY_OUI_CICADA 0x03f1
  468. #define PHY_OUI_VITESSE 0x01c1
  469. #define PHY_OUI_REALTEK 0x0732
  470. #define PHY_OUI_REALTEK2 0x0020
  471. #define PHYID1_OUI_MASK 0x03ff
  472. #define PHYID1_OUI_SHFT 6
  473. #define PHYID2_OUI_MASK 0xfc00
  474. #define PHYID2_OUI_SHFT 10
  475. #define PHYID2_MODEL_MASK 0x03f0
  476. #define PHY_MODEL_REALTEK_8211 0x0110
  477. #define PHY_REV_MASK 0x0001
  478. #define PHY_REV_REALTEK_8211B 0x0000
  479. #define PHY_REV_REALTEK_8211C 0x0001
  480. #define PHY_MODEL_REALTEK_8201 0x0200
  481. #define PHY_MODEL_MARVELL_E3016 0x0220
  482. #define PHY_MARVELL_E3016_INITMASK 0x0300
  483. #define PHY_CICADA_INIT1 0x0f000
  484. #define PHY_CICADA_INIT2 0x0e00
  485. #define PHY_CICADA_INIT3 0x01000
  486. #define PHY_CICADA_INIT4 0x0200
  487. #define PHY_CICADA_INIT5 0x0004
  488. #define PHY_CICADA_INIT6 0x02000
  489. #define PHY_VITESSE_INIT_REG1 0x1f
  490. #define PHY_VITESSE_INIT_REG2 0x10
  491. #define PHY_VITESSE_INIT_REG3 0x11
  492. #define PHY_VITESSE_INIT_REG4 0x12
  493. #define PHY_VITESSE_INIT_MSK1 0xc
  494. #define PHY_VITESSE_INIT_MSK2 0x0180
  495. #define PHY_VITESSE_INIT1 0x52b5
  496. #define PHY_VITESSE_INIT2 0xaf8a
  497. #define PHY_VITESSE_INIT3 0x8
  498. #define PHY_VITESSE_INIT4 0x8f8a
  499. #define PHY_VITESSE_INIT5 0xaf86
  500. #define PHY_VITESSE_INIT6 0x8f86
  501. #define PHY_VITESSE_INIT7 0xaf82
  502. #define PHY_VITESSE_INIT8 0x0100
  503. #define PHY_VITESSE_INIT9 0x8f82
  504. #define PHY_VITESSE_INIT10 0x0
  505. #define PHY_REALTEK_INIT_REG1 0x1f
  506. #define PHY_REALTEK_INIT_REG2 0x19
  507. #define PHY_REALTEK_INIT_REG3 0x13
  508. #define PHY_REALTEK_INIT_REG4 0x14
  509. #define PHY_REALTEK_INIT_REG5 0x18
  510. #define PHY_REALTEK_INIT_REG6 0x11
  511. #define PHY_REALTEK_INIT_REG7 0x01
  512. #define PHY_REALTEK_INIT1 0x0000
  513. #define PHY_REALTEK_INIT2 0x8e00
  514. #define PHY_REALTEK_INIT3 0x0001
  515. #define PHY_REALTEK_INIT4 0xad17
  516. #define PHY_REALTEK_INIT5 0xfb54
  517. #define PHY_REALTEK_INIT6 0xf5c7
  518. #define PHY_REALTEK_INIT7 0x1000
  519. #define PHY_REALTEK_INIT8 0x0003
  520. #define PHY_REALTEK_INIT9 0x0008
  521. #define PHY_REALTEK_INIT10 0x0005
  522. #define PHY_REALTEK_INIT11 0x0200
  523. #define PHY_REALTEK_INIT_MSK1 0x0003
  524. #define PHY_GIGABIT 0x0100
  525. #define PHY_TIMEOUT 0x1
  526. #define PHY_ERROR 0x2
  527. #define PHY_100 0x1
  528. #define PHY_1000 0x2
  529. #define PHY_HALF 0x100
  530. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  531. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  532. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  533. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  534. #define NV_PAUSEFRAME_RX_REQ 0x0010
  535. #define NV_PAUSEFRAME_TX_REQ 0x0020
  536. #define NV_PAUSEFRAME_AUTONEG 0x0040
  537. /* MSI/MSI-X defines */
  538. #define NV_MSI_X_MAX_VECTORS 8
  539. #define NV_MSI_X_VECTORS_MASK 0x000f
  540. #define NV_MSI_CAPABLE 0x0010
  541. #define NV_MSI_X_CAPABLE 0x0020
  542. #define NV_MSI_ENABLED 0x0040
  543. #define NV_MSI_X_ENABLED 0x0080
  544. #define NV_MSI_X_VECTOR_ALL 0x0
  545. #define NV_MSI_X_VECTOR_RX 0x0
  546. #define NV_MSI_X_VECTOR_TX 0x1
  547. #define NV_MSI_X_VECTOR_OTHER 0x2
  548. #define NV_MSI_PRIV_OFFSET 0x68
  549. #define NV_MSI_PRIV_VALUE 0xffffffff
  550. #define NV_RESTART_TX 0x1
  551. #define NV_RESTART_RX 0x2
  552. #define NV_TX_LIMIT_COUNT 16
  553. #define NV_DYNAMIC_THRESHOLD 4
  554. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  555. /* statistics */
  556. struct nv_ethtool_str {
  557. char name[ETH_GSTRING_LEN];
  558. };
  559. static const struct nv_ethtool_str nv_estats_str[] = {
  560. { "tx_bytes" }, /* includes Ethernet FCS CRC */
  561. { "tx_zero_rexmt" },
  562. { "tx_one_rexmt" },
  563. { "tx_many_rexmt" },
  564. { "tx_late_collision" },
  565. { "tx_fifo_errors" },
  566. { "tx_carrier_errors" },
  567. { "tx_excess_deferral" },
  568. { "tx_retry_error" },
  569. { "rx_frame_error" },
  570. { "rx_extra_byte" },
  571. { "rx_late_collision" },
  572. { "rx_runt" },
  573. { "rx_frame_too_long" },
  574. { "rx_over_errors" },
  575. { "rx_crc_errors" },
  576. { "rx_frame_align_error" },
  577. { "rx_length_error" },
  578. { "rx_unicast" },
  579. { "rx_multicast" },
  580. { "rx_broadcast" },
  581. { "rx_packets" },
  582. { "rx_errors_total" },
  583. { "tx_errors_total" },
  584. /* version 2 stats */
  585. { "tx_deferral" },
  586. { "tx_packets" },
  587. { "rx_bytes" }, /* includes Ethernet FCS CRC */
  588. { "tx_pause" },
  589. { "rx_pause" },
  590. { "rx_drop_frame" },
  591. /* version 3 stats */
  592. { "tx_unicast" },
  593. { "tx_multicast" },
  594. { "tx_broadcast" }
  595. };
  596. struct nv_ethtool_stats {
  597. u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
  598. u64 tx_zero_rexmt;
  599. u64 tx_one_rexmt;
  600. u64 tx_many_rexmt;
  601. u64 tx_late_collision;
  602. u64 tx_fifo_errors;
  603. u64 tx_carrier_errors;
  604. u64 tx_excess_deferral;
  605. u64 tx_retry_error;
  606. u64 rx_frame_error;
  607. u64 rx_extra_byte;
  608. u64 rx_late_collision;
  609. u64 rx_runt;
  610. u64 rx_frame_too_long;
  611. u64 rx_over_errors;
  612. u64 rx_crc_errors;
  613. u64 rx_frame_align_error;
  614. u64 rx_length_error;
  615. u64 rx_unicast;
  616. u64 rx_multicast;
  617. u64 rx_broadcast;
  618. u64 rx_packets; /* should be ifconfig->rx_packets */
  619. u64 rx_errors_total;
  620. u64 tx_errors_total;
  621. /* version 2 stats */
  622. u64 tx_deferral;
  623. u64 tx_packets; /* should be ifconfig->tx_packets */
  624. u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
  625. u64 tx_pause;
  626. u64 rx_pause;
  627. u64 rx_drop_frame;
  628. /* version 3 stats */
  629. u64 tx_unicast;
  630. u64 tx_multicast;
  631. u64 tx_broadcast;
  632. };
  633. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  634. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  635. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  636. /* diagnostics */
  637. #define NV_TEST_COUNT_BASE 3
  638. #define NV_TEST_COUNT_EXTENDED 4
  639. static const struct nv_ethtool_str nv_etests_str[] = {
  640. { "link (online/offline)" },
  641. { "register (offline) " },
  642. { "interrupt (offline) " },
  643. { "loopback (offline) " }
  644. };
  645. struct register_test {
  646. __u32 reg;
  647. __u32 mask;
  648. };
  649. static const struct register_test nv_registers_test[] = {
  650. { NvRegUnknownSetupReg6, 0x01 },
  651. { NvRegMisc1, 0x03c },
  652. { NvRegOffloadConfig, 0x03ff },
  653. { NvRegMulticastAddrA, 0xffffffff },
  654. { NvRegTxWatermark, 0x0ff },
  655. { NvRegWakeUpFlags, 0x07777 },
  656. { 0, 0 }
  657. };
  658. struct nv_skb_map {
  659. struct sk_buff *skb;
  660. dma_addr_t dma;
  661. unsigned int dma_len:31;
  662. unsigned int dma_single:1;
  663. struct ring_desc_ex *first_tx_desc;
  664. struct nv_skb_map *next_tx_ctx;
  665. };
  666. /*
  667. * SMP locking:
  668. * All hardware access under netdev_priv(dev)->lock, except the performance
  669. * critical parts:
  670. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  671. * by the arch code for interrupts.
  672. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  673. * needs netdev_priv(dev)->lock :-(
  674. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  675. *
  676. * Hardware stats updates are protected by hwstats_lock:
  677. * - updated by nv_do_stats_poll (timer). This is meant to avoid
  678. * integer wraparound in the NIC stats registers, at low frequency
  679. * (0.1 Hz)
  680. * - updated by nv_get_ethtool_stats + nv_get_stats64
  681. *
  682. * Software stats are accessed only through 64b synchronization points
  683. * and are not subject to other synchronization techniques (single
  684. * update thread on the TX or RX paths).
  685. */
  686. /* in dev: base, irq */
  687. struct fe_priv {
  688. spinlock_t lock;
  689. struct net_device *dev;
  690. struct napi_struct napi;
  691. /* hardware stats are updated in syscall and timer */
  692. spinlock_t hwstats_lock;
  693. struct nv_ethtool_stats estats;
  694. int in_shutdown;
  695. u32 linkspeed;
  696. int duplex;
  697. int autoneg;
  698. int fixed_mode;
  699. int phyaddr;
  700. int wolenabled;
  701. unsigned int phy_oui;
  702. unsigned int phy_model;
  703. unsigned int phy_rev;
  704. u16 gigabit;
  705. int intr_test;
  706. int recover_error;
  707. int quiet_count;
  708. /* General data: RO fields */
  709. dma_addr_t ring_addr;
  710. struct pci_dev *pci_dev;
  711. u32 orig_mac[2];
  712. u32 events;
  713. u32 irqmask;
  714. u32 desc_ver;
  715. u32 txrxctl_bits;
  716. u32 vlanctl_bits;
  717. u32 driver_data;
  718. u32 device_id;
  719. u32 register_size;
  720. u32 mac_in_use;
  721. int mgmt_version;
  722. int mgmt_sema;
  723. void __iomem *base;
  724. /* rx specific fields.
  725. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  726. */
  727. union ring_type get_rx, put_rx, first_rx, last_rx;
  728. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  729. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  730. struct nv_skb_map *rx_skb;
  731. union ring_type rx_ring;
  732. unsigned int rx_buf_sz;
  733. unsigned int pkt_limit;
  734. struct timer_list oom_kick;
  735. struct timer_list nic_poll;
  736. struct timer_list stats_poll;
  737. u32 nic_poll_irq;
  738. int rx_ring_size;
  739. /* RX software stats */
  740. struct u64_stats_sync swstats_rx_syncp;
  741. u64 stat_rx_packets;
  742. u64 stat_rx_bytes; /* not always available in HW */
  743. u64 stat_rx_missed_errors;
  744. u64 stat_rx_dropped;
  745. /* media detection workaround.
  746. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  747. */
  748. int need_linktimer;
  749. unsigned long link_timeout;
  750. /*
  751. * tx specific fields.
  752. */
  753. union ring_type get_tx, put_tx, first_tx, last_tx;
  754. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  755. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  756. struct nv_skb_map *tx_skb;
  757. union ring_type tx_ring;
  758. u32 tx_flags;
  759. int tx_ring_size;
  760. int tx_limit;
  761. u32 tx_pkts_in_progress;
  762. struct nv_skb_map *tx_change_owner;
  763. struct nv_skb_map *tx_end_flip;
  764. int tx_stop;
  765. /* TX software stats */
  766. struct u64_stats_sync swstats_tx_syncp;
  767. u64 stat_tx_packets; /* not always available in HW */
  768. u64 stat_tx_bytes;
  769. u64 stat_tx_dropped;
  770. /* msi/msi-x fields */
  771. u32 msi_flags;
  772. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  773. /* flow control */
  774. u32 pause_flags;
  775. /* power saved state */
  776. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  777. /* for different msi-x irq type */
  778. char name_rx[IFNAMSIZ + 3]; /* -rx */
  779. char name_tx[IFNAMSIZ + 3]; /* -tx */
  780. char name_other[IFNAMSIZ + 6]; /* -other */
  781. };
  782. /*
  783. * Maximum number of loops until we assume that a bit in the irq mask
  784. * is stuck. Overridable with module param.
  785. */
  786. static int max_interrupt_work = 4;
  787. /*
  788. * Optimization can be either throuput mode or cpu mode
  789. *
  790. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  791. * CPU Mode: Interrupts are controlled by a timer.
  792. */
  793. enum {
  794. NV_OPTIMIZATION_MODE_THROUGHPUT,
  795. NV_OPTIMIZATION_MODE_CPU,
  796. NV_OPTIMIZATION_MODE_DYNAMIC
  797. };
  798. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  799. /*
  800. * Poll interval for timer irq
  801. *
  802. * This interval determines how frequent an interrupt is generated.
  803. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  804. * Min = 0, and Max = 65535
  805. */
  806. static int poll_interval = -1;
  807. /*
  808. * MSI interrupts
  809. */
  810. enum {
  811. NV_MSI_INT_DISABLED,
  812. NV_MSI_INT_ENABLED
  813. };
  814. static int msi = NV_MSI_INT_ENABLED;
  815. /*
  816. * MSIX interrupts
  817. */
  818. enum {
  819. NV_MSIX_INT_DISABLED,
  820. NV_MSIX_INT_ENABLED
  821. };
  822. static int msix = NV_MSIX_INT_ENABLED;
  823. /*
  824. * DMA 64bit
  825. */
  826. enum {
  827. NV_DMA_64BIT_DISABLED,
  828. NV_DMA_64BIT_ENABLED
  829. };
  830. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  831. /*
  832. * Debug output control for tx_timeout
  833. */
  834. static bool debug_tx_timeout = false;
  835. /*
  836. * Crossover Detection
  837. * Realtek 8201 phy + some OEM boards do not work properly.
  838. */
  839. enum {
  840. NV_CROSSOVER_DETECTION_DISABLED,
  841. NV_CROSSOVER_DETECTION_ENABLED
  842. };
  843. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  844. /*
  845. * Power down phy when interface is down (persists through reboot;
  846. * older Linux and other OSes may not power it up again)
  847. */
  848. static int phy_power_down;
  849. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  850. {
  851. return netdev_priv(dev);
  852. }
  853. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  854. {
  855. return ((struct fe_priv *)netdev_priv(dev))->base;
  856. }
  857. static inline void pci_push(u8 __iomem *base)
  858. {
  859. /* force out pending posted writes */
  860. readl(base);
  861. }
  862. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  863. {
  864. return le32_to_cpu(prd->flaglen)
  865. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  866. }
  867. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  868. {
  869. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  870. }
  871. static bool nv_optimized(struct fe_priv *np)
  872. {
  873. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  874. return false;
  875. return true;
  876. }
  877. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  878. int delay, int delaymax)
  879. {
  880. u8 __iomem *base = get_hwbase(dev);
  881. pci_push(base);
  882. do {
  883. udelay(delay);
  884. delaymax -= delay;
  885. if (delaymax < 0)
  886. return 1;
  887. } while ((readl(base + offset) & mask) != target);
  888. return 0;
  889. }
  890. #define NV_SETUP_RX_RING 0x01
  891. #define NV_SETUP_TX_RING 0x02
  892. static inline u32 dma_low(dma_addr_t addr)
  893. {
  894. return addr;
  895. }
  896. static inline u32 dma_high(dma_addr_t addr)
  897. {
  898. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  899. }
  900. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  901. {
  902. struct fe_priv *np = get_nvpriv(dev);
  903. u8 __iomem *base = get_hwbase(dev);
  904. if (!nv_optimized(np)) {
  905. if (rxtx_flags & NV_SETUP_RX_RING)
  906. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  907. if (rxtx_flags & NV_SETUP_TX_RING)
  908. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  909. } else {
  910. if (rxtx_flags & NV_SETUP_RX_RING) {
  911. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  912. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  913. }
  914. if (rxtx_flags & NV_SETUP_TX_RING) {
  915. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  916. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  917. }
  918. }
  919. }
  920. static void free_rings(struct net_device *dev)
  921. {
  922. struct fe_priv *np = get_nvpriv(dev);
  923. if (!nv_optimized(np)) {
  924. if (np->rx_ring.orig)
  925. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  926. np->rx_ring.orig, np->ring_addr);
  927. } else {
  928. if (np->rx_ring.ex)
  929. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  930. np->rx_ring.ex, np->ring_addr);
  931. }
  932. kfree(np->rx_skb);
  933. kfree(np->tx_skb);
  934. }
  935. static int using_multi_irqs(struct net_device *dev)
  936. {
  937. struct fe_priv *np = get_nvpriv(dev);
  938. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  939. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  940. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  941. return 0;
  942. else
  943. return 1;
  944. }
  945. static void nv_txrx_gate(struct net_device *dev, bool gate)
  946. {
  947. struct fe_priv *np = get_nvpriv(dev);
  948. u8 __iomem *base = get_hwbase(dev);
  949. u32 powerstate;
  950. if (!np->mac_in_use &&
  951. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  952. powerstate = readl(base + NvRegPowerState2);
  953. if (gate)
  954. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  955. else
  956. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  957. writel(powerstate, base + NvRegPowerState2);
  958. }
  959. }
  960. static void nv_enable_irq(struct net_device *dev)
  961. {
  962. struct fe_priv *np = get_nvpriv(dev);
  963. if (!using_multi_irqs(dev)) {
  964. if (np->msi_flags & NV_MSI_X_ENABLED)
  965. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  966. else
  967. enable_irq(np->pci_dev->irq);
  968. } else {
  969. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  970. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  971. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  972. }
  973. }
  974. static void nv_disable_irq(struct net_device *dev)
  975. {
  976. struct fe_priv *np = get_nvpriv(dev);
  977. if (!using_multi_irqs(dev)) {
  978. if (np->msi_flags & NV_MSI_X_ENABLED)
  979. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  980. else
  981. disable_irq(np->pci_dev->irq);
  982. } else {
  983. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  984. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  985. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  986. }
  987. }
  988. /* In MSIX mode, a write to irqmask behaves as XOR */
  989. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  990. {
  991. u8 __iomem *base = get_hwbase(dev);
  992. writel(mask, base + NvRegIrqMask);
  993. }
  994. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  995. {
  996. struct fe_priv *np = get_nvpriv(dev);
  997. u8 __iomem *base = get_hwbase(dev);
  998. if (np->msi_flags & NV_MSI_X_ENABLED) {
  999. writel(mask, base + NvRegIrqMask);
  1000. } else {
  1001. if (np->msi_flags & NV_MSI_ENABLED)
  1002. writel(0, base + NvRegMSIIrqMask);
  1003. writel(0, base + NvRegIrqMask);
  1004. }
  1005. }
  1006. static void nv_napi_enable(struct net_device *dev)
  1007. {
  1008. struct fe_priv *np = get_nvpriv(dev);
  1009. napi_enable(&np->napi);
  1010. }
  1011. static void nv_napi_disable(struct net_device *dev)
  1012. {
  1013. struct fe_priv *np = get_nvpriv(dev);
  1014. napi_disable(&np->napi);
  1015. }
  1016. #define MII_READ (-1)
  1017. /* mii_rw: read/write a register on the PHY.
  1018. *
  1019. * Caller must guarantee serialization
  1020. */
  1021. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  1022. {
  1023. u8 __iomem *base = get_hwbase(dev);
  1024. u32 reg;
  1025. int retval;
  1026. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1027. reg = readl(base + NvRegMIIControl);
  1028. if (reg & NVREG_MIICTL_INUSE) {
  1029. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1030. udelay(NV_MIIBUSY_DELAY);
  1031. }
  1032. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1033. if (value != MII_READ) {
  1034. writel(value, base + NvRegMIIData);
  1035. reg |= NVREG_MIICTL_WRITE;
  1036. }
  1037. writel(reg, base + NvRegMIIControl);
  1038. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1039. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1040. retval = -1;
  1041. } else if (value != MII_READ) {
  1042. /* it was a write operation - fewer failures are detectable */
  1043. retval = 0;
  1044. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1045. retval = -1;
  1046. } else {
  1047. retval = readl(base + NvRegMIIData);
  1048. }
  1049. return retval;
  1050. }
  1051. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1052. {
  1053. struct fe_priv *np = netdev_priv(dev);
  1054. u32 miicontrol;
  1055. unsigned int tries = 0;
  1056. miicontrol = BMCR_RESET | bmcr_setup;
  1057. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1058. return -1;
  1059. /* wait for 500ms */
  1060. msleep(500);
  1061. /* must wait till reset is deasserted */
  1062. while (miicontrol & BMCR_RESET) {
  1063. usleep_range(10000, 20000);
  1064. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1065. /* FIXME: 100 tries seem excessive */
  1066. if (tries++ > 100)
  1067. return -1;
  1068. }
  1069. return 0;
  1070. }
  1071. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1072. {
  1073. static const struct {
  1074. int reg;
  1075. int init;
  1076. } ri[] = {
  1077. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1078. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1079. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1080. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1081. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1082. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1083. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1084. };
  1085. int i;
  1086. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1087. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1088. return PHY_ERROR;
  1089. }
  1090. return 0;
  1091. }
  1092. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1093. {
  1094. u32 reg;
  1095. u8 __iomem *base = get_hwbase(dev);
  1096. u32 powerstate = readl(base + NvRegPowerState2);
  1097. /* need to perform hw phy reset */
  1098. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1099. writel(powerstate, base + NvRegPowerState2);
  1100. msleep(25);
  1101. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1102. writel(powerstate, base + NvRegPowerState2);
  1103. msleep(25);
  1104. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1105. reg |= PHY_REALTEK_INIT9;
  1106. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1107. return PHY_ERROR;
  1108. if (mii_rw(dev, np->phyaddr,
  1109. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1110. return PHY_ERROR;
  1111. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1112. if (!(reg & PHY_REALTEK_INIT11)) {
  1113. reg |= PHY_REALTEK_INIT11;
  1114. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1115. return PHY_ERROR;
  1116. }
  1117. if (mii_rw(dev, np->phyaddr,
  1118. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1119. return PHY_ERROR;
  1120. return 0;
  1121. }
  1122. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1123. {
  1124. u32 phy_reserved;
  1125. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1126. phy_reserved = mii_rw(dev, np->phyaddr,
  1127. PHY_REALTEK_INIT_REG6, MII_READ);
  1128. phy_reserved |= PHY_REALTEK_INIT7;
  1129. if (mii_rw(dev, np->phyaddr,
  1130. PHY_REALTEK_INIT_REG6, phy_reserved))
  1131. return PHY_ERROR;
  1132. }
  1133. return 0;
  1134. }
  1135. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1136. {
  1137. u32 phy_reserved;
  1138. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1139. if (mii_rw(dev, np->phyaddr,
  1140. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1141. return PHY_ERROR;
  1142. phy_reserved = mii_rw(dev, np->phyaddr,
  1143. PHY_REALTEK_INIT_REG2, MII_READ);
  1144. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1145. phy_reserved |= PHY_REALTEK_INIT3;
  1146. if (mii_rw(dev, np->phyaddr,
  1147. PHY_REALTEK_INIT_REG2, phy_reserved))
  1148. return PHY_ERROR;
  1149. if (mii_rw(dev, np->phyaddr,
  1150. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1151. return PHY_ERROR;
  1152. }
  1153. return 0;
  1154. }
  1155. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1156. u32 phyinterface)
  1157. {
  1158. u32 phy_reserved;
  1159. if (phyinterface & PHY_RGMII) {
  1160. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1161. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1162. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1163. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1164. return PHY_ERROR;
  1165. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1166. phy_reserved |= PHY_CICADA_INIT5;
  1167. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1168. return PHY_ERROR;
  1169. }
  1170. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1171. phy_reserved |= PHY_CICADA_INIT6;
  1172. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1173. return PHY_ERROR;
  1174. return 0;
  1175. }
  1176. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1177. {
  1178. u32 phy_reserved;
  1179. if (mii_rw(dev, np->phyaddr,
  1180. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1181. return PHY_ERROR;
  1182. if (mii_rw(dev, np->phyaddr,
  1183. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1184. return PHY_ERROR;
  1185. phy_reserved = mii_rw(dev, np->phyaddr,
  1186. PHY_VITESSE_INIT_REG4, MII_READ);
  1187. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1188. return PHY_ERROR;
  1189. phy_reserved = mii_rw(dev, np->phyaddr,
  1190. PHY_VITESSE_INIT_REG3, MII_READ);
  1191. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1192. phy_reserved |= PHY_VITESSE_INIT3;
  1193. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1194. return PHY_ERROR;
  1195. if (mii_rw(dev, np->phyaddr,
  1196. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1197. return PHY_ERROR;
  1198. if (mii_rw(dev, np->phyaddr,
  1199. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1200. return PHY_ERROR;
  1201. phy_reserved = mii_rw(dev, np->phyaddr,
  1202. PHY_VITESSE_INIT_REG4, MII_READ);
  1203. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1204. phy_reserved |= PHY_VITESSE_INIT3;
  1205. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1206. return PHY_ERROR;
  1207. phy_reserved = mii_rw(dev, np->phyaddr,
  1208. PHY_VITESSE_INIT_REG3, MII_READ);
  1209. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1210. return PHY_ERROR;
  1211. if (mii_rw(dev, np->phyaddr,
  1212. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1213. return PHY_ERROR;
  1214. if (mii_rw(dev, np->phyaddr,
  1215. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1216. return PHY_ERROR;
  1217. phy_reserved = mii_rw(dev, np->phyaddr,
  1218. PHY_VITESSE_INIT_REG4, MII_READ);
  1219. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1220. return PHY_ERROR;
  1221. phy_reserved = mii_rw(dev, np->phyaddr,
  1222. PHY_VITESSE_INIT_REG3, MII_READ);
  1223. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1224. phy_reserved |= PHY_VITESSE_INIT8;
  1225. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1226. return PHY_ERROR;
  1227. if (mii_rw(dev, np->phyaddr,
  1228. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1229. return PHY_ERROR;
  1230. if (mii_rw(dev, np->phyaddr,
  1231. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1232. return PHY_ERROR;
  1233. return 0;
  1234. }
  1235. static int phy_init(struct net_device *dev)
  1236. {
  1237. struct fe_priv *np = get_nvpriv(dev);
  1238. u8 __iomem *base = get_hwbase(dev);
  1239. u32 phyinterface;
  1240. u32 mii_status, mii_control, mii_control_1000, reg;
  1241. /* phy errata for E3016 phy */
  1242. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1243. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1244. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1245. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1246. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1247. pci_name(np->pci_dev));
  1248. return PHY_ERROR;
  1249. }
  1250. }
  1251. if (np->phy_oui == PHY_OUI_REALTEK) {
  1252. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1253. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1254. if (init_realtek_8211b(dev, np)) {
  1255. netdev_info(dev, "%s: phy init failed\n",
  1256. pci_name(np->pci_dev));
  1257. return PHY_ERROR;
  1258. }
  1259. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1260. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1261. if (init_realtek_8211c(dev, np)) {
  1262. netdev_info(dev, "%s: phy init failed\n",
  1263. pci_name(np->pci_dev));
  1264. return PHY_ERROR;
  1265. }
  1266. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1267. if (init_realtek_8201(dev, np)) {
  1268. netdev_info(dev, "%s: phy init failed\n",
  1269. pci_name(np->pci_dev));
  1270. return PHY_ERROR;
  1271. }
  1272. }
  1273. }
  1274. /* set advertise register */
  1275. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1276. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1277. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1278. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1279. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1280. netdev_info(dev, "%s: phy write to advertise failed\n",
  1281. pci_name(np->pci_dev));
  1282. return PHY_ERROR;
  1283. }
  1284. /* get phy interface type */
  1285. phyinterface = readl(base + NvRegPhyInterface);
  1286. /* see if gigabit phy */
  1287. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1288. if (mii_status & PHY_GIGABIT) {
  1289. np->gigabit = PHY_GIGABIT;
  1290. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1291. MII_CTRL1000, MII_READ);
  1292. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1293. if (phyinterface & PHY_RGMII)
  1294. mii_control_1000 |= ADVERTISE_1000FULL;
  1295. else
  1296. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1297. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1298. netdev_info(dev, "%s: phy init failed\n",
  1299. pci_name(np->pci_dev));
  1300. return PHY_ERROR;
  1301. }
  1302. } else
  1303. np->gigabit = 0;
  1304. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1305. mii_control |= BMCR_ANENABLE;
  1306. if (np->phy_oui == PHY_OUI_REALTEK &&
  1307. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1308. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1309. /* start autoneg since we already performed hw reset above */
  1310. mii_control |= BMCR_ANRESTART;
  1311. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1312. netdev_info(dev, "%s: phy init failed\n",
  1313. pci_name(np->pci_dev));
  1314. return PHY_ERROR;
  1315. }
  1316. } else {
  1317. /* reset the phy
  1318. * (certain phys need bmcr to be setup with reset)
  1319. */
  1320. if (phy_reset(dev, mii_control)) {
  1321. netdev_info(dev, "%s: phy reset failed\n",
  1322. pci_name(np->pci_dev));
  1323. return PHY_ERROR;
  1324. }
  1325. }
  1326. /* phy vendor specific configuration */
  1327. if ((np->phy_oui == PHY_OUI_CICADA)) {
  1328. if (init_cicada(dev, np, phyinterface)) {
  1329. netdev_info(dev, "%s: phy init failed\n",
  1330. pci_name(np->pci_dev));
  1331. return PHY_ERROR;
  1332. }
  1333. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1334. if (init_vitesse(dev, np)) {
  1335. netdev_info(dev, "%s: phy init failed\n",
  1336. pci_name(np->pci_dev));
  1337. return PHY_ERROR;
  1338. }
  1339. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1340. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1341. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1342. /* reset could have cleared these out, set them back */
  1343. if (init_realtek_8211b(dev, np)) {
  1344. netdev_info(dev, "%s: phy init failed\n",
  1345. pci_name(np->pci_dev));
  1346. return PHY_ERROR;
  1347. }
  1348. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1349. if (init_realtek_8201(dev, np) ||
  1350. init_realtek_8201_cross(dev, np)) {
  1351. netdev_info(dev, "%s: phy init failed\n",
  1352. pci_name(np->pci_dev));
  1353. return PHY_ERROR;
  1354. }
  1355. }
  1356. }
  1357. /* some phys clear out pause advertisement on reset, set it back */
  1358. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1359. /* restart auto negotiation, power down phy */
  1360. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1361. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1362. if (phy_power_down)
  1363. mii_control |= BMCR_PDOWN;
  1364. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1365. return PHY_ERROR;
  1366. return 0;
  1367. }
  1368. static void nv_start_rx(struct net_device *dev)
  1369. {
  1370. struct fe_priv *np = netdev_priv(dev);
  1371. u8 __iomem *base = get_hwbase(dev);
  1372. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1373. /* Already running? Stop it. */
  1374. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1375. rx_ctrl &= ~NVREG_RCVCTL_START;
  1376. writel(rx_ctrl, base + NvRegReceiverControl);
  1377. pci_push(base);
  1378. }
  1379. writel(np->linkspeed, base + NvRegLinkSpeed);
  1380. pci_push(base);
  1381. rx_ctrl |= NVREG_RCVCTL_START;
  1382. if (np->mac_in_use)
  1383. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1384. writel(rx_ctrl, base + NvRegReceiverControl);
  1385. pci_push(base);
  1386. }
  1387. static void nv_stop_rx(struct net_device *dev)
  1388. {
  1389. struct fe_priv *np = netdev_priv(dev);
  1390. u8 __iomem *base = get_hwbase(dev);
  1391. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1392. if (!np->mac_in_use)
  1393. rx_ctrl &= ~NVREG_RCVCTL_START;
  1394. else
  1395. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1396. writel(rx_ctrl, base + NvRegReceiverControl);
  1397. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1398. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1399. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1400. __func__);
  1401. udelay(NV_RXSTOP_DELAY2);
  1402. if (!np->mac_in_use)
  1403. writel(0, base + NvRegLinkSpeed);
  1404. }
  1405. static void nv_start_tx(struct net_device *dev)
  1406. {
  1407. struct fe_priv *np = netdev_priv(dev);
  1408. u8 __iomem *base = get_hwbase(dev);
  1409. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1410. tx_ctrl |= NVREG_XMITCTL_START;
  1411. if (np->mac_in_use)
  1412. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1413. writel(tx_ctrl, base + NvRegTransmitterControl);
  1414. pci_push(base);
  1415. }
  1416. static void nv_stop_tx(struct net_device *dev)
  1417. {
  1418. struct fe_priv *np = netdev_priv(dev);
  1419. u8 __iomem *base = get_hwbase(dev);
  1420. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1421. if (!np->mac_in_use)
  1422. tx_ctrl &= ~NVREG_XMITCTL_START;
  1423. else
  1424. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1425. writel(tx_ctrl, base + NvRegTransmitterControl);
  1426. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1427. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1428. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1429. __func__);
  1430. udelay(NV_TXSTOP_DELAY2);
  1431. if (!np->mac_in_use)
  1432. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1433. base + NvRegTransmitPoll);
  1434. }
  1435. static void nv_start_rxtx(struct net_device *dev)
  1436. {
  1437. nv_start_rx(dev);
  1438. nv_start_tx(dev);
  1439. }
  1440. static void nv_stop_rxtx(struct net_device *dev)
  1441. {
  1442. nv_stop_rx(dev);
  1443. nv_stop_tx(dev);
  1444. }
  1445. static void nv_txrx_reset(struct net_device *dev)
  1446. {
  1447. struct fe_priv *np = netdev_priv(dev);
  1448. u8 __iomem *base = get_hwbase(dev);
  1449. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1450. pci_push(base);
  1451. udelay(NV_TXRX_RESET_DELAY);
  1452. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1453. pci_push(base);
  1454. }
  1455. static void nv_mac_reset(struct net_device *dev)
  1456. {
  1457. struct fe_priv *np = netdev_priv(dev);
  1458. u8 __iomem *base = get_hwbase(dev);
  1459. u32 temp1, temp2, temp3;
  1460. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1461. pci_push(base);
  1462. /* save registers since they will be cleared on reset */
  1463. temp1 = readl(base + NvRegMacAddrA);
  1464. temp2 = readl(base + NvRegMacAddrB);
  1465. temp3 = readl(base + NvRegTransmitPoll);
  1466. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1467. pci_push(base);
  1468. udelay(NV_MAC_RESET_DELAY);
  1469. writel(0, base + NvRegMacReset);
  1470. pci_push(base);
  1471. udelay(NV_MAC_RESET_DELAY);
  1472. /* restore saved registers */
  1473. writel(temp1, base + NvRegMacAddrA);
  1474. writel(temp2, base + NvRegMacAddrB);
  1475. writel(temp3, base + NvRegTransmitPoll);
  1476. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1477. pci_push(base);
  1478. }
  1479. /* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
  1480. static void nv_update_stats(struct net_device *dev)
  1481. {
  1482. struct fe_priv *np = netdev_priv(dev);
  1483. u8 __iomem *base = get_hwbase(dev);
  1484. /* If it happens that this is run in top-half context, then
  1485. * replace the spin_lock of hwstats_lock with
  1486. * spin_lock_irqsave() in calling functions. */
  1487. WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
  1488. assert_spin_locked(&np->hwstats_lock);
  1489. /* query hardware */
  1490. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1491. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1492. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1493. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1494. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1495. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1496. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1497. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1498. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1499. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1500. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1501. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1502. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1503. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1504. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1505. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1506. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1507. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1508. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1509. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1510. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1511. np->estats.rx_packets =
  1512. np->estats.rx_unicast +
  1513. np->estats.rx_multicast +
  1514. np->estats.rx_broadcast;
  1515. np->estats.rx_errors_total =
  1516. np->estats.rx_crc_errors +
  1517. np->estats.rx_over_errors +
  1518. np->estats.rx_frame_error +
  1519. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1520. np->estats.rx_late_collision +
  1521. np->estats.rx_runt +
  1522. np->estats.rx_frame_too_long;
  1523. np->estats.tx_errors_total =
  1524. np->estats.tx_late_collision +
  1525. np->estats.tx_fifo_errors +
  1526. np->estats.tx_carrier_errors +
  1527. np->estats.tx_excess_deferral +
  1528. np->estats.tx_retry_error;
  1529. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1530. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1531. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1532. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1533. np->estats.tx_pause += readl(base + NvRegTxPause);
  1534. np->estats.rx_pause += readl(base + NvRegRxPause);
  1535. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1536. np->estats.rx_errors_total += np->estats.rx_drop_frame;
  1537. }
  1538. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1539. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1540. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1541. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1542. }
  1543. }
  1544. /*
  1545. * nv_get_stats64: dev->ndo_get_stats64 function
  1546. * Get latest stats value from the nic.
  1547. * Called with read_lock(&dev_base_lock) held for read -
  1548. * only synchronized against unregister_netdevice.
  1549. */
  1550. static struct rtnl_link_stats64*
  1551. nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
  1552. __acquires(&netdev_priv(dev)->hwstats_lock)
  1553. __releases(&netdev_priv(dev)->hwstats_lock)
  1554. {
  1555. struct fe_priv *np = netdev_priv(dev);
  1556. unsigned int syncp_start;
  1557. /*
  1558. * Note: because HW stats are not always available and for
  1559. * consistency reasons, the following ifconfig stats are
  1560. * managed by software: rx_bytes, tx_bytes, rx_packets and
  1561. * tx_packets. The related hardware stats reported by ethtool
  1562. * should be equivalent to these ifconfig stats, with 4
  1563. * additional bytes per packet (Ethernet FCS CRC), except for
  1564. * tx_packets when TSO kicks in.
  1565. */
  1566. /* software stats */
  1567. do {
  1568. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_rx_syncp);
  1569. storage->rx_packets = np->stat_rx_packets;
  1570. storage->rx_bytes = np->stat_rx_bytes;
  1571. storage->rx_dropped = np->stat_rx_dropped;
  1572. storage->rx_missed_errors = np->stat_rx_missed_errors;
  1573. } while (u64_stats_fetch_retry_bh(&np->swstats_rx_syncp, syncp_start));
  1574. do {
  1575. syncp_start = u64_stats_fetch_begin_bh(&np->swstats_tx_syncp);
  1576. storage->tx_packets = np->stat_tx_packets;
  1577. storage->tx_bytes = np->stat_tx_bytes;
  1578. storage->tx_dropped = np->stat_tx_dropped;
  1579. } while (u64_stats_fetch_retry_bh(&np->swstats_tx_syncp, syncp_start));
  1580. /* If the nic supports hw counters then retrieve latest values */
  1581. if (np->driver_data & DEV_HAS_STATISTICS_V123) {
  1582. spin_lock_bh(&np->hwstats_lock);
  1583. nv_update_stats(dev);
  1584. /* generic stats */
  1585. storage->rx_errors = np->estats.rx_errors_total;
  1586. storage->tx_errors = np->estats.tx_errors_total;
  1587. /* meaningful only when NIC supports stats v3 */
  1588. storage->multicast = np->estats.rx_multicast;
  1589. /* detailed rx_errors */
  1590. storage->rx_length_errors = np->estats.rx_length_error;
  1591. storage->rx_over_errors = np->estats.rx_over_errors;
  1592. storage->rx_crc_errors = np->estats.rx_crc_errors;
  1593. storage->rx_frame_errors = np->estats.rx_frame_align_error;
  1594. storage->rx_fifo_errors = np->estats.rx_drop_frame;
  1595. /* detailed tx_errors */
  1596. storage->tx_carrier_errors = np->estats.tx_carrier_errors;
  1597. storage->tx_fifo_errors = np->estats.tx_fifo_errors;
  1598. spin_unlock_bh(&np->hwstats_lock);
  1599. }
  1600. return storage;
  1601. }
  1602. /*
  1603. * nv_alloc_rx: fill rx ring entries.
  1604. * Return 1 if the allocations for the skbs failed and the
  1605. * rx engine is without Available descriptors
  1606. */
  1607. static int nv_alloc_rx(struct net_device *dev)
  1608. {
  1609. struct fe_priv *np = netdev_priv(dev);
  1610. struct ring_desc *less_rx;
  1611. less_rx = np->get_rx.orig;
  1612. if (less_rx-- == np->first_rx.orig)
  1613. less_rx = np->last_rx.orig;
  1614. while (np->put_rx.orig != less_rx) {
  1615. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1616. if (skb) {
  1617. np->put_rx_ctx->skb = skb;
  1618. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1619. skb->data,
  1620. skb_tailroom(skb),
  1621. PCI_DMA_FROMDEVICE);
  1622. if (pci_dma_mapping_error(np->pci_dev,
  1623. np->put_rx_ctx->dma)) {
  1624. kfree_skb(skb);
  1625. goto packet_dropped;
  1626. }
  1627. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1628. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1629. wmb();
  1630. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1631. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1632. np->put_rx.orig = np->first_rx.orig;
  1633. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1634. np->put_rx_ctx = np->first_rx_ctx;
  1635. } else {
  1636. packet_dropped:
  1637. u64_stats_update_begin(&np->swstats_rx_syncp);
  1638. np->stat_rx_dropped++;
  1639. u64_stats_update_end(&np->swstats_rx_syncp);
  1640. return 1;
  1641. }
  1642. }
  1643. return 0;
  1644. }
  1645. static int nv_alloc_rx_optimized(struct net_device *dev)
  1646. {
  1647. struct fe_priv *np = netdev_priv(dev);
  1648. struct ring_desc_ex *less_rx;
  1649. less_rx = np->get_rx.ex;
  1650. if (less_rx-- == np->first_rx.ex)
  1651. less_rx = np->last_rx.ex;
  1652. while (np->put_rx.ex != less_rx) {
  1653. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1654. if (skb) {
  1655. np->put_rx_ctx->skb = skb;
  1656. np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
  1657. skb->data,
  1658. skb_tailroom(skb),
  1659. PCI_DMA_FROMDEVICE);
  1660. if (pci_dma_mapping_error(np->pci_dev,
  1661. np->put_rx_ctx->dma)) {
  1662. kfree_skb(skb);
  1663. goto packet_dropped;
  1664. }
  1665. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1666. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1667. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1668. wmb();
  1669. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1670. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1671. np->put_rx.ex = np->first_rx.ex;
  1672. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1673. np->put_rx_ctx = np->first_rx_ctx;
  1674. } else {
  1675. packet_dropped:
  1676. u64_stats_update_begin(&np->swstats_rx_syncp);
  1677. np->stat_rx_dropped++;
  1678. u64_stats_update_end(&np->swstats_rx_syncp);
  1679. return 1;
  1680. }
  1681. }
  1682. return 0;
  1683. }
  1684. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1685. static void nv_do_rx_refill(unsigned long data)
  1686. {
  1687. struct net_device *dev = (struct net_device *) data;
  1688. struct fe_priv *np = netdev_priv(dev);
  1689. /* Just reschedule NAPI rx processing */
  1690. napi_schedule(&np->napi);
  1691. }
  1692. static void nv_init_rx(struct net_device *dev)
  1693. {
  1694. struct fe_priv *np = netdev_priv(dev);
  1695. int i;
  1696. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1697. if (!nv_optimized(np))
  1698. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1699. else
  1700. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1701. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1702. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1703. for (i = 0; i < np->rx_ring_size; i++) {
  1704. if (!nv_optimized(np)) {
  1705. np->rx_ring.orig[i].flaglen = 0;
  1706. np->rx_ring.orig[i].buf = 0;
  1707. } else {
  1708. np->rx_ring.ex[i].flaglen = 0;
  1709. np->rx_ring.ex[i].txvlan = 0;
  1710. np->rx_ring.ex[i].bufhigh = 0;
  1711. np->rx_ring.ex[i].buflow = 0;
  1712. }
  1713. np->rx_skb[i].skb = NULL;
  1714. np->rx_skb[i].dma = 0;
  1715. }
  1716. }
  1717. static void nv_init_tx(struct net_device *dev)
  1718. {
  1719. struct fe_priv *np = netdev_priv(dev);
  1720. int i;
  1721. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1722. if (!nv_optimized(np))
  1723. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1724. else
  1725. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1726. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1727. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1728. netdev_reset_queue(np->dev);
  1729. np->tx_pkts_in_progress = 0;
  1730. np->tx_change_owner = NULL;
  1731. np->tx_end_flip = NULL;
  1732. np->tx_stop = 0;
  1733. for (i = 0; i < np->tx_ring_size; i++) {
  1734. if (!nv_optimized(np)) {
  1735. np->tx_ring.orig[i].flaglen = 0;
  1736. np->tx_ring.orig[i].buf = 0;
  1737. } else {
  1738. np->tx_ring.ex[i].flaglen = 0;
  1739. np->tx_ring.ex[i].txvlan = 0;
  1740. np->tx_ring.ex[i].bufhigh = 0;
  1741. np->tx_ring.ex[i].buflow = 0;
  1742. }
  1743. np->tx_skb[i].skb = NULL;
  1744. np->tx_skb[i].dma = 0;
  1745. np->tx_skb[i].dma_len = 0;
  1746. np->tx_skb[i].dma_single = 0;
  1747. np->tx_skb[i].first_tx_desc = NULL;
  1748. np->tx_skb[i].next_tx_ctx = NULL;
  1749. }
  1750. }
  1751. static int nv_init_ring(struct net_device *dev)
  1752. {
  1753. struct fe_priv *np = netdev_priv(dev);
  1754. nv_init_tx(dev);
  1755. nv_init_rx(dev);
  1756. if (!nv_optimized(np))
  1757. return nv_alloc_rx(dev);
  1758. else
  1759. return nv_alloc_rx_optimized(dev);
  1760. }
  1761. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1762. {
  1763. if (tx_skb->dma) {
  1764. if (tx_skb->dma_single)
  1765. pci_unmap_single(np->pci_dev, tx_skb->dma,
  1766. tx_skb->dma_len,
  1767. PCI_DMA_TODEVICE);
  1768. else
  1769. pci_unmap_page(np->pci_dev, tx_skb->dma,
  1770. tx_skb->dma_len,
  1771. PCI_DMA_TODEVICE);
  1772. tx_skb->dma = 0;
  1773. }
  1774. }
  1775. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1776. {
  1777. nv_unmap_txskb(np, tx_skb);
  1778. if (tx_skb->skb) {
  1779. dev_kfree_skb_any(tx_skb->skb);
  1780. tx_skb->skb = NULL;
  1781. return 1;
  1782. }
  1783. return 0;
  1784. }
  1785. static void nv_drain_tx(struct net_device *dev)
  1786. {
  1787. struct fe_priv *np = netdev_priv(dev);
  1788. unsigned int i;
  1789. for (i = 0; i < np->tx_ring_size; i++) {
  1790. if (!nv_optimized(np)) {
  1791. np->tx_ring.orig[i].flaglen = 0;
  1792. np->tx_ring.orig[i].buf = 0;
  1793. } else {
  1794. np->tx_ring.ex[i].flaglen = 0;
  1795. np->tx_ring.ex[i].txvlan = 0;
  1796. np->tx_ring.ex[i].bufhigh = 0;
  1797. np->tx_ring.ex[i].buflow = 0;
  1798. }
  1799. if (nv_release_txskb(np, &np->tx_skb[i])) {
  1800. u64_stats_update_begin(&np->swstats_tx_syncp);
  1801. np->stat_tx_dropped++;
  1802. u64_stats_update_end(&np->swstats_tx_syncp);
  1803. }
  1804. np->tx_skb[i].dma = 0;
  1805. np->tx_skb[i].dma_len = 0;
  1806. np->tx_skb[i].dma_single = 0;
  1807. np->tx_skb[i].first_tx_desc = NULL;
  1808. np->tx_skb[i].next_tx_ctx = NULL;
  1809. }
  1810. np->tx_pkts_in_progress = 0;
  1811. np->tx_change_owner = NULL;
  1812. np->tx_end_flip = NULL;
  1813. }
  1814. static void nv_drain_rx(struct net_device *dev)
  1815. {
  1816. struct fe_priv *np = netdev_priv(dev);
  1817. int i;
  1818. for (i = 0; i < np->rx_ring_size; i++) {
  1819. if (!nv_optimized(np)) {
  1820. np->rx_ring.orig[i].flaglen = 0;
  1821. np->rx_ring.orig[i].buf = 0;
  1822. } else {
  1823. np->rx_ring.ex[i].flaglen = 0;
  1824. np->rx_ring.ex[i].txvlan = 0;
  1825. np->rx_ring.ex[i].bufhigh = 0;
  1826. np->rx_ring.ex[i].buflow = 0;
  1827. }
  1828. wmb();
  1829. if (np->rx_skb[i].skb) {
  1830. pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
  1831. (skb_end_pointer(np->rx_skb[i].skb) -
  1832. np->rx_skb[i].skb->data),
  1833. PCI_DMA_FROMDEVICE);
  1834. dev_kfree_skb(np->rx_skb[i].skb);
  1835. np->rx_skb[i].skb = NULL;
  1836. }
  1837. }
  1838. }
  1839. static void nv_drain_rxtx(struct net_device *dev)
  1840. {
  1841. nv_drain_tx(dev);
  1842. nv_drain_rx(dev);
  1843. }
  1844. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1845. {
  1846. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1847. }
  1848. static void nv_legacybackoff_reseed(struct net_device *dev)
  1849. {
  1850. u8 __iomem *base = get_hwbase(dev);
  1851. u32 reg;
  1852. u32 low;
  1853. int tx_status = 0;
  1854. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1855. get_random_bytes(&low, sizeof(low));
  1856. reg |= low & NVREG_SLOTTIME_MASK;
  1857. /* Need to stop tx before change takes effect.
  1858. * Caller has already gained np->lock.
  1859. */
  1860. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1861. if (tx_status)
  1862. nv_stop_tx(dev);
  1863. nv_stop_rx(dev);
  1864. writel(reg, base + NvRegSlotTime);
  1865. if (tx_status)
  1866. nv_start_tx(dev);
  1867. nv_start_rx(dev);
  1868. }
  1869. /* Gear Backoff Seeds */
  1870. #define BACKOFF_SEEDSET_ROWS 8
  1871. #define BACKOFF_SEEDSET_LFSRS 15
  1872. /* Known Good seed sets */
  1873. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1874. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1875. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1876. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1877. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1878. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1879. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1880. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1881. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1882. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1883. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1884. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1885. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1886. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1887. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1888. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1889. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1890. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1891. static void nv_gear_backoff_reseed(struct net_device *dev)
  1892. {
  1893. u8 __iomem *base = get_hwbase(dev);
  1894. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1895. u32 temp, seedset, combinedSeed;
  1896. int i;
  1897. /* Setup seed for free running LFSR */
  1898. /* We are going to read the time stamp counter 3 times
  1899. and swizzle bits around to increase randomness */
  1900. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1901. miniseed1 &= 0x0fff;
  1902. if (miniseed1 == 0)
  1903. miniseed1 = 0xabc;
  1904. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1905. miniseed2 &= 0x0fff;
  1906. if (miniseed2 == 0)
  1907. miniseed2 = 0xabc;
  1908. miniseed2_reversed =
  1909. ((miniseed2 & 0xF00) >> 8) |
  1910. (miniseed2 & 0x0F0) |
  1911. ((miniseed2 & 0x00F) << 8);
  1912. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1913. miniseed3 &= 0x0fff;
  1914. if (miniseed3 == 0)
  1915. miniseed3 = 0xabc;
  1916. miniseed3_reversed =
  1917. ((miniseed3 & 0xF00) >> 8) |
  1918. (miniseed3 & 0x0F0) |
  1919. ((miniseed3 & 0x00F) << 8);
  1920. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1921. (miniseed2 ^ miniseed3_reversed);
  1922. /* Seeds can not be zero */
  1923. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1924. combinedSeed |= 0x08;
  1925. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1926. combinedSeed |= 0x8000;
  1927. /* No need to disable tx here */
  1928. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1929. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1930. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1931. writel(temp, base + NvRegBackOffControl);
  1932. /* Setup seeds for all gear LFSRs. */
  1933. get_random_bytes(&seedset, sizeof(seedset));
  1934. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1935. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1936. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1937. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1938. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1939. writel(temp, base + NvRegBackOffControl);
  1940. }
  1941. }
  1942. /*
  1943. * nv_start_xmit: dev->hard_start_xmit function
  1944. * Called with netif_tx_lock held.
  1945. */
  1946. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1947. {
  1948. struct fe_priv *np = netdev_priv(dev);
  1949. u32 tx_flags = 0;
  1950. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1951. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1952. unsigned int i;
  1953. u32 offset = 0;
  1954. u32 bcnt;
  1955. u32 size = skb_headlen(skb);
  1956. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1957. u32 empty_slots;
  1958. struct ring_desc *put_tx;
  1959. struct ring_desc *start_tx;
  1960. struct ring_desc *prev_tx;
  1961. struct nv_skb_map *prev_tx_ctx;
  1962. unsigned long flags;
  1963. /* add fragments to entries count */
  1964. for (i = 0; i < fragments; i++) {
  1965. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1966. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1967. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1968. }
  1969. spin_lock_irqsave(&np->lock, flags);
  1970. empty_slots = nv_get_empty_tx_slots(np);
  1971. if (unlikely(empty_slots <= entries)) {
  1972. netif_stop_queue(dev);
  1973. np->tx_stop = 1;
  1974. spin_unlock_irqrestore(&np->lock, flags);
  1975. return NETDEV_TX_BUSY;
  1976. }
  1977. spin_unlock_irqrestore(&np->lock, flags);
  1978. start_tx = put_tx = np->put_tx.orig;
  1979. /* setup the header buffer */
  1980. do {
  1981. prev_tx = put_tx;
  1982. prev_tx_ctx = np->put_tx_ctx;
  1983. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1984. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  1985. PCI_DMA_TODEVICE);
  1986. if (pci_dma_mapping_error(np->pci_dev,
  1987. np->put_tx_ctx->dma)) {
  1988. /* on DMA mapping error - drop the packet */
  1989. kfree_skb(skb);
  1990. u64_stats_update_begin(&np->swstats_tx_syncp);
  1991. np->stat_tx_dropped++;
  1992. u64_stats_update_end(&np->swstats_tx_syncp);
  1993. return NETDEV_TX_OK;
  1994. }
  1995. np->put_tx_ctx->dma_len = bcnt;
  1996. np->put_tx_ctx->dma_single = 1;
  1997. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  1998. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  1999. tx_flags = np->tx_flags;
  2000. offset += bcnt;
  2001. size -= bcnt;
  2002. if (unlikely(put_tx++ == np->last_tx.orig))
  2003. put_tx = np->first_tx.orig;
  2004. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2005. np->put_tx_ctx = np->first_tx_ctx;
  2006. } while (size);
  2007. /* setup the fragments */
  2008. for (i = 0; i < fragments; i++) {
  2009. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2010. u32 frag_size = skb_frag_size(frag);
  2011. offset = 0;
  2012. do {
  2013. prev_tx = put_tx;
  2014. prev_tx_ctx = np->put_tx_ctx;
  2015. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2016. np->put_tx_ctx->dma = skb_frag_dma_map(
  2017. &np->pci_dev->dev,
  2018. frag, offset,
  2019. bcnt,
  2020. DMA_TO_DEVICE);
  2021. np->put_tx_ctx->dma_len = bcnt;
  2022. np->put_tx_ctx->dma_single = 0;
  2023. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  2024. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2025. offset += bcnt;
  2026. frag_size -= bcnt;
  2027. if (unlikely(put_tx++ == np->last_tx.orig))
  2028. put_tx = np->first_tx.orig;
  2029. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2030. np->put_tx_ctx = np->first_tx_ctx;
  2031. } while (frag_size);
  2032. }
  2033. /* set last fragment flag */
  2034. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  2035. /* save skb in this slot's context area */
  2036. prev_tx_ctx->skb = skb;
  2037. if (skb_is_gso(skb))
  2038. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2039. else
  2040. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2041. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2042. spin_lock_irqsave(&np->lock, flags);
  2043. /* set tx flags */
  2044. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2045. netdev_sent_queue(np->dev, skb->len);
  2046. skb_tx_timestamp(skb);
  2047. np->put_tx.orig = put_tx;
  2048. spin_unlock_irqrestore(&np->lock, flags);
  2049. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2050. return NETDEV_TX_OK;
  2051. }
  2052. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  2053. struct net_device *dev)
  2054. {
  2055. struct fe_priv *np = netdev_priv(dev);
  2056. u32 tx_flags = 0;
  2057. u32 tx_flags_extra;
  2058. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2059. unsigned int i;
  2060. u32 offset = 0;
  2061. u32 bcnt;
  2062. u32 size = skb_headlen(skb);
  2063. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2064. u32 empty_slots;
  2065. struct ring_desc_ex *put_tx;
  2066. struct ring_desc_ex *start_tx;
  2067. struct ring_desc_ex *prev_tx;
  2068. struct nv_skb_map *prev_tx_ctx;
  2069. struct nv_skb_map *start_tx_ctx;
  2070. unsigned long flags;
  2071. /* add fragments to entries count */
  2072. for (i = 0; i < fragments; i++) {
  2073. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  2074. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  2075. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2076. }
  2077. spin_lock_irqsave(&np->lock, flags);
  2078. empty_slots = nv_get_empty_tx_slots(np);
  2079. if (unlikely(empty_slots <= entries)) {
  2080. netif_stop_queue(dev);
  2081. np->tx_stop = 1;
  2082. spin_unlock_irqrestore(&np->lock, flags);
  2083. return NETDEV_TX_BUSY;
  2084. }
  2085. spin_unlock_irqrestore(&np->lock, flags);
  2086. start_tx = put_tx = np->put_tx.ex;
  2087. start_tx_ctx = np->put_tx_ctx;
  2088. /* setup the header buffer */
  2089. do {
  2090. prev_tx = put_tx;
  2091. prev_tx_ctx = np->put_tx_ctx;
  2092. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2093. np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
  2094. PCI_DMA_TODEVICE);
  2095. if (pci_dma_mapping_error(np->pci_dev,
  2096. np->put_tx_ctx->dma)) {
  2097. /* on DMA mapping error - drop the packet */
  2098. kfree_skb(skb);
  2099. u64_stats_update_begin(&np->swstats_tx_syncp);
  2100. np->stat_tx_dropped++;
  2101. u64_stats_update_end(&np->swstats_tx_syncp);
  2102. return NETDEV_TX_OK;
  2103. }
  2104. np->put_tx_ctx->dma_len = bcnt;
  2105. np->put_tx_ctx->dma_single = 1;
  2106. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2107. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2108. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2109. tx_flags = NV_TX2_VALID;
  2110. offset += bcnt;
  2111. size -= bcnt;
  2112. if (unlikely(put_tx++ == np->last_tx.ex))
  2113. put_tx = np->first_tx.ex;
  2114. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2115. np->put_tx_ctx = np->first_tx_ctx;
  2116. } while (size);
  2117. /* setup the fragments */
  2118. for (i = 0; i < fragments; i++) {
  2119. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2120. u32 frag_size = skb_frag_size(frag);
  2121. offset = 0;
  2122. do {
  2123. prev_tx = put_tx;
  2124. prev_tx_ctx = np->put_tx_ctx;
  2125. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2126. np->put_tx_ctx->dma = skb_frag_dma_map(
  2127. &np->pci_dev->dev,
  2128. frag, offset,
  2129. bcnt,
  2130. DMA_TO_DEVICE);
  2131. np->put_tx_ctx->dma_len = bcnt;
  2132. np->put_tx_ctx->dma_single = 0;
  2133. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2134. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2135. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2136. offset += bcnt;
  2137. frag_size -= bcnt;
  2138. if (unlikely(put_tx++ == np->last_tx.ex))
  2139. put_tx = np->first_tx.ex;
  2140. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2141. np->put_tx_ctx = np->first_tx_ctx;
  2142. } while (frag_size);
  2143. }
  2144. /* set last fragment flag */
  2145. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2146. /* save skb in this slot's context area */
  2147. prev_tx_ctx->skb = skb;
  2148. if (skb_is_gso(skb))
  2149. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2150. else
  2151. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2152. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2153. /* vlan tag */
  2154. if (vlan_tx_tag_present(skb))
  2155. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2156. vlan_tx_tag_get(skb));
  2157. else
  2158. start_tx->txvlan = 0;
  2159. spin_lock_irqsave(&np->lock, flags);
  2160. if (np->tx_limit) {
  2161. /* Limit the number of outstanding tx. Setup all fragments, but
  2162. * do not set the VALID bit on the first descriptor. Save a pointer
  2163. * to that descriptor and also for next skb_map element.
  2164. */
  2165. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2166. if (!np->tx_change_owner)
  2167. np->tx_change_owner = start_tx_ctx;
  2168. /* remove VALID bit */
  2169. tx_flags &= ~NV_TX2_VALID;
  2170. start_tx_ctx->first_tx_desc = start_tx;
  2171. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2172. np->tx_end_flip = np->put_tx_ctx;
  2173. } else {
  2174. np->tx_pkts_in_progress++;
  2175. }
  2176. }
  2177. /* set tx flags */
  2178. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2179. netdev_sent_queue(np->dev, skb->len);
  2180. skb_tx_timestamp(skb);
  2181. np->put_tx.ex = put_tx;
  2182. spin_unlock_irqrestore(&np->lock, flags);
  2183. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2184. return NETDEV_TX_OK;
  2185. }
  2186. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2187. {
  2188. struct fe_priv *np = netdev_priv(dev);
  2189. np->tx_pkts_in_progress--;
  2190. if (np->tx_change_owner) {
  2191. np->tx_change_owner->first_tx_desc->flaglen |=
  2192. cpu_to_le32(NV_TX2_VALID);
  2193. np->tx_pkts_in_progress++;
  2194. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2195. if (np->tx_change_owner == np->tx_end_flip)
  2196. np->tx_change_owner = NULL;
  2197. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2198. }
  2199. }
  2200. /*
  2201. * nv_tx_done: check for completed packets, release the skbs.
  2202. *
  2203. * Caller must own np->lock.
  2204. */
  2205. static int nv_tx_done(struct net_device *dev, int limit)
  2206. {
  2207. struct fe_priv *np = netdev_priv(dev);
  2208. u32 flags;
  2209. int tx_work = 0;
  2210. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2211. unsigned int bytes_compl = 0;
  2212. while ((np->get_tx.orig != np->put_tx.orig) &&
  2213. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2214. (tx_work < limit)) {
  2215. nv_unmap_txskb(np, np->get_tx_ctx);
  2216. if (np->desc_ver == DESC_VER_1) {
  2217. if (flags & NV_TX_LASTPACKET) {
  2218. if (flags & NV_TX_ERROR) {
  2219. if ((flags & NV_TX_RETRYERROR)
  2220. && !(flags & NV_TX_RETRYCOUNT_MASK))
  2221. nv_legacybackoff_reseed(dev);
  2222. } else {
  2223. u64_stats_update_begin(&np->swstats_tx_syncp);
  2224. np->stat_tx_packets++;
  2225. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2226. u64_stats_update_end(&np->swstats_tx_syncp);
  2227. }
  2228. bytes_compl += np->get_tx_ctx->skb->len;
  2229. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2230. np->get_tx_ctx->skb = NULL;
  2231. tx_work++;
  2232. }
  2233. } else {
  2234. if (flags & NV_TX2_LASTPACKET) {
  2235. if (flags & NV_TX2_ERROR) {
  2236. if ((flags & NV_TX2_RETRYERROR)
  2237. && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2238. nv_legacybackoff_reseed(dev);
  2239. } else {
  2240. u64_stats_update_begin(&np->swstats_tx_syncp);
  2241. np->stat_tx_packets++;
  2242. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2243. u64_stats_update_end(&np->swstats_tx_syncp);
  2244. }
  2245. bytes_compl += np->get_tx_ctx->skb->len;
  2246. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2247. np->get_tx_ctx->skb = NULL;
  2248. tx_work++;
  2249. }
  2250. }
  2251. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2252. np->get_tx.orig = np->first_tx.orig;
  2253. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2254. np->get_tx_ctx = np->first_tx_ctx;
  2255. }
  2256. netdev_completed_queue(np->dev, tx_work, bytes_compl);
  2257. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2258. np->tx_stop = 0;
  2259. netif_wake_queue(dev);
  2260. }
  2261. return tx_work;
  2262. }
  2263. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2264. {
  2265. struct fe_priv *np = netdev_priv(dev);
  2266. u32 flags;
  2267. int tx_work = 0;
  2268. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2269. unsigned long bytes_cleaned = 0;
  2270. while ((np->get_tx.ex != np->put_tx.ex) &&
  2271. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2272. (tx_work < limit)) {
  2273. nv_unmap_txskb(np, np->get_tx_ctx);
  2274. if (flags & NV_TX2_LASTPACKET) {
  2275. if (flags & NV_TX2_ERROR) {
  2276. if ((flags & NV_TX2_RETRYERROR)
  2277. && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2278. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2279. nv_gear_backoff_reseed(dev);
  2280. else
  2281. nv_legacybackoff_reseed(dev);
  2282. }
  2283. } else {
  2284. u64_stats_update_begin(&np->swstats_tx_syncp);
  2285. np->stat_tx_packets++;
  2286. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2287. u64_stats_update_end(&np->swstats_tx_syncp);
  2288. }
  2289. bytes_cleaned += np->get_tx_ctx->skb->len;
  2290. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2291. np->get_tx_ctx->skb = NULL;
  2292. tx_work++;
  2293. if (np->tx_limit)
  2294. nv_tx_flip_ownership(dev);
  2295. }
  2296. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2297. np->get_tx.ex = np->first_tx.ex;
  2298. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2299. np->get_tx_ctx = np->first_tx_ctx;
  2300. }
  2301. netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
  2302. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2303. np->tx_stop = 0;
  2304. netif_wake_queue(dev);
  2305. }
  2306. return tx_work;
  2307. }
  2308. /*
  2309. * nv_tx_timeout: dev->tx_timeout function
  2310. * Called with netif_tx_lock held.
  2311. */
  2312. static void nv_tx_timeout(struct net_device *dev)
  2313. {
  2314. struct fe_priv *np = netdev_priv(dev);
  2315. u8 __iomem *base = get_hwbase(dev);
  2316. u32 status;
  2317. union ring_type put_tx;
  2318. int saved_tx_limit;
  2319. if (np->msi_flags & NV_MSI_X_ENABLED)
  2320. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2321. else
  2322. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2323. netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
  2324. if (unlikely(debug_tx_timeout)) {
  2325. int i;
  2326. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2327. netdev_info(dev, "Dumping tx registers\n");
  2328. for (i = 0; i <= np->register_size; i += 32) {
  2329. netdev_info(dev,
  2330. "%3x: %08x %08x %08x %08x "
  2331. "%08x %08x %08x %08x\n",
  2332. i,
  2333. readl(base + i + 0), readl(base + i + 4),
  2334. readl(base + i + 8), readl(base + i + 12),
  2335. readl(base + i + 16), readl(base + i + 20),
  2336. readl(base + i + 24), readl(base + i + 28));
  2337. }
  2338. netdev_info(dev, "Dumping tx ring\n");
  2339. for (i = 0; i < np->tx_ring_size; i += 4) {
  2340. if (!nv_optimized(np)) {
  2341. netdev_info(dev,
  2342. "%03x: %08x %08x // %08x %08x "
  2343. "// %08x %08x // %08x %08x\n",
  2344. i,
  2345. le32_to_cpu(np->tx_ring.orig[i].buf),
  2346. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2347. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2348. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2349. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2350. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2351. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2352. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2353. } else {
  2354. netdev_info(dev,
  2355. "%03x: %08x %08x %08x "
  2356. "// %08x %08x %08x "
  2357. "// %08x %08x %08x "
  2358. "// %08x %08x %08x\n",
  2359. i,
  2360. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2361. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2362. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2363. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2364. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2365. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2366. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2367. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2368. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2369. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2370. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2371. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2372. }
  2373. }
  2374. }
  2375. spin_lock_irq(&np->lock);
  2376. /* 1) stop tx engine */
  2377. nv_stop_tx(dev);
  2378. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2379. saved_tx_limit = np->tx_limit;
  2380. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2381. np->tx_stop = 0; /* prevent waking tx queue */
  2382. if (!nv_optimized(np))
  2383. nv_tx_done(dev, np->tx_ring_size);
  2384. else
  2385. nv_tx_done_optimized(dev, np->tx_ring_size);
  2386. /* save current HW position */
  2387. if (np->tx_change_owner)
  2388. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2389. else
  2390. put_tx = np->put_tx;
  2391. /* 3) clear all tx state */
  2392. nv_drain_tx(dev);
  2393. nv_init_tx(dev);
  2394. /* 4) restore state to current HW position */
  2395. np->get_tx = np->put_tx = put_tx;
  2396. np->tx_limit = saved_tx_limit;
  2397. /* 5) restart tx engine */
  2398. nv_start_tx(dev);
  2399. netif_wake_queue(dev);
  2400. spin_unlock_irq(&np->lock);
  2401. }
  2402. /*
  2403. * Called when the nic notices a mismatch between the actual data len on the
  2404. * wire and the len indicated in the 802 header
  2405. */
  2406. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2407. {
  2408. int hdrlen; /* length of the 802 header */
  2409. int protolen; /* length as stored in the proto field */
  2410. /* 1) calculate len according to header */
  2411. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2412. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2413. hdrlen = VLAN_HLEN;
  2414. } else {
  2415. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2416. hdrlen = ETH_HLEN;
  2417. }
  2418. if (protolen > ETH_DATA_LEN)
  2419. return datalen; /* Value in proto field not a len, no checks possible */
  2420. protolen += hdrlen;
  2421. /* consistency checks: */
  2422. if (datalen > ETH_ZLEN) {
  2423. if (datalen >= protolen) {
  2424. /* more data on wire than in 802 header, trim of
  2425. * additional data.
  2426. */
  2427. return protolen;
  2428. } else {
  2429. /* less data on wire than mentioned in header.
  2430. * Discard the packet.
  2431. */
  2432. return -1;
  2433. }
  2434. } else {
  2435. /* short packet. Accept only if 802 values are also short */
  2436. if (protolen > ETH_ZLEN) {
  2437. return -1;
  2438. }
  2439. return datalen;
  2440. }
  2441. }
  2442. static int nv_rx_process(struct net_device *dev, int limit)
  2443. {
  2444. struct fe_priv *np = netdev_priv(dev);
  2445. u32 flags;
  2446. int rx_work = 0;
  2447. struct sk_buff *skb;
  2448. int len;
  2449. while ((np->get_rx.orig != np->put_rx.orig) &&
  2450. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2451. (rx_work < limit)) {
  2452. /*
  2453. * the packet is for us - immediately tear down the pci mapping.
  2454. * TODO: check if a prefetch of the first cacheline improves
  2455. * the performance.
  2456. */
  2457. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2458. np->get_rx_ctx->dma_len,
  2459. PCI_DMA_FROMDEVICE);
  2460. skb = np->get_rx_ctx->skb;
  2461. np->get_rx_ctx->skb = NULL;
  2462. /* look at what we actually got: */
  2463. if (np->desc_ver == DESC_VER_1) {
  2464. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2465. len = flags & LEN_MASK_V1;
  2466. if (unlikely(flags & NV_RX_ERROR)) {
  2467. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2468. len = nv_getlen(dev, skb->data, len);
  2469. if (len < 0) {
  2470. dev_kfree_skb(skb);
  2471. goto next_pkt;
  2472. }
  2473. }
  2474. /* framing errors are soft errors */
  2475. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2476. if (flags & NV_RX_SUBSTRACT1)
  2477. len--;
  2478. }
  2479. /* the rest are hard errors */
  2480. else {
  2481. if (flags & NV_RX_MISSEDFRAME) {
  2482. u64_stats_update_begin(&np->swstats_rx_syncp);
  2483. np->stat_rx_missed_errors++;
  2484. u64_stats_update_end(&np->swstats_rx_syncp);
  2485. }
  2486. dev_kfree_skb(skb);
  2487. goto next_pkt;
  2488. }
  2489. }
  2490. } else {
  2491. dev_kfree_skb(skb);
  2492. goto next_pkt;
  2493. }
  2494. } else {
  2495. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2496. len = flags & LEN_MASK_V2;
  2497. if (unlikely(flags & NV_RX2_ERROR)) {
  2498. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2499. len = nv_getlen(dev, skb->data, len);
  2500. if (len < 0) {
  2501. dev_kfree_skb(skb);
  2502. goto next_pkt;
  2503. }
  2504. }
  2505. /* framing errors are soft errors */
  2506. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2507. if (flags & NV_RX2_SUBSTRACT1)
  2508. len--;
  2509. }
  2510. /* the rest are hard errors */
  2511. else {
  2512. dev_kfree_skb(skb);
  2513. goto next_pkt;
  2514. }
  2515. }
  2516. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2517. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2518. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2519. } else {
  2520. dev_kfree_skb(skb);
  2521. goto next_pkt;
  2522. }
  2523. }
  2524. /* got a valid packet - forward it to the network core */
  2525. skb_put(skb, len);
  2526. skb->protocol = eth_type_trans(skb, dev);
  2527. napi_gro_receive(&np->napi, skb);
  2528. u64_stats_update_begin(&np->swstats_rx_syncp);
  2529. np->stat_rx_packets++;
  2530. np->stat_rx_bytes += len;
  2531. u64_stats_update_end(&np->swstats_rx_syncp);
  2532. next_pkt:
  2533. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2534. np->get_rx.orig = np->first_rx.orig;
  2535. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2536. np->get_rx_ctx = np->first_rx_ctx;
  2537. rx_work++;
  2538. }
  2539. return rx_work;
  2540. }
  2541. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2542. {
  2543. struct fe_priv *np = netdev_priv(dev);
  2544. u32 flags;
  2545. u32 vlanflags = 0;
  2546. int rx_work = 0;
  2547. struct sk_buff *skb;
  2548. int len;
  2549. while ((np->get_rx.ex != np->put_rx.ex) &&
  2550. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2551. (rx_work < limit)) {
  2552. /*
  2553. * the packet is for us - immediately tear down the pci mapping.
  2554. * TODO: check if a prefetch of the first cacheline improves
  2555. * the performance.
  2556. */
  2557. pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
  2558. np->get_rx_ctx->dma_len,
  2559. PCI_DMA_FROMDEVICE);
  2560. skb = np->get_rx_ctx->skb;
  2561. np->get_rx_ctx->skb = NULL;
  2562. /* look at what we actually got: */
  2563. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2564. len = flags & LEN_MASK_V2;
  2565. if (unlikely(flags & NV_RX2_ERROR)) {
  2566. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2567. len = nv_getlen(dev, skb->data, len);
  2568. if (len < 0) {
  2569. dev_kfree_skb(skb);
  2570. goto next_pkt;
  2571. }
  2572. }
  2573. /* framing errors are soft errors */
  2574. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2575. if (flags & NV_RX2_SUBSTRACT1)
  2576. len--;
  2577. }
  2578. /* the rest are hard errors */
  2579. else {
  2580. dev_kfree_skb(skb);
  2581. goto next_pkt;
  2582. }
  2583. }
  2584. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2585. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2586. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2587. /* got a valid packet - forward it to the network core */
  2588. skb_put(skb, len);
  2589. skb->protocol = eth_type_trans(skb, dev);
  2590. prefetch(skb->data);
  2591. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2592. /*
  2593. * There's need to check for NETIF_F_HW_VLAN_RX here.
  2594. * Even if vlan rx accel is disabled,
  2595. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2596. */
  2597. if (dev->features & NETIF_F_HW_VLAN_RX &&
  2598. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2599. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2600. __vlan_hwaccel_put_tag(skb, vid);
  2601. }
  2602. napi_gro_receive(&np->napi, skb);
  2603. u64_stats_update_begin(&np->swstats_rx_syncp);
  2604. np->stat_rx_packets++;
  2605. np->stat_rx_bytes += len;
  2606. u64_stats_update_end(&np->swstats_rx_syncp);
  2607. } else {
  2608. dev_kfree_skb(skb);
  2609. }
  2610. next_pkt:
  2611. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2612. np->get_rx.ex = np->first_rx.ex;
  2613. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2614. np->get_rx_ctx = np->first_rx_ctx;
  2615. rx_work++;
  2616. }
  2617. return rx_work;
  2618. }
  2619. static void set_bufsize(struct net_device *dev)
  2620. {
  2621. struct fe_priv *np = netdev_priv(dev);
  2622. if (dev->mtu <= ETH_DATA_LEN)
  2623. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2624. else
  2625. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2626. }
  2627. /*
  2628. * nv_change_mtu: dev->change_mtu function
  2629. * Called with dev_base_lock held for read.
  2630. */
  2631. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2632. {
  2633. struct fe_priv *np = netdev_priv(dev);
  2634. int old_mtu;
  2635. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  2636. return -EINVAL;
  2637. old_mtu = dev->mtu;
  2638. dev->mtu = new_mtu;
  2639. /* return early if the buffer sizes will not change */
  2640. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2641. return 0;
  2642. if (old_mtu == new_mtu)
  2643. return 0;
  2644. /* synchronized against open : rtnl_lock() held by caller */
  2645. if (netif_running(dev)) {
  2646. u8 __iomem *base = get_hwbase(dev);
  2647. /*
  2648. * It seems that the nic preloads valid ring entries into an
  2649. * internal buffer. The procedure for flushing everything is
  2650. * guessed, there is probably a simpler approach.
  2651. * Changing the MTU is a rare event, it shouldn't matter.
  2652. */
  2653. nv_disable_irq(dev);
  2654. nv_napi_disable(dev);
  2655. netif_tx_lock_bh(dev);
  2656. netif_addr_lock(dev);
  2657. spin_lock(&np->lock);
  2658. /* stop engines */
  2659. nv_stop_rxtx(dev);
  2660. nv_txrx_reset(dev);
  2661. /* drain rx queue */
  2662. nv_drain_rxtx(dev);
  2663. /* reinit driver view of the rx queue */
  2664. set_bufsize(dev);
  2665. if (nv_init_ring(dev)) {
  2666. if (!np->in_shutdown)
  2667. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2668. }
  2669. /* reinit nic view of the rx queue */
  2670. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2671. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2672. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2673. base + NvRegRingSizes);
  2674. pci_push(base);
  2675. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2676. pci_push(base);
  2677. /* restart rx engine */
  2678. nv_start_rxtx(dev);
  2679. spin_unlock(&np->lock);
  2680. netif_addr_unlock(dev);
  2681. netif_tx_unlock_bh(dev);
  2682. nv_napi_enable(dev);
  2683. nv_enable_irq(dev);
  2684. }
  2685. return 0;
  2686. }
  2687. static void nv_copy_mac_to_hw(struct net_device *dev)
  2688. {
  2689. u8 __iomem *base = get_hwbase(dev);
  2690. u32 mac[2];
  2691. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2692. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2693. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2694. writel(mac[0], base + NvRegMacAddrA);
  2695. writel(mac[1], base + NvRegMacAddrB);
  2696. }
  2697. /*
  2698. * nv_set_mac_address: dev->set_mac_address function
  2699. * Called with rtnl_lock() held.
  2700. */
  2701. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2702. {
  2703. struct fe_priv *np = netdev_priv(dev);
  2704. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2705. if (!is_valid_ether_addr(macaddr->sa_data))
  2706. return -EADDRNOTAVAIL;
  2707. /* synchronized against open : rtnl_lock() held by caller */
  2708. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2709. dev->addr_assign_type &= ~NET_ADDR_RANDOM;
  2710. if (netif_running(dev)) {
  2711. netif_tx_lock_bh(dev);
  2712. netif_addr_lock(dev);
  2713. spin_lock_irq(&np->lock);
  2714. /* stop rx engine */
  2715. nv_stop_rx(dev);
  2716. /* set mac address */
  2717. nv_copy_mac_to_hw(dev);
  2718. /* restart rx engine */
  2719. nv_start_rx(dev);
  2720. spin_unlock_irq(&np->lock);
  2721. netif_addr_unlock(dev);
  2722. netif_tx_unlock_bh(dev);
  2723. } else {
  2724. nv_copy_mac_to_hw(dev);
  2725. }
  2726. return 0;
  2727. }
  2728. /*
  2729. * nv_set_multicast: dev->set_multicast function
  2730. * Called with netif_tx_lock held.
  2731. */
  2732. static void nv_set_multicast(struct net_device *dev)
  2733. {
  2734. struct fe_priv *np = netdev_priv(dev);
  2735. u8 __iomem *base = get_hwbase(dev);
  2736. u32 addr[2];
  2737. u32 mask[2];
  2738. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2739. memset(addr, 0, sizeof(addr));
  2740. memset(mask, 0, sizeof(mask));
  2741. if (dev->flags & IFF_PROMISC) {
  2742. pff |= NVREG_PFF_PROMISC;
  2743. } else {
  2744. pff |= NVREG_PFF_MYADDR;
  2745. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2746. u32 alwaysOff[2];
  2747. u32 alwaysOn[2];
  2748. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2749. if (dev->flags & IFF_ALLMULTI) {
  2750. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2751. } else {
  2752. struct netdev_hw_addr *ha;
  2753. netdev_for_each_mc_addr(ha, dev) {
  2754. unsigned char *hw_addr = ha->addr;
  2755. u32 a, b;
  2756. a = le32_to_cpu(*(__le32 *) hw_addr);
  2757. b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
  2758. alwaysOn[0] &= a;
  2759. alwaysOff[0] &= ~a;
  2760. alwaysOn[1] &= b;
  2761. alwaysOff[1] &= ~b;
  2762. }
  2763. }
  2764. addr[0] = alwaysOn[0];
  2765. addr[1] = alwaysOn[1];
  2766. mask[0] = alwaysOn[0] | alwaysOff[0];
  2767. mask[1] = alwaysOn[1] | alwaysOff[1];
  2768. } else {
  2769. mask[0] = NVREG_MCASTMASKA_NONE;
  2770. mask[1] = NVREG_MCASTMASKB_NONE;
  2771. }
  2772. }
  2773. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2774. pff |= NVREG_PFF_ALWAYS;
  2775. spin_lock_irq(&np->lock);
  2776. nv_stop_rx(dev);
  2777. writel(addr[0], base + NvRegMulticastAddrA);
  2778. writel(addr[1], base + NvRegMulticastAddrB);
  2779. writel(mask[0], base + NvRegMulticastMaskA);
  2780. writel(mask[1], base + NvRegMulticastMaskB);
  2781. writel(pff, base + NvRegPacketFilterFlags);
  2782. nv_start_rx(dev);
  2783. spin_unlock_irq(&np->lock);
  2784. }
  2785. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2786. {
  2787. struct fe_priv *np = netdev_priv(dev);
  2788. u8 __iomem *base = get_hwbase(dev);
  2789. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2790. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2791. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2792. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2793. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2794. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2795. } else {
  2796. writel(pff, base + NvRegPacketFilterFlags);
  2797. }
  2798. }
  2799. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2800. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2801. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2802. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2803. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2804. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2805. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2806. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2807. /* limit the number of tx pause frames to a default of 8 */
  2808. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2809. }
  2810. writel(pause_enable, base + NvRegTxPauseFrame);
  2811. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2812. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2813. } else {
  2814. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2815. writel(regmisc, base + NvRegMisc1);
  2816. }
  2817. }
  2818. }
  2819. static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
  2820. {
  2821. struct fe_priv *np = netdev_priv(dev);
  2822. u8 __iomem *base = get_hwbase(dev);
  2823. u32 phyreg, txreg;
  2824. int mii_status;
  2825. np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
  2826. np->duplex = duplex;
  2827. /* see if gigabit phy */
  2828. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2829. if (mii_status & PHY_GIGABIT) {
  2830. np->gigabit = PHY_GIGABIT;
  2831. phyreg = readl(base + NvRegSlotTime);
  2832. phyreg &= ~(0x3FF00);
  2833. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  2834. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2835. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  2836. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2837. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2838. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2839. writel(phyreg, base + NvRegSlotTime);
  2840. }
  2841. phyreg = readl(base + NvRegPhyInterface);
  2842. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2843. if (np->duplex == 0)
  2844. phyreg |= PHY_HALF;
  2845. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2846. phyreg |= PHY_100;
  2847. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2848. NVREG_LINKSPEED_1000)
  2849. phyreg |= PHY_1000;
  2850. writel(phyreg, base + NvRegPhyInterface);
  2851. if (phyreg & PHY_RGMII) {
  2852. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2853. NVREG_LINKSPEED_1000)
  2854. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2855. else
  2856. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2857. } else {
  2858. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2859. }
  2860. writel(txreg, base + NvRegTxDeferral);
  2861. if (np->desc_ver == DESC_VER_1) {
  2862. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2863. } else {
  2864. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2865. NVREG_LINKSPEED_1000)
  2866. txreg = NVREG_TX_WM_DESC2_3_1000;
  2867. else
  2868. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2869. }
  2870. writel(txreg, base + NvRegTxWatermark);
  2871. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2872. base + NvRegMisc1);
  2873. pci_push(base);
  2874. writel(np->linkspeed, base + NvRegLinkSpeed);
  2875. pci_push(base);
  2876. return;
  2877. }
  2878. /**
  2879. * nv_update_linkspeed - Setup the MAC according to the link partner
  2880. * @dev: Network device to be configured
  2881. *
  2882. * The function queries the PHY and checks if there is a link partner.
  2883. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2884. * set to 10 MBit HD.
  2885. *
  2886. * The function returns 0 if there is no link partner and 1 if there is
  2887. * a good link partner.
  2888. */
  2889. static int nv_update_linkspeed(struct net_device *dev)
  2890. {
  2891. struct fe_priv *np = netdev_priv(dev);
  2892. u8 __iomem *base = get_hwbase(dev);
  2893. int adv = 0;
  2894. int lpa = 0;
  2895. int adv_lpa, adv_pause, lpa_pause;
  2896. int newls = np->linkspeed;
  2897. int newdup = np->duplex;
  2898. int mii_status;
  2899. u32 bmcr;
  2900. int retval = 0;
  2901. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2902. u32 txrxFlags = 0;
  2903. u32 phy_exp;
  2904. /* If device loopback is enabled, set carrier on and enable max link
  2905. * speed.
  2906. */
  2907. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2908. if (bmcr & BMCR_LOOPBACK) {
  2909. if (netif_running(dev)) {
  2910. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
  2911. if (!netif_carrier_ok(dev))
  2912. netif_carrier_on(dev);
  2913. }
  2914. return 1;
  2915. }
  2916. /* BMSR_LSTATUS is latched, read it twice:
  2917. * we want the current value.
  2918. */
  2919. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2920. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2921. if (!(mii_status & BMSR_LSTATUS)) {
  2922. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2923. newdup = 0;
  2924. retval = 0;
  2925. goto set_speed;
  2926. }
  2927. if (np->autoneg == 0) {
  2928. if (np->fixed_mode & LPA_100FULL) {
  2929. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2930. newdup = 1;
  2931. } else if (np->fixed_mode & LPA_100HALF) {
  2932. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2933. newdup = 0;
  2934. } else if (np->fixed_mode & LPA_10FULL) {
  2935. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2936. newdup = 1;
  2937. } else {
  2938. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2939. newdup = 0;
  2940. }
  2941. retval = 1;
  2942. goto set_speed;
  2943. }
  2944. /* check auto negotiation is complete */
  2945. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2946. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2947. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2948. newdup = 0;
  2949. retval = 0;
  2950. goto set_speed;
  2951. }
  2952. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2953. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2954. retval = 1;
  2955. if (np->gigabit == PHY_GIGABIT) {
  2956. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2957. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  2958. if ((control_1000 & ADVERTISE_1000FULL) &&
  2959. (status_1000 & LPA_1000FULL)) {
  2960. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  2961. newdup = 1;
  2962. goto set_speed;
  2963. }
  2964. }
  2965. /* FIXME: handle parallel detection properly */
  2966. adv_lpa = lpa & adv;
  2967. if (adv_lpa & LPA_100FULL) {
  2968. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2969. newdup = 1;
  2970. } else if (adv_lpa & LPA_100HALF) {
  2971. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2972. newdup = 0;
  2973. } else if (adv_lpa & LPA_10FULL) {
  2974. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2975. newdup = 1;
  2976. } else if (adv_lpa & LPA_10HALF) {
  2977. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2978. newdup = 0;
  2979. } else {
  2980. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2981. newdup = 0;
  2982. }
  2983. set_speed:
  2984. if (np->duplex == newdup && np->linkspeed == newls)
  2985. return retval;
  2986. np->duplex = newdup;
  2987. np->linkspeed = newls;
  2988. /* The transmitter and receiver must be restarted for safe update */
  2989. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  2990. txrxFlags |= NV_RESTART_TX;
  2991. nv_stop_tx(dev);
  2992. }
  2993. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  2994. txrxFlags |= NV_RESTART_RX;
  2995. nv_stop_rx(dev);
  2996. }
  2997. if (np->gigabit == PHY_GIGABIT) {
  2998. phyreg = readl(base + NvRegSlotTime);
  2999. phyreg &= ~(0x3FF00);
  3000. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  3001. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  3002. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  3003. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  3004. phyreg |= NVREG_SLOTTIME_1000_FULL;
  3005. writel(phyreg, base + NvRegSlotTime);
  3006. }
  3007. phyreg = readl(base + NvRegPhyInterface);
  3008. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  3009. if (np->duplex == 0)
  3010. phyreg |= PHY_HALF;
  3011. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  3012. phyreg |= PHY_100;
  3013. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3014. phyreg |= PHY_1000;
  3015. writel(phyreg, base + NvRegPhyInterface);
  3016. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  3017. if (phyreg & PHY_RGMII) {
  3018. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  3019. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  3020. } else {
  3021. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  3022. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  3023. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  3024. else
  3025. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  3026. } else {
  3027. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  3028. }
  3029. }
  3030. } else {
  3031. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  3032. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  3033. else
  3034. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  3035. }
  3036. writel(txreg, base + NvRegTxDeferral);
  3037. if (np->desc_ver == DESC_VER_1) {
  3038. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  3039. } else {
  3040. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3041. txreg = NVREG_TX_WM_DESC2_3_1000;
  3042. else
  3043. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  3044. }
  3045. writel(txreg, base + NvRegTxWatermark);
  3046. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  3047. base + NvRegMisc1);
  3048. pci_push(base);
  3049. writel(np->linkspeed, base + NvRegLinkSpeed);
  3050. pci_push(base);
  3051. pause_flags = 0;
  3052. /* setup pause frame */
  3053. if (netif_running(dev) && (np->duplex != 0)) {
  3054. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  3055. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3056. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  3057. switch (adv_pause) {
  3058. case ADVERTISE_PAUSE_CAP:
  3059. if (lpa_pause & LPA_PAUSE_CAP) {
  3060. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3061. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3062. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3063. }
  3064. break;
  3065. case ADVERTISE_PAUSE_ASYM:
  3066. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  3067. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3068. break;
  3069. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  3070. if (lpa_pause & LPA_PAUSE_CAP) {
  3071. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3072. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3073. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3074. }
  3075. if (lpa_pause == LPA_PAUSE_ASYM)
  3076. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3077. break;
  3078. }
  3079. } else {
  3080. pause_flags = np->pause_flags;
  3081. }
  3082. }
  3083. nv_update_pause(dev, pause_flags);
  3084. if (txrxFlags & NV_RESTART_TX)
  3085. nv_start_tx(dev);
  3086. if (txrxFlags & NV_RESTART_RX)
  3087. nv_start_rx(dev);
  3088. return retval;
  3089. }
  3090. static void nv_linkchange(struct net_device *dev)
  3091. {
  3092. if (nv_update_linkspeed(dev)) {
  3093. if (!netif_carrier_ok(dev)) {
  3094. netif_carrier_on(dev);
  3095. netdev_info(dev, "link up\n");
  3096. nv_txrx_gate(dev, false);
  3097. nv_start_rx(dev);
  3098. }
  3099. } else {
  3100. if (netif_carrier_ok(dev)) {
  3101. netif_carrier_off(dev);
  3102. netdev_info(dev, "link down\n");
  3103. nv_txrx_gate(dev, true);
  3104. nv_stop_rx(dev);
  3105. }
  3106. }
  3107. }
  3108. static void nv_link_irq(struct net_device *dev)
  3109. {
  3110. u8 __iomem *base = get_hwbase(dev);
  3111. u32 miistat;
  3112. miistat = readl(base + NvRegMIIStatus);
  3113. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3114. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3115. nv_linkchange(dev);
  3116. }
  3117. static void nv_msi_workaround(struct fe_priv *np)
  3118. {
  3119. /* Need to toggle the msi irq mask within the ethernet device,
  3120. * otherwise, future interrupts will not be detected.
  3121. */
  3122. if (np->msi_flags & NV_MSI_ENABLED) {
  3123. u8 __iomem *base = np->base;
  3124. writel(0, base + NvRegMSIIrqMask);
  3125. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3126. }
  3127. }
  3128. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  3129. {
  3130. struct fe_priv *np = netdev_priv(dev);
  3131. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  3132. if (total_work > NV_DYNAMIC_THRESHOLD) {
  3133. /* transition to poll based interrupts */
  3134. np->quiet_count = 0;
  3135. if (np->irqmask != NVREG_IRQMASK_CPU) {
  3136. np->irqmask = NVREG_IRQMASK_CPU;
  3137. return 1;
  3138. }
  3139. } else {
  3140. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  3141. np->quiet_count++;
  3142. } else {
  3143. /* reached a period of low activity, switch
  3144. to per tx/rx packet interrupts */
  3145. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  3146. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  3147. return 1;
  3148. }
  3149. }
  3150. }
  3151. }
  3152. return 0;
  3153. }
  3154. static irqreturn_t nv_nic_irq(int foo, void *data)
  3155. {
  3156. struct net_device *dev = (struct net_device *) data;
  3157. struct fe_priv *np = netdev_priv(dev);
  3158. u8 __iomem *base = get_hwbase(dev);
  3159. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3160. np->events = readl(base + NvRegIrqStatus);
  3161. writel(np->events, base + NvRegIrqStatus);
  3162. } else {
  3163. np->events = readl(base + NvRegMSIXIrqStatus);
  3164. writel(np->events, base + NvRegMSIXIrqStatus);
  3165. }
  3166. if (!(np->events & np->irqmask))
  3167. return IRQ_NONE;
  3168. nv_msi_workaround(np);
  3169. if (napi_schedule_prep(&np->napi)) {
  3170. /*
  3171. * Disable further irq's (msix not enabled with napi)
  3172. */
  3173. writel(0, base + NvRegIrqMask);
  3174. __napi_schedule(&np->napi);
  3175. }
  3176. return IRQ_HANDLED;
  3177. }
  3178. /* All _optimized functions are used to help increase performance
  3179. * (reduce CPU and increase throughput). They use descripter version 3,
  3180. * compiler directives, and reduce memory accesses.
  3181. */
  3182. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3183. {
  3184. struct net_device *dev = (struct net_device *) data;
  3185. struct fe_priv *np = netdev_priv(dev);
  3186. u8 __iomem *base = get_hwbase(dev);
  3187. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3188. np->events = readl(base + NvRegIrqStatus);
  3189. writel(np->events, base + NvRegIrqStatus);
  3190. } else {
  3191. np->events = readl(base + NvRegMSIXIrqStatus);
  3192. writel(np->events, base + NvRegMSIXIrqStatus);
  3193. }
  3194. if (!(np->events & np->irqmask))
  3195. return IRQ_NONE;
  3196. nv_msi_workaround(np);
  3197. if (napi_schedule_prep(&np->napi)) {
  3198. /*
  3199. * Disable further irq's (msix not enabled with napi)
  3200. */
  3201. writel(0, base + NvRegIrqMask);
  3202. __napi_schedule(&np->napi);
  3203. }
  3204. return IRQ_HANDLED;
  3205. }
  3206. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3207. {
  3208. struct net_device *dev = (struct net_device *) data;
  3209. struct fe_priv *np = netdev_priv(dev);
  3210. u8 __iomem *base = get_hwbase(dev);
  3211. u32 events;
  3212. int i;
  3213. unsigned long flags;
  3214. for (i = 0;; i++) {
  3215. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3216. writel(events, base + NvRegMSIXIrqStatus);
  3217. netdev_dbg(dev, "tx irq events: %08x\n", events);
  3218. if (!(events & np->irqmask))
  3219. break;
  3220. spin_lock_irqsave(&np->lock, flags);
  3221. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3222. spin_unlock_irqrestore(&np->lock, flags);
  3223. if (unlikely(i > max_interrupt_work)) {
  3224. spin_lock_irqsave(&np->lock, flags);
  3225. /* disable interrupts on the nic */
  3226. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3227. pci_push(base);
  3228. if (!np->in_shutdown) {
  3229. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3230. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3231. }
  3232. spin_unlock_irqrestore(&np->lock, flags);
  3233. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3234. __func__, i);
  3235. break;
  3236. }
  3237. }
  3238. return IRQ_RETVAL(i);
  3239. }
  3240. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3241. {
  3242. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3243. struct net_device *dev = np->dev;
  3244. u8 __iomem *base = get_hwbase(dev);
  3245. unsigned long flags;
  3246. int retcode;
  3247. int rx_count, tx_work = 0, rx_work = 0;
  3248. do {
  3249. if (!nv_optimized(np)) {
  3250. spin_lock_irqsave(&np->lock, flags);
  3251. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3252. spin_unlock_irqrestore(&np->lock, flags);
  3253. rx_count = nv_rx_process(dev, budget - rx_work);
  3254. retcode = nv_alloc_rx(dev);
  3255. } else {
  3256. spin_lock_irqsave(&np->lock, flags);
  3257. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3258. spin_unlock_irqrestore(&np->lock, flags);
  3259. rx_count = nv_rx_process_optimized(dev,
  3260. budget - rx_work);
  3261. retcode = nv_alloc_rx_optimized(dev);
  3262. }
  3263. } while (retcode == 0 &&
  3264. rx_count > 0 && (rx_work += rx_count) < budget);
  3265. if (retcode) {
  3266. spin_lock_irqsave(&np->lock, flags);
  3267. if (!np->in_shutdown)
  3268. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3269. spin_unlock_irqrestore(&np->lock, flags);
  3270. }
  3271. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3272. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3273. spin_lock_irqsave(&np->lock, flags);
  3274. nv_link_irq(dev);
  3275. spin_unlock_irqrestore(&np->lock, flags);
  3276. }
  3277. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3278. spin_lock_irqsave(&np->lock, flags);
  3279. nv_linkchange(dev);
  3280. spin_unlock_irqrestore(&np->lock, flags);
  3281. np->link_timeout = jiffies + LINK_TIMEOUT;
  3282. }
  3283. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3284. spin_lock_irqsave(&np->lock, flags);
  3285. if (!np->in_shutdown) {
  3286. np->nic_poll_irq = np->irqmask;
  3287. np->recover_error = 1;
  3288. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3289. }
  3290. spin_unlock_irqrestore(&np->lock, flags);
  3291. napi_complete(napi);
  3292. return rx_work;
  3293. }
  3294. if (rx_work < budget) {
  3295. /* re-enable interrupts
  3296. (msix not enabled in napi) */
  3297. napi_complete(napi);
  3298. writel(np->irqmask, base + NvRegIrqMask);
  3299. }
  3300. return rx_work;
  3301. }
  3302. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3303. {
  3304. struct net_device *dev = (struct net_device *) data;
  3305. struct fe_priv *np = netdev_priv(dev);
  3306. u8 __iomem *base = get_hwbase(dev);
  3307. u32 events;
  3308. int i;
  3309. unsigned long flags;
  3310. for (i = 0;; i++) {
  3311. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3312. writel(events, base + NvRegMSIXIrqStatus);
  3313. netdev_dbg(dev, "rx irq events: %08x\n", events);
  3314. if (!(events & np->irqmask))
  3315. break;
  3316. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3317. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3318. spin_lock_irqsave(&np->lock, flags);
  3319. if (!np->in_shutdown)
  3320. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3321. spin_unlock_irqrestore(&np->lock, flags);
  3322. }
  3323. }
  3324. if (unlikely(i > max_interrupt_work)) {
  3325. spin_lock_irqsave(&np->lock, flags);
  3326. /* disable interrupts on the nic */
  3327. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3328. pci_push(base);
  3329. if (!np->in_shutdown) {
  3330. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3331. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3332. }
  3333. spin_unlock_irqrestore(&np->lock, flags);
  3334. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3335. __func__, i);
  3336. break;
  3337. }
  3338. }
  3339. return IRQ_RETVAL(i);
  3340. }
  3341. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3342. {
  3343. struct net_device *dev = (struct net_device *) data;
  3344. struct fe_priv *np = netdev_priv(dev);
  3345. u8 __iomem *base = get_hwbase(dev);
  3346. u32 events;
  3347. int i;
  3348. unsigned long flags;
  3349. for (i = 0;; i++) {
  3350. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3351. writel(events, base + NvRegMSIXIrqStatus);
  3352. netdev_dbg(dev, "irq events: %08x\n", events);
  3353. if (!(events & np->irqmask))
  3354. break;
  3355. /* check tx in case we reached max loop limit in tx isr */
  3356. spin_lock_irqsave(&np->lock, flags);
  3357. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3358. spin_unlock_irqrestore(&np->lock, flags);
  3359. if (events & NVREG_IRQ_LINK) {
  3360. spin_lock_irqsave(&np->lock, flags);
  3361. nv_link_irq(dev);
  3362. spin_unlock_irqrestore(&np->lock, flags);
  3363. }
  3364. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3365. spin_lock_irqsave(&np->lock, flags);
  3366. nv_linkchange(dev);
  3367. spin_unlock_irqrestore(&np->lock, flags);
  3368. np->link_timeout = jiffies + LINK_TIMEOUT;
  3369. }
  3370. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3371. spin_lock_irqsave(&np->lock, flags);
  3372. /* disable interrupts on the nic */
  3373. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3374. pci_push(base);
  3375. if (!np->in_shutdown) {
  3376. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3377. np->recover_error = 1;
  3378. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3379. }
  3380. spin_unlock_irqrestore(&np->lock, flags);
  3381. break;
  3382. }
  3383. if (unlikely(i > max_interrupt_work)) {
  3384. spin_lock_irqsave(&np->lock, flags);
  3385. /* disable interrupts on the nic */
  3386. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3387. pci_push(base);
  3388. if (!np->in_shutdown) {
  3389. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3390. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3391. }
  3392. spin_unlock_irqrestore(&np->lock, flags);
  3393. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3394. __func__, i);
  3395. break;
  3396. }
  3397. }
  3398. return IRQ_RETVAL(i);
  3399. }
  3400. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3401. {
  3402. struct net_device *dev = (struct net_device *) data;
  3403. struct fe_priv *np = netdev_priv(dev);
  3404. u8 __iomem *base = get_hwbase(dev);
  3405. u32 events;
  3406. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3407. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3408. writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3409. } else {
  3410. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3411. writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3412. }
  3413. pci_push(base);
  3414. if (!(events & NVREG_IRQ_TIMER))
  3415. return IRQ_RETVAL(0);
  3416. nv_msi_workaround(np);
  3417. spin_lock(&np->lock);
  3418. np->intr_test = 1;
  3419. spin_unlock(&np->lock);
  3420. return IRQ_RETVAL(1);
  3421. }
  3422. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3423. {
  3424. u8 __iomem *base = get_hwbase(dev);
  3425. int i;
  3426. u32 msixmap = 0;
  3427. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3428. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3429. * the remaining 8 interrupts.
  3430. */
  3431. for (i = 0; i < 8; i++) {
  3432. if ((irqmask >> i) & 0x1)
  3433. msixmap |= vector << (i << 2);
  3434. }
  3435. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3436. msixmap = 0;
  3437. for (i = 0; i < 8; i++) {
  3438. if ((irqmask >> (i + 8)) & 0x1)
  3439. msixmap |= vector << (i << 2);
  3440. }
  3441. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3442. }
  3443. static int nv_request_irq(struct net_device *dev, int intr_test)
  3444. {
  3445. struct fe_priv *np = get_nvpriv(dev);
  3446. u8 __iomem *base = get_hwbase(dev);
  3447. int ret = 1;
  3448. int i;
  3449. irqreturn_t (*handler)(int foo, void *data);
  3450. if (intr_test) {
  3451. handler = nv_nic_irq_test;
  3452. } else {
  3453. if (nv_optimized(np))
  3454. handler = nv_nic_irq_optimized;
  3455. else
  3456. handler = nv_nic_irq;
  3457. }
  3458. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3459. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3460. np->msi_x_entry[i].entry = i;
  3461. ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
  3462. if (ret == 0) {
  3463. np->msi_flags |= NV_MSI_X_ENABLED;
  3464. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3465. /* Request irq for rx handling */
  3466. sprintf(np->name_rx, "%s-rx", dev->name);
  3467. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3468. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
  3469. netdev_info(dev,
  3470. "request_irq failed for rx %d\n",
  3471. ret);
  3472. pci_disable_msix(np->pci_dev);
  3473. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3474. goto out_err;
  3475. }
  3476. /* Request irq for tx handling */
  3477. sprintf(np->name_tx, "%s-tx", dev->name);
  3478. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3479. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
  3480. netdev_info(dev,
  3481. "request_irq failed for tx %d\n",
  3482. ret);
  3483. pci_disable_msix(np->pci_dev);
  3484. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3485. goto out_free_rx;
  3486. }
  3487. /* Request irq for link and timer handling */
  3488. sprintf(np->name_other, "%s-other", dev->name);
  3489. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3490. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
  3491. netdev_info(dev,
  3492. "request_irq failed for link %d\n",
  3493. ret);
  3494. pci_disable_msix(np->pci_dev);
  3495. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3496. goto out_free_tx;
  3497. }
  3498. /* map interrupts to their respective vector */
  3499. writel(0, base + NvRegMSIXMap0);
  3500. writel(0, base + NvRegMSIXMap1);
  3501. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3502. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3503. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3504. } else {
  3505. /* Request irq for all interrupts */
  3506. if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3507. netdev_info(dev,
  3508. "request_irq failed %d\n",
  3509. ret);
  3510. pci_disable_msix(np->pci_dev);
  3511. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3512. goto out_err;
  3513. }
  3514. /* map interrupts to vector 0 */
  3515. writel(0, base + NvRegMSIXMap0);
  3516. writel(0, base + NvRegMSIXMap1);
  3517. }
  3518. netdev_info(dev, "MSI-X enabled\n");
  3519. }
  3520. }
  3521. if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
  3522. ret = pci_enable_msi(np->pci_dev);
  3523. if (ret == 0) {
  3524. np->msi_flags |= NV_MSI_ENABLED;
  3525. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
  3526. netdev_info(dev, "request_irq failed %d\n",
  3527. ret);
  3528. pci_disable_msi(np->pci_dev);
  3529. np->msi_flags &= ~NV_MSI_ENABLED;
  3530. goto out_err;
  3531. }
  3532. /* map interrupts to vector 0 */
  3533. writel(0, base + NvRegMSIMap0);
  3534. writel(0, base + NvRegMSIMap1);
  3535. /* enable msi vector 0 */
  3536. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3537. netdev_info(dev, "MSI enabled\n");
  3538. }
  3539. }
  3540. if (ret != 0) {
  3541. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3542. goto out_err;
  3543. }
  3544. return 0;
  3545. out_free_tx:
  3546. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3547. out_free_rx:
  3548. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3549. out_err:
  3550. return 1;
  3551. }
  3552. static void nv_free_irq(struct net_device *dev)
  3553. {
  3554. struct fe_priv *np = get_nvpriv(dev);
  3555. int i;
  3556. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3557. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3558. free_irq(np->msi_x_entry[i].vector, dev);
  3559. pci_disable_msix(np->pci_dev);
  3560. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3561. } else {
  3562. free_irq(np->pci_dev->irq, dev);
  3563. if (np->msi_flags & NV_MSI_ENABLED) {
  3564. pci_disable_msi(np->pci_dev);
  3565. np->msi_flags &= ~NV_MSI_ENABLED;
  3566. }
  3567. }
  3568. }
  3569. static void nv_do_nic_poll(unsigned long data)
  3570. {
  3571. struct net_device *dev = (struct net_device *) data;
  3572. struct fe_priv *np = netdev_priv(dev);
  3573. u8 __iomem *base = get_hwbase(dev);
  3574. u32 mask = 0;
  3575. /*
  3576. * First disable irq(s) and then
  3577. * reenable interrupts on the nic, we have to do this before calling
  3578. * nv_nic_irq because that may decide to do otherwise
  3579. */
  3580. if (!using_multi_irqs(dev)) {
  3581. if (np->msi_flags & NV_MSI_X_ENABLED)
  3582. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3583. else
  3584. disable_irq_lockdep(np->pci_dev->irq);
  3585. mask = np->irqmask;
  3586. } else {
  3587. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3588. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3589. mask |= NVREG_IRQ_RX_ALL;
  3590. }
  3591. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3592. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3593. mask |= NVREG_IRQ_TX_ALL;
  3594. }
  3595. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3596. disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3597. mask |= NVREG_IRQ_OTHER;
  3598. }
  3599. }
  3600. /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
  3601. if (np->recover_error) {
  3602. np->recover_error = 0;
  3603. netdev_info(dev, "MAC in recoverable error state\n");
  3604. if (netif_running(dev)) {
  3605. netif_tx_lock_bh(dev);
  3606. netif_addr_lock(dev);
  3607. spin_lock(&np->lock);
  3608. /* stop engines */
  3609. nv_stop_rxtx(dev);
  3610. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3611. nv_mac_reset(dev);
  3612. nv_txrx_reset(dev);
  3613. /* drain rx queue */
  3614. nv_drain_rxtx(dev);
  3615. /* reinit driver view of the rx queue */
  3616. set_bufsize(dev);
  3617. if (nv_init_ring(dev)) {
  3618. if (!np->in_shutdown)
  3619. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3620. }
  3621. /* reinit nic view of the rx queue */
  3622. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3623. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3624. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3625. base + NvRegRingSizes);
  3626. pci_push(base);
  3627. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3628. pci_push(base);
  3629. /* clear interrupts */
  3630. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3631. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3632. else
  3633. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3634. /* restart rx engine */
  3635. nv_start_rxtx(dev);
  3636. spin_unlock(&np->lock);
  3637. netif_addr_unlock(dev);
  3638. netif_tx_unlock_bh(dev);
  3639. }
  3640. }
  3641. writel(mask, base + NvRegIrqMask);
  3642. pci_push(base);
  3643. if (!using_multi_irqs(dev)) {
  3644. np->nic_poll_irq = 0;
  3645. if (nv_optimized(np))
  3646. nv_nic_irq_optimized(0, dev);
  3647. else
  3648. nv_nic_irq(0, dev);
  3649. if (np->msi_flags & NV_MSI_X_ENABLED)
  3650. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  3651. else
  3652. enable_irq_lockdep(np->pci_dev->irq);
  3653. } else {
  3654. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3655. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3656. nv_nic_irq_rx(0, dev);
  3657. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  3658. }
  3659. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3660. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3661. nv_nic_irq_tx(0, dev);
  3662. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  3663. }
  3664. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3665. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3666. nv_nic_irq_other(0, dev);
  3667. enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  3668. }
  3669. }
  3670. }
  3671. #ifdef CONFIG_NET_POLL_CONTROLLER
  3672. static void nv_poll_controller(struct net_device *dev)
  3673. {
  3674. nv_do_nic_poll((unsigned long) dev);
  3675. }
  3676. #endif
  3677. static void nv_do_stats_poll(unsigned long data)
  3678. __acquires(&netdev_priv(dev)->hwstats_lock)
  3679. __releases(&netdev_priv(dev)->hwstats_lock)
  3680. {
  3681. struct net_device *dev = (struct net_device *) data;
  3682. struct fe_priv *np = netdev_priv(dev);
  3683. /* If lock is currently taken, the stats are being refreshed
  3684. * and hence fresh enough */
  3685. if (spin_trylock(&np->hwstats_lock)) {
  3686. nv_update_stats(dev);
  3687. spin_unlock(&np->hwstats_lock);
  3688. }
  3689. if (!np->in_shutdown)
  3690. mod_timer(&np->stats_poll,
  3691. round_jiffies(jiffies + STATS_INTERVAL));
  3692. }
  3693. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3694. {
  3695. struct fe_priv *np = netdev_priv(dev);
  3696. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  3697. strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
  3698. strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
  3699. }
  3700. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3701. {
  3702. struct fe_priv *np = netdev_priv(dev);
  3703. wolinfo->supported = WAKE_MAGIC;
  3704. spin_lock_irq(&np->lock);
  3705. if (np->wolenabled)
  3706. wolinfo->wolopts = WAKE_MAGIC;
  3707. spin_unlock_irq(&np->lock);
  3708. }
  3709. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3710. {
  3711. struct fe_priv *np = netdev_priv(dev);
  3712. u8 __iomem *base = get_hwbase(dev);
  3713. u32 flags = 0;
  3714. if (wolinfo->wolopts == 0) {
  3715. np->wolenabled = 0;
  3716. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3717. np->wolenabled = 1;
  3718. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3719. }
  3720. if (netif_running(dev)) {
  3721. spin_lock_irq(&np->lock);
  3722. writel(flags, base + NvRegWakeUpFlags);
  3723. spin_unlock_irq(&np->lock);
  3724. }
  3725. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3726. return 0;
  3727. }
  3728. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3729. {
  3730. struct fe_priv *np = netdev_priv(dev);
  3731. u32 speed;
  3732. int adv;
  3733. spin_lock_irq(&np->lock);
  3734. ecmd->port = PORT_MII;
  3735. if (!netif_running(dev)) {
  3736. /* We do not track link speed / duplex setting if the
  3737. * interface is disabled. Force a link check */
  3738. if (nv_update_linkspeed(dev)) {
  3739. if (!netif_carrier_ok(dev))
  3740. netif_carrier_on(dev);
  3741. } else {
  3742. if (netif_carrier_ok(dev))
  3743. netif_carrier_off(dev);
  3744. }
  3745. }
  3746. if (netif_carrier_ok(dev)) {
  3747. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3748. case NVREG_LINKSPEED_10:
  3749. speed = SPEED_10;
  3750. break;
  3751. case NVREG_LINKSPEED_100:
  3752. speed = SPEED_100;
  3753. break;
  3754. case NVREG_LINKSPEED_1000:
  3755. speed = SPEED_1000;
  3756. break;
  3757. default:
  3758. speed = -1;
  3759. break;
  3760. }
  3761. ecmd->duplex = DUPLEX_HALF;
  3762. if (np->duplex)
  3763. ecmd->duplex = DUPLEX_FULL;
  3764. } else {
  3765. speed = -1;
  3766. ecmd->duplex = -1;
  3767. }
  3768. ethtool_cmd_speed_set(ecmd, speed);
  3769. ecmd->autoneg = np->autoneg;
  3770. ecmd->advertising = ADVERTISED_MII;
  3771. if (np->autoneg) {
  3772. ecmd->advertising |= ADVERTISED_Autoneg;
  3773. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3774. if (adv & ADVERTISE_10HALF)
  3775. ecmd->advertising |= ADVERTISED_10baseT_Half;
  3776. if (adv & ADVERTISE_10FULL)
  3777. ecmd->advertising |= ADVERTISED_10baseT_Full;
  3778. if (adv & ADVERTISE_100HALF)
  3779. ecmd->advertising |= ADVERTISED_100baseT_Half;
  3780. if (adv & ADVERTISE_100FULL)
  3781. ecmd->advertising |= ADVERTISED_100baseT_Full;
  3782. if (np->gigabit == PHY_GIGABIT) {
  3783. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3784. if (adv & ADVERTISE_1000FULL)
  3785. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  3786. }
  3787. }
  3788. ecmd->supported = (SUPPORTED_Autoneg |
  3789. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3790. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3791. SUPPORTED_MII);
  3792. if (np->gigabit == PHY_GIGABIT)
  3793. ecmd->supported |= SUPPORTED_1000baseT_Full;
  3794. ecmd->phy_address = np->phyaddr;
  3795. ecmd->transceiver = XCVR_EXTERNAL;
  3796. /* ignore maxtxpkt, maxrxpkt for now */
  3797. spin_unlock_irq(&np->lock);
  3798. return 0;
  3799. }
  3800. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  3801. {
  3802. struct fe_priv *np = netdev_priv(dev);
  3803. u32 speed = ethtool_cmd_speed(ecmd);
  3804. if (ecmd->port != PORT_MII)
  3805. return -EINVAL;
  3806. if (ecmd->transceiver != XCVR_EXTERNAL)
  3807. return -EINVAL;
  3808. if (ecmd->phy_address != np->phyaddr) {
  3809. /* TODO: support switching between multiple phys. Should be
  3810. * trivial, but not enabled due to lack of test hardware. */
  3811. return -EINVAL;
  3812. }
  3813. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3814. u32 mask;
  3815. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3816. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3817. if (np->gigabit == PHY_GIGABIT)
  3818. mask |= ADVERTISED_1000baseT_Full;
  3819. if ((ecmd->advertising & mask) == 0)
  3820. return -EINVAL;
  3821. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  3822. /* Note: autonegotiation disable, speed 1000 intentionally
  3823. * forbidden - no one should need that. */
  3824. if (speed != SPEED_10 && speed != SPEED_100)
  3825. return -EINVAL;
  3826. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  3827. return -EINVAL;
  3828. } else {
  3829. return -EINVAL;
  3830. }
  3831. netif_carrier_off(dev);
  3832. if (netif_running(dev)) {
  3833. unsigned long flags;
  3834. nv_disable_irq(dev);
  3835. netif_tx_lock_bh(dev);
  3836. netif_addr_lock(dev);
  3837. /* with plain spinlock lockdep complains */
  3838. spin_lock_irqsave(&np->lock, flags);
  3839. /* stop engines */
  3840. /* FIXME:
  3841. * this can take some time, and interrupts are disabled
  3842. * due to spin_lock_irqsave, but let's hope no daemon
  3843. * is going to change the settings very often...
  3844. * Worst case:
  3845. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3846. * + some minor delays, which is up to a second approximately
  3847. */
  3848. nv_stop_rxtx(dev);
  3849. spin_unlock_irqrestore(&np->lock, flags);
  3850. netif_addr_unlock(dev);
  3851. netif_tx_unlock_bh(dev);
  3852. }
  3853. if (ecmd->autoneg == AUTONEG_ENABLE) {
  3854. int adv, bmcr;
  3855. np->autoneg = 1;
  3856. /* advertise only what has been requested */
  3857. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3858. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3859. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  3860. adv |= ADVERTISE_10HALF;
  3861. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  3862. adv |= ADVERTISE_10FULL;
  3863. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  3864. adv |= ADVERTISE_100HALF;
  3865. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  3866. adv |= ADVERTISE_100FULL;
  3867. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3868. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3869. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3870. adv |= ADVERTISE_PAUSE_ASYM;
  3871. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3872. if (np->gigabit == PHY_GIGABIT) {
  3873. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3874. adv &= ~ADVERTISE_1000FULL;
  3875. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  3876. adv |= ADVERTISE_1000FULL;
  3877. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3878. }
  3879. if (netif_running(dev))
  3880. netdev_info(dev, "link down\n");
  3881. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3882. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3883. bmcr |= BMCR_ANENABLE;
  3884. /* reset the phy in order for settings to stick,
  3885. * and cause autoneg to start */
  3886. if (phy_reset(dev, bmcr)) {
  3887. netdev_info(dev, "phy reset failed\n");
  3888. return -EINVAL;
  3889. }
  3890. } else {
  3891. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3892. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3893. }
  3894. } else {
  3895. int adv, bmcr;
  3896. np->autoneg = 0;
  3897. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3898. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3899. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  3900. adv |= ADVERTISE_10HALF;
  3901. if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  3902. adv |= ADVERTISE_10FULL;
  3903. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  3904. adv |= ADVERTISE_100HALF;
  3905. if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  3906. adv |= ADVERTISE_100FULL;
  3907. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3908. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3909. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3910. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3911. }
  3912. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3913. adv |= ADVERTISE_PAUSE_ASYM;
  3914. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3915. }
  3916. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3917. np->fixed_mode = adv;
  3918. if (np->gigabit == PHY_GIGABIT) {
  3919. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3920. adv &= ~ADVERTISE_1000FULL;
  3921. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3922. }
  3923. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3924. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3925. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3926. bmcr |= BMCR_FULLDPLX;
  3927. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3928. bmcr |= BMCR_SPEED100;
  3929. if (np->phy_oui == PHY_OUI_MARVELL) {
  3930. /* reset the phy in order for forced mode settings to stick */
  3931. if (phy_reset(dev, bmcr)) {
  3932. netdev_info(dev, "phy reset failed\n");
  3933. return -EINVAL;
  3934. }
  3935. } else {
  3936. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3937. if (netif_running(dev)) {
  3938. /* Wait a bit and then reconfigure the nic. */
  3939. udelay(10);
  3940. nv_linkchange(dev);
  3941. }
  3942. }
  3943. }
  3944. if (netif_running(dev)) {
  3945. nv_start_rxtx(dev);
  3946. nv_enable_irq(dev);
  3947. }
  3948. return 0;
  3949. }
  3950. #define FORCEDETH_REGS_VER 1
  3951. static int nv_get_regs_len(struct net_device *dev)
  3952. {
  3953. struct fe_priv *np = netdev_priv(dev);
  3954. return np->register_size;
  3955. }
  3956. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  3957. {
  3958. struct fe_priv *np = netdev_priv(dev);
  3959. u8 __iomem *base = get_hwbase(dev);
  3960. u32 *rbuf = buf;
  3961. int i;
  3962. regs->version = FORCEDETH_REGS_VER;
  3963. spin_lock_irq(&np->lock);
  3964. for (i = 0; i < np->register_size/sizeof(u32); i++)
  3965. rbuf[i] = readl(base + i*sizeof(u32));
  3966. spin_unlock_irq(&np->lock);
  3967. }
  3968. static int nv_nway_reset(struct net_device *dev)
  3969. {
  3970. struct fe_priv *np = netdev_priv(dev);
  3971. int ret;
  3972. if (np->autoneg) {
  3973. int bmcr;
  3974. netif_carrier_off(dev);
  3975. if (netif_running(dev)) {
  3976. nv_disable_irq(dev);
  3977. netif_tx_lock_bh(dev);
  3978. netif_addr_lock(dev);
  3979. spin_lock(&np->lock);
  3980. /* stop engines */
  3981. nv_stop_rxtx(dev);
  3982. spin_unlock(&np->lock);
  3983. netif_addr_unlock(dev);
  3984. netif_tx_unlock_bh(dev);
  3985. netdev_info(dev, "link down\n");
  3986. }
  3987. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3988. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3989. bmcr |= BMCR_ANENABLE;
  3990. /* reset the phy in order for settings to stick*/
  3991. if (phy_reset(dev, bmcr)) {
  3992. netdev_info(dev, "phy reset failed\n");
  3993. return -EINVAL;
  3994. }
  3995. } else {
  3996. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3997. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3998. }
  3999. if (netif_running(dev)) {
  4000. nv_start_rxtx(dev);
  4001. nv_enable_irq(dev);
  4002. }
  4003. ret = 0;
  4004. } else {
  4005. ret = -EINVAL;
  4006. }
  4007. return ret;
  4008. }
  4009. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4010. {
  4011. struct fe_priv *np = netdev_priv(dev);
  4012. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4013. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4014. ring->rx_pending = np->rx_ring_size;
  4015. ring->tx_pending = np->tx_ring_size;
  4016. }
  4017. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4018. {
  4019. struct fe_priv *np = netdev_priv(dev);
  4020. u8 __iomem *base = get_hwbase(dev);
  4021. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  4022. dma_addr_t ring_addr;
  4023. if (ring->rx_pending < RX_RING_MIN ||
  4024. ring->tx_pending < TX_RING_MIN ||
  4025. ring->rx_mini_pending != 0 ||
  4026. ring->rx_jumbo_pending != 0 ||
  4027. (np->desc_ver == DESC_VER_1 &&
  4028. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  4029. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  4030. (np->desc_ver != DESC_VER_1 &&
  4031. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  4032. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  4033. return -EINVAL;
  4034. }
  4035. /* allocate new rings */
  4036. if (!nv_optimized(np)) {
  4037. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4038. sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4039. &ring_addr);
  4040. } else {
  4041. rxtx_ring = pci_alloc_consistent(np->pci_dev,
  4042. sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4043. &ring_addr);
  4044. }
  4045. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  4046. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  4047. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  4048. /* fall back to old rings */
  4049. if (!nv_optimized(np)) {
  4050. if (rxtx_ring)
  4051. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
  4052. rxtx_ring, ring_addr);
  4053. } else {
  4054. if (rxtx_ring)
  4055. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
  4056. rxtx_ring, ring_addr);
  4057. }
  4058. kfree(rx_skbuff);
  4059. kfree(tx_skbuff);
  4060. goto exit;
  4061. }
  4062. if (netif_running(dev)) {
  4063. nv_disable_irq(dev);
  4064. nv_napi_disable(dev);
  4065. netif_tx_lock_bh(dev);
  4066. netif_addr_lock(dev);
  4067. spin_lock(&np->lock);
  4068. /* stop engines */
  4069. nv_stop_rxtx(dev);
  4070. nv_txrx_reset(dev);
  4071. /* drain queues */
  4072. nv_drain_rxtx(dev);
  4073. /* delete queues */
  4074. free_rings(dev);
  4075. }
  4076. /* set new values */
  4077. np->rx_ring_size = ring->rx_pending;
  4078. np->tx_ring_size = ring->tx_pending;
  4079. if (!nv_optimized(np)) {
  4080. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  4081. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4082. } else {
  4083. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  4084. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4085. }
  4086. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  4087. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  4088. np->ring_addr = ring_addr;
  4089. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4090. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4091. if (netif_running(dev)) {
  4092. /* reinit driver view of the queues */
  4093. set_bufsize(dev);
  4094. if (nv_init_ring(dev)) {
  4095. if (!np->in_shutdown)
  4096. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4097. }
  4098. /* reinit nic view of the queues */
  4099. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4100. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4101. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4102. base + NvRegRingSizes);
  4103. pci_push(base);
  4104. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4105. pci_push(base);
  4106. /* restart engines */
  4107. nv_start_rxtx(dev);
  4108. spin_unlock(&np->lock);
  4109. netif_addr_unlock(dev);
  4110. netif_tx_unlock_bh(dev);
  4111. nv_napi_enable(dev);
  4112. nv_enable_irq(dev);
  4113. }
  4114. return 0;
  4115. exit:
  4116. return -ENOMEM;
  4117. }
  4118. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4119. {
  4120. struct fe_priv *np = netdev_priv(dev);
  4121. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4122. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4123. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4124. }
  4125. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4126. {
  4127. struct fe_priv *np = netdev_priv(dev);
  4128. int adv, bmcr;
  4129. if ((!np->autoneg && np->duplex == 0) ||
  4130. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4131. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  4132. return -EINVAL;
  4133. }
  4134. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4135. netdev_info(dev, "hardware does not support tx pause frames\n");
  4136. return -EINVAL;
  4137. }
  4138. netif_carrier_off(dev);
  4139. if (netif_running(dev)) {
  4140. nv_disable_irq(dev);
  4141. netif_tx_lock_bh(dev);
  4142. netif_addr_lock(dev);
  4143. spin_lock(&np->lock);
  4144. /* stop engines */
  4145. nv_stop_rxtx(dev);
  4146. spin_unlock(&np->lock);
  4147. netif_addr_unlock(dev);
  4148. netif_tx_unlock_bh(dev);
  4149. }
  4150. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4151. if (pause->rx_pause)
  4152. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4153. if (pause->tx_pause)
  4154. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4155. if (np->autoneg && pause->autoneg) {
  4156. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4157. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4158. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4159. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  4160. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4161. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4162. adv |= ADVERTISE_PAUSE_ASYM;
  4163. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4164. if (netif_running(dev))
  4165. netdev_info(dev, "link down\n");
  4166. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4167. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4168. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4169. } else {
  4170. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4171. if (pause->rx_pause)
  4172. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4173. if (pause->tx_pause)
  4174. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4175. if (!netif_running(dev))
  4176. nv_update_linkspeed(dev);
  4177. else
  4178. nv_update_pause(dev, np->pause_flags);
  4179. }
  4180. if (netif_running(dev)) {
  4181. nv_start_rxtx(dev);
  4182. nv_enable_irq(dev);
  4183. }
  4184. return 0;
  4185. }
  4186. static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
  4187. {
  4188. struct fe_priv *np = netdev_priv(dev);
  4189. unsigned long flags;
  4190. u32 miicontrol;
  4191. int err, retval = 0;
  4192. spin_lock_irqsave(&np->lock, flags);
  4193. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4194. if (features & NETIF_F_LOOPBACK) {
  4195. if (miicontrol & BMCR_LOOPBACK) {
  4196. spin_unlock_irqrestore(&np->lock, flags);
  4197. netdev_info(dev, "Loopback already enabled\n");
  4198. return 0;
  4199. }
  4200. nv_disable_irq(dev);
  4201. /* Turn on loopback mode */
  4202. miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  4203. err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
  4204. if (err) {
  4205. retval = PHY_ERROR;
  4206. spin_unlock_irqrestore(&np->lock, flags);
  4207. phy_init(dev);
  4208. } else {
  4209. if (netif_running(dev)) {
  4210. /* Force 1000 Mbps full-duplex */
  4211. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
  4212. 1);
  4213. /* Force link up */
  4214. netif_carrier_on(dev);
  4215. }
  4216. spin_unlock_irqrestore(&np->lock, flags);
  4217. netdev_info(dev,
  4218. "Internal PHY loopback mode enabled.\n");
  4219. }
  4220. } else {
  4221. if (!(miicontrol & BMCR_LOOPBACK)) {
  4222. spin_unlock_irqrestore(&np->lock, flags);
  4223. netdev_info(dev, "Loopback already disabled\n");
  4224. return 0;
  4225. }
  4226. nv_disable_irq(dev);
  4227. /* Turn off loopback */
  4228. spin_unlock_irqrestore(&np->lock, flags);
  4229. netdev_info(dev, "Internal PHY loopback mode disabled.\n");
  4230. phy_init(dev);
  4231. }
  4232. msleep(500);
  4233. spin_lock_irqsave(&np->lock, flags);
  4234. nv_enable_irq(dev);
  4235. spin_unlock_irqrestore(&np->lock, flags);
  4236. return retval;
  4237. }
  4238. static netdev_features_t nv_fix_features(struct net_device *dev,
  4239. netdev_features_t features)
  4240. {
  4241. /* vlan is dependent on rx checksum offload */
  4242. if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  4243. features |= NETIF_F_RXCSUM;
  4244. return features;
  4245. }
  4246. static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
  4247. {
  4248. struct fe_priv *np = get_nvpriv(dev);
  4249. spin_lock_irq(&np->lock);
  4250. if (features & NETIF_F_HW_VLAN_RX)
  4251. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  4252. else
  4253. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4254. if (features & NETIF_F_HW_VLAN_TX)
  4255. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  4256. else
  4257. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4258. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4259. spin_unlock_irq(&np->lock);
  4260. }
  4261. static int nv_set_features(struct net_device *dev, netdev_features_t features)
  4262. {
  4263. struct fe_priv *np = netdev_priv(dev);
  4264. u8 __iomem *base = get_hwbase(dev);
  4265. netdev_features_t changed = dev->features ^ features;
  4266. int retval;
  4267. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
  4268. retval = nv_set_loopback(dev, features);
  4269. if (retval != 0)
  4270. return retval;
  4271. }
  4272. if (changed & NETIF_F_RXCSUM) {
  4273. spin_lock_irq(&np->lock);
  4274. if (features & NETIF_F_RXCSUM)
  4275. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4276. else
  4277. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4278. if (netif_running(dev))
  4279. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4280. spin_unlock_irq(&np->lock);
  4281. }
  4282. if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
  4283. nv_vlan_mode(dev, features);
  4284. return 0;
  4285. }
  4286. static int nv_get_sset_count(struct net_device *dev, int sset)
  4287. {
  4288. struct fe_priv *np = netdev_priv(dev);
  4289. switch (sset) {
  4290. case ETH_SS_TEST:
  4291. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4292. return NV_TEST_COUNT_EXTENDED;
  4293. else
  4294. return NV_TEST_COUNT_BASE;
  4295. case ETH_SS_STATS:
  4296. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4297. return NV_DEV_STATISTICS_V3_COUNT;
  4298. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4299. return NV_DEV_STATISTICS_V2_COUNT;
  4300. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4301. return NV_DEV_STATISTICS_V1_COUNT;
  4302. else
  4303. return 0;
  4304. default:
  4305. return -EOPNOTSUPP;
  4306. }
  4307. }
  4308. static void nv_get_ethtool_stats(struct net_device *dev,
  4309. struct ethtool_stats *estats, u64 *buffer)
  4310. __acquires(&netdev_priv(dev)->hwstats_lock)
  4311. __releases(&netdev_priv(dev)->hwstats_lock)
  4312. {
  4313. struct fe_priv *np = netdev_priv(dev);
  4314. spin_lock_bh(&np->hwstats_lock);
  4315. nv_update_stats(dev);
  4316. memcpy(buffer, &np->estats,
  4317. nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4318. spin_unlock_bh(&np->hwstats_lock);
  4319. }
  4320. static int nv_link_test(struct net_device *dev)
  4321. {
  4322. struct fe_priv *np = netdev_priv(dev);
  4323. int mii_status;
  4324. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4325. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4326. /* check phy link status */
  4327. if (!(mii_status & BMSR_LSTATUS))
  4328. return 0;
  4329. else
  4330. return 1;
  4331. }
  4332. static int nv_register_test(struct net_device *dev)
  4333. {
  4334. u8 __iomem *base = get_hwbase(dev);
  4335. int i = 0;
  4336. u32 orig_read, new_read;
  4337. do {
  4338. orig_read = readl(base + nv_registers_test[i].reg);
  4339. /* xor with mask to toggle bits */
  4340. orig_read ^= nv_registers_test[i].mask;
  4341. writel(orig_read, base + nv_registers_test[i].reg);
  4342. new_read = readl(base + nv_registers_test[i].reg);
  4343. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4344. return 0;
  4345. /* restore original value */
  4346. orig_read ^= nv_registers_test[i].mask;
  4347. writel(orig_read, base + nv_registers_test[i].reg);
  4348. } while (nv_registers_test[++i].reg != 0);
  4349. return 1;
  4350. }
  4351. static int nv_interrupt_test(struct net_device *dev)
  4352. {
  4353. struct fe_priv *np = netdev_priv(dev);
  4354. u8 __iomem *base = get_hwbase(dev);
  4355. int ret = 1;
  4356. int testcnt;
  4357. u32 save_msi_flags, save_poll_interval = 0;
  4358. if (netif_running(dev)) {
  4359. /* free current irq */
  4360. nv_free_irq(dev);
  4361. save_poll_interval = readl(base+NvRegPollingInterval);
  4362. }
  4363. /* flag to test interrupt handler */
  4364. np->intr_test = 0;
  4365. /* setup test irq */
  4366. save_msi_flags = np->msi_flags;
  4367. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4368. np->msi_flags |= 0x001; /* setup 1 vector */
  4369. if (nv_request_irq(dev, 1))
  4370. return 0;
  4371. /* setup timer interrupt */
  4372. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4373. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4374. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4375. /* wait for at least one interrupt */
  4376. msleep(100);
  4377. spin_lock_irq(&np->lock);
  4378. /* flag should be set within ISR */
  4379. testcnt = np->intr_test;
  4380. if (!testcnt)
  4381. ret = 2;
  4382. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4383. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4384. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4385. else
  4386. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4387. spin_unlock_irq(&np->lock);
  4388. nv_free_irq(dev);
  4389. np->msi_flags = save_msi_flags;
  4390. if (netif_running(dev)) {
  4391. writel(save_poll_interval, base + NvRegPollingInterval);
  4392. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4393. /* restore original irq */
  4394. if (nv_request_irq(dev, 0))
  4395. return 0;
  4396. }
  4397. return ret;
  4398. }
  4399. static int nv_loopback_test(struct net_device *dev)
  4400. {
  4401. struct fe_priv *np = netdev_priv(dev);
  4402. u8 __iomem *base = get_hwbase(dev);
  4403. struct sk_buff *tx_skb, *rx_skb;
  4404. dma_addr_t test_dma_addr;
  4405. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4406. u32 flags;
  4407. int len, i, pkt_len;
  4408. u8 *pkt_data;
  4409. u32 filter_flags = 0;
  4410. u32 misc1_flags = 0;
  4411. int ret = 1;
  4412. if (netif_running(dev)) {
  4413. nv_disable_irq(dev);
  4414. filter_flags = readl(base + NvRegPacketFilterFlags);
  4415. misc1_flags = readl(base + NvRegMisc1);
  4416. } else {
  4417. nv_txrx_reset(dev);
  4418. }
  4419. /* reinit driver view of the rx queue */
  4420. set_bufsize(dev);
  4421. nv_init_ring(dev);
  4422. /* setup hardware for loopback */
  4423. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4424. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4425. /* reinit nic view of the rx queue */
  4426. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4427. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4428. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4429. base + NvRegRingSizes);
  4430. pci_push(base);
  4431. /* restart rx engine */
  4432. nv_start_rxtx(dev);
  4433. /* setup packet for tx */
  4434. pkt_len = ETH_DATA_LEN;
  4435. tx_skb = netdev_alloc_skb(dev, pkt_len);
  4436. if (!tx_skb) {
  4437. netdev_err(dev, "netdev_alloc_skb() failed during loopback test\n");
  4438. ret = 0;
  4439. goto out;
  4440. }
  4441. test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
  4442. skb_tailroom(tx_skb),
  4443. PCI_DMA_FROMDEVICE);
  4444. if (pci_dma_mapping_error(np->pci_dev,
  4445. test_dma_addr)) {
  4446. dev_kfree_skb_any(tx_skb);
  4447. goto out;
  4448. }
  4449. pkt_data = skb_put(tx_skb, pkt_len);
  4450. for (i = 0; i < pkt_len; i++)
  4451. pkt_data[i] = (u8)(i & 0xff);
  4452. if (!nv_optimized(np)) {
  4453. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4454. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4455. } else {
  4456. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4457. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4458. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4459. }
  4460. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4461. pci_push(get_hwbase(dev));
  4462. msleep(500);
  4463. /* check for rx of the packet */
  4464. if (!nv_optimized(np)) {
  4465. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4466. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4467. } else {
  4468. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4469. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4470. }
  4471. if (flags & NV_RX_AVAIL) {
  4472. ret = 0;
  4473. } else if (np->desc_ver == DESC_VER_1) {
  4474. if (flags & NV_RX_ERROR)
  4475. ret = 0;
  4476. } else {
  4477. if (flags & NV_RX2_ERROR)
  4478. ret = 0;
  4479. }
  4480. if (ret) {
  4481. if (len != pkt_len) {
  4482. ret = 0;
  4483. } else {
  4484. rx_skb = np->rx_skb[0].skb;
  4485. for (i = 0; i < pkt_len; i++) {
  4486. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4487. ret = 0;
  4488. break;
  4489. }
  4490. }
  4491. }
  4492. }
  4493. pci_unmap_single(np->pci_dev, test_dma_addr,
  4494. (skb_end_pointer(tx_skb) - tx_skb->data),
  4495. PCI_DMA_TODEVICE);
  4496. dev_kfree_skb_any(tx_skb);
  4497. out:
  4498. /* stop engines */
  4499. nv_stop_rxtx(dev);
  4500. nv_txrx_reset(dev);
  4501. /* drain rx queue */
  4502. nv_drain_rxtx(dev);
  4503. if (netif_running(dev)) {
  4504. writel(misc1_flags, base + NvRegMisc1);
  4505. writel(filter_flags, base + NvRegPacketFilterFlags);
  4506. nv_enable_irq(dev);
  4507. }
  4508. return ret;
  4509. }
  4510. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4511. {
  4512. struct fe_priv *np = netdev_priv(dev);
  4513. u8 __iomem *base = get_hwbase(dev);
  4514. int result;
  4515. memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
  4516. if (!nv_link_test(dev)) {
  4517. test->flags |= ETH_TEST_FL_FAILED;
  4518. buffer[0] = 1;
  4519. }
  4520. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4521. if (netif_running(dev)) {
  4522. netif_stop_queue(dev);
  4523. nv_napi_disable(dev);
  4524. netif_tx_lock_bh(dev);
  4525. netif_addr_lock(dev);
  4526. spin_lock_irq(&np->lock);
  4527. nv_disable_hw_interrupts(dev, np->irqmask);
  4528. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4529. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4530. else
  4531. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4532. /* stop engines */
  4533. nv_stop_rxtx(dev);
  4534. nv_txrx_reset(dev);
  4535. /* drain rx queue */
  4536. nv_drain_rxtx(dev);
  4537. spin_unlock_irq(&np->lock);
  4538. netif_addr_unlock(dev);
  4539. netif_tx_unlock_bh(dev);
  4540. }
  4541. if (!nv_register_test(dev)) {
  4542. test->flags |= ETH_TEST_FL_FAILED;
  4543. buffer[1] = 1;
  4544. }
  4545. result = nv_interrupt_test(dev);
  4546. if (result != 1) {
  4547. test->flags |= ETH_TEST_FL_FAILED;
  4548. buffer[2] = 1;
  4549. }
  4550. if (result == 0) {
  4551. /* bail out */
  4552. return;
  4553. }
  4554. if (!nv_loopback_test(dev)) {
  4555. test->flags |= ETH_TEST_FL_FAILED;
  4556. buffer[3] = 1;
  4557. }
  4558. if (netif_running(dev)) {
  4559. /* reinit driver view of the rx queue */
  4560. set_bufsize(dev);
  4561. if (nv_init_ring(dev)) {
  4562. if (!np->in_shutdown)
  4563. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4564. }
  4565. /* reinit nic view of the rx queue */
  4566. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4567. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4568. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4569. base + NvRegRingSizes);
  4570. pci_push(base);
  4571. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4572. pci_push(base);
  4573. /* restart rx engine */
  4574. nv_start_rxtx(dev);
  4575. netif_start_queue(dev);
  4576. nv_napi_enable(dev);
  4577. nv_enable_hw_interrupts(dev, np->irqmask);
  4578. }
  4579. }
  4580. }
  4581. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4582. {
  4583. switch (stringset) {
  4584. case ETH_SS_STATS:
  4585. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4586. break;
  4587. case ETH_SS_TEST:
  4588. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4589. break;
  4590. }
  4591. }
  4592. static const struct ethtool_ops ops = {
  4593. .get_drvinfo = nv_get_drvinfo,
  4594. .get_link = ethtool_op_get_link,
  4595. .get_wol = nv_get_wol,
  4596. .set_wol = nv_set_wol,
  4597. .get_settings = nv_get_settings,
  4598. .set_settings = nv_set_settings,
  4599. .get_regs_len = nv_get_regs_len,
  4600. .get_regs = nv_get_regs,
  4601. .nway_reset = nv_nway_reset,
  4602. .get_ringparam = nv_get_ringparam,
  4603. .set_ringparam = nv_set_ringparam,
  4604. .get_pauseparam = nv_get_pauseparam,
  4605. .set_pauseparam = nv_set_pauseparam,
  4606. .get_strings = nv_get_strings,
  4607. .get_ethtool_stats = nv_get_ethtool_stats,
  4608. .get_sset_count = nv_get_sset_count,
  4609. .self_test = nv_self_test,
  4610. .get_ts_info = ethtool_op_get_ts_info,
  4611. };
  4612. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4613. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4614. {
  4615. struct fe_priv *np = netdev_priv(dev);
  4616. u8 __iomem *base = get_hwbase(dev);
  4617. int i;
  4618. u32 tx_ctrl, mgmt_sema;
  4619. for (i = 0; i < 10; i++) {
  4620. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4621. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4622. break;
  4623. msleep(500);
  4624. }
  4625. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4626. return 0;
  4627. for (i = 0; i < 2; i++) {
  4628. tx_ctrl = readl(base + NvRegTransmitterControl);
  4629. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4630. writel(tx_ctrl, base + NvRegTransmitterControl);
  4631. /* verify that semaphore was acquired */
  4632. tx_ctrl = readl(base + NvRegTransmitterControl);
  4633. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4634. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4635. np->mgmt_sema = 1;
  4636. return 1;
  4637. } else
  4638. udelay(50);
  4639. }
  4640. return 0;
  4641. }
  4642. static void nv_mgmt_release_sema(struct net_device *dev)
  4643. {
  4644. struct fe_priv *np = netdev_priv(dev);
  4645. u8 __iomem *base = get_hwbase(dev);
  4646. u32 tx_ctrl;
  4647. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4648. if (np->mgmt_sema) {
  4649. tx_ctrl = readl(base + NvRegTransmitterControl);
  4650. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4651. writel(tx_ctrl, base + NvRegTransmitterControl);
  4652. }
  4653. }
  4654. }
  4655. static int nv_mgmt_get_version(struct net_device *dev)
  4656. {
  4657. struct fe_priv *np = netdev_priv(dev);
  4658. u8 __iomem *base = get_hwbase(dev);
  4659. u32 data_ready = readl(base + NvRegTransmitterControl);
  4660. u32 data_ready2 = 0;
  4661. unsigned long start;
  4662. int ready = 0;
  4663. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4664. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4665. start = jiffies;
  4666. while (time_before(jiffies, start + 5*HZ)) {
  4667. data_ready2 = readl(base + NvRegTransmitterControl);
  4668. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4669. ready = 1;
  4670. break;
  4671. }
  4672. schedule_timeout_uninterruptible(1);
  4673. }
  4674. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4675. return 0;
  4676. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4677. return 1;
  4678. }
  4679. static int nv_open(struct net_device *dev)
  4680. {
  4681. struct fe_priv *np = netdev_priv(dev);
  4682. u8 __iomem *base = get_hwbase(dev);
  4683. int ret = 1;
  4684. int oom, i;
  4685. u32 low;
  4686. /* power up phy */
  4687. mii_rw(dev, np->phyaddr, MII_BMCR,
  4688. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4689. nv_txrx_gate(dev, false);
  4690. /* erase previous misconfiguration */
  4691. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4692. nv_mac_reset(dev);
  4693. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4694. writel(0, base + NvRegMulticastAddrB);
  4695. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4696. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4697. writel(0, base + NvRegPacketFilterFlags);
  4698. writel(0, base + NvRegTransmitterControl);
  4699. writel(0, base + NvRegReceiverControl);
  4700. writel(0, base + NvRegAdapterControl);
  4701. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4702. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4703. /* initialize descriptor rings */
  4704. set_bufsize(dev);
  4705. oom = nv_init_ring(dev);
  4706. writel(0, base + NvRegLinkSpeed);
  4707. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4708. nv_txrx_reset(dev);
  4709. writel(0, base + NvRegUnknownSetupReg6);
  4710. np->in_shutdown = 0;
  4711. /* give hw rings */
  4712. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4713. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4714. base + NvRegRingSizes);
  4715. writel(np->linkspeed, base + NvRegLinkSpeed);
  4716. if (np->desc_ver == DESC_VER_1)
  4717. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4718. else
  4719. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4720. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4721. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4722. pci_push(base);
  4723. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4724. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4725. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4726. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4727. netdev_info(dev,
  4728. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4729. writel(0, base + NvRegMIIMask);
  4730. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4731. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4732. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4733. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4734. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4735. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4736. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4737. get_random_bytes(&low, sizeof(low));
  4738. low &= NVREG_SLOTTIME_MASK;
  4739. if (np->desc_ver == DESC_VER_1) {
  4740. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4741. } else {
  4742. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4743. /* setup legacy backoff */
  4744. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4745. } else {
  4746. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4747. nv_gear_backoff_reseed(dev);
  4748. }
  4749. }
  4750. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4751. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4752. if (poll_interval == -1) {
  4753. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4754. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4755. else
  4756. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4757. } else
  4758. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4759. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4760. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4761. base + NvRegAdapterControl);
  4762. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4763. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4764. if (np->wolenabled)
  4765. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4766. i = readl(base + NvRegPowerState);
  4767. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4768. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4769. pci_push(base);
  4770. udelay(10);
  4771. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4772. nv_disable_hw_interrupts(dev, np->irqmask);
  4773. pci_push(base);
  4774. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4775. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4776. pci_push(base);
  4777. if (nv_request_irq(dev, 0))
  4778. goto out_drain;
  4779. /* ask for interrupts */
  4780. nv_enable_hw_interrupts(dev, np->irqmask);
  4781. spin_lock_irq(&np->lock);
  4782. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4783. writel(0, base + NvRegMulticastAddrB);
  4784. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4785. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4786. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4787. /* One manual link speed update: Interrupts are enabled, future link
  4788. * speed changes cause interrupts and are handled by nv_link_irq().
  4789. */
  4790. {
  4791. u32 miistat;
  4792. miistat = readl(base + NvRegMIIStatus);
  4793. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4794. }
  4795. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4796. * to init hw */
  4797. np->linkspeed = 0;
  4798. ret = nv_update_linkspeed(dev);
  4799. nv_start_rxtx(dev);
  4800. netif_start_queue(dev);
  4801. nv_napi_enable(dev);
  4802. if (ret) {
  4803. netif_carrier_on(dev);
  4804. } else {
  4805. netdev_info(dev, "no link during initialization\n");
  4806. netif_carrier_off(dev);
  4807. }
  4808. if (oom)
  4809. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4810. /* start statistics timer */
  4811. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4812. mod_timer(&np->stats_poll,
  4813. round_jiffies(jiffies + STATS_INTERVAL));
  4814. spin_unlock_irq(&np->lock);
  4815. /* If the loopback feature was set while the device was down, make sure
  4816. * that it's set correctly now.
  4817. */
  4818. if (dev->features & NETIF_F_LOOPBACK)
  4819. nv_set_loopback(dev, dev->features);
  4820. return 0;
  4821. out_drain:
  4822. nv_drain_rxtx(dev);
  4823. return ret;
  4824. }
  4825. static int nv_close(struct net_device *dev)
  4826. {
  4827. struct fe_priv *np = netdev_priv(dev);
  4828. u8 __iomem *base;
  4829. spin_lock_irq(&np->lock);
  4830. np->in_shutdown = 1;
  4831. spin_unlock_irq(&np->lock);
  4832. nv_napi_disable(dev);
  4833. synchronize_irq(np->pci_dev->irq);
  4834. del_timer_sync(&np->oom_kick);
  4835. del_timer_sync(&np->nic_poll);
  4836. del_timer_sync(&np->stats_poll);
  4837. netif_stop_queue(dev);
  4838. spin_lock_irq(&np->lock);
  4839. nv_update_pause(dev, 0); /* otherwise stop_tx bricks NIC */
  4840. nv_stop_rxtx(dev);
  4841. nv_txrx_reset(dev);
  4842. /* disable interrupts on the nic or we will lock up */
  4843. base = get_hwbase(dev);
  4844. nv_disable_hw_interrupts(dev, np->irqmask);
  4845. pci_push(base);
  4846. spin_unlock_irq(&np->lock);
  4847. nv_free_irq(dev);
  4848. nv_drain_rxtx(dev);
  4849. if (np->wolenabled || !phy_power_down) {
  4850. nv_txrx_gate(dev, false);
  4851. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4852. nv_start_rx(dev);
  4853. } else {
  4854. /* power down phy */
  4855. mii_rw(dev, np->phyaddr, MII_BMCR,
  4856. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4857. nv_txrx_gate(dev, true);
  4858. }
  4859. /* FIXME: power down nic */
  4860. return 0;
  4861. }
  4862. static const struct net_device_ops nv_netdev_ops = {
  4863. .ndo_open = nv_open,
  4864. .ndo_stop = nv_close,
  4865. .ndo_get_stats64 = nv_get_stats64,
  4866. .ndo_start_xmit = nv_start_xmit,
  4867. .ndo_tx_timeout = nv_tx_timeout,
  4868. .ndo_change_mtu = nv_change_mtu,
  4869. .ndo_fix_features = nv_fix_features,
  4870. .ndo_set_features = nv_set_features,
  4871. .ndo_validate_addr = eth_validate_addr,
  4872. .ndo_set_mac_address = nv_set_mac_address,
  4873. .ndo_set_rx_mode = nv_set_multicast,
  4874. #ifdef CONFIG_NET_POLL_CONTROLLER
  4875. .ndo_poll_controller = nv_poll_controller,
  4876. #endif
  4877. };
  4878. static const struct net_device_ops nv_netdev_ops_optimized = {
  4879. .ndo_open = nv_open,
  4880. .ndo_stop = nv_close,
  4881. .ndo_get_stats64 = nv_get_stats64,
  4882. .ndo_start_xmit = nv_start_xmit_optimized,
  4883. .ndo_tx_timeout = nv_tx_timeout,
  4884. .ndo_change_mtu = nv_change_mtu,
  4885. .ndo_fix_features = nv_fix_features,
  4886. .ndo_set_features = nv_set_features,
  4887. .ndo_validate_addr = eth_validate_addr,
  4888. .ndo_set_mac_address = nv_set_mac_address,
  4889. .ndo_set_rx_mode = nv_set_multicast,
  4890. #ifdef CONFIG_NET_POLL_CONTROLLER
  4891. .ndo_poll_controller = nv_poll_controller,
  4892. #endif
  4893. };
  4894. static int nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4895. {
  4896. struct net_device *dev;
  4897. struct fe_priv *np;
  4898. unsigned long addr;
  4899. u8 __iomem *base;
  4900. int err, i;
  4901. u32 powerstate, txreg;
  4902. u32 phystate_orig = 0, phystate;
  4903. int phyinitialized = 0;
  4904. static int printed_version;
  4905. if (!printed_version++)
  4906. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4907. FORCEDETH_VERSION);
  4908. dev = alloc_etherdev(sizeof(struct fe_priv));
  4909. err = -ENOMEM;
  4910. if (!dev)
  4911. goto out;
  4912. np = netdev_priv(dev);
  4913. np->dev = dev;
  4914. np->pci_dev = pci_dev;
  4915. spin_lock_init(&np->lock);
  4916. spin_lock_init(&np->hwstats_lock);
  4917. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4918. init_timer(&np->oom_kick);
  4919. np->oom_kick.data = (unsigned long) dev;
  4920. np->oom_kick.function = nv_do_rx_refill; /* timer handler */
  4921. init_timer(&np->nic_poll);
  4922. np->nic_poll.data = (unsigned long) dev;
  4923. np->nic_poll.function = nv_do_nic_poll; /* timer handler */
  4924. init_timer_deferrable(&np->stats_poll);
  4925. np->stats_poll.data = (unsigned long) dev;
  4926. np->stats_poll.function = nv_do_stats_poll; /* timer handler */
  4927. err = pci_enable_device(pci_dev);
  4928. if (err)
  4929. goto out_free;
  4930. pci_set_master(pci_dev);
  4931. err = pci_request_regions(pci_dev, DRV_NAME);
  4932. if (err < 0)
  4933. goto out_disable;
  4934. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4935. np->register_size = NV_PCI_REGSZ_VER3;
  4936. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4937. np->register_size = NV_PCI_REGSZ_VER2;
  4938. else
  4939. np->register_size = NV_PCI_REGSZ_VER1;
  4940. err = -EINVAL;
  4941. addr = 0;
  4942. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  4943. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  4944. pci_resource_len(pci_dev, i) >= np->register_size) {
  4945. addr = pci_resource_start(pci_dev, i);
  4946. break;
  4947. }
  4948. }
  4949. if (i == DEVICE_COUNT_RESOURCE) {
  4950. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  4951. goto out_relreg;
  4952. }
  4953. /* copy of driver data */
  4954. np->driver_data = id->driver_data;
  4955. /* copy of device id */
  4956. np->device_id = id->device;
  4957. /* handle different descriptor versions */
  4958. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  4959. /* packet format 3: supports 40-bit addressing */
  4960. np->desc_ver = DESC_VER_3;
  4961. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  4962. if (dma_64bit) {
  4963. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  4964. dev_info(&pci_dev->dev,
  4965. "64-bit DMA failed, using 32-bit addressing\n");
  4966. else
  4967. dev->features |= NETIF_F_HIGHDMA;
  4968. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  4969. dev_info(&pci_dev->dev,
  4970. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  4971. }
  4972. }
  4973. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  4974. /* packet format 2: supports jumbo frames */
  4975. np->desc_ver = DESC_VER_2;
  4976. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  4977. } else {
  4978. /* original packet format */
  4979. np->desc_ver = DESC_VER_1;
  4980. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  4981. }
  4982. np->pkt_limit = NV_PKTLIMIT_1;
  4983. if (id->driver_data & DEV_HAS_LARGEDESC)
  4984. np->pkt_limit = NV_PKTLIMIT_2;
  4985. if (id->driver_data & DEV_HAS_CHECKSUM) {
  4986. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4987. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  4988. NETIF_F_TSO | NETIF_F_RXCSUM;
  4989. }
  4990. np->vlanctl_bits = 0;
  4991. if (id->driver_data & DEV_HAS_VLAN) {
  4992. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  4993. dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
  4994. }
  4995. dev->features |= dev->hw_features;
  4996. /* Add loopback capability to the device. */
  4997. dev->hw_features |= NETIF_F_LOOPBACK;
  4998. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  4999. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  5000. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  5001. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  5002. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  5003. }
  5004. err = -ENOMEM;
  5005. np->base = ioremap(addr, np->register_size);
  5006. if (!np->base)
  5007. goto out_relreg;
  5008. np->rx_ring_size = RX_RING_DEFAULT;
  5009. np->tx_ring_size = TX_RING_DEFAULT;
  5010. if (!nv_optimized(np)) {
  5011. np->rx_ring.orig = pci_alloc_consistent(pci_dev,
  5012. sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
  5013. &np->ring_addr);
  5014. if (!np->rx_ring.orig)
  5015. goto out_unmap;
  5016. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  5017. } else {
  5018. np->rx_ring.ex = pci_alloc_consistent(pci_dev,
  5019. sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
  5020. &np->ring_addr);
  5021. if (!np->rx_ring.ex)
  5022. goto out_unmap;
  5023. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  5024. }
  5025. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5026. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5027. if (!np->rx_skb || !np->tx_skb)
  5028. goto out_freering;
  5029. if (!nv_optimized(np))
  5030. dev->netdev_ops = &nv_netdev_ops;
  5031. else
  5032. dev->netdev_ops = &nv_netdev_ops_optimized;
  5033. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  5034. SET_ETHTOOL_OPS(dev, &ops);
  5035. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  5036. pci_set_drvdata(pci_dev, dev);
  5037. /* read the mac address */
  5038. base = get_hwbase(dev);
  5039. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  5040. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  5041. /* check the workaround bit for correct mac address order */
  5042. txreg = readl(base + NvRegTransmitPoll);
  5043. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  5044. /* mac address is already in correct order */
  5045. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5046. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5047. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5048. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5049. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5050. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5051. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  5052. /* mac address is already in correct order */
  5053. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5054. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5055. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5056. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5057. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5058. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5059. /*
  5060. * Set orig mac address back to the reversed version.
  5061. * This flag will be cleared during low power transition.
  5062. * Therefore, we should always put back the reversed address.
  5063. */
  5064. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5065. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5066. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5067. } else {
  5068. /* need to reverse mac address to correct order */
  5069. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5070. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5071. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5072. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5073. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5074. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5075. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5076. dev_dbg(&pci_dev->dev,
  5077. "%s: set workaround bit for reversed mac addr\n",
  5078. __func__);
  5079. }
  5080. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  5081. if (!is_valid_ether_addr(dev->perm_addr)) {
  5082. /*
  5083. * Bad mac address. At least one bios sets the mac address
  5084. * to 01:23:45:67:89:ab
  5085. */
  5086. dev_err(&pci_dev->dev,
  5087. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  5088. dev->dev_addr);
  5089. eth_hw_addr_random(dev);
  5090. dev_err(&pci_dev->dev,
  5091. "Using random MAC address: %pM\n", dev->dev_addr);
  5092. }
  5093. /* set mac address */
  5094. nv_copy_mac_to_hw(dev);
  5095. /* disable WOL */
  5096. writel(0, base + NvRegWakeUpFlags);
  5097. np->wolenabled = 0;
  5098. device_set_wakeup_enable(&pci_dev->dev, false);
  5099. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5100. /* take phy and nic out of low power mode */
  5101. powerstate = readl(base + NvRegPowerState2);
  5102. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5103. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  5104. pci_dev->revision >= 0xA3)
  5105. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5106. writel(powerstate, base + NvRegPowerState2);
  5107. }
  5108. if (np->desc_ver == DESC_VER_1)
  5109. np->tx_flags = NV_TX_VALID;
  5110. else
  5111. np->tx_flags = NV_TX2_VALID;
  5112. np->msi_flags = 0;
  5113. if ((id->driver_data & DEV_HAS_MSI) && msi)
  5114. np->msi_flags |= NV_MSI_CAPABLE;
  5115. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5116. /* msix has had reported issues when modifying irqmask
  5117. as in the case of napi, therefore, disable for now
  5118. */
  5119. #if 0
  5120. np->msi_flags |= NV_MSI_X_CAPABLE;
  5121. #endif
  5122. }
  5123. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  5124. np->irqmask = NVREG_IRQMASK_CPU;
  5125. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5126. np->msi_flags |= 0x0001;
  5127. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  5128. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  5129. /* start off in throughput mode */
  5130. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5131. /* remove support for msix mode */
  5132. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  5133. } else {
  5134. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  5135. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5136. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5137. np->msi_flags |= 0x0003;
  5138. }
  5139. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5140. np->irqmask |= NVREG_IRQ_TIMER;
  5141. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5142. np->need_linktimer = 1;
  5143. np->link_timeout = jiffies + LINK_TIMEOUT;
  5144. } else {
  5145. np->need_linktimer = 0;
  5146. }
  5147. /* Limit the number of tx's outstanding for hw bug */
  5148. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5149. np->tx_limit = 1;
  5150. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  5151. pci_dev->revision >= 0xA2)
  5152. np->tx_limit = 0;
  5153. }
  5154. /* clear phy state and temporarily halt phy interrupts */
  5155. writel(0, base + NvRegMIIMask);
  5156. phystate = readl(base + NvRegAdapterControl);
  5157. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5158. phystate_orig = 1;
  5159. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5160. writel(phystate, base + NvRegAdapterControl);
  5161. }
  5162. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5163. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5164. /* management unit running on the mac? */
  5165. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5166. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5167. nv_mgmt_acquire_sema(dev) &&
  5168. nv_mgmt_get_version(dev)) {
  5169. np->mac_in_use = 1;
  5170. if (np->mgmt_version > 0)
  5171. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5172. /* management unit setup the phy already? */
  5173. if (np->mac_in_use &&
  5174. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5175. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5176. /* phy is inited by mgmt unit */
  5177. phyinitialized = 1;
  5178. } else {
  5179. /* we need to init the phy */
  5180. }
  5181. }
  5182. }
  5183. /* find a suitable phy */
  5184. for (i = 1; i <= 32; i++) {
  5185. int id1, id2;
  5186. int phyaddr = i & 0x1F;
  5187. spin_lock_irq(&np->lock);
  5188. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5189. spin_unlock_irq(&np->lock);
  5190. if (id1 < 0 || id1 == 0xffff)
  5191. continue;
  5192. spin_lock_irq(&np->lock);
  5193. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5194. spin_unlock_irq(&np->lock);
  5195. if (id2 < 0 || id2 == 0xffff)
  5196. continue;
  5197. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5198. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5199. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5200. np->phyaddr = phyaddr;
  5201. np->phy_oui = id1 | id2;
  5202. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5203. if (np->phy_oui == PHY_OUI_REALTEK2)
  5204. np->phy_oui = PHY_OUI_REALTEK;
  5205. /* Setup phy revision for Realtek */
  5206. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5207. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5208. break;
  5209. }
  5210. if (i == 33) {
  5211. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  5212. goto out_error;
  5213. }
  5214. if (!phyinitialized) {
  5215. /* reset it */
  5216. phy_init(dev);
  5217. } else {
  5218. /* see if it is a gigabit phy */
  5219. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5220. if (mii_status & PHY_GIGABIT)
  5221. np->gigabit = PHY_GIGABIT;
  5222. }
  5223. /* set default link speed settings */
  5224. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5225. np->duplex = 0;
  5226. np->autoneg = 1;
  5227. err = register_netdev(dev);
  5228. if (err) {
  5229. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  5230. goto out_error;
  5231. }
  5232. netif_carrier_off(dev);
  5233. /* Some NICs freeze when TX pause is enabled while NIC is
  5234. * down, and this stays across warm reboots. The sequence
  5235. * below should be enough to recover from that state.
  5236. */
  5237. nv_update_pause(dev, 0);
  5238. nv_start_tx(dev);
  5239. nv_stop_tx(dev);
  5240. if (id->driver_data & DEV_HAS_VLAN)
  5241. nv_vlan_mode(dev, dev->features);
  5242. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  5243. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  5244. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5245. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5246. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5247. "csum " : "",
  5248. dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
  5249. "vlan " : "",
  5250. dev->features & (NETIF_F_LOOPBACK) ?
  5251. "loopback " : "",
  5252. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5253. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5254. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5255. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5256. np->need_linktimer ? "lnktim " : "",
  5257. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5258. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5259. np->desc_ver);
  5260. return 0;
  5261. out_error:
  5262. if (phystate_orig)
  5263. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5264. pci_set_drvdata(pci_dev, NULL);
  5265. out_freering:
  5266. free_rings(dev);
  5267. out_unmap:
  5268. iounmap(get_hwbase(dev));
  5269. out_relreg:
  5270. pci_release_regions(pci_dev);
  5271. out_disable:
  5272. pci_disable_device(pci_dev);
  5273. out_free:
  5274. free_netdev(dev);
  5275. out:
  5276. return err;
  5277. }
  5278. static void nv_restore_phy(struct net_device *dev)
  5279. {
  5280. struct fe_priv *np = netdev_priv(dev);
  5281. u16 phy_reserved, mii_control;
  5282. if (np->phy_oui == PHY_OUI_REALTEK &&
  5283. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5284. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5285. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5286. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5287. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5288. phy_reserved |= PHY_REALTEK_INIT8;
  5289. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5290. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5291. /* restart auto negotiation */
  5292. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5293. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5294. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5295. }
  5296. }
  5297. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5298. {
  5299. struct net_device *dev = pci_get_drvdata(pci_dev);
  5300. struct fe_priv *np = netdev_priv(dev);
  5301. u8 __iomem *base = get_hwbase(dev);
  5302. /* special op: write back the misordered MAC address - otherwise
  5303. * the next nv_probe would see a wrong address.
  5304. */
  5305. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5306. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5307. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5308. base + NvRegTransmitPoll);
  5309. }
  5310. static void nv_remove(struct pci_dev *pci_dev)
  5311. {
  5312. struct net_device *dev = pci_get_drvdata(pci_dev);
  5313. unregister_netdev(dev);
  5314. nv_restore_mac_addr(pci_dev);
  5315. /* restore any phy related changes */
  5316. nv_restore_phy(dev);
  5317. nv_mgmt_release_sema(dev);
  5318. /* free all structures */
  5319. free_rings(dev);
  5320. iounmap(get_hwbase(dev));
  5321. pci_release_regions(pci_dev);
  5322. pci_disable_device(pci_dev);
  5323. free_netdev(dev);
  5324. pci_set_drvdata(pci_dev, NULL);
  5325. }
  5326. #ifdef CONFIG_PM_SLEEP
  5327. static int nv_suspend(struct device *device)
  5328. {
  5329. struct pci_dev *pdev = to_pci_dev(device);
  5330. struct net_device *dev = pci_get_drvdata(pdev);
  5331. struct fe_priv *np = netdev_priv(dev);
  5332. u8 __iomem *base = get_hwbase(dev);
  5333. int i;
  5334. if (netif_running(dev)) {
  5335. /* Gross. */
  5336. nv_close(dev);
  5337. }
  5338. netif_device_detach(dev);
  5339. /* save non-pci configuration space */
  5340. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5341. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5342. return 0;
  5343. }
  5344. static int nv_resume(struct device *device)
  5345. {
  5346. struct pci_dev *pdev = to_pci_dev(device);
  5347. struct net_device *dev = pci_get_drvdata(pdev);
  5348. struct fe_priv *np = netdev_priv(dev);
  5349. u8 __iomem *base = get_hwbase(dev);
  5350. int i, rc = 0;
  5351. /* restore non-pci configuration space */
  5352. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5353. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5354. if (np->driver_data & DEV_NEED_MSI_FIX)
  5355. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5356. /* restore phy state, including autoneg */
  5357. phy_init(dev);
  5358. netif_device_attach(dev);
  5359. if (netif_running(dev)) {
  5360. rc = nv_open(dev);
  5361. nv_set_multicast(dev);
  5362. }
  5363. return rc;
  5364. }
  5365. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5366. #define NV_PM_OPS (&nv_pm_ops)
  5367. #else
  5368. #define NV_PM_OPS NULL
  5369. #endif /* CONFIG_PM_SLEEP */
  5370. #ifdef CONFIG_PM
  5371. static void nv_shutdown(struct pci_dev *pdev)
  5372. {
  5373. struct net_device *dev = pci_get_drvdata(pdev);
  5374. struct fe_priv *np = netdev_priv(dev);
  5375. if (netif_running(dev))
  5376. nv_close(dev);
  5377. /*
  5378. * Restore the MAC so a kernel started by kexec won't get confused.
  5379. * If we really go for poweroff, we must not restore the MAC,
  5380. * otherwise the MAC for WOL will be reversed at least on some boards.
  5381. */
  5382. if (system_state != SYSTEM_POWER_OFF)
  5383. nv_restore_mac_addr(pdev);
  5384. pci_disable_device(pdev);
  5385. /*
  5386. * Apparently it is not possible to reinitialise from D3 hot,
  5387. * only put the device into D3 if we really go for poweroff.
  5388. */
  5389. if (system_state == SYSTEM_POWER_OFF) {
  5390. pci_wake_from_d3(pdev, np->wolenabled);
  5391. pci_set_power_state(pdev, PCI_D3hot);
  5392. }
  5393. }
  5394. #else
  5395. #define nv_shutdown NULL
  5396. #endif /* CONFIG_PM */
  5397. static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
  5398. { /* nForce Ethernet Controller */
  5399. PCI_DEVICE(0x10DE, 0x01C3),
  5400. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5401. },
  5402. { /* nForce2 Ethernet Controller */
  5403. PCI_DEVICE(0x10DE, 0x0066),
  5404. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5405. },
  5406. { /* nForce3 Ethernet Controller */
  5407. PCI_DEVICE(0x10DE, 0x00D6),
  5408. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5409. },
  5410. { /* nForce3 Ethernet Controller */
  5411. PCI_DEVICE(0x10DE, 0x0086),
  5412. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5413. },
  5414. { /* nForce3 Ethernet Controller */
  5415. PCI_DEVICE(0x10DE, 0x008C),
  5416. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5417. },
  5418. { /* nForce3 Ethernet Controller */
  5419. PCI_DEVICE(0x10DE, 0x00E6),
  5420. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5421. },
  5422. { /* nForce3 Ethernet Controller */
  5423. PCI_DEVICE(0x10DE, 0x00DF),
  5424. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5425. },
  5426. { /* CK804 Ethernet Controller */
  5427. PCI_DEVICE(0x10DE, 0x0056),
  5428. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5429. },
  5430. { /* CK804 Ethernet Controller */
  5431. PCI_DEVICE(0x10DE, 0x0057),
  5432. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5433. },
  5434. { /* MCP04 Ethernet Controller */
  5435. PCI_DEVICE(0x10DE, 0x0037),
  5436. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5437. },
  5438. { /* MCP04 Ethernet Controller */
  5439. PCI_DEVICE(0x10DE, 0x0038),
  5440. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5441. },
  5442. { /* MCP51 Ethernet Controller */
  5443. PCI_DEVICE(0x10DE, 0x0268),
  5444. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5445. },
  5446. { /* MCP51 Ethernet Controller */
  5447. PCI_DEVICE(0x10DE, 0x0269),
  5448. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5449. },
  5450. { /* MCP55 Ethernet Controller */
  5451. PCI_DEVICE(0x10DE, 0x0372),
  5452. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5453. },
  5454. { /* MCP55 Ethernet Controller */
  5455. PCI_DEVICE(0x10DE, 0x0373),
  5456. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5457. },
  5458. { /* MCP61 Ethernet Controller */
  5459. PCI_DEVICE(0x10DE, 0x03E5),
  5460. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5461. },
  5462. { /* MCP61 Ethernet Controller */
  5463. PCI_DEVICE(0x10DE, 0x03E6),
  5464. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5465. },
  5466. { /* MCP61 Ethernet Controller */
  5467. PCI_DEVICE(0x10DE, 0x03EE),
  5468. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5469. },
  5470. { /* MCP61 Ethernet Controller */
  5471. PCI_DEVICE(0x10DE, 0x03EF),
  5472. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5473. },
  5474. { /* MCP65 Ethernet Controller */
  5475. PCI_DEVICE(0x10DE, 0x0450),
  5476. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5477. },
  5478. { /* MCP65 Ethernet Controller */
  5479. PCI_DEVICE(0x10DE, 0x0451),
  5480. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5481. },
  5482. { /* MCP65 Ethernet Controller */
  5483. PCI_DEVICE(0x10DE, 0x0452),
  5484. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5485. },
  5486. { /* MCP65 Ethernet Controller */
  5487. PCI_DEVICE(0x10DE, 0x0453),
  5488. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5489. },
  5490. { /* MCP67 Ethernet Controller */
  5491. PCI_DEVICE(0x10DE, 0x054C),
  5492. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5493. },
  5494. { /* MCP67 Ethernet Controller */
  5495. PCI_DEVICE(0x10DE, 0x054D),
  5496. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5497. },
  5498. { /* MCP67 Ethernet Controller */
  5499. PCI_DEVICE(0x10DE, 0x054E),
  5500. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5501. },
  5502. { /* MCP67 Ethernet Controller */
  5503. PCI_DEVICE(0x10DE, 0x054F),
  5504. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5505. },
  5506. { /* MCP73 Ethernet Controller */
  5507. PCI_DEVICE(0x10DE, 0x07DC),
  5508. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5509. },
  5510. { /* MCP73 Ethernet Controller */
  5511. PCI_DEVICE(0x10DE, 0x07DD),
  5512. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5513. },
  5514. { /* MCP73 Ethernet Controller */
  5515. PCI_DEVICE(0x10DE, 0x07DE),
  5516. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5517. },
  5518. { /* MCP73 Ethernet Controller */
  5519. PCI_DEVICE(0x10DE, 0x07DF),
  5520. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5521. },
  5522. { /* MCP77 Ethernet Controller */
  5523. PCI_DEVICE(0x10DE, 0x0760),
  5524. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5525. },
  5526. { /* MCP77 Ethernet Controller */
  5527. PCI_DEVICE(0x10DE, 0x0761),
  5528. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5529. },
  5530. { /* MCP77 Ethernet Controller */
  5531. PCI_DEVICE(0x10DE, 0x0762),
  5532. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5533. },
  5534. { /* MCP77 Ethernet Controller */
  5535. PCI_DEVICE(0x10DE, 0x0763),
  5536. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5537. },
  5538. { /* MCP79 Ethernet Controller */
  5539. PCI_DEVICE(0x10DE, 0x0AB0),
  5540. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5541. },
  5542. { /* MCP79 Ethernet Controller */
  5543. PCI_DEVICE(0x10DE, 0x0AB1),
  5544. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5545. },
  5546. { /* MCP79 Ethernet Controller */
  5547. PCI_DEVICE(0x10DE, 0x0AB2),
  5548. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5549. },
  5550. { /* MCP79 Ethernet Controller */
  5551. PCI_DEVICE(0x10DE, 0x0AB3),
  5552. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5553. },
  5554. { /* MCP89 Ethernet Controller */
  5555. PCI_DEVICE(0x10DE, 0x0D7D),
  5556. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5557. },
  5558. {0,},
  5559. };
  5560. static struct pci_driver driver = {
  5561. .name = DRV_NAME,
  5562. .id_table = pci_tbl,
  5563. .probe = nv_probe,
  5564. .remove = nv_remove,
  5565. .shutdown = nv_shutdown,
  5566. .driver.pm = NV_PM_OPS,
  5567. };
  5568. static int __init init_nic(void)
  5569. {
  5570. return pci_register_driver(&driver);
  5571. }
  5572. static void __exit exit_nic(void)
  5573. {
  5574. pci_unregister_driver(&driver);
  5575. }
  5576. module_param(max_interrupt_work, int, 0);
  5577. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5578. module_param(optimization_mode, int, 0);
  5579. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5580. module_param(poll_interval, int, 0);
  5581. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5582. module_param(msi, int, 0);
  5583. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5584. module_param(msix, int, 0);
  5585. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5586. module_param(dma_64bit, int, 0);
  5587. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5588. module_param(phy_cross, int, 0);
  5589. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5590. module_param(phy_power_down, int, 0);
  5591. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5592. module_param(debug_tx_timeout, bool, 0);
  5593. MODULE_PARM_DESC(debug_tx_timeout,
  5594. "Dump tx related registers and ring when tx_timeout happens");
  5595. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5596. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5597. MODULE_LICENSE("GPL");
  5598. MODULE_DEVICE_TABLE(pci, pci_tbl);
  5599. module_init(init_nic);
  5600. module_exit(exit_nic);