mr.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/init.h>
  35. #include <linux/errno.h>
  36. #include <linux/export.h>
  37. #include <linux/slab.h>
  38. #include <linux/kernel.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mlx4/cmd.h>
  41. #include "mlx4.h"
  42. #include "icm.h"
  43. #define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
  44. #define MLX4_MPT_FLAG_FREE (0x3UL << 28)
  45. #define MLX4_MPT_FLAG_MIO (1 << 17)
  46. #define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
  47. #define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
  48. #define MLX4_MPT_FLAG_REGION (1 << 8)
  49. #define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
  50. #define MLX4_MPT_PD_FLAG_RAE (1 << 28)
  51. #define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
  52. #define MLX4_MPT_STATUS_SW 0xF0
  53. #define MLX4_MPT_STATUS_HW 0x00
  54. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  55. {
  56. int o;
  57. int m;
  58. u32 seg;
  59. spin_lock(&buddy->lock);
  60. for (o = order; o <= buddy->max_order; ++o)
  61. if (buddy->num_free[o]) {
  62. m = 1 << (buddy->max_order - o);
  63. seg = find_first_bit(buddy->bits[o], m);
  64. if (seg < m)
  65. goto found;
  66. }
  67. spin_unlock(&buddy->lock);
  68. return -1;
  69. found:
  70. clear_bit(seg, buddy->bits[o]);
  71. --buddy->num_free[o];
  72. while (o > order) {
  73. --o;
  74. seg <<= 1;
  75. set_bit(seg ^ 1, buddy->bits[o]);
  76. ++buddy->num_free[o];
  77. }
  78. spin_unlock(&buddy->lock);
  79. seg <<= order;
  80. return seg;
  81. }
  82. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  83. {
  84. seg >>= order;
  85. spin_lock(&buddy->lock);
  86. while (test_bit(seg ^ 1, buddy->bits[order])) {
  87. clear_bit(seg ^ 1, buddy->bits[order]);
  88. --buddy->num_free[order];
  89. seg >>= 1;
  90. ++order;
  91. }
  92. set_bit(seg, buddy->bits[order]);
  93. ++buddy->num_free[order];
  94. spin_unlock(&buddy->lock);
  95. }
  96. static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  97. {
  98. int i, s;
  99. buddy->max_order = max_order;
  100. spin_lock_init(&buddy->lock);
  101. buddy->bits = kcalloc(buddy->max_order + 1, sizeof (long *),
  102. GFP_KERNEL);
  103. buddy->num_free = kcalloc((buddy->max_order + 1), sizeof *buddy->num_free,
  104. GFP_KERNEL);
  105. if (!buddy->bits || !buddy->num_free)
  106. goto err_out;
  107. for (i = 0; i <= buddy->max_order; ++i) {
  108. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  109. buddy->bits[i] = kcalloc(s, sizeof (long), GFP_KERNEL | __GFP_NOWARN);
  110. if (!buddy->bits[i]) {
  111. buddy->bits[i] = vzalloc(s * sizeof(long));
  112. if (!buddy->bits[i])
  113. goto err_out_free;
  114. }
  115. }
  116. set_bit(0, buddy->bits[buddy->max_order]);
  117. buddy->num_free[buddy->max_order] = 1;
  118. return 0;
  119. err_out_free:
  120. for (i = 0; i <= buddy->max_order; ++i)
  121. if (buddy->bits[i] && is_vmalloc_addr(buddy->bits[i]))
  122. vfree(buddy->bits[i]);
  123. else
  124. kfree(buddy->bits[i]);
  125. err_out:
  126. kfree(buddy->bits);
  127. kfree(buddy->num_free);
  128. return -ENOMEM;
  129. }
  130. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  131. {
  132. int i;
  133. for (i = 0; i <= buddy->max_order; ++i)
  134. if (is_vmalloc_addr(buddy->bits[i]))
  135. vfree(buddy->bits[i]);
  136. else
  137. kfree(buddy->bits[i]);
  138. kfree(buddy->bits);
  139. kfree(buddy->num_free);
  140. }
  141. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  142. {
  143. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  144. u32 seg;
  145. int seg_order;
  146. u32 offset;
  147. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  148. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, seg_order);
  149. if (seg == -1)
  150. return -1;
  151. offset = seg * (1 << log_mtts_per_seg);
  152. if (mlx4_table_get_range(dev, &mr_table->mtt_table, offset,
  153. offset + (1 << order) - 1)) {
  154. mlx4_buddy_free(&mr_table->mtt_buddy, seg, seg_order);
  155. return -1;
  156. }
  157. return offset;
  158. }
  159. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  160. {
  161. u64 in_param;
  162. u64 out_param;
  163. int err;
  164. if (mlx4_is_mfunc(dev)) {
  165. set_param_l(&in_param, order);
  166. err = mlx4_cmd_imm(dev, in_param, &out_param, RES_MTT,
  167. RES_OP_RESERVE_AND_MAP,
  168. MLX4_CMD_ALLOC_RES,
  169. MLX4_CMD_TIME_CLASS_A,
  170. MLX4_CMD_WRAPPED);
  171. if (err)
  172. return -1;
  173. return get_param_l(&out_param);
  174. }
  175. return __mlx4_alloc_mtt_range(dev, order);
  176. }
  177. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  178. struct mlx4_mtt *mtt)
  179. {
  180. int i;
  181. if (!npages) {
  182. mtt->order = -1;
  183. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  184. return 0;
  185. } else
  186. mtt->page_shift = page_shift;
  187. for (mtt->order = 0, i = 1; i < npages; i <<= 1)
  188. ++mtt->order;
  189. mtt->offset = mlx4_alloc_mtt_range(dev, mtt->order);
  190. if (mtt->offset == -1)
  191. return -ENOMEM;
  192. return 0;
  193. }
  194. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  195. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  196. {
  197. u32 first_seg;
  198. int seg_order;
  199. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  200. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  201. first_seg = offset / (1 << log_mtts_per_seg);
  202. mlx4_buddy_free(&mr_table->mtt_buddy, first_seg, seg_order);
  203. mlx4_table_put_range(dev, &mr_table->mtt_table, offset,
  204. offset + (1 << order) - 1);
  205. }
  206. static void mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  207. {
  208. u64 in_param;
  209. int err;
  210. if (mlx4_is_mfunc(dev)) {
  211. set_param_l(&in_param, offset);
  212. set_param_h(&in_param, order);
  213. err = mlx4_cmd(dev, in_param, RES_MTT, RES_OP_RESERVE_AND_MAP,
  214. MLX4_CMD_FREE_RES,
  215. MLX4_CMD_TIME_CLASS_A,
  216. MLX4_CMD_WRAPPED);
  217. if (err)
  218. mlx4_warn(dev, "Failed to free mtt range at:"
  219. "%d order:%d\n", offset, order);
  220. return;
  221. }
  222. __mlx4_free_mtt_range(dev, offset, order);
  223. }
  224. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  225. {
  226. if (mtt->order < 0)
  227. return;
  228. mlx4_free_mtt_range(dev, mtt->offset, mtt->order);
  229. }
  230. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  231. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  232. {
  233. return (u64) mtt->offset * dev->caps.mtt_entry_sz;
  234. }
  235. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  236. static u32 hw_index_to_key(u32 ind)
  237. {
  238. return (ind >> 24) | (ind << 8);
  239. }
  240. static u32 key_to_hw_index(u32 key)
  241. {
  242. return (key << 24) | (key >> 8);
  243. }
  244. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  245. int mpt_index)
  246. {
  247. return mlx4_cmd(dev, mailbox->dma, mpt_index,
  248. 0, MLX4_CMD_SW2HW_MPT, MLX4_CMD_TIME_CLASS_B,
  249. MLX4_CMD_WRAPPED);
  250. }
  251. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  252. int mpt_index)
  253. {
  254. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  255. !mailbox, MLX4_CMD_HW2SW_MPT,
  256. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_WRAPPED);
  257. }
  258. static int mlx4_mr_alloc_reserved(struct mlx4_dev *dev, u32 mridx, u32 pd,
  259. u64 iova, u64 size, u32 access, int npages,
  260. int page_shift, struct mlx4_mr *mr)
  261. {
  262. mr->iova = iova;
  263. mr->size = size;
  264. mr->pd = pd;
  265. mr->access = access;
  266. mr->enabled = MLX4_MR_DISABLED;
  267. mr->key = hw_index_to_key(mridx);
  268. return mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  269. }
  270. static int mlx4_WRITE_MTT(struct mlx4_dev *dev,
  271. struct mlx4_cmd_mailbox *mailbox,
  272. int num_entries)
  273. {
  274. return mlx4_cmd(dev, mailbox->dma, num_entries, 0, MLX4_CMD_WRITE_MTT,
  275. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  276. }
  277. int __mlx4_mr_reserve(struct mlx4_dev *dev)
  278. {
  279. struct mlx4_priv *priv = mlx4_priv(dev);
  280. return mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  281. }
  282. static int mlx4_mr_reserve(struct mlx4_dev *dev)
  283. {
  284. u64 out_param;
  285. if (mlx4_is_mfunc(dev)) {
  286. if (mlx4_cmd_imm(dev, 0, &out_param, RES_MPT, RES_OP_RESERVE,
  287. MLX4_CMD_ALLOC_RES,
  288. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  289. return -1;
  290. return get_param_l(&out_param);
  291. }
  292. return __mlx4_mr_reserve(dev);
  293. }
  294. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index)
  295. {
  296. struct mlx4_priv *priv = mlx4_priv(dev);
  297. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index);
  298. }
  299. static void mlx4_mr_release(struct mlx4_dev *dev, u32 index)
  300. {
  301. u64 in_param;
  302. if (mlx4_is_mfunc(dev)) {
  303. set_param_l(&in_param, index);
  304. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_RESERVE,
  305. MLX4_CMD_FREE_RES,
  306. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  307. mlx4_warn(dev, "Failed to release mr index:%d\n",
  308. index);
  309. return;
  310. }
  311. __mlx4_mr_release(dev, index);
  312. }
  313. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index)
  314. {
  315. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  316. return mlx4_table_get(dev, &mr_table->dmpt_table, index);
  317. }
  318. static int mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index)
  319. {
  320. u64 param;
  321. if (mlx4_is_mfunc(dev)) {
  322. set_param_l(&param, index);
  323. return mlx4_cmd_imm(dev, param, &param, RES_MPT, RES_OP_MAP_ICM,
  324. MLX4_CMD_ALLOC_RES,
  325. MLX4_CMD_TIME_CLASS_A,
  326. MLX4_CMD_WRAPPED);
  327. }
  328. return __mlx4_mr_alloc_icm(dev, index);
  329. }
  330. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index)
  331. {
  332. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  333. mlx4_table_put(dev, &mr_table->dmpt_table, index);
  334. }
  335. static void mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index)
  336. {
  337. u64 in_param;
  338. if (mlx4_is_mfunc(dev)) {
  339. set_param_l(&in_param, index);
  340. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_MAP_ICM,
  341. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  342. MLX4_CMD_WRAPPED))
  343. mlx4_warn(dev, "Failed to free icm of mr index:%d\n",
  344. index);
  345. return;
  346. }
  347. return __mlx4_mr_free_icm(dev, index);
  348. }
  349. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  350. int npages, int page_shift, struct mlx4_mr *mr)
  351. {
  352. u32 index;
  353. int err;
  354. index = mlx4_mr_reserve(dev);
  355. if (index == -1)
  356. return -ENOMEM;
  357. err = mlx4_mr_alloc_reserved(dev, index, pd, iova, size,
  358. access, npages, page_shift, mr);
  359. if (err)
  360. mlx4_mr_release(dev, index);
  361. return err;
  362. }
  363. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  364. static void mlx4_mr_free_reserved(struct mlx4_dev *dev, struct mlx4_mr *mr)
  365. {
  366. int err;
  367. if (mr->enabled == MLX4_MR_EN_HW) {
  368. err = mlx4_HW2SW_MPT(dev, NULL,
  369. key_to_hw_index(mr->key) &
  370. (dev->caps.num_mpts - 1));
  371. if (err)
  372. mlx4_warn(dev, "xxx HW2SW_MPT failed (%d)\n", err);
  373. mr->enabled = MLX4_MR_EN_SW;
  374. }
  375. mlx4_mtt_cleanup(dev, &mr->mtt);
  376. }
  377. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  378. {
  379. mlx4_mr_free_reserved(dev, mr);
  380. if (mr->enabled)
  381. mlx4_mr_free_icm(dev, key_to_hw_index(mr->key));
  382. mlx4_mr_release(dev, key_to_hw_index(mr->key));
  383. }
  384. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  385. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  386. {
  387. struct mlx4_cmd_mailbox *mailbox;
  388. struct mlx4_mpt_entry *mpt_entry;
  389. int err;
  390. err = mlx4_mr_alloc_icm(dev, key_to_hw_index(mr->key));
  391. if (err)
  392. return err;
  393. mailbox = mlx4_alloc_cmd_mailbox(dev);
  394. if (IS_ERR(mailbox)) {
  395. err = PTR_ERR(mailbox);
  396. goto err_table;
  397. }
  398. mpt_entry = mailbox->buf;
  399. memset(mpt_entry, 0, sizeof *mpt_entry);
  400. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
  401. MLX4_MPT_FLAG_REGION |
  402. mr->access);
  403. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  404. mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
  405. mpt_entry->start = cpu_to_be64(mr->iova);
  406. mpt_entry->length = cpu_to_be64(mr->size);
  407. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  408. if (mr->mtt.order < 0) {
  409. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  410. mpt_entry->mtt_addr = 0;
  411. } else {
  412. mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
  413. &mr->mtt));
  414. }
  415. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  416. /* fast register MR in free state */
  417. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  418. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  419. MLX4_MPT_PD_FLAG_RAE);
  420. mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
  421. } else {
  422. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  423. }
  424. err = mlx4_SW2HW_MPT(dev, mailbox,
  425. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  426. if (err) {
  427. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  428. goto err_cmd;
  429. }
  430. mr->enabled = MLX4_MR_EN_HW;
  431. mlx4_free_cmd_mailbox(dev, mailbox);
  432. return 0;
  433. err_cmd:
  434. mlx4_free_cmd_mailbox(dev, mailbox);
  435. err_table:
  436. mlx4_mr_free_icm(dev, key_to_hw_index(mr->key));
  437. return err;
  438. }
  439. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  440. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  441. int start_index, int npages, u64 *page_list)
  442. {
  443. struct mlx4_priv *priv = mlx4_priv(dev);
  444. __be64 *mtts;
  445. dma_addr_t dma_handle;
  446. int i;
  447. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->offset +
  448. start_index, &dma_handle);
  449. if (!mtts)
  450. return -ENOMEM;
  451. dma_sync_single_for_cpu(&dev->pdev->dev, dma_handle,
  452. npages * sizeof (u64), DMA_TO_DEVICE);
  453. for (i = 0; i < npages; ++i)
  454. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  455. dma_sync_single_for_device(&dev->pdev->dev, dma_handle,
  456. npages * sizeof (u64), DMA_TO_DEVICE);
  457. return 0;
  458. }
  459. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  460. int start_index, int npages, u64 *page_list)
  461. {
  462. int err = 0;
  463. int chunk;
  464. int mtts_per_page;
  465. int max_mtts_first_page;
  466. /* compute how may mtts fit in the first page */
  467. mtts_per_page = PAGE_SIZE / sizeof(u64);
  468. max_mtts_first_page = mtts_per_page - (mtt->offset + start_index)
  469. % mtts_per_page;
  470. chunk = min_t(int, max_mtts_first_page, npages);
  471. while (npages > 0) {
  472. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  473. if (err)
  474. return err;
  475. npages -= chunk;
  476. start_index += chunk;
  477. page_list += chunk;
  478. chunk = min_t(int, mtts_per_page, npages);
  479. }
  480. return err;
  481. }
  482. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  483. int start_index, int npages, u64 *page_list)
  484. {
  485. struct mlx4_cmd_mailbox *mailbox = NULL;
  486. __be64 *inbox = NULL;
  487. int chunk;
  488. int err = 0;
  489. int i;
  490. if (mtt->order < 0)
  491. return -EINVAL;
  492. if (mlx4_is_mfunc(dev)) {
  493. mailbox = mlx4_alloc_cmd_mailbox(dev);
  494. if (IS_ERR(mailbox))
  495. return PTR_ERR(mailbox);
  496. inbox = mailbox->buf;
  497. while (npages > 0) {
  498. chunk = min_t(int, MLX4_MAILBOX_SIZE / sizeof(u64) - 2,
  499. npages);
  500. inbox[0] = cpu_to_be64(mtt->offset + start_index);
  501. inbox[1] = 0;
  502. for (i = 0; i < chunk; ++i)
  503. inbox[i + 2] = cpu_to_be64(page_list[i] |
  504. MLX4_MTT_FLAG_PRESENT);
  505. err = mlx4_WRITE_MTT(dev, mailbox, chunk);
  506. if (err) {
  507. mlx4_free_cmd_mailbox(dev, mailbox);
  508. return err;
  509. }
  510. npages -= chunk;
  511. start_index += chunk;
  512. page_list += chunk;
  513. }
  514. mlx4_free_cmd_mailbox(dev, mailbox);
  515. return err;
  516. }
  517. return __mlx4_write_mtt(dev, mtt, start_index, npages, page_list);
  518. }
  519. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  520. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  521. struct mlx4_buf *buf)
  522. {
  523. u64 *page_list;
  524. int err;
  525. int i;
  526. page_list = kmalloc(buf->npages * sizeof *page_list, GFP_KERNEL);
  527. if (!page_list)
  528. return -ENOMEM;
  529. for (i = 0; i < buf->npages; ++i)
  530. if (buf->nbufs == 1)
  531. page_list[i] = buf->direct.map + (i << buf->page_shift);
  532. else
  533. page_list[i] = buf->page_list[i].map;
  534. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  535. kfree(page_list);
  536. return err;
  537. }
  538. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  539. int mlx4_init_mr_table(struct mlx4_dev *dev)
  540. {
  541. struct mlx4_priv *priv = mlx4_priv(dev);
  542. struct mlx4_mr_table *mr_table = &priv->mr_table;
  543. int err;
  544. if (!is_power_of_2(dev->caps.num_mpts))
  545. return -EINVAL;
  546. /* Nothing to do for slaves - all MR handling is forwarded
  547. * to the master */
  548. if (mlx4_is_slave(dev))
  549. return 0;
  550. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  551. ~0, dev->caps.reserved_mrws, 0);
  552. if (err)
  553. return err;
  554. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  555. ilog2((u32)dev->caps.num_mtts /
  556. (1 << log_mtts_per_seg)));
  557. if (err)
  558. goto err_buddy;
  559. if (dev->caps.reserved_mtts) {
  560. priv->reserved_mtts =
  561. mlx4_alloc_mtt_range(dev,
  562. fls(dev->caps.reserved_mtts - 1));
  563. if (priv->reserved_mtts < 0) {
  564. mlx4_warn(dev, "MTT table of order %u is too small.\n",
  565. mr_table->mtt_buddy.max_order);
  566. err = -ENOMEM;
  567. goto err_reserve_mtts;
  568. }
  569. }
  570. return 0;
  571. err_reserve_mtts:
  572. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  573. err_buddy:
  574. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  575. return err;
  576. }
  577. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  578. {
  579. struct mlx4_priv *priv = mlx4_priv(dev);
  580. struct mlx4_mr_table *mr_table = &priv->mr_table;
  581. if (mlx4_is_slave(dev))
  582. return;
  583. if (priv->reserved_mtts >= 0)
  584. mlx4_free_mtt_range(dev, priv->reserved_mtts,
  585. fls(dev->caps.reserved_mtts - 1));
  586. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  587. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  588. }
  589. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  590. int npages, u64 iova)
  591. {
  592. int i, page_mask;
  593. if (npages > fmr->max_pages)
  594. return -EINVAL;
  595. page_mask = (1 << fmr->page_shift) - 1;
  596. /* We are getting page lists, so va must be page aligned. */
  597. if (iova & page_mask)
  598. return -EINVAL;
  599. /* Trust the user not to pass misaligned data in page_list */
  600. if (0)
  601. for (i = 0; i < npages; ++i) {
  602. if (page_list[i] & ~page_mask)
  603. return -EINVAL;
  604. }
  605. if (fmr->maps >= fmr->max_maps)
  606. return -EINVAL;
  607. return 0;
  608. }
  609. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  610. int npages, u64 iova, u32 *lkey, u32 *rkey)
  611. {
  612. u32 key;
  613. int i, err;
  614. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  615. if (err)
  616. return err;
  617. ++fmr->maps;
  618. key = key_to_hw_index(fmr->mr.key);
  619. key += dev->caps.num_mpts;
  620. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  621. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  622. /* Make sure MPT status is visible before writing MTT entries */
  623. wmb();
  624. dma_sync_single_for_cpu(&dev->pdev->dev, fmr->dma_handle,
  625. npages * sizeof(u64), DMA_TO_DEVICE);
  626. for (i = 0; i < npages; ++i)
  627. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  628. dma_sync_single_for_device(&dev->pdev->dev, fmr->dma_handle,
  629. npages * sizeof(u64), DMA_TO_DEVICE);
  630. fmr->mpt->key = cpu_to_be32(key);
  631. fmr->mpt->lkey = cpu_to_be32(key);
  632. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  633. fmr->mpt->start = cpu_to_be64(iova);
  634. /* Make MTT entries are visible before setting MPT status */
  635. wmb();
  636. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  637. /* Make sure MPT status is visible before consumer can use FMR */
  638. wmb();
  639. return 0;
  640. }
  641. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  642. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  643. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  644. {
  645. struct mlx4_priv *priv = mlx4_priv(dev);
  646. int err = -ENOMEM;
  647. if (max_maps > dev->caps.max_fmr_maps)
  648. return -EINVAL;
  649. if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
  650. return -EINVAL;
  651. /* All MTTs must fit in the same page */
  652. if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
  653. return -EINVAL;
  654. fmr->page_shift = page_shift;
  655. fmr->max_pages = max_pages;
  656. fmr->max_maps = max_maps;
  657. fmr->maps = 0;
  658. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  659. page_shift, &fmr->mr);
  660. if (err)
  661. return err;
  662. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  663. fmr->mr.mtt.offset,
  664. &fmr->dma_handle);
  665. if (!fmr->mtts) {
  666. err = -ENOMEM;
  667. goto err_free;
  668. }
  669. return 0;
  670. err_free:
  671. mlx4_mr_free(dev, &fmr->mr);
  672. return err;
  673. }
  674. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  675. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  676. {
  677. struct mlx4_priv *priv = mlx4_priv(dev);
  678. int err;
  679. err = mlx4_mr_enable(dev, &fmr->mr);
  680. if (err)
  681. return err;
  682. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  683. key_to_hw_index(fmr->mr.key), NULL);
  684. if (!fmr->mpt)
  685. return -ENOMEM;
  686. return 0;
  687. }
  688. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  689. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  690. u32 *lkey, u32 *rkey)
  691. {
  692. struct mlx4_cmd_mailbox *mailbox;
  693. int err;
  694. if (!fmr->maps)
  695. return;
  696. fmr->maps = 0;
  697. mailbox = mlx4_alloc_cmd_mailbox(dev);
  698. if (IS_ERR(mailbox)) {
  699. err = PTR_ERR(mailbox);
  700. printk(KERN_WARNING "mlx4_ib: mlx4_alloc_cmd_mailbox"
  701. " failed (%d)\n", err);
  702. return;
  703. }
  704. err = mlx4_HW2SW_MPT(dev, NULL,
  705. key_to_hw_index(fmr->mr.key) &
  706. (dev->caps.num_mpts - 1));
  707. mlx4_free_cmd_mailbox(dev, mailbox);
  708. if (err) {
  709. printk(KERN_WARNING "mlx4_ib: mlx4_HW2SW_MPT failed (%d)\n",
  710. err);
  711. return;
  712. }
  713. fmr->mr.enabled = MLX4_MR_EN_SW;
  714. }
  715. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  716. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  717. {
  718. if (fmr->maps)
  719. return -EBUSY;
  720. mlx4_mr_free(dev, &fmr->mr);
  721. fmr->mr.enabled = MLX4_MR_DISABLED;
  722. return 0;
  723. }
  724. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  725. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  726. {
  727. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000,
  728. MLX4_CMD_NATIVE);
  729. }
  730. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);