mlx4.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/rbtree.h>
  41. #include <linux/timer.h>
  42. #include <linux/semaphore.h>
  43. #include <linux/workqueue.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/driver.h>
  46. #include <linux/mlx4/doorbell.h>
  47. #include <linux/mlx4/cmd.h>
  48. #define DRV_NAME "mlx4_core"
  49. #define PFX DRV_NAME ": "
  50. #define DRV_VERSION "1.1"
  51. #define DRV_RELDATE "Dec, 2011"
  52. #define MLX4_FS_UDP_UC_EN (1 << 1)
  53. #define MLX4_FS_TCP_UC_EN (1 << 2)
  54. #define MLX4_FS_NUM_OF_L2_ADDR 8
  55. #define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
  56. #define MLX4_FS_NUM_MCG (1 << 17)
  57. enum {
  58. MLX4_FS_L2_HASH = 0,
  59. MLX4_FS_L2_L3_L4_HASH,
  60. };
  61. #define MLX4_NUM_UP 8
  62. #define MLX4_NUM_TC 8
  63. #define MLX4_RATELIMIT_UNITS 3 /* 100 Mbps */
  64. #define MLX4_RATELIMIT_DEFAULT 0xffff
  65. struct mlx4_set_port_prio2tc_context {
  66. u8 prio2tc[4];
  67. };
  68. struct mlx4_port_scheduler_tc_cfg_be {
  69. __be16 pg;
  70. __be16 bw_precentage;
  71. __be16 max_bw_units; /* 3-100Mbps, 4-1Gbps, other values - reserved */
  72. __be16 max_bw_value;
  73. };
  74. struct mlx4_set_port_scheduler_context {
  75. struct mlx4_port_scheduler_tc_cfg_be tc[MLX4_NUM_TC];
  76. };
  77. enum {
  78. MLX4_HCR_BASE = 0x80680,
  79. MLX4_HCR_SIZE = 0x0001c,
  80. MLX4_CLR_INT_SIZE = 0x00008,
  81. MLX4_SLAVE_COMM_BASE = 0x0,
  82. MLX4_COMM_PAGESIZE = 0x1000
  83. };
  84. enum {
  85. MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
  86. MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
  87. MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
  88. MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
  89. MLX4_MTT_ENTRY_PER_SEG = 8,
  90. };
  91. enum {
  92. MLX4_NUM_PDS = 1 << 15
  93. };
  94. enum {
  95. MLX4_CMPT_TYPE_QP = 0,
  96. MLX4_CMPT_TYPE_SRQ = 1,
  97. MLX4_CMPT_TYPE_CQ = 2,
  98. MLX4_CMPT_TYPE_EQ = 3,
  99. MLX4_CMPT_NUM_TYPE
  100. };
  101. enum {
  102. MLX4_CMPT_SHIFT = 24,
  103. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  104. };
  105. enum mlx4_mr_state {
  106. MLX4_MR_DISABLED = 0,
  107. MLX4_MR_EN_HW,
  108. MLX4_MR_EN_SW
  109. };
  110. #define MLX4_COMM_TIME 10000
  111. enum {
  112. MLX4_COMM_CMD_RESET,
  113. MLX4_COMM_CMD_VHCR0,
  114. MLX4_COMM_CMD_VHCR1,
  115. MLX4_COMM_CMD_VHCR2,
  116. MLX4_COMM_CMD_VHCR_EN,
  117. MLX4_COMM_CMD_VHCR_POST,
  118. MLX4_COMM_CMD_FLR = 254
  119. };
  120. /*The flag indicates that the slave should delay the RESET cmd*/
  121. #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
  122. /*indicates how many retries will be done if we are in the middle of FLR*/
  123. #define NUM_OF_RESET_RETRIES 10
  124. #define SLEEP_TIME_IN_RESET (2 * 1000)
  125. enum mlx4_resource {
  126. RES_QP,
  127. RES_CQ,
  128. RES_SRQ,
  129. RES_XRCD,
  130. RES_MPT,
  131. RES_MTT,
  132. RES_MAC,
  133. RES_VLAN,
  134. RES_EQ,
  135. RES_COUNTER,
  136. RES_FS_RULE,
  137. MLX4_NUM_OF_RESOURCE_TYPE
  138. };
  139. enum mlx4_alloc_mode {
  140. RES_OP_RESERVE,
  141. RES_OP_RESERVE_AND_MAP,
  142. RES_OP_MAP_ICM,
  143. };
  144. enum mlx4_res_tracker_free_type {
  145. RES_TR_FREE_ALL,
  146. RES_TR_FREE_SLAVES_ONLY,
  147. RES_TR_FREE_STRUCTS_ONLY,
  148. };
  149. /*
  150. *Virtual HCR structures.
  151. * mlx4_vhcr is the sw representation, in machine endianess
  152. *
  153. * mlx4_vhcr_cmd is the formalized structure, the one that is passed
  154. * to FW to go through communication channel.
  155. * It is big endian, and has the same structure as the physical HCR
  156. * used by command interface
  157. */
  158. struct mlx4_vhcr {
  159. u64 in_param;
  160. u64 out_param;
  161. u32 in_modifier;
  162. u32 errno;
  163. u16 op;
  164. u16 token;
  165. u8 op_modifier;
  166. u8 e_bit;
  167. };
  168. struct mlx4_vhcr_cmd {
  169. __be64 in_param;
  170. __be32 in_modifier;
  171. __be64 out_param;
  172. __be16 token;
  173. u16 reserved;
  174. u8 status;
  175. u8 flags;
  176. __be16 opcode;
  177. };
  178. struct mlx4_cmd_info {
  179. u16 opcode;
  180. bool has_inbox;
  181. bool has_outbox;
  182. bool out_is_imm;
  183. bool encode_slave_id;
  184. int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  185. struct mlx4_cmd_mailbox *inbox);
  186. int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  187. struct mlx4_cmd_mailbox *inbox,
  188. struct mlx4_cmd_mailbox *outbox,
  189. struct mlx4_cmd_info *cmd);
  190. };
  191. #ifdef CONFIG_MLX4_DEBUG
  192. extern int mlx4_debug_level;
  193. #else /* CONFIG_MLX4_DEBUG */
  194. #define mlx4_debug_level (0)
  195. #endif /* CONFIG_MLX4_DEBUG */
  196. #define mlx4_dbg(mdev, format, arg...) \
  197. do { \
  198. if (mlx4_debug_level) \
  199. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
  200. } while (0)
  201. #define mlx4_err(mdev, format, arg...) \
  202. dev_err(&mdev->pdev->dev, format, ##arg)
  203. #define mlx4_info(mdev, format, arg...) \
  204. dev_info(&mdev->pdev->dev, format, ##arg)
  205. #define mlx4_warn(mdev, format, arg...) \
  206. dev_warn(&mdev->pdev->dev, format, ##arg)
  207. extern int mlx4_log_num_mgm_entry_size;
  208. extern int log_mtts_per_seg;
  209. #define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
  210. #define ALL_SLAVES 0xff
  211. struct mlx4_bitmap {
  212. u32 last;
  213. u32 top;
  214. u32 max;
  215. u32 reserved_top;
  216. u32 mask;
  217. u32 avail;
  218. spinlock_t lock;
  219. unsigned long *table;
  220. };
  221. struct mlx4_buddy {
  222. unsigned long **bits;
  223. unsigned int *num_free;
  224. u32 max_order;
  225. spinlock_t lock;
  226. };
  227. struct mlx4_icm;
  228. struct mlx4_icm_table {
  229. u64 virt;
  230. int num_icm;
  231. u32 num_obj;
  232. int obj_size;
  233. int lowmem;
  234. int coherent;
  235. struct mutex mutex;
  236. struct mlx4_icm **icm;
  237. };
  238. /*
  239. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  240. */
  241. struct mlx4_mpt_entry {
  242. __be32 flags;
  243. __be32 qpn;
  244. __be32 key;
  245. __be32 pd_flags;
  246. __be64 start;
  247. __be64 length;
  248. __be32 lkey;
  249. __be32 win_cnt;
  250. u8 reserved1[3];
  251. u8 mtt_rep;
  252. __be64 mtt_addr;
  253. __be32 mtt_sz;
  254. __be32 entity_size;
  255. __be32 first_byte_offset;
  256. } __packed;
  257. /*
  258. * Must be packed because start is 64 bits but only aligned to 32 bits.
  259. */
  260. struct mlx4_eq_context {
  261. __be32 flags;
  262. u16 reserved1[3];
  263. __be16 page_offset;
  264. u8 log_eq_size;
  265. u8 reserved2[4];
  266. u8 eq_period;
  267. u8 reserved3;
  268. u8 eq_max_count;
  269. u8 reserved4[3];
  270. u8 intr;
  271. u8 log_page_size;
  272. u8 reserved5[2];
  273. u8 mtt_base_addr_h;
  274. __be32 mtt_base_addr_l;
  275. u32 reserved6[2];
  276. __be32 consumer_index;
  277. __be32 producer_index;
  278. u32 reserved7[4];
  279. };
  280. struct mlx4_cq_context {
  281. __be32 flags;
  282. u16 reserved1[3];
  283. __be16 page_offset;
  284. __be32 logsize_usrpage;
  285. __be16 cq_period;
  286. __be16 cq_max_count;
  287. u8 reserved2[3];
  288. u8 comp_eqn;
  289. u8 log_page_size;
  290. u8 reserved3[2];
  291. u8 mtt_base_addr_h;
  292. __be32 mtt_base_addr_l;
  293. __be32 last_notified_index;
  294. __be32 solicit_producer_index;
  295. __be32 consumer_index;
  296. __be32 producer_index;
  297. u32 reserved4[2];
  298. __be64 db_rec_addr;
  299. };
  300. struct mlx4_srq_context {
  301. __be32 state_logsize_srqn;
  302. u8 logstride;
  303. u8 reserved1;
  304. __be16 xrcd;
  305. __be32 pg_offset_cqn;
  306. u32 reserved2;
  307. u8 log_page_size;
  308. u8 reserved3[2];
  309. u8 mtt_base_addr_h;
  310. __be32 mtt_base_addr_l;
  311. __be32 pd;
  312. __be16 limit_watermark;
  313. __be16 wqe_cnt;
  314. u16 reserved4;
  315. __be16 wqe_counter;
  316. u32 reserved5;
  317. __be64 db_rec_addr;
  318. };
  319. struct mlx4_eq {
  320. struct mlx4_dev *dev;
  321. void __iomem *doorbell;
  322. int eqn;
  323. u32 cons_index;
  324. u16 irq;
  325. u16 have_irq;
  326. int nent;
  327. struct mlx4_buf_list *page_list;
  328. struct mlx4_mtt mtt;
  329. };
  330. struct mlx4_slave_eqe {
  331. u8 type;
  332. u8 port;
  333. u32 param;
  334. };
  335. struct mlx4_slave_event_eq_info {
  336. int eqn;
  337. u16 token;
  338. };
  339. struct mlx4_profile {
  340. int num_qp;
  341. int rdmarc_per_qp;
  342. int num_srq;
  343. int num_cq;
  344. int num_mcg;
  345. int num_mpt;
  346. unsigned num_mtt;
  347. };
  348. struct mlx4_fw {
  349. u64 clr_int_base;
  350. u64 catas_offset;
  351. u64 comm_base;
  352. struct mlx4_icm *fw_icm;
  353. struct mlx4_icm *aux_icm;
  354. u32 catas_size;
  355. u16 fw_pages;
  356. u8 clr_int_bar;
  357. u8 catas_bar;
  358. u8 comm_bar;
  359. };
  360. struct mlx4_comm {
  361. u32 slave_write;
  362. u32 slave_read;
  363. };
  364. enum {
  365. MLX4_MCAST_CONFIG = 0,
  366. MLX4_MCAST_DISABLE = 1,
  367. MLX4_MCAST_ENABLE = 2,
  368. };
  369. #define VLAN_FLTR_SIZE 128
  370. struct mlx4_vlan_fltr {
  371. __be32 entry[VLAN_FLTR_SIZE];
  372. };
  373. struct mlx4_mcast_entry {
  374. struct list_head list;
  375. u64 addr;
  376. };
  377. struct mlx4_promisc_qp {
  378. struct list_head list;
  379. u32 qpn;
  380. };
  381. struct mlx4_steer_index {
  382. struct list_head list;
  383. unsigned int index;
  384. struct list_head duplicates;
  385. };
  386. #define MLX4_EVENT_TYPES_NUM 64
  387. struct mlx4_slave_state {
  388. u8 comm_toggle;
  389. u8 last_cmd;
  390. u8 init_port_mask;
  391. bool active;
  392. u8 function;
  393. dma_addr_t vhcr_dma;
  394. u16 mtu[MLX4_MAX_PORTS + 1];
  395. __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
  396. struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
  397. struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
  398. struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
  399. /* event type to eq number lookup */
  400. struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
  401. u16 eq_pi;
  402. u16 eq_ci;
  403. spinlock_t lock;
  404. /*initialized via the kzalloc*/
  405. u8 is_slave_going_down;
  406. u32 cookie;
  407. enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
  408. };
  409. struct slave_list {
  410. struct mutex mutex;
  411. struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
  412. };
  413. struct mlx4_resource_tracker {
  414. spinlock_t lock;
  415. /* tree for each resources */
  416. struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
  417. /* num_of_slave's lists, one per slave */
  418. struct slave_list *slave_list;
  419. };
  420. #define SLAVE_EVENT_EQ_SIZE 128
  421. struct mlx4_slave_event_eq {
  422. u32 eqn;
  423. u32 cons;
  424. u32 prod;
  425. spinlock_t event_lock;
  426. struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
  427. };
  428. struct mlx4_master_qp0_state {
  429. int proxy_qp0_active;
  430. int qp0_active;
  431. int port_active;
  432. };
  433. struct mlx4_mfunc_master_ctx {
  434. struct mlx4_slave_state *slave_state;
  435. struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
  436. int init_port_ref[MLX4_MAX_PORTS + 1];
  437. u16 max_mtu[MLX4_MAX_PORTS + 1];
  438. int disable_mcast_ref[MLX4_MAX_PORTS + 1];
  439. struct mlx4_resource_tracker res_tracker;
  440. struct workqueue_struct *comm_wq;
  441. struct work_struct comm_work;
  442. struct work_struct slave_event_work;
  443. struct work_struct slave_flr_event_work;
  444. spinlock_t slave_state_lock;
  445. __be32 comm_arm_bit_vector[4];
  446. struct mlx4_eqe cmd_eqe;
  447. struct mlx4_slave_event_eq slave_eq;
  448. struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
  449. };
  450. struct mlx4_mfunc {
  451. struct mlx4_comm __iomem *comm;
  452. struct mlx4_vhcr_cmd *vhcr;
  453. dma_addr_t vhcr_dma;
  454. struct mlx4_mfunc_master_ctx master;
  455. };
  456. struct mlx4_cmd {
  457. struct pci_pool *pool;
  458. void __iomem *hcr;
  459. struct mutex hcr_mutex;
  460. struct mutex slave_cmd_mutex;
  461. struct semaphore poll_sem;
  462. struct semaphore event_sem;
  463. int max_cmds;
  464. spinlock_t context_lock;
  465. int free_head;
  466. struct mlx4_cmd_context *context;
  467. u16 token_mask;
  468. u8 use_events;
  469. u8 toggle;
  470. u8 comm_toggle;
  471. };
  472. struct mlx4_uar_table {
  473. struct mlx4_bitmap bitmap;
  474. };
  475. struct mlx4_mr_table {
  476. struct mlx4_bitmap mpt_bitmap;
  477. struct mlx4_buddy mtt_buddy;
  478. u64 mtt_base;
  479. u64 mpt_base;
  480. struct mlx4_icm_table mtt_table;
  481. struct mlx4_icm_table dmpt_table;
  482. };
  483. struct mlx4_cq_table {
  484. struct mlx4_bitmap bitmap;
  485. spinlock_t lock;
  486. struct radix_tree_root tree;
  487. struct mlx4_icm_table table;
  488. struct mlx4_icm_table cmpt_table;
  489. };
  490. struct mlx4_eq_table {
  491. struct mlx4_bitmap bitmap;
  492. char *irq_names;
  493. void __iomem *clr_int;
  494. void __iomem **uar_map;
  495. u32 clr_mask;
  496. struct mlx4_eq *eq;
  497. struct mlx4_icm_table table;
  498. struct mlx4_icm_table cmpt_table;
  499. int have_irq;
  500. u8 inta_pin;
  501. };
  502. struct mlx4_srq_table {
  503. struct mlx4_bitmap bitmap;
  504. spinlock_t lock;
  505. struct radix_tree_root tree;
  506. struct mlx4_icm_table table;
  507. struct mlx4_icm_table cmpt_table;
  508. };
  509. struct mlx4_qp_table {
  510. struct mlx4_bitmap bitmap;
  511. u32 rdmarc_base;
  512. int rdmarc_shift;
  513. spinlock_t lock;
  514. struct mlx4_icm_table qp_table;
  515. struct mlx4_icm_table auxc_table;
  516. struct mlx4_icm_table altc_table;
  517. struct mlx4_icm_table rdmarc_table;
  518. struct mlx4_icm_table cmpt_table;
  519. };
  520. struct mlx4_mcg_table {
  521. struct mutex mutex;
  522. struct mlx4_bitmap bitmap;
  523. struct mlx4_icm_table table;
  524. };
  525. struct mlx4_catas_err {
  526. u32 __iomem *map;
  527. struct timer_list timer;
  528. struct list_head list;
  529. };
  530. #define MLX4_MAX_MAC_NUM 128
  531. #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
  532. struct mlx4_mac_table {
  533. __be64 entries[MLX4_MAX_MAC_NUM];
  534. int refs[MLX4_MAX_MAC_NUM];
  535. struct mutex mutex;
  536. int total;
  537. int max;
  538. };
  539. #define MLX4_MAX_VLAN_NUM 128
  540. #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
  541. struct mlx4_vlan_table {
  542. __be32 entries[MLX4_MAX_VLAN_NUM];
  543. int refs[MLX4_MAX_VLAN_NUM];
  544. struct mutex mutex;
  545. int total;
  546. int max;
  547. };
  548. #define SET_PORT_GEN_ALL_VALID 0x7
  549. #define SET_PORT_PROMISC_SHIFT 31
  550. #define SET_PORT_MC_PROMISC_SHIFT 30
  551. enum {
  552. MCAST_DIRECT_ONLY = 0,
  553. MCAST_DIRECT = 1,
  554. MCAST_DEFAULT = 2
  555. };
  556. struct mlx4_set_port_general_context {
  557. u8 reserved[3];
  558. u8 flags;
  559. u16 reserved2;
  560. __be16 mtu;
  561. u8 pptx;
  562. u8 pfctx;
  563. u16 reserved3;
  564. u8 pprx;
  565. u8 pfcrx;
  566. u16 reserved4;
  567. };
  568. struct mlx4_set_port_rqp_calc_context {
  569. __be32 base_qpn;
  570. u8 rererved;
  571. u8 n_mac;
  572. u8 n_vlan;
  573. u8 n_prio;
  574. u8 reserved2[3];
  575. u8 mac_miss;
  576. u8 intra_no_vlan;
  577. u8 no_vlan;
  578. u8 intra_vlan_miss;
  579. u8 vlan_miss;
  580. u8 reserved3[3];
  581. u8 no_vlan_prio;
  582. __be32 promisc;
  583. __be32 mcast;
  584. };
  585. struct mlx4_mac_entry {
  586. u64 mac;
  587. u64 reg_id;
  588. };
  589. struct mlx4_port_info {
  590. struct mlx4_dev *dev;
  591. int port;
  592. char dev_name[16];
  593. struct device_attribute port_attr;
  594. enum mlx4_port_type tmp_type;
  595. char dev_mtu_name[16];
  596. struct device_attribute port_mtu_attr;
  597. struct mlx4_mac_table mac_table;
  598. struct radix_tree_root mac_tree;
  599. struct mlx4_vlan_table vlan_table;
  600. int base_qpn;
  601. };
  602. struct mlx4_sense {
  603. struct mlx4_dev *dev;
  604. u8 do_sense_port[MLX4_MAX_PORTS + 1];
  605. u8 sense_allowed[MLX4_MAX_PORTS + 1];
  606. struct delayed_work sense_poll;
  607. };
  608. struct mlx4_msix_ctl {
  609. u64 pool_bm;
  610. struct mutex pool_lock;
  611. };
  612. struct mlx4_steer {
  613. struct list_head promisc_qps[MLX4_NUM_STEERS];
  614. struct list_head steer_entries[MLX4_NUM_STEERS];
  615. };
  616. struct mlx4_net_trans_rule_hw_ctrl {
  617. __be32 ctrl;
  618. __be32 vf_vep_port;
  619. __be32 qpn;
  620. __be32 reserved;
  621. };
  622. struct mlx4_net_trans_rule_hw_ib {
  623. u8 size;
  624. u8 rsvd1;
  625. __be16 id;
  626. u32 rsvd2;
  627. __be32 qpn;
  628. __be32 qpn_mask;
  629. u8 dst_gid[16];
  630. u8 dst_gid_msk[16];
  631. } __packed;
  632. struct mlx4_net_trans_rule_hw_eth {
  633. u8 size;
  634. u8 rsvd;
  635. __be16 id;
  636. u8 rsvd1[6];
  637. u8 dst_mac[6];
  638. u16 rsvd2;
  639. u8 dst_mac_msk[6];
  640. u16 rsvd3;
  641. u8 src_mac[6];
  642. u16 rsvd4;
  643. u8 src_mac_msk[6];
  644. u8 rsvd5;
  645. u8 ether_type_enable;
  646. __be16 ether_type;
  647. __be16 vlan_id_msk;
  648. __be16 vlan_id;
  649. } __packed;
  650. struct mlx4_net_trans_rule_hw_tcp_udp {
  651. u8 size;
  652. u8 rsvd;
  653. __be16 id;
  654. __be16 rsvd1[3];
  655. __be16 dst_port;
  656. __be16 rsvd2;
  657. __be16 dst_port_msk;
  658. __be16 rsvd3;
  659. __be16 src_port;
  660. __be16 rsvd4;
  661. __be16 src_port_msk;
  662. } __packed;
  663. struct mlx4_net_trans_rule_hw_ipv4 {
  664. u8 size;
  665. u8 rsvd;
  666. __be16 id;
  667. __be32 rsvd1;
  668. __be32 dst_ip;
  669. __be32 dst_ip_msk;
  670. __be32 src_ip;
  671. __be32 src_ip_msk;
  672. } __packed;
  673. struct _rule_hw {
  674. union {
  675. struct {
  676. u8 size;
  677. u8 rsvd;
  678. __be16 id;
  679. };
  680. struct mlx4_net_trans_rule_hw_eth eth;
  681. struct mlx4_net_trans_rule_hw_ib ib;
  682. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  683. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  684. };
  685. };
  686. enum {
  687. MLX4_PCI_DEV_IS_VF = 1 << 0,
  688. MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
  689. };
  690. struct mlx4_priv {
  691. struct mlx4_dev dev;
  692. struct list_head dev_list;
  693. struct list_head ctx_list;
  694. spinlock_t ctx_lock;
  695. int pci_dev_data;
  696. struct list_head pgdir_list;
  697. struct mutex pgdir_mutex;
  698. struct mlx4_fw fw;
  699. struct mlx4_cmd cmd;
  700. struct mlx4_mfunc mfunc;
  701. struct mlx4_bitmap pd_bitmap;
  702. struct mlx4_bitmap xrcd_bitmap;
  703. struct mlx4_uar_table uar_table;
  704. struct mlx4_mr_table mr_table;
  705. struct mlx4_cq_table cq_table;
  706. struct mlx4_eq_table eq_table;
  707. struct mlx4_srq_table srq_table;
  708. struct mlx4_qp_table qp_table;
  709. struct mlx4_mcg_table mcg_table;
  710. struct mlx4_bitmap counters_bitmap;
  711. struct mlx4_catas_err catas_err;
  712. void __iomem *clr_base;
  713. struct mlx4_uar driver_uar;
  714. void __iomem *kar;
  715. struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
  716. struct mlx4_sense sense;
  717. struct mutex port_mutex;
  718. struct mlx4_msix_ctl msix_ctl;
  719. struct mlx4_steer *steer;
  720. struct list_head bf_list;
  721. struct mutex bf_mutex;
  722. struct io_mapping *bf_mapping;
  723. int reserved_mtts;
  724. int fs_hash_mode;
  725. u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
  726. __be64 slave_node_guids[MLX4_MFUNC_MAX];
  727. };
  728. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  729. {
  730. return container_of(dev, struct mlx4_priv, dev);
  731. }
  732. #define MLX4_SENSE_RANGE (HZ * 3)
  733. extern struct workqueue_struct *mlx4_wq;
  734. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  735. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  736. u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
  737. void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
  738. u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
  739. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
  740. u32 reserved_bot, u32 resetrved_top);
  741. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  742. int mlx4_reset(struct mlx4_dev *dev);
  743. int mlx4_alloc_eq_table(struct mlx4_dev *dev);
  744. void mlx4_free_eq_table(struct mlx4_dev *dev);
  745. int mlx4_init_pd_table(struct mlx4_dev *dev);
  746. int mlx4_init_xrcd_table(struct mlx4_dev *dev);
  747. int mlx4_init_uar_table(struct mlx4_dev *dev);
  748. int mlx4_init_mr_table(struct mlx4_dev *dev);
  749. int mlx4_init_eq_table(struct mlx4_dev *dev);
  750. int mlx4_init_cq_table(struct mlx4_dev *dev);
  751. int mlx4_init_qp_table(struct mlx4_dev *dev);
  752. int mlx4_init_srq_table(struct mlx4_dev *dev);
  753. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  754. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  755. void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
  756. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  757. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  758. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  759. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  760. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  761. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  762. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  763. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
  764. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
  765. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
  766. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
  767. int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
  768. void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
  769. int __mlx4_mr_reserve(struct mlx4_dev *dev);
  770. void __mlx4_mr_release(struct mlx4_dev *dev, u32 index);
  771. int __mlx4_mr_alloc_icm(struct mlx4_dev *dev, u32 index);
  772. void __mlx4_mr_free_icm(struct mlx4_dev *dev, u32 index);
  773. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
  774. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
  775. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  776. struct mlx4_vhcr *vhcr,
  777. struct mlx4_cmd_mailbox *inbox,
  778. struct mlx4_cmd_mailbox *outbox,
  779. struct mlx4_cmd_info *cmd);
  780. int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
  781. struct mlx4_vhcr *vhcr,
  782. struct mlx4_cmd_mailbox *inbox,
  783. struct mlx4_cmd_mailbox *outbox,
  784. struct mlx4_cmd_info *cmd);
  785. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  786. struct mlx4_vhcr *vhcr,
  787. struct mlx4_cmd_mailbox *inbox,
  788. struct mlx4_cmd_mailbox *outbox,
  789. struct mlx4_cmd_info *cmd);
  790. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  791. struct mlx4_vhcr *vhcr,
  792. struct mlx4_cmd_mailbox *inbox,
  793. struct mlx4_cmd_mailbox *outbox,
  794. struct mlx4_cmd_info *cmd);
  795. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  796. struct mlx4_vhcr *vhcr,
  797. struct mlx4_cmd_mailbox *inbox,
  798. struct mlx4_cmd_mailbox *outbox,
  799. struct mlx4_cmd_info *cmd);
  800. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  801. struct mlx4_vhcr *vhcr,
  802. struct mlx4_cmd_mailbox *inbox,
  803. struct mlx4_cmd_mailbox *outbox,
  804. struct mlx4_cmd_info *cmd);
  805. int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
  806. struct mlx4_vhcr *vhcr,
  807. struct mlx4_cmd_mailbox *inbox,
  808. struct mlx4_cmd_mailbox *outbox,
  809. struct mlx4_cmd_info *cmd);
  810. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  811. int *base);
  812. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  813. int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  814. void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  815. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  816. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  817. int start_index, int npages, u64 *page_list);
  818. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  819. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  820. int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  821. void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  822. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  823. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  824. void mlx4_catas_init(void);
  825. int mlx4_restart_one(struct pci_dev *pdev);
  826. int mlx4_register_device(struct mlx4_dev *dev);
  827. void mlx4_unregister_device(struct mlx4_dev *dev);
  828. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
  829. unsigned long param);
  830. struct mlx4_dev_cap;
  831. struct mlx4_init_hca_param;
  832. u64 mlx4_make_profile(struct mlx4_dev *dev,
  833. struct mlx4_profile *request,
  834. struct mlx4_dev_cap *dev_cap,
  835. struct mlx4_init_hca_param *init_hca);
  836. void mlx4_master_comm_channel(struct work_struct *work);
  837. void mlx4_gen_slave_eqe(struct work_struct *work);
  838. void mlx4_master_handle_slave_flr(struct work_struct *work);
  839. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  840. struct mlx4_vhcr *vhcr,
  841. struct mlx4_cmd_mailbox *inbox,
  842. struct mlx4_cmd_mailbox *outbox,
  843. struct mlx4_cmd_info *cmd);
  844. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  845. struct mlx4_vhcr *vhcr,
  846. struct mlx4_cmd_mailbox *inbox,
  847. struct mlx4_cmd_mailbox *outbox,
  848. struct mlx4_cmd_info *cmd);
  849. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  850. struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
  851. struct mlx4_cmd_mailbox *outbox,
  852. struct mlx4_cmd_info *cmd);
  853. int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
  854. struct mlx4_vhcr *vhcr,
  855. struct mlx4_cmd_mailbox *inbox,
  856. struct mlx4_cmd_mailbox *outbox,
  857. struct mlx4_cmd_info *cmd);
  858. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  859. struct mlx4_vhcr *vhcr,
  860. struct mlx4_cmd_mailbox *inbox,
  861. struct mlx4_cmd_mailbox *outbox,
  862. struct mlx4_cmd_info *cmd);
  863. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  864. struct mlx4_vhcr *vhcr,
  865. struct mlx4_cmd_mailbox *inbox,
  866. struct mlx4_cmd_mailbox *outbox,
  867. struct mlx4_cmd_info *cmd);
  868. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  869. struct mlx4_vhcr *vhcr,
  870. struct mlx4_cmd_mailbox *inbox,
  871. struct mlx4_cmd_mailbox *outbox,
  872. struct mlx4_cmd_info *cmd);
  873. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  874. struct mlx4_vhcr *vhcr,
  875. struct mlx4_cmd_mailbox *inbox,
  876. struct mlx4_cmd_mailbox *outbox,
  877. struct mlx4_cmd_info *cmd);
  878. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  879. struct mlx4_vhcr *vhcr,
  880. struct mlx4_cmd_mailbox *inbox,
  881. struct mlx4_cmd_mailbox *outbox,
  882. struct mlx4_cmd_info *cmd);
  883. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  884. struct mlx4_vhcr *vhcr,
  885. struct mlx4_cmd_mailbox *inbox,
  886. struct mlx4_cmd_mailbox *outbox,
  887. struct mlx4_cmd_info *cmd);
  888. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  889. struct mlx4_vhcr *vhcr,
  890. struct mlx4_cmd_mailbox *inbox,
  891. struct mlx4_cmd_mailbox *outbox,
  892. struct mlx4_cmd_info *cmd);
  893. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  894. struct mlx4_vhcr *vhcr,
  895. struct mlx4_cmd_mailbox *inbox,
  896. struct mlx4_cmd_mailbox *outbox,
  897. struct mlx4_cmd_info *cmd);
  898. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  899. struct mlx4_vhcr *vhcr,
  900. struct mlx4_cmd_mailbox *inbox,
  901. struct mlx4_cmd_mailbox *outbox,
  902. struct mlx4_cmd_info *cmd);
  903. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  904. struct mlx4_vhcr *vhcr,
  905. struct mlx4_cmd_mailbox *inbox,
  906. struct mlx4_cmd_mailbox *outbox,
  907. struct mlx4_cmd_info *cmd);
  908. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  909. struct mlx4_vhcr *vhcr,
  910. struct mlx4_cmd_mailbox *inbox,
  911. struct mlx4_cmd_mailbox *outbox,
  912. struct mlx4_cmd_info *cmd);
  913. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  914. struct mlx4_vhcr *vhcr,
  915. struct mlx4_cmd_mailbox *inbox,
  916. struct mlx4_cmd_mailbox *outbox,
  917. struct mlx4_cmd_info *cmd);
  918. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  919. struct mlx4_vhcr *vhcr,
  920. struct mlx4_cmd_mailbox *inbox,
  921. struct mlx4_cmd_mailbox *outbox,
  922. struct mlx4_cmd_info *cmd);
  923. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  924. struct mlx4_vhcr *vhcr,
  925. struct mlx4_cmd_mailbox *inbox,
  926. struct mlx4_cmd_mailbox *outbox,
  927. struct mlx4_cmd_info *cmd);
  928. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  929. struct mlx4_vhcr *vhcr,
  930. struct mlx4_cmd_mailbox *inbox,
  931. struct mlx4_cmd_mailbox *outbox,
  932. struct mlx4_cmd_info *cmd);
  933. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  934. struct mlx4_vhcr *vhcr,
  935. struct mlx4_cmd_mailbox *inbox,
  936. struct mlx4_cmd_mailbox *outbox,
  937. struct mlx4_cmd_info *cmd);
  938. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  939. struct mlx4_vhcr *vhcr,
  940. struct mlx4_cmd_mailbox *inbox,
  941. struct mlx4_cmd_mailbox *outbox,
  942. struct mlx4_cmd_info *cmd);
  943. int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
  944. struct mlx4_vhcr *vhcr,
  945. struct mlx4_cmd_mailbox *inbox,
  946. struct mlx4_cmd_mailbox *outbox,
  947. struct mlx4_cmd_info *cmd);
  948. int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  949. struct mlx4_vhcr *vhcr,
  950. struct mlx4_cmd_mailbox *inbox,
  951. struct mlx4_cmd_mailbox *outbox,
  952. struct mlx4_cmd_info *cmd);
  953. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  954. struct mlx4_vhcr *vhcr,
  955. struct mlx4_cmd_mailbox *inbox,
  956. struct mlx4_cmd_mailbox *outbox,
  957. struct mlx4_cmd_info *cmd);
  958. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  959. struct mlx4_vhcr *vhcr,
  960. struct mlx4_cmd_mailbox *inbox,
  961. struct mlx4_cmd_mailbox *outbox,
  962. struct mlx4_cmd_info *cmd);
  963. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  964. struct mlx4_vhcr *vhcr,
  965. struct mlx4_cmd_mailbox *inbox,
  966. struct mlx4_cmd_mailbox *outbox,
  967. struct mlx4_cmd_info *cmd);
  968. int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
  969. struct mlx4_vhcr *vhcr,
  970. struct mlx4_cmd_mailbox *inbox,
  971. struct mlx4_cmd_mailbox *outbox,
  972. struct mlx4_cmd_info *cmd);
  973. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
  974. int mlx4_cmd_init(struct mlx4_dev *dev);
  975. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  976. int mlx4_multi_func_init(struct mlx4_dev *dev);
  977. void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
  978. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  979. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  980. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  981. int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
  982. unsigned long timeout);
  983. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  984. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  985. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  986. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  987. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  988. int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
  989. enum mlx4_port_type *type);
  990. void mlx4_do_sense_ports(struct mlx4_dev *dev,
  991. enum mlx4_port_type *stype,
  992. enum mlx4_port_type *defaults);
  993. void mlx4_start_sense(struct mlx4_dev *dev);
  994. void mlx4_stop_sense(struct mlx4_dev *dev);
  995. void mlx4_sense_init(struct mlx4_dev *dev);
  996. int mlx4_check_port_params(struct mlx4_dev *dev,
  997. enum mlx4_port_type *port_type);
  998. int mlx4_change_port_types(struct mlx4_dev *dev,
  999. enum mlx4_port_type *port_types);
  1000. void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
  1001. void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
  1002. int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
  1003. /* resource tracker functions*/
  1004. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  1005. enum mlx4_resource resource_type,
  1006. u64 resource_id, int *slave);
  1007. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
  1008. int mlx4_init_resource_tracker(struct mlx4_dev *dev);
  1009. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  1010. enum mlx4_res_tracker_free_type type);
  1011. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1012. struct mlx4_vhcr *vhcr,
  1013. struct mlx4_cmd_mailbox *inbox,
  1014. struct mlx4_cmd_mailbox *outbox,
  1015. struct mlx4_cmd_info *cmd);
  1016. int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1017. struct mlx4_vhcr *vhcr,
  1018. struct mlx4_cmd_mailbox *inbox,
  1019. struct mlx4_cmd_mailbox *outbox,
  1020. struct mlx4_cmd_info *cmd);
  1021. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1022. struct mlx4_vhcr *vhcr,
  1023. struct mlx4_cmd_mailbox *inbox,
  1024. struct mlx4_cmd_mailbox *outbox,
  1025. struct mlx4_cmd_info *cmd);
  1026. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1027. struct mlx4_vhcr *vhcr,
  1028. struct mlx4_cmd_mailbox *inbox,
  1029. struct mlx4_cmd_mailbox *outbox,
  1030. struct mlx4_cmd_info *cmd);
  1031. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  1032. struct mlx4_vhcr *vhcr,
  1033. struct mlx4_cmd_mailbox *inbox,
  1034. struct mlx4_cmd_mailbox *outbox,
  1035. struct mlx4_cmd_info *cmd);
  1036. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1037. struct mlx4_vhcr *vhcr,
  1038. struct mlx4_cmd_mailbox *inbox,
  1039. struct mlx4_cmd_mailbox *outbox,
  1040. struct mlx4_cmd_info *cmd);
  1041. int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
  1042. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  1043. int *gid_tbl_len, int *pkey_tbl_len);
  1044. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  1045. struct mlx4_vhcr *vhcr,
  1046. struct mlx4_cmd_mailbox *inbox,
  1047. struct mlx4_cmd_mailbox *outbox,
  1048. struct mlx4_cmd_info *cmd);
  1049. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  1050. struct mlx4_vhcr *vhcr,
  1051. struct mlx4_cmd_mailbox *inbox,
  1052. struct mlx4_cmd_mailbox *outbox,
  1053. struct mlx4_cmd_info *cmd);
  1054. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1055. enum mlx4_protocol prot, enum mlx4_steer_type steer);
  1056. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1057. int block_mcast_loopback, enum mlx4_protocol prot,
  1058. enum mlx4_steer_type steer);
  1059. int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  1060. struct mlx4_vhcr *vhcr,
  1061. struct mlx4_cmd_mailbox *inbox,
  1062. struct mlx4_cmd_mailbox *outbox,
  1063. struct mlx4_cmd_info *cmd);
  1064. int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  1065. struct mlx4_vhcr *vhcr,
  1066. struct mlx4_cmd_mailbox *inbox,
  1067. struct mlx4_cmd_mailbox *outbox,
  1068. struct mlx4_cmd_info *cmd);
  1069. int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
  1070. int port, void *buf);
  1071. int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
  1072. struct mlx4_cmd_mailbox *outbox);
  1073. int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
  1074. struct mlx4_vhcr *vhcr,
  1075. struct mlx4_cmd_mailbox *inbox,
  1076. struct mlx4_cmd_mailbox *outbox,
  1077. struct mlx4_cmd_info *cmd);
  1078. int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
  1079. struct mlx4_vhcr *vhcr,
  1080. struct mlx4_cmd_mailbox *inbox,
  1081. struct mlx4_cmd_mailbox *outbox,
  1082. struct mlx4_cmd_info *cmd);
  1083. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  1084. struct mlx4_vhcr *vhcr,
  1085. struct mlx4_cmd_mailbox *inbox,
  1086. struct mlx4_cmd_mailbox *outbox,
  1087. struct mlx4_cmd_info *cmd);
  1088. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  1089. struct mlx4_vhcr *vhcr,
  1090. struct mlx4_cmd_mailbox *inbox,
  1091. struct mlx4_cmd_mailbox *outbox,
  1092. struct mlx4_cmd_info *cmd);
  1093. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  1094. struct mlx4_vhcr *vhcr,
  1095. struct mlx4_cmd_mailbox *inbox,
  1096. struct mlx4_cmd_mailbox *outbox,
  1097. struct mlx4_cmd_info *cmd);
  1098. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
  1099. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
  1100. static inline void set_param_l(u64 *arg, u32 val)
  1101. {
  1102. *((u32 *)arg) = val;
  1103. }
  1104. static inline void set_param_h(u64 *arg, u32 val)
  1105. {
  1106. *arg = (*arg & 0xffffffff) | ((u64) val << 32);
  1107. }
  1108. static inline u32 get_param_l(u64 *arg)
  1109. {
  1110. return (u32) (*arg & 0xffffffff);
  1111. }
  1112. static inline u32 get_param_h(u64 *arg)
  1113. {
  1114. return (u32)(*arg >> 32);
  1115. }
  1116. static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
  1117. {
  1118. return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
  1119. }
  1120. #define NOT_MASKED_PD_BITS 17
  1121. #endif /* MLX4_H */