fw.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "DPDP",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [59] = "Port management change event support",
  105. [61] = "64 byte EQE support",
  106. [62] = "64 byte CQE support",
  107. };
  108. int i;
  109. mlx4_dbg(dev, "DEV_CAP flags:\n");
  110. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  111. if (fname[i] && (flags & (1LL << i)))
  112. mlx4_dbg(dev, " %s\n", fname[i]);
  113. }
  114. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  115. {
  116. static const char * const fname[] = {
  117. [0] = "RSS support",
  118. [1] = "RSS Toeplitz Hash Function support",
  119. [2] = "RSS XOR Hash Function support",
  120. [3] = "Device manage flow steering support"
  121. };
  122. int i;
  123. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  124. if (fname[i] && (flags & (1LL << i)))
  125. mlx4_dbg(dev, " %s\n", fname[i]);
  126. }
  127. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  128. {
  129. struct mlx4_cmd_mailbox *mailbox;
  130. u32 *inbox;
  131. int err = 0;
  132. #define MOD_STAT_CFG_IN_SIZE 0x100
  133. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  134. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  135. mailbox = mlx4_alloc_cmd_mailbox(dev);
  136. if (IS_ERR(mailbox))
  137. return PTR_ERR(mailbox);
  138. inbox = mailbox->buf;
  139. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  140. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  141. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  142. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  143. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  144. mlx4_free_cmd_mailbox(dev, mailbox);
  145. return err;
  146. }
  147. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  148. struct mlx4_vhcr *vhcr,
  149. struct mlx4_cmd_mailbox *inbox,
  150. struct mlx4_cmd_mailbox *outbox,
  151. struct mlx4_cmd_info *cmd)
  152. {
  153. u8 field;
  154. u32 size;
  155. int err = 0;
  156. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  157. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  158. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  159. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  160. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  161. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  162. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  163. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  164. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  165. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  166. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  167. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  168. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  169. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  170. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  171. /* when opcode modifier = 1 */
  172. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  173. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  174. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  175. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  176. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  177. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  178. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  179. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  180. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  181. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  182. if (vhcr->op_modifier == 1) {
  183. field = 0;
  184. /* ensure force vlan and force mac bits are not set */
  185. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  186. /* ensure that phy_wqe_gid bit is not set */
  187. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  188. field = vhcr->in_modifier; /* phys-port = logical-port */
  189. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  190. /* size is now the QP number */
  191. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  192. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  193. size += 2;
  194. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  195. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  196. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  197. size += 2;
  198. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  199. } else if (vhcr->op_modifier == 0) {
  200. /* enable rdma and ethernet interfaces */
  201. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  202. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  203. field = dev->caps.num_ports;
  204. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  205. size = dev->caps.function_caps; /* set PF behaviours */
  206. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  207. field = 0; /* protected FMR support not available as yet */
  208. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  209. size = dev->caps.num_qps;
  210. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  211. size = dev->caps.num_srqs;
  212. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  213. size = dev->caps.num_cqs;
  214. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  215. size = dev->caps.num_eqs;
  216. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  217. size = dev->caps.reserved_eqs;
  218. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  219. size = dev->caps.num_mpts;
  220. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  221. size = dev->caps.num_mtts;
  222. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  223. size = dev->caps.num_mgms + dev->caps.num_amgms;
  224. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  225. } else
  226. err = -EINVAL;
  227. return err;
  228. }
  229. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  230. struct mlx4_func_cap *func_cap)
  231. {
  232. struct mlx4_cmd_mailbox *mailbox;
  233. u32 *outbox;
  234. u8 field, op_modifier;
  235. u32 size;
  236. int err = 0;
  237. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  238. mailbox = mlx4_alloc_cmd_mailbox(dev);
  239. if (IS_ERR(mailbox))
  240. return PTR_ERR(mailbox);
  241. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  242. MLX4_CMD_QUERY_FUNC_CAP,
  243. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  244. if (err)
  245. goto out;
  246. outbox = mailbox->buf;
  247. if (!op_modifier) {
  248. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  249. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  250. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  251. err = -EPROTONOSUPPORT;
  252. goto out;
  253. }
  254. func_cap->flags = field;
  255. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  256. func_cap->num_ports = field;
  257. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  258. func_cap->pf_context_behaviour = size;
  259. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  260. func_cap->qp_quota = size & 0xFFFFFF;
  261. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  262. func_cap->srq_quota = size & 0xFFFFFF;
  263. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  264. func_cap->cq_quota = size & 0xFFFFFF;
  265. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  266. func_cap->max_eq = size & 0xFFFFFF;
  267. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  268. func_cap->reserved_eq = size & 0xFFFFFF;
  269. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  270. func_cap->mpt_quota = size & 0xFFFFFF;
  271. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  272. func_cap->mtt_quota = size & 0xFFFFFF;
  273. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  274. func_cap->mcg_quota = size & 0xFFFFFF;
  275. goto out;
  276. }
  277. /* logical port query */
  278. if (gen_or_port > dev->caps.num_ports) {
  279. err = -EINVAL;
  280. goto out;
  281. }
  282. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  283. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  284. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  285. mlx4_err(dev, "VLAN is enforced on this port\n");
  286. err = -EPROTONOSUPPORT;
  287. goto out;
  288. }
  289. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  290. mlx4_err(dev, "Force mac is enabled on this port\n");
  291. err = -EPROTONOSUPPORT;
  292. goto out;
  293. }
  294. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  295. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  296. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  297. mlx4_err(dev, "phy_wqe_gid is "
  298. "enforced on this ib port\n");
  299. err = -EPROTONOSUPPORT;
  300. goto out;
  301. }
  302. }
  303. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  304. func_cap->physical_port = field;
  305. if (func_cap->physical_port != gen_or_port) {
  306. err = -ENOSYS;
  307. goto out;
  308. }
  309. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  310. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  311. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  312. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  313. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  314. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  315. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  316. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  317. /* All other resources are allocated by the master, but we still report
  318. * 'num' and 'reserved' capabilities as follows:
  319. * - num remains the maximum resource index
  320. * - 'num - reserved' is the total available objects of a resource, but
  321. * resource indices may be less than 'reserved'
  322. * TODO: set per-resource quotas */
  323. out:
  324. mlx4_free_cmd_mailbox(dev, mailbox);
  325. return err;
  326. }
  327. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  328. {
  329. struct mlx4_cmd_mailbox *mailbox;
  330. u32 *outbox;
  331. u8 field;
  332. u32 field32, flags, ext_flags;
  333. u16 size;
  334. u16 stat_rate;
  335. int err;
  336. int i;
  337. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  338. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  339. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  340. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  341. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  342. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  343. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  344. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  345. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  346. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  347. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  348. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  349. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  350. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  351. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  352. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  353. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  354. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  355. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  356. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  357. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  358. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  359. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  360. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  361. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  362. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  363. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  364. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  365. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  366. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  367. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  368. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  369. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  370. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  371. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  372. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  373. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  374. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  375. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  376. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  377. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  378. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  379. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  380. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  381. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  382. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  383. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  384. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  385. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  386. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  387. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  388. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  389. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  390. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  391. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  392. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  393. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  394. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  395. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  396. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  397. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  398. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  399. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  400. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  401. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  402. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  403. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  404. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  405. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  406. dev_cap->flags2 = 0;
  407. mailbox = mlx4_alloc_cmd_mailbox(dev);
  408. if (IS_ERR(mailbox))
  409. return PTR_ERR(mailbox);
  410. outbox = mailbox->buf;
  411. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  412. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  413. if (err)
  414. goto out;
  415. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  416. dev_cap->reserved_qps = 1 << (field & 0xf);
  417. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  418. dev_cap->max_qps = 1 << (field & 0x1f);
  419. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  420. dev_cap->reserved_srqs = 1 << (field >> 4);
  421. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  422. dev_cap->max_srqs = 1 << (field & 0x1f);
  423. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  424. dev_cap->max_cq_sz = 1 << field;
  425. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  426. dev_cap->reserved_cqs = 1 << (field & 0xf);
  427. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  428. dev_cap->max_cqs = 1 << (field & 0x1f);
  429. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  430. dev_cap->max_mpts = 1 << (field & 0x3f);
  431. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  432. dev_cap->reserved_eqs = field & 0xf;
  433. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  434. dev_cap->max_eqs = 1 << (field & 0xf);
  435. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  436. dev_cap->reserved_mtts = 1 << (field >> 4);
  437. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  438. dev_cap->max_mrw_sz = 1 << field;
  439. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  440. dev_cap->reserved_mrws = 1 << (field & 0xf);
  441. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  442. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  443. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  444. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  445. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  446. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  447. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  448. field &= 0x1f;
  449. if (!field)
  450. dev_cap->max_gso_sz = 0;
  451. else
  452. dev_cap->max_gso_sz = 1 << field;
  453. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  454. if (field & 0x20)
  455. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  456. if (field & 0x10)
  457. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  458. field &= 0xf;
  459. if (field) {
  460. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  461. dev_cap->max_rss_tbl_sz = 1 << field;
  462. } else
  463. dev_cap->max_rss_tbl_sz = 0;
  464. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  465. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  466. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  467. dev_cap->local_ca_ack_delay = field & 0x1f;
  468. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  469. dev_cap->num_ports = field & 0xf;
  470. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  471. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  472. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  473. if (field & 0x80)
  474. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  475. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  476. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  477. dev_cap->fs_max_num_qp_per_entry = field;
  478. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  479. dev_cap->stat_rate_support = stat_rate;
  480. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  481. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  482. dev_cap->flags = flags | (u64)ext_flags << 32;
  483. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  484. dev_cap->reserved_uars = field >> 4;
  485. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  486. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  487. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  488. dev_cap->min_page_sz = 1 << field;
  489. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  490. if (field & 0x80) {
  491. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  492. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  493. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  494. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  495. field = 3;
  496. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  497. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  498. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  499. } else {
  500. dev_cap->bf_reg_size = 0;
  501. mlx4_dbg(dev, "BlueFlame not available\n");
  502. }
  503. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  504. dev_cap->max_sq_sg = field;
  505. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  506. dev_cap->max_sq_desc_sz = size;
  507. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  508. dev_cap->max_qp_per_mcg = 1 << field;
  509. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  510. dev_cap->reserved_mgms = field & 0xf;
  511. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  512. dev_cap->max_mcgs = 1 << field;
  513. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  514. dev_cap->reserved_pds = field >> 4;
  515. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  516. dev_cap->max_pds = 1 << (field & 0x3f);
  517. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  518. dev_cap->reserved_xrcds = field >> 4;
  519. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  520. dev_cap->max_xrcds = 1 << (field & 0x1f);
  521. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  522. dev_cap->rdmarc_entry_sz = size;
  523. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  524. dev_cap->qpc_entry_sz = size;
  525. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  526. dev_cap->aux_entry_sz = size;
  527. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  528. dev_cap->altc_entry_sz = size;
  529. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  530. dev_cap->eqc_entry_sz = size;
  531. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  532. dev_cap->cqc_entry_sz = size;
  533. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  534. dev_cap->srq_entry_sz = size;
  535. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  536. dev_cap->cmpt_entry_sz = size;
  537. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  538. dev_cap->mtt_entry_sz = size;
  539. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  540. dev_cap->dmpt_entry_sz = size;
  541. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  542. dev_cap->max_srq_sz = 1 << field;
  543. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  544. dev_cap->max_qp_sz = 1 << field;
  545. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  546. dev_cap->resize_srq = field & 1;
  547. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  548. dev_cap->max_rq_sg = field;
  549. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  550. dev_cap->max_rq_desc_sz = size;
  551. MLX4_GET(dev_cap->bmme_flags, outbox,
  552. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  553. MLX4_GET(dev_cap->reserved_lkey, outbox,
  554. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  555. MLX4_GET(dev_cap->max_icm_sz, outbox,
  556. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  557. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  558. MLX4_GET(dev_cap->max_counters, outbox,
  559. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  560. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  561. for (i = 1; i <= dev_cap->num_ports; ++i) {
  562. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  563. dev_cap->max_vl[i] = field >> 4;
  564. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  565. dev_cap->ib_mtu[i] = field >> 4;
  566. dev_cap->max_port_width[i] = field & 0xf;
  567. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  568. dev_cap->max_gids[i] = 1 << (field & 0xf);
  569. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  570. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  571. }
  572. } else {
  573. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  574. #define QUERY_PORT_MTU_OFFSET 0x01
  575. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  576. #define QUERY_PORT_WIDTH_OFFSET 0x06
  577. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  578. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  579. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  580. #define QUERY_PORT_MAC_OFFSET 0x10
  581. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  582. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  583. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  584. for (i = 1; i <= dev_cap->num_ports; ++i) {
  585. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  586. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  587. if (err)
  588. goto out;
  589. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  590. dev_cap->supported_port_types[i] = field & 3;
  591. dev_cap->suggested_type[i] = (field >> 3) & 1;
  592. dev_cap->default_sense[i] = (field >> 4) & 1;
  593. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  594. dev_cap->ib_mtu[i] = field & 0xf;
  595. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  596. dev_cap->max_port_width[i] = field & 0xf;
  597. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  598. dev_cap->max_gids[i] = 1 << (field >> 4);
  599. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  600. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  601. dev_cap->max_vl[i] = field & 0xf;
  602. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  603. dev_cap->log_max_macs[i] = field & 0xf;
  604. dev_cap->log_max_vlans[i] = field >> 4;
  605. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  606. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  607. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  608. dev_cap->trans_type[i] = field32 >> 24;
  609. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  610. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  611. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  612. }
  613. }
  614. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  615. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  616. /*
  617. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  618. * we can't use any EQs whose doorbell falls on that page,
  619. * even if the EQ itself isn't reserved.
  620. */
  621. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  622. dev_cap->reserved_eqs);
  623. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  624. (unsigned long long) dev_cap->max_icm_sz >> 20);
  625. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  626. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  627. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  628. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  629. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  630. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  631. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  632. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  633. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  634. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  635. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  636. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  637. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  638. dev_cap->max_pds, dev_cap->reserved_mgms);
  639. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  640. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  641. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  642. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  643. dev_cap->max_port_width[1]);
  644. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  645. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  646. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  647. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  648. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  649. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  650. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  651. dump_dev_cap_flags(dev, dev_cap->flags);
  652. dump_dev_cap_flags2(dev, dev_cap->flags2);
  653. out:
  654. mlx4_free_cmd_mailbox(dev, mailbox);
  655. return err;
  656. }
  657. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  658. struct mlx4_vhcr *vhcr,
  659. struct mlx4_cmd_mailbox *inbox,
  660. struct mlx4_cmd_mailbox *outbox,
  661. struct mlx4_cmd_info *cmd)
  662. {
  663. u64 flags;
  664. int err = 0;
  665. u8 field;
  666. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  667. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  668. if (err)
  669. return err;
  670. /* add port mng change event capability unconditionally to slaves */
  671. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  672. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  673. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  674. /* For guests, report Blueflame disabled */
  675. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  676. field &= 0x7f;
  677. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  678. return 0;
  679. }
  680. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  681. struct mlx4_vhcr *vhcr,
  682. struct mlx4_cmd_mailbox *inbox,
  683. struct mlx4_cmd_mailbox *outbox,
  684. struct mlx4_cmd_info *cmd)
  685. {
  686. u64 def_mac;
  687. u8 port_type;
  688. u16 short_field;
  689. int err;
  690. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  691. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  692. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  693. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  694. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  695. MLX4_CMD_NATIVE);
  696. if (!err && dev->caps.function != slave) {
  697. /* set slave default_mac address */
  698. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  699. def_mac += slave << 8;
  700. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  701. /* get port type - currently only eth is enabled */
  702. MLX4_GET(port_type, outbox->buf,
  703. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  704. /* No link sensing allowed */
  705. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  706. /* set port type to currently operating port type */
  707. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  708. MLX4_PUT(outbox->buf, port_type,
  709. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  710. short_field = 1; /* slave max gids */
  711. MLX4_PUT(outbox->buf, short_field,
  712. QUERY_PORT_CUR_MAX_GID_OFFSET);
  713. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  714. MLX4_PUT(outbox->buf, short_field,
  715. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  716. }
  717. return err;
  718. }
  719. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  720. int *gid_tbl_len, int *pkey_tbl_len)
  721. {
  722. struct mlx4_cmd_mailbox *mailbox;
  723. u32 *outbox;
  724. u16 field;
  725. int err;
  726. mailbox = mlx4_alloc_cmd_mailbox(dev);
  727. if (IS_ERR(mailbox))
  728. return PTR_ERR(mailbox);
  729. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  730. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  731. MLX4_CMD_WRAPPED);
  732. if (err)
  733. goto out;
  734. outbox = mailbox->buf;
  735. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  736. *gid_tbl_len = field;
  737. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  738. *pkey_tbl_len = field;
  739. out:
  740. mlx4_free_cmd_mailbox(dev, mailbox);
  741. return err;
  742. }
  743. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  744. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  745. {
  746. struct mlx4_cmd_mailbox *mailbox;
  747. struct mlx4_icm_iter iter;
  748. __be64 *pages;
  749. int lg;
  750. int nent = 0;
  751. int i;
  752. int err = 0;
  753. int ts = 0, tc = 0;
  754. mailbox = mlx4_alloc_cmd_mailbox(dev);
  755. if (IS_ERR(mailbox))
  756. return PTR_ERR(mailbox);
  757. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  758. pages = mailbox->buf;
  759. for (mlx4_icm_first(icm, &iter);
  760. !mlx4_icm_last(&iter);
  761. mlx4_icm_next(&iter)) {
  762. /*
  763. * We have to pass pages that are aligned to their
  764. * size, so find the least significant 1 in the
  765. * address or size and use that as our log2 size.
  766. */
  767. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  768. if (lg < MLX4_ICM_PAGE_SHIFT) {
  769. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  770. MLX4_ICM_PAGE_SIZE,
  771. (unsigned long long) mlx4_icm_addr(&iter),
  772. mlx4_icm_size(&iter));
  773. err = -EINVAL;
  774. goto out;
  775. }
  776. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  777. if (virt != -1) {
  778. pages[nent * 2] = cpu_to_be64(virt);
  779. virt += 1 << lg;
  780. }
  781. pages[nent * 2 + 1] =
  782. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  783. (lg - MLX4_ICM_PAGE_SHIFT));
  784. ts += 1 << (lg - 10);
  785. ++tc;
  786. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  787. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  788. MLX4_CMD_TIME_CLASS_B,
  789. MLX4_CMD_NATIVE);
  790. if (err)
  791. goto out;
  792. nent = 0;
  793. }
  794. }
  795. }
  796. if (nent)
  797. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  798. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  799. if (err)
  800. goto out;
  801. switch (op) {
  802. case MLX4_CMD_MAP_FA:
  803. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  804. break;
  805. case MLX4_CMD_MAP_ICM_AUX:
  806. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  807. break;
  808. case MLX4_CMD_MAP_ICM:
  809. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  810. tc, ts, (unsigned long long) virt - (ts << 10));
  811. break;
  812. }
  813. out:
  814. mlx4_free_cmd_mailbox(dev, mailbox);
  815. return err;
  816. }
  817. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  818. {
  819. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  820. }
  821. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  822. {
  823. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  824. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  825. }
  826. int mlx4_RUN_FW(struct mlx4_dev *dev)
  827. {
  828. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  829. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  830. }
  831. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  832. {
  833. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  834. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  835. struct mlx4_cmd_mailbox *mailbox;
  836. u32 *outbox;
  837. int err = 0;
  838. u64 fw_ver;
  839. u16 cmd_if_rev;
  840. u8 lg;
  841. #define QUERY_FW_OUT_SIZE 0x100
  842. #define QUERY_FW_VER_OFFSET 0x00
  843. #define QUERY_FW_PPF_ID 0x09
  844. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  845. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  846. #define QUERY_FW_ERR_START_OFFSET 0x30
  847. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  848. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  849. #define QUERY_FW_SIZE_OFFSET 0x00
  850. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  851. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  852. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  853. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  854. mailbox = mlx4_alloc_cmd_mailbox(dev);
  855. if (IS_ERR(mailbox))
  856. return PTR_ERR(mailbox);
  857. outbox = mailbox->buf;
  858. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  859. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  860. if (err)
  861. goto out;
  862. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  863. /*
  864. * FW subminor version is at more significant bits than minor
  865. * version, so swap here.
  866. */
  867. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  868. ((fw_ver & 0xffff0000ull) >> 16) |
  869. ((fw_ver & 0x0000ffffull) << 16);
  870. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  871. dev->caps.function = lg;
  872. if (mlx4_is_slave(dev))
  873. goto out;
  874. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  875. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  876. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  877. mlx4_err(dev, "Installed FW has unsupported "
  878. "command interface revision %d.\n",
  879. cmd_if_rev);
  880. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  881. (int) (dev->caps.fw_ver >> 32),
  882. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  883. (int) dev->caps.fw_ver & 0xffff);
  884. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  885. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  886. err = -ENODEV;
  887. goto out;
  888. }
  889. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  890. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  891. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  892. cmd->max_cmds = 1 << lg;
  893. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  894. (int) (dev->caps.fw_ver >> 32),
  895. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  896. (int) dev->caps.fw_ver & 0xffff,
  897. cmd_if_rev, cmd->max_cmds);
  898. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  899. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  900. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  901. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  902. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  903. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  904. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  905. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  906. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  907. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  908. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  909. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  910. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  911. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  912. fw->comm_bar, fw->comm_base);
  913. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  914. /*
  915. * Round up number of system pages needed in case
  916. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  917. */
  918. fw->fw_pages =
  919. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  920. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  921. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  922. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  923. out:
  924. mlx4_free_cmd_mailbox(dev, mailbox);
  925. return err;
  926. }
  927. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  928. struct mlx4_vhcr *vhcr,
  929. struct mlx4_cmd_mailbox *inbox,
  930. struct mlx4_cmd_mailbox *outbox,
  931. struct mlx4_cmd_info *cmd)
  932. {
  933. u8 *outbuf;
  934. int err;
  935. outbuf = outbox->buf;
  936. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  937. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  938. if (err)
  939. return err;
  940. /* for slaves, set pci PPF ID to invalid and zero out everything
  941. * else except FW version */
  942. outbuf[0] = outbuf[1] = 0;
  943. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  944. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  945. return 0;
  946. }
  947. static void get_board_id(void *vsd, char *board_id)
  948. {
  949. int i;
  950. #define VSD_OFFSET_SIG1 0x00
  951. #define VSD_OFFSET_SIG2 0xde
  952. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  953. #define VSD_OFFSET_TS_BOARD_ID 0x20
  954. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  955. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  956. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  957. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  958. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  959. } else {
  960. /*
  961. * The board ID is a string but the firmware byte
  962. * swaps each 4-byte word before passing it back to
  963. * us. Therefore we need to swab it before printing.
  964. */
  965. for (i = 0; i < 4; ++i)
  966. ((u32 *) board_id)[i] =
  967. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  968. }
  969. }
  970. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  971. {
  972. struct mlx4_cmd_mailbox *mailbox;
  973. u32 *outbox;
  974. int err;
  975. #define QUERY_ADAPTER_OUT_SIZE 0x100
  976. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  977. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  978. mailbox = mlx4_alloc_cmd_mailbox(dev);
  979. if (IS_ERR(mailbox))
  980. return PTR_ERR(mailbox);
  981. outbox = mailbox->buf;
  982. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  983. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  984. if (err)
  985. goto out;
  986. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  987. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  988. adapter->board_id);
  989. out:
  990. mlx4_free_cmd_mailbox(dev, mailbox);
  991. return err;
  992. }
  993. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  994. {
  995. struct mlx4_cmd_mailbox *mailbox;
  996. __be32 *inbox;
  997. int err;
  998. #define INIT_HCA_IN_SIZE 0x200
  999. #define INIT_HCA_VERSION_OFFSET 0x000
  1000. #define INIT_HCA_VERSION 2
  1001. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1002. #define INIT_HCA_FLAGS_OFFSET 0x014
  1003. #define INIT_HCA_QPC_OFFSET 0x020
  1004. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1005. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1006. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1007. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1008. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1009. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1010. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1011. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1012. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1013. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1014. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1015. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1016. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1017. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1018. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1019. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1020. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1021. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1022. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1023. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1024. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1025. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1026. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1027. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1028. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1029. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1030. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1031. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1032. #define INIT_HCA_TPT_OFFSET 0x0f0
  1033. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1034. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1035. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1036. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1037. #define INIT_HCA_UAR_OFFSET 0x120
  1038. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1039. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1040. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1041. if (IS_ERR(mailbox))
  1042. return PTR_ERR(mailbox);
  1043. inbox = mailbox->buf;
  1044. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1045. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1046. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1047. (ilog2(cache_line_size()) - 4) << 5;
  1048. #if defined(__LITTLE_ENDIAN)
  1049. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1050. #elif defined(__BIG_ENDIAN)
  1051. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1052. #else
  1053. #error Host endianness not defined
  1054. #endif
  1055. /* Check port for UD address vector: */
  1056. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1057. /* Enable IPoIB checksumming if we can: */
  1058. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1059. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1060. /* Enable QoS support if module parameter set */
  1061. if (enable_qos)
  1062. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1063. /* enable counters */
  1064. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1065. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1066. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1067. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1068. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1069. dev->caps.eqe_size = 64;
  1070. dev->caps.eqe_factor = 1;
  1071. } else {
  1072. dev->caps.eqe_size = 32;
  1073. dev->caps.eqe_factor = 0;
  1074. }
  1075. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1076. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1077. dev->caps.cqe_size = 64;
  1078. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1079. } else {
  1080. dev->caps.cqe_size = 32;
  1081. }
  1082. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1083. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1084. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1085. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1086. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1087. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1088. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1089. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1090. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1091. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1092. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1093. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1094. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1095. /* steering attributes */
  1096. if (dev->caps.steering_mode ==
  1097. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1098. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1099. cpu_to_be32(1 <<
  1100. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1101. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1102. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1103. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1104. MLX4_PUT(inbox, param->log_mc_table_sz,
  1105. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1106. /* Enable Ethernet flow steering
  1107. * with udp unicast and tcp unicast
  1108. */
  1109. MLX4_PUT(inbox, param->fs_hash_enable_bits,
  1110. INIT_HCA_FS_ETH_BITS_OFFSET);
  1111. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1112. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1113. /* Enable IPoIB flow steering
  1114. * with udp unicast and tcp unicast
  1115. */
  1116. MLX4_PUT(inbox, param->fs_hash_enable_bits,
  1117. INIT_HCA_FS_IB_BITS_OFFSET);
  1118. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1119. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1120. } else {
  1121. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1122. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1123. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1124. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1125. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1126. MLX4_PUT(inbox, param->log_mc_table_sz,
  1127. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1128. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1129. MLX4_PUT(inbox, (u8) (1 << 3),
  1130. INIT_HCA_UC_STEERING_OFFSET);
  1131. }
  1132. /* TPT attributes */
  1133. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1134. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1135. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1136. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1137. /* UAR attributes */
  1138. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1139. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1140. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1141. MLX4_CMD_NATIVE);
  1142. if (err)
  1143. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1144. mlx4_free_cmd_mailbox(dev, mailbox);
  1145. return err;
  1146. }
  1147. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1148. struct mlx4_init_hca_param *param)
  1149. {
  1150. struct mlx4_cmd_mailbox *mailbox;
  1151. __be32 *outbox;
  1152. u32 dword_field;
  1153. int err;
  1154. u8 byte_field;
  1155. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1156. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1157. if (IS_ERR(mailbox))
  1158. return PTR_ERR(mailbox);
  1159. outbox = mailbox->buf;
  1160. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1161. MLX4_CMD_QUERY_HCA,
  1162. MLX4_CMD_TIME_CLASS_B,
  1163. !mlx4_is_slave(dev));
  1164. if (err)
  1165. goto out;
  1166. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1167. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1168. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1169. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1170. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1171. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1172. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1173. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1174. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1175. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1176. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1177. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1178. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1179. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1180. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1181. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1182. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1183. } else {
  1184. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1185. if (byte_field & 0x8)
  1186. param->steering_mode = MLX4_STEERING_MODE_B0;
  1187. else
  1188. param->steering_mode = MLX4_STEERING_MODE_A0;
  1189. }
  1190. /* steering attributes */
  1191. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1192. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1193. MLX4_GET(param->log_mc_entry_sz, outbox,
  1194. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1195. MLX4_GET(param->log_mc_table_sz, outbox,
  1196. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1197. } else {
  1198. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1199. MLX4_GET(param->log_mc_entry_sz, outbox,
  1200. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1201. MLX4_GET(param->log_mc_hash_sz, outbox,
  1202. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1203. MLX4_GET(param->log_mc_table_sz, outbox,
  1204. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1205. }
  1206. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1207. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1208. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1209. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1210. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1211. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1212. /* TPT attributes */
  1213. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1214. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1215. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1216. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1217. /* UAR attributes */
  1218. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1219. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1220. out:
  1221. mlx4_free_cmd_mailbox(dev, mailbox);
  1222. return err;
  1223. }
  1224. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1225. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1226. * to operate */
  1227. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1228. {
  1229. struct mlx4_priv *priv = mlx4_priv(dev);
  1230. /* irrelevant if not infiniband */
  1231. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1232. priv->mfunc.master.qp0_state[port].qp0_active)
  1233. return 1;
  1234. return 0;
  1235. }
  1236. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1237. struct mlx4_vhcr *vhcr,
  1238. struct mlx4_cmd_mailbox *inbox,
  1239. struct mlx4_cmd_mailbox *outbox,
  1240. struct mlx4_cmd_info *cmd)
  1241. {
  1242. struct mlx4_priv *priv = mlx4_priv(dev);
  1243. int port = vhcr->in_modifier;
  1244. int err;
  1245. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1246. return 0;
  1247. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1248. /* Enable port only if it was previously disabled */
  1249. if (!priv->mfunc.master.init_port_ref[port]) {
  1250. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1251. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1252. if (err)
  1253. return err;
  1254. }
  1255. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1256. } else {
  1257. if (slave == mlx4_master_func_num(dev)) {
  1258. if (check_qp0_state(dev, slave, port) &&
  1259. !priv->mfunc.master.qp0_state[port].port_active) {
  1260. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1261. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1262. if (err)
  1263. return err;
  1264. priv->mfunc.master.qp0_state[port].port_active = 1;
  1265. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1266. }
  1267. } else
  1268. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1269. }
  1270. ++priv->mfunc.master.init_port_ref[port];
  1271. return 0;
  1272. }
  1273. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1274. {
  1275. struct mlx4_cmd_mailbox *mailbox;
  1276. u32 *inbox;
  1277. int err;
  1278. u32 flags;
  1279. u16 field;
  1280. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1281. #define INIT_PORT_IN_SIZE 256
  1282. #define INIT_PORT_FLAGS_OFFSET 0x00
  1283. #define INIT_PORT_FLAG_SIG (1 << 18)
  1284. #define INIT_PORT_FLAG_NG (1 << 17)
  1285. #define INIT_PORT_FLAG_G0 (1 << 16)
  1286. #define INIT_PORT_VL_SHIFT 4
  1287. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1288. #define INIT_PORT_MTU_OFFSET 0x04
  1289. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1290. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1291. #define INIT_PORT_GUID0_OFFSET 0x10
  1292. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1293. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1294. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1295. if (IS_ERR(mailbox))
  1296. return PTR_ERR(mailbox);
  1297. inbox = mailbox->buf;
  1298. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1299. flags = 0;
  1300. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1301. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1302. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1303. field = 128 << dev->caps.ib_mtu_cap[port];
  1304. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1305. field = dev->caps.gid_table_len[port];
  1306. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1307. field = dev->caps.pkey_table_len[port];
  1308. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1309. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1310. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1311. mlx4_free_cmd_mailbox(dev, mailbox);
  1312. } else
  1313. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1314. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1315. return err;
  1316. }
  1317. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1318. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1319. struct mlx4_vhcr *vhcr,
  1320. struct mlx4_cmd_mailbox *inbox,
  1321. struct mlx4_cmd_mailbox *outbox,
  1322. struct mlx4_cmd_info *cmd)
  1323. {
  1324. struct mlx4_priv *priv = mlx4_priv(dev);
  1325. int port = vhcr->in_modifier;
  1326. int err;
  1327. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1328. (1 << port)))
  1329. return 0;
  1330. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1331. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1332. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1333. 1000, MLX4_CMD_NATIVE);
  1334. if (err)
  1335. return err;
  1336. }
  1337. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1338. } else {
  1339. /* infiniband port */
  1340. if (slave == mlx4_master_func_num(dev)) {
  1341. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1342. priv->mfunc.master.qp0_state[port].port_active) {
  1343. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1344. 1000, MLX4_CMD_NATIVE);
  1345. if (err)
  1346. return err;
  1347. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1348. priv->mfunc.master.qp0_state[port].port_active = 0;
  1349. }
  1350. } else
  1351. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1352. }
  1353. --priv->mfunc.master.init_port_ref[port];
  1354. return 0;
  1355. }
  1356. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1357. {
  1358. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1359. MLX4_CMD_WRAPPED);
  1360. }
  1361. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1362. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1363. {
  1364. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1365. MLX4_CMD_NATIVE);
  1366. }
  1367. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1368. {
  1369. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1370. MLX4_CMD_SET_ICM_SIZE,
  1371. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1372. if (ret)
  1373. return ret;
  1374. /*
  1375. * Round up number of system pages needed in case
  1376. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1377. */
  1378. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1379. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1380. return 0;
  1381. }
  1382. int mlx4_NOP(struct mlx4_dev *dev)
  1383. {
  1384. /* Input modifier of 0x1f means "finish as soon as possible." */
  1385. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1386. }
  1387. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1388. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1389. {
  1390. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1391. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1392. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1393. MLX4_CMD_NATIVE);
  1394. }
  1395. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1396. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1397. {
  1398. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1399. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1400. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1401. }
  1402. EXPORT_SYMBOL_GPL(mlx4_wol_write);