en_rx.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <linux/mlx4/cq.h>
  34. #include <linux/slab.h>
  35. #include <linux/mlx4/qp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/if_ether.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/vmalloc.h>
  40. #include "mlx4_en.h"
  41. static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
  42. struct mlx4_en_rx_desc *rx_desc,
  43. struct mlx4_en_rx_alloc *frags,
  44. struct mlx4_en_rx_alloc *ring_alloc)
  45. {
  46. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  47. struct mlx4_en_frag_info *frag_info;
  48. struct page *page;
  49. dma_addr_t dma;
  50. int i;
  51. for (i = 0; i < priv->num_frags; i++) {
  52. frag_info = &priv->frag_info[i];
  53. if (ring_alloc[i].offset == frag_info->last_offset) {
  54. page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  55. MLX4_EN_ALLOC_ORDER);
  56. if (!page)
  57. goto out;
  58. dma = dma_map_page(priv->ddev, page, 0,
  59. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  60. if (dma_mapping_error(priv->ddev, dma)) {
  61. put_page(page);
  62. goto out;
  63. }
  64. page_alloc[i].page = page;
  65. page_alloc[i].dma = dma;
  66. page_alloc[i].offset = frag_info->frag_align;
  67. } else {
  68. page_alloc[i].page = ring_alloc[i].page;
  69. get_page(ring_alloc[i].page);
  70. page_alloc[i].dma = ring_alloc[i].dma;
  71. page_alloc[i].offset = ring_alloc[i].offset +
  72. frag_info->frag_stride;
  73. }
  74. }
  75. for (i = 0; i < priv->num_frags; i++) {
  76. frags[i] = ring_alloc[i];
  77. dma = ring_alloc[i].dma + ring_alloc[i].offset;
  78. ring_alloc[i] = page_alloc[i];
  79. rx_desc->data[i].addr = cpu_to_be64(dma);
  80. }
  81. return 0;
  82. out:
  83. while (i--) {
  84. frag_info = &priv->frag_info[i];
  85. if (ring_alloc[i].offset == frag_info->last_offset)
  86. dma_unmap_page(priv->ddev, page_alloc[i].dma,
  87. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  88. put_page(page_alloc[i].page);
  89. }
  90. return -ENOMEM;
  91. }
  92. static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
  93. struct mlx4_en_rx_alloc *frags,
  94. int i)
  95. {
  96. struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
  97. if (frags[i].offset == frag_info->last_offset) {
  98. dma_unmap_page(priv->ddev, frags[i].dma, MLX4_EN_ALLOC_SIZE,
  99. PCI_DMA_FROMDEVICE);
  100. }
  101. if (frags[i].page)
  102. put_page(frags[i].page);
  103. }
  104. static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
  105. struct mlx4_en_rx_ring *ring)
  106. {
  107. struct mlx4_en_rx_alloc *page_alloc;
  108. int i;
  109. for (i = 0; i < priv->num_frags; i++) {
  110. page_alloc = &ring->page_alloc[i];
  111. page_alloc->page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  112. MLX4_EN_ALLOC_ORDER);
  113. if (!page_alloc->page)
  114. goto out;
  115. page_alloc->dma = dma_map_page(priv->ddev, page_alloc->page, 0,
  116. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  117. if (dma_mapping_error(priv->ddev, page_alloc->dma)) {
  118. put_page(page_alloc->page);
  119. page_alloc->page = NULL;
  120. goto out;
  121. }
  122. page_alloc->offset = priv->frag_info[i].frag_align;
  123. en_dbg(DRV, priv, "Initialized allocator:%d with page:%p\n",
  124. i, page_alloc->page);
  125. }
  126. return 0;
  127. out:
  128. while (i--) {
  129. page_alloc = &ring->page_alloc[i];
  130. dma_unmap_page(priv->ddev, page_alloc->dma,
  131. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  132. put_page(page_alloc->page);
  133. page_alloc->page = NULL;
  134. }
  135. return -ENOMEM;
  136. }
  137. static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
  138. struct mlx4_en_rx_ring *ring)
  139. {
  140. struct mlx4_en_rx_alloc *page_alloc;
  141. int i;
  142. for (i = 0; i < priv->num_frags; i++) {
  143. page_alloc = &ring->page_alloc[i];
  144. en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
  145. i, page_count(page_alloc->page));
  146. dma_unmap_page(priv->ddev, page_alloc->dma,
  147. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  148. put_page(page_alloc->page);
  149. page_alloc->page = NULL;
  150. }
  151. }
  152. static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
  153. struct mlx4_en_rx_ring *ring, int index)
  154. {
  155. struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
  156. int possible_frags;
  157. int i;
  158. /* Set size and memtype fields */
  159. for (i = 0; i < priv->num_frags; i++) {
  160. rx_desc->data[i].byte_count =
  161. cpu_to_be32(priv->frag_info[i].frag_size);
  162. rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
  163. }
  164. /* If the number of used fragments does not fill up the ring stride,
  165. * remaining (unused) fragments must be padded with null address/size
  166. * and a special memory key */
  167. possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
  168. for (i = priv->num_frags; i < possible_frags; i++) {
  169. rx_desc->data[i].byte_count = 0;
  170. rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
  171. rx_desc->data[i].addr = 0;
  172. }
  173. }
  174. static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
  175. struct mlx4_en_rx_ring *ring, int index)
  176. {
  177. struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
  178. struct mlx4_en_rx_alloc *frags = ring->rx_info +
  179. (index << priv->log_rx_info);
  180. return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc);
  181. }
  182. static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
  183. {
  184. *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
  185. }
  186. static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
  187. struct mlx4_en_rx_ring *ring,
  188. int index)
  189. {
  190. struct mlx4_en_rx_alloc *frags;
  191. int nr;
  192. frags = ring->rx_info + (index << priv->log_rx_info);
  193. for (nr = 0; nr < priv->num_frags; nr++) {
  194. en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
  195. mlx4_en_free_frag(priv, frags, nr);
  196. }
  197. }
  198. static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
  199. {
  200. struct mlx4_en_rx_ring *ring;
  201. int ring_ind;
  202. int buf_ind;
  203. int new_size;
  204. for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
  205. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  206. ring = &priv->rx_ring[ring_ind];
  207. if (mlx4_en_prepare_rx_desc(priv, ring,
  208. ring->actual_size)) {
  209. if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
  210. en_err(priv, "Failed to allocate "
  211. "enough rx buffers\n");
  212. return -ENOMEM;
  213. } else {
  214. new_size = rounddown_pow_of_two(ring->actual_size);
  215. en_warn(priv, "Only %d buffers allocated "
  216. "reducing ring size to %d",
  217. ring->actual_size, new_size);
  218. goto reduce_rings;
  219. }
  220. }
  221. ring->actual_size++;
  222. ring->prod++;
  223. }
  224. }
  225. return 0;
  226. reduce_rings:
  227. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  228. ring = &priv->rx_ring[ring_ind];
  229. while (ring->actual_size > new_size) {
  230. ring->actual_size--;
  231. ring->prod--;
  232. mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
  233. }
  234. }
  235. return 0;
  236. }
  237. static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
  238. struct mlx4_en_rx_ring *ring)
  239. {
  240. int index;
  241. en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
  242. ring->cons, ring->prod);
  243. /* Unmap and free Rx buffers */
  244. BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
  245. while (ring->cons != ring->prod) {
  246. index = ring->cons & ring->size_mask;
  247. en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
  248. mlx4_en_free_rx_desc(priv, ring, index);
  249. ++ring->cons;
  250. }
  251. }
  252. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  253. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  254. {
  255. struct mlx4_en_dev *mdev = priv->mdev;
  256. int err = -ENOMEM;
  257. int tmp;
  258. ring->prod = 0;
  259. ring->cons = 0;
  260. ring->size = size;
  261. ring->size_mask = size - 1;
  262. ring->stride = stride;
  263. ring->log_stride = ffs(ring->stride) - 1;
  264. ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
  265. tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
  266. sizeof(struct mlx4_en_rx_alloc));
  267. ring->rx_info = vmalloc(tmp);
  268. if (!ring->rx_info)
  269. return -ENOMEM;
  270. en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
  271. ring->rx_info, tmp);
  272. err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
  273. ring->buf_size, 2 * PAGE_SIZE);
  274. if (err)
  275. goto err_ring;
  276. err = mlx4_en_map_buffer(&ring->wqres.buf);
  277. if (err) {
  278. en_err(priv, "Failed to map RX buffer\n");
  279. goto err_hwq;
  280. }
  281. ring->buf = ring->wqres.buf.direct.buf;
  282. return 0;
  283. err_hwq:
  284. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  285. err_ring:
  286. vfree(ring->rx_info);
  287. ring->rx_info = NULL;
  288. return err;
  289. }
  290. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
  291. {
  292. struct mlx4_en_rx_ring *ring;
  293. int i;
  294. int ring_ind;
  295. int err;
  296. int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
  297. DS_SIZE * priv->num_frags);
  298. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  299. ring = &priv->rx_ring[ring_ind];
  300. ring->prod = 0;
  301. ring->cons = 0;
  302. ring->actual_size = 0;
  303. ring->cqn = priv->rx_cq[ring_ind].mcq.cqn;
  304. ring->stride = stride;
  305. if (ring->stride <= TXBB_SIZE)
  306. ring->buf += TXBB_SIZE;
  307. ring->log_stride = ffs(ring->stride) - 1;
  308. ring->buf_size = ring->size * ring->stride;
  309. memset(ring->buf, 0, ring->buf_size);
  310. mlx4_en_update_rx_prod_db(ring);
  311. /* Initialize all descriptors */
  312. for (i = 0; i < ring->size; i++)
  313. mlx4_en_init_rx_desc(priv, ring, i);
  314. /* Initialize page allocators */
  315. err = mlx4_en_init_allocator(priv, ring);
  316. if (err) {
  317. en_err(priv, "Failed initializing ring allocator\n");
  318. if (ring->stride <= TXBB_SIZE)
  319. ring->buf -= TXBB_SIZE;
  320. ring_ind--;
  321. goto err_allocator;
  322. }
  323. }
  324. err = mlx4_en_fill_rx_buffers(priv);
  325. if (err)
  326. goto err_buffers;
  327. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  328. ring = &priv->rx_ring[ring_ind];
  329. ring->size_mask = ring->actual_size - 1;
  330. mlx4_en_update_rx_prod_db(ring);
  331. }
  332. return 0;
  333. err_buffers:
  334. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
  335. mlx4_en_free_rx_buf(priv, &priv->rx_ring[ring_ind]);
  336. ring_ind = priv->rx_ring_num - 1;
  337. err_allocator:
  338. while (ring_ind >= 0) {
  339. if (priv->rx_ring[ring_ind].stride <= TXBB_SIZE)
  340. priv->rx_ring[ring_ind].buf -= TXBB_SIZE;
  341. mlx4_en_destroy_allocator(priv, &priv->rx_ring[ring_ind]);
  342. ring_ind--;
  343. }
  344. return err;
  345. }
  346. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  347. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  348. {
  349. struct mlx4_en_dev *mdev = priv->mdev;
  350. mlx4_en_unmap_buffer(&ring->wqres.buf);
  351. mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
  352. vfree(ring->rx_info);
  353. ring->rx_info = NULL;
  354. #ifdef CONFIG_RFS_ACCEL
  355. mlx4_en_cleanup_filters(priv, ring);
  356. #endif
  357. }
  358. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  359. struct mlx4_en_rx_ring *ring)
  360. {
  361. mlx4_en_free_rx_buf(priv, ring);
  362. if (ring->stride <= TXBB_SIZE)
  363. ring->buf -= TXBB_SIZE;
  364. mlx4_en_destroy_allocator(priv, ring);
  365. }
  366. static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
  367. struct mlx4_en_rx_desc *rx_desc,
  368. struct mlx4_en_rx_alloc *frags,
  369. struct sk_buff *skb,
  370. int length)
  371. {
  372. struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
  373. struct mlx4_en_frag_info *frag_info;
  374. int nr;
  375. dma_addr_t dma;
  376. /* Collect used fragments while replacing them in the HW descriptors */
  377. for (nr = 0; nr < priv->num_frags; nr++) {
  378. frag_info = &priv->frag_info[nr];
  379. if (length <= frag_info->frag_prefix_size)
  380. break;
  381. if (!frags[nr].page)
  382. goto fail;
  383. dma = be64_to_cpu(rx_desc->data[nr].addr);
  384. dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
  385. DMA_FROM_DEVICE);
  386. /* Save page reference in skb */
  387. get_page(frags[nr].page);
  388. __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
  389. skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
  390. skb_frags_rx[nr].page_offset = frags[nr].offset;
  391. skb->truesize += frag_info->frag_stride;
  392. }
  393. /* Adjust size of last fragment to match actual length */
  394. if (nr > 0)
  395. skb_frag_size_set(&skb_frags_rx[nr - 1],
  396. length - priv->frag_info[nr - 1].frag_prefix_size);
  397. return nr;
  398. fail:
  399. while (nr > 0) {
  400. nr--;
  401. __skb_frag_unref(&skb_frags_rx[nr]);
  402. }
  403. return 0;
  404. }
  405. static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
  406. struct mlx4_en_rx_desc *rx_desc,
  407. struct mlx4_en_rx_alloc *frags,
  408. unsigned int length)
  409. {
  410. struct sk_buff *skb;
  411. void *va;
  412. int used_frags;
  413. dma_addr_t dma;
  414. skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
  415. if (!skb) {
  416. en_dbg(RX_ERR, priv, "Failed allocating skb\n");
  417. return NULL;
  418. }
  419. skb_reserve(skb, NET_IP_ALIGN);
  420. skb->len = length;
  421. /* Get pointer to first fragment so we could copy the headers into the
  422. * (linear part of the) skb */
  423. va = page_address(frags[0].page) + frags[0].offset;
  424. if (length <= SMALL_PACKET_SIZE) {
  425. /* We are copying all relevant data to the skb - temporarily
  426. * sync buffers for the copy */
  427. dma = be64_to_cpu(rx_desc->data[0].addr);
  428. dma_sync_single_for_cpu(priv->ddev, dma, length,
  429. DMA_FROM_DEVICE);
  430. skb_copy_to_linear_data(skb, va, length);
  431. skb->tail += length;
  432. } else {
  433. /* Move relevant fragments to skb */
  434. used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
  435. skb, length);
  436. if (unlikely(!used_frags)) {
  437. kfree_skb(skb);
  438. return NULL;
  439. }
  440. skb_shinfo(skb)->nr_frags = used_frags;
  441. /* Copy headers into the skb linear buffer */
  442. memcpy(skb->data, va, HEADER_COPY_SIZE);
  443. skb->tail += HEADER_COPY_SIZE;
  444. /* Skip headers in first fragment */
  445. skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
  446. /* Adjust size of first fragment */
  447. skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
  448. skb->data_len = length - HEADER_COPY_SIZE;
  449. }
  450. return skb;
  451. }
  452. static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
  453. {
  454. int i;
  455. int offset = ETH_HLEN;
  456. for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
  457. if (*(skb->data + offset) != (unsigned char) (i & 0xff))
  458. goto out_loopback;
  459. }
  460. /* Loopback found */
  461. priv->loopback_ok = 1;
  462. out_loopback:
  463. dev_kfree_skb_any(skb);
  464. }
  465. static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
  466. struct mlx4_en_rx_ring *ring)
  467. {
  468. int index = ring->prod & ring->size_mask;
  469. while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
  470. if (mlx4_en_prepare_rx_desc(priv, ring, index))
  471. break;
  472. ring->prod++;
  473. index = ring->prod & ring->size_mask;
  474. }
  475. }
  476. int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
  477. {
  478. struct mlx4_en_priv *priv = netdev_priv(dev);
  479. struct mlx4_cqe *cqe;
  480. struct mlx4_en_rx_ring *ring = &priv->rx_ring[cq->ring];
  481. struct mlx4_en_rx_alloc *frags;
  482. struct mlx4_en_rx_desc *rx_desc;
  483. struct sk_buff *skb;
  484. int index;
  485. int nr;
  486. unsigned int length;
  487. int polled = 0;
  488. int ip_summed;
  489. struct ethhdr *ethh;
  490. dma_addr_t dma;
  491. u64 s_mac;
  492. int factor = priv->cqe_factor;
  493. if (!priv->port_up)
  494. return 0;
  495. /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
  496. * descriptor offset can be deduced from the CQE index instead of
  497. * reading 'cqe->index' */
  498. index = cq->mcq.cons_index & ring->size_mask;
  499. cqe = &cq->buf[(index << factor) + factor];
  500. /* Process all completed CQEs */
  501. while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
  502. cq->mcq.cons_index & cq->size)) {
  503. frags = ring->rx_info + (index << priv->log_rx_info);
  504. rx_desc = ring->buf + (index << ring->log_stride);
  505. /*
  506. * make sure we read the CQE after we read the ownership bit
  507. */
  508. rmb();
  509. /* Drop packet on bad receive or bad checksum */
  510. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  511. MLX4_CQE_OPCODE_ERROR)) {
  512. en_err(priv, "CQE completed in error - vendor "
  513. "syndrom:%d syndrom:%d\n",
  514. ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
  515. ((struct mlx4_err_cqe *) cqe)->syndrome);
  516. goto next;
  517. }
  518. if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
  519. en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
  520. goto next;
  521. }
  522. /* Get pointer to first fragment since we haven't skb yet and
  523. * cast it to ethhdr struct */
  524. dma = be64_to_cpu(rx_desc->data[0].addr);
  525. dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
  526. DMA_FROM_DEVICE);
  527. ethh = (struct ethhdr *)(page_address(frags[0].page) +
  528. frags[0].offset);
  529. s_mac = mlx4_en_mac_to_u64(ethh->h_source);
  530. /* If source MAC is equal to our own MAC and not performing
  531. * the selftest or flb disabled - drop the packet */
  532. if (s_mac == priv->mac &&
  533. !((dev->features & NETIF_F_LOOPBACK) ||
  534. priv->validate_loopback))
  535. goto next;
  536. /*
  537. * Packet is OK - process it.
  538. */
  539. length = be32_to_cpu(cqe->byte_cnt);
  540. length -= ring->fcs_del;
  541. ring->bytes += length;
  542. ring->packets++;
  543. if (likely(dev->features & NETIF_F_RXCSUM)) {
  544. if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
  545. (cqe->checksum == cpu_to_be16(0xffff))) {
  546. ring->csum_ok++;
  547. /* This packet is eligible for GRO if it is:
  548. * - DIX Ethernet (type interpretation)
  549. * - TCP/IP (v4)
  550. * - without IP options
  551. * - not an IP fragment */
  552. if (dev->features & NETIF_F_GRO) {
  553. struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
  554. if (!gro_skb)
  555. goto next;
  556. nr = mlx4_en_complete_rx_desc(priv,
  557. rx_desc, frags, gro_skb,
  558. length);
  559. if (!nr)
  560. goto next;
  561. skb_shinfo(gro_skb)->nr_frags = nr;
  562. gro_skb->len = length;
  563. gro_skb->data_len = length;
  564. gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
  565. if (cqe->vlan_my_qpn &
  566. cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) {
  567. u16 vid = be16_to_cpu(cqe->sl_vid);
  568. __vlan_hwaccel_put_tag(gro_skb, vid);
  569. }
  570. if (dev->features & NETIF_F_RXHASH)
  571. gro_skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  572. skb_record_rx_queue(gro_skb, cq->ring);
  573. napi_gro_frags(&cq->napi);
  574. goto next;
  575. }
  576. /* GRO not possible, complete processing here */
  577. ip_summed = CHECKSUM_UNNECESSARY;
  578. } else {
  579. ip_summed = CHECKSUM_NONE;
  580. ring->csum_none++;
  581. }
  582. } else {
  583. ip_summed = CHECKSUM_NONE;
  584. ring->csum_none++;
  585. }
  586. skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
  587. if (!skb) {
  588. priv->stats.rx_dropped++;
  589. goto next;
  590. }
  591. if (unlikely(priv->validate_loopback)) {
  592. validate_loopback(priv, skb);
  593. goto next;
  594. }
  595. skb->ip_summed = ip_summed;
  596. skb->protocol = eth_type_trans(skb, dev);
  597. skb_record_rx_queue(skb, cq->ring);
  598. if (dev->features & NETIF_F_RXHASH)
  599. skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  600. if (be32_to_cpu(cqe->vlan_my_qpn) &
  601. MLX4_CQE_VLAN_PRESENT_MASK)
  602. __vlan_hwaccel_put_tag(skb, be16_to_cpu(cqe->sl_vid));
  603. /* Push it up the stack */
  604. netif_receive_skb(skb);
  605. next:
  606. for (nr = 0; nr < priv->num_frags; nr++)
  607. mlx4_en_free_frag(priv, frags, nr);
  608. ++cq->mcq.cons_index;
  609. index = (cq->mcq.cons_index) & ring->size_mask;
  610. cqe = &cq->buf[(index << factor) + factor];
  611. if (++polled == budget)
  612. goto out;
  613. }
  614. out:
  615. AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
  616. mlx4_cq_set_ci(&cq->mcq);
  617. wmb(); /* ensure HW sees CQ consumer before we post new buffers */
  618. ring->cons = cq->mcq.cons_index;
  619. mlx4_en_refill_rx_buffers(priv, ring);
  620. mlx4_en_update_rx_prod_db(ring);
  621. return polled;
  622. }
  623. void mlx4_en_rx_irq(struct mlx4_cq *mcq)
  624. {
  625. struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
  626. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  627. if (priv->port_up)
  628. napi_schedule(&cq->napi);
  629. else
  630. mlx4_en_arm_cq(priv, cq);
  631. }
  632. /* Rx CQ polling - called by NAPI */
  633. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
  634. {
  635. struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
  636. struct net_device *dev = cq->dev;
  637. struct mlx4_en_priv *priv = netdev_priv(dev);
  638. int done;
  639. done = mlx4_en_process_rx_cq(dev, cq, budget);
  640. /* If we used up all the quota - we're probably not done yet... */
  641. if (done == budget)
  642. INC_PERF_COUNTER(priv->pstats.napi_quota);
  643. else {
  644. /* Done for now */
  645. napi_complete(napi);
  646. mlx4_en_arm_cq(priv, cq);
  647. }
  648. return done;
  649. }
  650. /* Calculate the last offset position that accommodates a full fragment
  651. * (assuming fagment size = stride-align) */
  652. static int mlx4_en_last_alloc_offset(struct mlx4_en_priv *priv, u16 stride, u16 align)
  653. {
  654. u16 res = MLX4_EN_ALLOC_SIZE % stride;
  655. u16 offset = MLX4_EN_ALLOC_SIZE - stride - res + align;
  656. en_dbg(DRV, priv, "Calculated last offset for stride:%d align:%d "
  657. "res:%d offset:%d\n", stride, align, res, offset);
  658. return offset;
  659. }
  660. static int frag_sizes[] = {
  661. FRAG_SZ0,
  662. FRAG_SZ1,
  663. FRAG_SZ2,
  664. FRAG_SZ3
  665. };
  666. void mlx4_en_calc_rx_buf(struct net_device *dev)
  667. {
  668. struct mlx4_en_priv *priv = netdev_priv(dev);
  669. int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
  670. int buf_size = 0;
  671. int i = 0;
  672. while (buf_size < eff_mtu) {
  673. priv->frag_info[i].frag_size =
  674. (eff_mtu > buf_size + frag_sizes[i]) ?
  675. frag_sizes[i] : eff_mtu - buf_size;
  676. priv->frag_info[i].frag_prefix_size = buf_size;
  677. if (!i) {
  678. priv->frag_info[i].frag_align = NET_IP_ALIGN;
  679. priv->frag_info[i].frag_stride =
  680. ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
  681. } else {
  682. priv->frag_info[i].frag_align = 0;
  683. priv->frag_info[i].frag_stride =
  684. ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
  685. }
  686. priv->frag_info[i].last_offset = mlx4_en_last_alloc_offset(
  687. priv, priv->frag_info[i].frag_stride,
  688. priv->frag_info[i].frag_align);
  689. buf_size += priv->frag_info[i].frag_size;
  690. i++;
  691. }
  692. priv->num_frags = i;
  693. priv->rx_skb_size = eff_mtu;
  694. priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
  695. en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
  696. "num_frags:%d):\n", eff_mtu, priv->num_frags);
  697. for (i = 0; i < priv->num_frags; i++) {
  698. en_dbg(DRV, priv, " frag:%d - size:%d prefix:%d align:%d "
  699. "stride:%d last_offset:%d\n", i,
  700. priv->frag_info[i].frag_size,
  701. priv->frag_info[i].frag_prefix_size,
  702. priv->frag_info[i].frag_align,
  703. priv->frag_info[i].frag_stride,
  704. priv->frag_info[i].last_offset);
  705. }
  706. }
  707. /* RSS related functions */
  708. static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
  709. struct mlx4_en_rx_ring *ring,
  710. enum mlx4_qp_state *state,
  711. struct mlx4_qp *qp)
  712. {
  713. struct mlx4_en_dev *mdev = priv->mdev;
  714. struct mlx4_qp_context *context;
  715. int err = 0;
  716. context = kmalloc(sizeof *context , GFP_KERNEL);
  717. if (!context) {
  718. en_err(priv, "Failed to allocate qp context\n");
  719. return -ENOMEM;
  720. }
  721. err = mlx4_qp_alloc(mdev->dev, qpn, qp);
  722. if (err) {
  723. en_err(priv, "Failed to allocate qp #%x\n", qpn);
  724. goto out;
  725. }
  726. qp->event = mlx4_en_sqp_event;
  727. memset(context, 0, sizeof *context);
  728. mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
  729. qpn, ring->cqn, -1, context);
  730. context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
  731. /* Cancel FCS removal if FW allows */
  732. if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
  733. context->param3 |= cpu_to_be32(1 << 29);
  734. ring->fcs_del = ETH_FCS_LEN;
  735. } else
  736. ring->fcs_del = 0;
  737. err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
  738. if (err) {
  739. mlx4_qp_remove(mdev->dev, qp);
  740. mlx4_qp_free(mdev->dev, qp);
  741. }
  742. mlx4_en_update_rx_prod_db(ring);
  743. out:
  744. kfree(context);
  745. return err;
  746. }
  747. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
  748. {
  749. int err;
  750. u32 qpn;
  751. err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
  752. if (err) {
  753. en_err(priv, "Failed reserving drop qpn\n");
  754. return err;
  755. }
  756. err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
  757. if (err) {
  758. en_err(priv, "Failed allocating drop qp\n");
  759. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  760. return err;
  761. }
  762. return 0;
  763. }
  764. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
  765. {
  766. u32 qpn;
  767. qpn = priv->drop_qp.qpn;
  768. mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
  769. mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
  770. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  771. }
  772. /* Allocate rx qp's and configure them according to rss map */
  773. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
  774. {
  775. struct mlx4_en_dev *mdev = priv->mdev;
  776. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  777. struct mlx4_qp_context context;
  778. struct mlx4_rss_context *rss_context;
  779. int rss_rings;
  780. void *ptr;
  781. u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
  782. MLX4_RSS_TCP_IPV6);
  783. int i, qpn;
  784. int err = 0;
  785. int good_qps = 0;
  786. static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
  787. 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
  788. 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
  789. en_dbg(DRV, priv, "Configuring rss steering\n");
  790. err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
  791. priv->rx_ring_num,
  792. &rss_map->base_qpn);
  793. if (err) {
  794. en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
  795. return err;
  796. }
  797. for (i = 0; i < priv->rx_ring_num; i++) {
  798. qpn = rss_map->base_qpn + i;
  799. err = mlx4_en_config_rss_qp(priv, qpn, &priv->rx_ring[i],
  800. &rss_map->state[i],
  801. &rss_map->qps[i]);
  802. if (err)
  803. goto rss_err;
  804. ++good_qps;
  805. }
  806. /* Configure RSS indirection qp */
  807. err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
  808. if (err) {
  809. en_err(priv, "Failed to allocate RSS indirection QP\n");
  810. goto rss_err;
  811. }
  812. rss_map->indir_qp.event = mlx4_en_sqp_event;
  813. mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
  814. priv->rx_ring[0].cqn, -1, &context);
  815. if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
  816. rss_rings = priv->rx_ring_num;
  817. else
  818. rss_rings = priv->prof->rss_rings;
  819. ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
  820. + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
  821. rss_context = ptr;
  822. rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
  823. (rss_map->base_qpn));
  824. rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
  825. if (priv->mdev->profile.udp_rss) {
  826. rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
  827. rss_context->base_qpn_udp = rss_context->default_qpn;
  828. }
  829. rss_context->flags = rss_mask;
  830. rss_context->hash_fn = MLX4_RSS_HASH_TOP;
  831. for (i = 0; i < 10; i++)
  832. rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
  833. err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
  834. &rss_map->indir_qp, &rss_map->indir_state);
  835. if (err)
  836. goto indir_err;
  837. return 0;
  838. indir_err:
  839. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  840. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  841. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  842. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  843. rss_err:
  844. for (i = 0; i < good_qps; i++) {
  845. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  846. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  847. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  848. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  849. }
  850. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  851. return err;
  852. }
  853. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
  854. {
  855. struct mlx4_en_dev *mdev = priv->mdev;
  856. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  857. int i;
  858. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  859. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  860. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  861. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  862. for (i = 0; i < priv->rx_ring_num; i++) {
  863. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  864. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  865. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  866. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  867. }
  868. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  869. }