ftgmac100.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * (C) Copyright 2009-2011 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/dma-mapping.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/ethtool.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/module.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/phy.h>
  31. #include <linux/platform_device.h>
  32. #include <net/ip.h>
  33. #include "ftgmac100.h"
  34. #define DRV_NAME "ftgmac100"
  35. #define DRV_VERSION "0.7"
  36. #define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
  37. #define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
  38. #define MAX_PKT_SIZE 1518
  39. #define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
  40. /******************************************************************************
  41. * private data
  42. *****************************************************************************/
  43. struct ftgmac100_descs {
  44. struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
  45. struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
  46. };
  47. struct ftgmac100 {
  48. struct resource *res;
  49. void __iomem *base;
  50. int irq;
  51. struct ftgmac100_descs *descs;
  52. dma_addr_t descs_dma_addr;
  53. unsigned int rx_pointer;
  54. unsigned int tx_clean_pointer;
  55. unsigned int tx_pointer;
  56. unsigned int tx_pending;
  57. spinlock_t tx_lock;
  58. struct net_device *netdev;
  59. struct device *dev;
  60. struct napi_struct napi;
  61. struct mii_bus *mii_bus;
  62. int phy_irq[PHY_MAX_ADDR];
  63. struct phy_device *phydev;
  64. int old_speed;
  65. };
  66. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  67. struct ftgmac100_rxdes *rxdes, gfp_t gfp);
  68. /******************************************************************************
  69. * internal functions (hardware register access)
  70. *****************************************************************************/
  71. #define INT_MASK_ALL_ENABLED (FTGMAC100_INT_RPKT_LOST | \
  72. FTGMAC100_INT_XPKT_ETH | \
  73. FTGMAC100_INT_XPKT_LOST | \
  74. FTGMAC100_INT_AHB_ERR | \
  75. FTGMAC100_INT_PHYSTS_CHG | \
  76. FTGMAC100_INT_RPKT_BUF | \
  77. FTGMAC100_INT_NO_RXBUF)
  78. static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
  79. {
  80. iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
  81. }
  82. static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
  83. unsigned int size)
  84. {
  85. size = FTGMAC100_RBSR_SIZE(size);
  86. iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
  87. }
  88. static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
  89. dma_addr_t addr)
  90. {
  91. iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
  92. }
  93. static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
  94. {
  95. iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
  96. }
  97. static int ftgmac100_reset_hw(struct ftgmac100 *priv)
  98. {
  99. struct net_device *netdev = priv->netdev;
  100. int i;
  101. /* NOTE: reset clears all registers */
  102. iowrite32(FTGMAC100_MACCR_SW_RST, priv->base + FTGMAC100_OFFSET_MACCR);
  103. for (i = 0; i < 5; i++) {
  104. unsigned int maccr;
  105. maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
  106. if (!(maccr & FTGMAC100_MACCR_SW_RST))
  107. return 0;
  108. udelay(1000);
  109. }
  110. netdev_err(netdev, "software reset failed\n");
  111. return -EIO;
  112. }
  113. static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
  114. {
  115. unsigned int maddr = mac[0] << 8 | mac[1];
  116. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  117. iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
  118. iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
  119. }
  120. static void ftgmac100_init_hw(struct ftgmac100 *priv)
  121. {
  122. /* setup ring buffer base registers */
  123. ftgmac100_set_rx_ring_base(priv,
  124. priv->descs_dma_addr +
  125. offsetof(struct ftgmac100_descs, rxdes));
  126. ftgmac100_set_normal_prio_tx_ring_base(priv,
  127. priv->descs_dma_addr +
  128. offsetof(struct ftgmac100_descs, txdes));
  129. ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
  130. iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
  131. ftgmac100_set_mac(priv, priv->netdev->dev_addr);
  132. }
  133. #define MACCR_ENABLE_ALL (FTGMAC100_MACCR_TXDMA_EN | \
  134. FTGMAC100_MACCR_RXDMA_EN | \
  135. FTGMAC100_MACCR_TXMAC_EN | \
  136. FTGMAC100_MACCR_RXMAC_EN | \
  137. FTGMAC100_MACCR_FULLDUP | \
  138. FTGMAC100_MACCR_CRC_APD | \
  139. FTGMAC100_MACCR_RX_RUNT | \
  140. FTGMAC100_MACCR_RX_BROADPKT)
  141. static void ftgmac100_start_hw(struct ftgmac100 *priv, int speed)
  142. {
  143. int maccr = MACCR_ENABLE_ALL;
  144. switch (speed) {
  145. default:
  146. case 10:
  147. break;
  148. case 100:
  149. maccr |= FTGMAC100_MACCR_FAST_MODE;
  150. break;
  151. case 1000:
  152. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  153. break;
  154. }
  155. iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
  156. }
  157. static void ftgmac100_stop_hw(struct ftgmac100 *priv)
  158. {
  159. iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
  160. }
  161. /******************************************************************************
  162. * internal functions (receive descriptor)
  163. *****************************************************************************/
  164. static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes *rxdes)
  165. {
  166. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FRS);
  167. }
  168. static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes *rxdes)
  169. {
  170. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_LRS);
  171. }
  172. static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes *rxdes)
  173. {
  174. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY);
  175. }
  176. static void ftgmac100_rxdes_set_dma_own(struct ftgmac100_rxdes *rxdes)
  177. {
  178. /* clear status bits */
  179. rxdes->rxdes0 &= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  180. }
  181. static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes *rxdes)
  182. {
  183. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ERR);
  184. }
  185. static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes *rxdes)
  186. {
  187. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR);
  188. }
  189. static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes *rxdes)
  190. {
  191. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FTL);
  192. }
  193. static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes *rxdes)
  194. {
  195. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RUNT);
  196. }
  197. static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes *rxdes)
  198. {
  199. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB);
  200. }
  201. static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes *rxdes)
  202. {
  203. return le32_to_cpu(rxdes->rxdes0) & FTGMAC100_RXDES0_VDBC;
  204. }
  205. static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes *rxdes)
  206. {
  207. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_MULTICAST);
  208. }
  209. static void ftgmac100_rxdes_set_end_of_ring(struct ftgmac100_rxdes *rxdes)
  210. {
  211. rxdes->rxdes0 |= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  212. }
  213. static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes *rxdes,
  214. dma_addr_t addr)
  215. {
  216. rxdes->rxdes3 = cpu_to_le32(addr);
  217. }
  218. static dma_addr_t ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes *rxdes)
  219. {
  220. return le32_to_cpu(rxdes->rxdes3);
  221. }
  222. static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes *rxdes)
  223. {
  224. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  225. cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP);
  226. }
  227. static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes *rxdes)
  228. {
  229. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  230. cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP);
  231. }
  232. static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes *rxdes)
  233. {
  234. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR);
  235. }
  236. static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes *rxdes)
  237. {
  238. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR);
  239. }
  240. static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes *rxdes)
  241. {
  242. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR);
  243. }
  244. /*
  245. * rxdes2 is not used by hardware. We use it to keep track of page.
  246. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  247. */
  248. static void ftgmac100_rxdes_set_page(struct ftgmac100_rxdes *rxdes, struct page *page)
  249. {
  250. rxdes->rxdes2 = (unsigned int)page;
  251. }
  252. static struct page *ftgmac100_rxdes_get_page(struct ftgmac100_rxdes *rxdes)
  253. {
  254. return (struct page *)rxdes->rxdes2;
  255. }
  256. /******************************************************************************
  257. * internal functions (receive)
  258. *****************************************************************************/
  259. static int ftgmac100_next_rx_pointer(int pointer)
  260. {
  261. return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
  262. }
  263. static void ftgmac100_rx_pointer_advance(struct ftgmac100 *priv)
  264. {
  265. priv->rx_pointer = ftgmac100_next_rx_pointer(priv->rx_pointer);
  266. }
  267. static struct ftgmac100_rxdes *ftgmac100_current_rxdes(struct ftgmac100 *priv)
  268. {
  269. return &priv->descs->rxdes[priv->rx_pointer];
  270. }
  271. static struct ftgmac100_rxdes *
  272. ftgmac100_rx_locate_first_segment(struct ftgmac100 *priv)
  273. {
  274. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  275. while (ftgmac100_rxdes_packet_ready(rxdes)) {
  276. if (ftgmac100_rxdes_first_segment(rxdes))
  277. return rxdes;
  278. ftgmac100_rxdes_set_dma_own(rxdes);
  279. ftgmac100_rx_pointer_advance(priv);
  280. rxdes = ftgmac100_current_rxdes(priv);
  281. }
  282. return NULL;
  283. }
  284. static bool ftgmac100_rx_packet_error(struct ftgmac100 *priv,
  285. struct ftgmac100_rxdes *rxdes)
  286. {
  287. struct net_device *netdev = priv->netdev;
  288. bool error = false;
  289. if (unlikely(ftgmac100_rxdes_rx_error(rxdes))) {
  290. if (net_ratelimit())
  291. netdev_info(netdev, "rx err\n");
  292. netdev->stats.rx_errors++;
  293. error = true;
  294. }
  295. if (unlikely(ftgmac100_rxdes_crc_error(rxdes))) {
  296. if (net_ratelimit())
  297. netdev_info(netdev, "rx crc err\n");
  298. netdev->stats.rx_crc_errors++;
  299. error = true;
  300. } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes))) {
  301. if (net_ratelimit())
  302. netdev_info(netdev, "rx IP checksum err\n");
  303. error = true;
  304. }
  305. if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes))) {
  306. if (net_ratelimit())
  307. netdev_info(netdev, "rx frame too long\n");
  308. netdev->stats.rx_length_errors++;
  309. error = true;
  310. } else if (unlikely(ftgmac100_rxdes_runt(rxdes))) {
  311. if (net_ratelimit())
  312. netdev_info(netdev, "rx runt\n");
  313. netdev->stats.rx_length_errors++;
  314. error = true;
  315. } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes))) {
  316. if (net_ratelimit())
  317. netdev_info(netdev, "rx odd nibble\n");
  318. netdev->stats.rx_length_errors++;
  319. error = true;
  320. }
  321. return error;
  322. }
  323. static void ftgmac100_rx_drop_packet(struct ftgmac100 *priv)
  324. {
  325. struct net_device *netdev = priv->netdev;
  326. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  327. bool done = false;
  328. if (net_ratelimit())
  329. netdev_dbg(netdev, "drop packet %p\n", rxdes);
  330. do {
  331. if (ftgmac100_rxdes_last_segment(rxdes))
  332. done = true;
  333. ftgmac100_rxdes_set_dma_own(rxdes);
  334. ftgmac100_rx_pointer_advance(priv);
  335. rxdes = ftgmac100_current_rxdes(priv);
  336. } while (!done && ftgmac100_rxdes_packet_ready(rxdes));
  337. netdev->stats.rx_dropped++;
  338. }
  339. static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
  340. {
  341. struct net_device *netdev = priv->netdev;
  342. struct ftgmac100_rxdes *rxdes;
  343. struct sk_buff *skb;
  344. bool done = false;
  345. rxdes = ftgmac100_rx_locate_first_segment(priv);
  346. if (!rxdes)
  347. return false;
  348. if (unlikely(ftgmac100_rx_packet_error(priv, rxdes))) {
  349. ftgmac100_rx_drop_packet(priv);
  350. return true;
  351. }
  352. /* start processing */
  353. skb = netdev_alloc_skb_ip_align(netdev, 128);
  354. if (unlikely(!skb)) {
  355. if (net_ratelimit())
  356. netdev_err(netdev, "rx skb alloc failed\n");
  357. ftgmac100_rx_drop_packet(priv);
  358. return true;
  359. }
  360. if (unlikely(ftgmac100_rxdes_multicast(rxdes)))
  361. netdev->stats.multicast++;
  362. /*
  363. * It seems that HW does checksum incorrectly with fragmented packets,
  364. * so we are conservative here - if HW checksum error, let software do
  365. * the checksum again.
  366. */
  367. if ((ftgmac100_rxdes_is_tcp(rxdes) && !ftgmac100_rxdes_tcpcs_err(rxdes)) ||
  368. (ftgmac100_rxdes_is_udp(rxdes) && !ftgmac100_rxdes_udpcs_err(rxdes)))
  369. skb->ip_summed = CHECKSUM_UNNECESSARY;
  370. do {
  371. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  372. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  373. unsigned int size;
  374. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  375. size = ftgmac100_rxdes_data_length(rxdes);
  376. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, 0, size);
  377. skb->len += size;
  378. skb->data_len += size;
  379. skb->truesize += PAGE_SIZE;
  380. if (ftgmac100_rxdes_last_segment(rxdes))
  381. done = true;
  382. ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
  383. ftgmac100_rx_pointer_advance(priv);
  384. rxdes = ftgmac100_current_rxdes(priv);
  385. } while (!done);
  386. /* Small frames are copied into linear part of skb to free one page */
  387. if (skb->len <= 128) {
  388. skb->truesize -= PAGE_SIZE;
  389. __pskb_pull_tail(skb, skb->len);
  390. } else {
  391. /* We pull the minimum amount into linear part */
  392. __pskb_pull_tail(skb, ETH_HLEN);
  393. }
  394. skb->protocol = eth_type_trans(skb, netdev);
  395. netdev->stats.rx_packets++;
  396. netdev->stats.rx_bytes += skb->len;
  397. /* push packet to protocol stack */
  398. napi_gro_receive(&priv->napi, skb);
  399. (*processed)++;
  400. return true;
  401. }
  402. /******************************************************************************
  403. * internal functions (transmit descriptor)
  404. *****************************************************************************/
  405. static void ftgmac100_txdes_reset(struct ftgmac100_txdes *txdes)
  406. {
  407. /* clear all except end of ring bit */
  408. txdes->txdes0 &= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  409. txdes->txdes1 = 0;
  410. txdes->txdes2 = 0;
  411. txdes->txdes3 = 0;
  412. }
  413. static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
  414. {
  415. return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  416. }
  417. static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
  418. {
  419. /*
  420. * Make sure dma own bit will not be set before any other
  421. * descriptor fields.
  422. */
  423. wmb();
  424. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  425. }
  426. static void ftgmac100_txdes_set_end_of_ring(struct ftgmac100_txdes *txdes)
  427. {
  428. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  429. }
  430. static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
  431. {
  432. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
  433. }
  434. static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
  435. {
  436. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
  437. }
  438. static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
  439. unsigned int len)
  440. {
  441. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
  442. }
  443. static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
  444. {
  445. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
  446. }
  447. static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
  448. {
  449. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
  450. }
  451. static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
  452. {
  453. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
  454. }
  455. static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
  456. {
  457. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
  458. }
  459. static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
  460. dma_addr_t addr)
  461. {
  462. txdes->txdes3 = cpu_to_le32(addr);
  463. }
  464. static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
  465. {
  466. return le32_to_cpu(txdes->txdes3);
  467. }
  468. /*
  469. * txdes2 is not used by hardware. We use it to keep track of socket buffer.
  470. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  471. */
  472. static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
  473. struct sk_buff *skb)
  474. {
  475. txdes->txdes2 = (unsigned int)skb;
  476. }
  477. static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
  478. {
  479. return (struct sk_buff *)txdes->txdes2;
  480. }
  481. /******************************************************************************
  482. * internal functions (transmit)
  483. *****************************************************************************/
  484. static int ftgmac100_next_tx_pointer(int pointer)
  485. {
  486. return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  487. }
  488. static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
  489. {
  490. priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
  491. }
  492. static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
  493. {
  494. priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
  495. }
  496. static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
  497. {
  498. return &priv->descs->txdes[priv->tx_pointer];
  499. }
  500. static struct ftgmac100_txdes *
  501. ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
  502. {
  503. return &priv->descs->txdes[priv->tx_clean_pointer];
  504. }
  505. static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
  506. {
  507. struct net_device *netdev = priv->netdev;
  508. struct ftgmac100_txdes *txdes;
  509. struct sk_buff *skb;
  510. dma_addr_t map;
  511. if (priv->tx_pending == 0)
  512. return false;
  513. txdes = ftgmac100_current_clean_txdes(priv);
  514. if (ftgmac100_txdes_owned_by_dma(txdes))
  515. return false;
  516. skb = ftgmac100_txdes_get_skb(txdes);
  517. map = ftgmac100_txdes_get_dma_addr(txdes);
  518. netdev->stats.tx_packets++;
  519. netdev->stats.tx_bytes += skb->len;
  520. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  521. dev_kfree_skb(skb);
  522. ftgmac100_txdes_reset(txdes);
  523. ftgmac100_tx_clean_pointer_advance(priv);
  524. spin_lock(&priv->tx_lock);
  525. priv->tx_pending--;
  526. spin_unlock(&priv->tx_lock);
  527. netif_wake_queue(netdev);
  528. return true;
  529. }
  530. static void ftgmac100_tx_complete(struct ftgmac100 *priv)
  531. {
  532. while (ftgmac100_tx_complete_packet(priv))
  533. ;
  534. }
  535. static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
  536. dma_addr_t map)
  537. {
  538. struct net_device *netdev = priv->netdev;
  539. struct ftgmac100_txdes *txdes;
  540. unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  541. txdes = ftgmac100_current_txdes(priv);
  542. ftgmac100_tx_pointer_advance(priv);
  543. /* setup TX descriptor */
  544. ftgmac100_txdes_set_skb(txdes, skb);
  545. ftgmac100_txdes_set_dma_addr(txdes, map);
  546. ftgmac100_txdes_set_buffer_size(txdes, len);
  547. ftgmac100_txdes_set_first_segment(txdes);
  548. ftgmac100_txdes_set_last_segment(txdes);
  549. ftgmac100_txdes_set_txint(txdes);
  550. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  551. __be16 protocol = skb->protocol;
  552. if (protocol == cpu_to_be16(ETH_P_IP)) {
  553. u8 ip_proto = ip_hdr(skb)->protocol;
  554. ftgmac100_txdes_set_ipcs(txdes);
  555. if (ip_proto == IPPROTO_TCP)
  556. ftgmac100_txdes_set_tcpcs(txdes);
  557. else if (ip_proto == IPPROTO_UDP)
  558. ftgmac100_txdes_set_udpcs(txdes);
  559. }
  560. }
  561. spin_lock(&priv->tx_lock);
  562. priv->tx_pending++;
  563. if (priv->tx_pending == TX_QUEUE_ENTRIES)
  564. netif_stop_queue(netdev);
  565. /* start transmit */
  566. ftgmac100_txdes_set_dma_own(txdes);
  567. spin_unlock(&priv->tx_lock);
  568. ftgmac100_txdma_normal_prio_start_polling(priv);
  569. return NETDEV_TX_OK;
  570. }
  571. /******************************************************************************
  572. * internal functions (buffer)
  573. *****************************************************************************/
  574. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  575. struct ftgmac100_rxdes *rxdes, gfp_t gfp)
  576. {
  577. struct net_device *netdev = priv->netdev;
  578. struct page *page;
  579. dma_addr_t map;
  580. page = alloc_page(gfp);
  581. if (!page) {
  582. if (net_ratelimit())
  583. netdev_err(netdev, "failed to allocate rx page\n");
  584. return -ENOMEM;
  585. }
  586. map = dma_map_page(priv->dev, page, 0, RX_BUF_SIZE, DMA_FROM_DEVICE);
  587. if (unlikely(dma_mapping_error(priv->dev, map))) {
  588. if (net_ratelimit())
  589. netdev_err(netdev, "failed to map rx page\n");
  590. __free_page(page);
  591. return -ENOMEM;
  592. }
  593. ftgmac100_rxdes_set_page(rxdes, page);
  594. ftgmac100_rxdes_set_dma_addr(rxdes, map);
  595. ftgmac100_rxdes_set_dma_own(rxdes);
  596. return 0;
  597. }
  598. static void ftgmac100_free_buffers(struct ftgmac100 *priv)
  599. {
  600. int i;
  601. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  602. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  603. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  604. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  605. if (!page)
  606. continue;
  607. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  608. __free_page(page);
  609. }
  610. for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
  611. struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
  612. struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
  613. dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
  614. if (!skb)
  615. continue;
  616. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  617. dev_kfree_skb(skb);
  618. }
  619. dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
  620. priv->descs, priv->descs_dma_addr);
  621. }
  622. static int ftgmac100_alloc_buffers(struct ftgmac100 *priv)
  623. {
  624. int i;
  625. priv->descs = dma_alloc_coherent(priv->dev,
  626. sizeof(struct ftgmac100_descs),
  627. &priv->descs_dma_addr, GFP_KERNEL);
  628. if (!priv->descs)
  629. return -ENOMEM;
  630. memset(priv->descs, 0, sizeof(struct ftgmac100_descs));
  631. /* initialize RX ring */
  632. ftgmac100_rxdes_set_end_of_ring(&priv->descs->rxdes[RX_QUEUE_ENTRIES - 1]);
  633. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  634. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  635. if (ftgmac100_alloc_rx_page(priv, rxdes, GFP_KERNEL))
  636. goto err;
  637. }
  638. /* initialize TX ring */
  639. ftgmac100_txdes_set_end_of_ring(&priv->descs->txdes[TX_QUEUE_ENTRIES - 1]);
  640. return 0;
  641. err:
  642. ftgmac100_free_buffers(priv);
  643. return -ENOMEM;
  644. }
  645. /******************************************************************************
  646. * internal functions (mdio)
  647. *****************************************************************************/
  648. static void ftgmac100_adjust_link(struct net_device *netdev)
  649. {
  650. struct ftgmac100 *priv = netdev_priv(netdev);
  651. struct phy_device *phydev = priv->phydev;
  652. int ier;
  653. if (phydev->speed == priv->old_speed)
  654. return;
  655. priv->old_speed = phydev->speed;
  656. ier = ioread32(priv->base + FTGMAC100_OFFSET_IER);
  657. /* disable all interrupts */
  658. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  659. netif_stop_queue(netdev);
  660. ftgmac100_stop_hw(priv);
  661. netif_start_queue(netdev);
  662. ftgmac100_init_hw(priv);
  663. ftgmac100_start_hw(priv, phydev->speed);
  664. /* re-enable interrupts */
  665. iowrite32(ier, priv->base + FTGMAC100_OFFSET_IER);
  666. }
  667. static int ftgmac100_mii_probe(struct ftgmac100 *priv)
  668. {
  669. struct net_device *netdev = priv->netdev;
  670. struct phy_device *phydev = NULL;
  671. int i;
  672. /* search for connect PHY device */
  673. for (i = 0; i < PHY_MAX_ADDR; i++) {
  674. struct phy_device *tmp = priv->mii_bus->phy_map[i];
  675. if (tmp) {
  676. phydev = tmp;
  677. break;
  678. }
  679. }
  680. /* now we are supposed to have a proper phydev, to attach to... */
  681. if (!phydev) {
  682. netdev_info(netdev, "%s: no PHY found\n", netdev->name);
  683. return -ENODEV;
  684. }
  685. phydev = phy_connect(netdev, dev_name(&phydev->dev),
  686. &ftgmac100_adjust_link, 0,
  687. PHY_INTERFACE_MODE_GMII);
  688. if (IS_ERR(phydev)) {
  689. netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
  690. return PTR_ERR(phydev);
  691. }
  692. priv->phydev = phydev;
  693. return 0;
  694. }
  695. /******************************************************************************
  696. * struct mii_bus functions
  697. *****************************************************************************/
  698. static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  699. {
  700. struct net_device *netdev = bus->priv;
  701. struct ftgmac100 *priv = netdev_priv(netdev);
  702. unsigned int phycr;
  703. int i;
  704. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  705. /* preserve MDC cycle threshold */
  706. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  707. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  708. FTGMAC100_PHYCR_REGAD(regnum) |
  709. FTGMAC100_PHYCR_MIIRD;
  710. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  711. for (i = 0; i < 10; i++) {
  712. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  713. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  714. int data;
  715. data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
  716. return FTGMAC100_PHYDATA_MIIRDATA(data);
  717. }
  718. udelay(100);
  719. }
  720. netdev_err(netdev, "mdio read timed out\n");
  721. return -EIO;
  722. }
  723. static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
  724. int regnum, u16 value)
  725. {
  726. struct net_device *netdev = bus->priv;
  727. struct ftgmac100 *priv = netdev_priv(netdev);
  728. unsigned int phycr;
  729. int data;
  730. int i;
  731. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  732. /* preserve MDC cycle threshold */
  733. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  734. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  735. FTGMAC100_PHYCR_REGAD(regnum) |
  736. FTGMAC100_PHYCR_MIIWR;
  737. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  738. iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
  739. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  740. for (i = 0; i < 10; i++) {
  741. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  742. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
  743. return 0;
  744. udelay(100);
  745. }
  746. netdev_err(netdev, "mdio write timed out\n");
  747. return -EIO;
  748. }
  749. static int ftgmac100_mdiobus_reset(struct mii_bus *bus)
  750. {
  751. return 0;
  752. }
  753. /******************************************************************************
  754. * struct ethtool_ops functions
  755. *****************************************************************************/
  756. static void ftgmac100_get_drvinfo(struct net_device *netdev,
  757. struct ethtool_drvinfo *info)
  758. {
  759. strcpy(info->driver, DRV_NAME);
  760. strcpy(info->version, DRV_VERSION);
  761. strcpy(info->bus_info, dev_name(&netdev->dev));
  762. }
  763. static int ftgmac100_get_settings(struct net_device *netdev,
  764. struct ethtool_cmd *cmd)
  765. {
  766. struct ftgmac100 *priv = netdev_priv(netdev);
  767. return phy_ethtool_gset(priv->phydev, cmd);
  768. }
  769. static int ftgmac100_set_settings(struct net_device *netdev,
  770. struct ethtool_cmd *cmd)
  771. {
  772. struct ftgmac100 *priv = netdev_priv(netdev);
  773. return phy_ethtool_sset(priv->phydev, cmd);
  774. }
  775. static const struct ethtool_ops ftgmac100_ethtool_ops = {
  776. .set_settings = ftgmac100_set_settings,
  777. .get_settings = ftgmac100_get_settings,
  778. .get_drvinfo = ftgmac100_get_drvinfo,
  779. .get_link = ethtool_op_get_link,
  780. };
  781. /******************************************************************************
  782. * interrupt handler
  783. *****************************************************************************/
  784. static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
  785. {
  786. struct net_device *netdev = dev_id;
  787. struct ftgmac100 *priv = netdev_priv(netdev);
  788. if (likely(netif_running(netdev))) {
  789. /* Disable interrupts for polling */
  790. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  791. napi_schedule(&priv->napi);
  792. }
  793. return IRQ_HANDLED;
  794. }
  795. /******************************************************************************
  796. * struct napi_struct functions
  797. *****************************************************************************/
  798. static int ftgmac100_poll(struct napi_struct *napi, int budget)
  799. {
  800. struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
  801. struct net_device *netdev = priv->netdev;
  802. unsigned int status;
  803. bool completed = true;
  804. int rx = 0;
  805. status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
  806. iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
  807. if (status & (FTGMAC100_INT_RPKT_BUF | FTGMAC100_INT_NO_RXBUF)) {
  808. /*
  809. * FTGMAC100_INT_RPKT_BUF:
  810. * RX DMA has received packets into RX buffer successfully
  811. *
  812. * FTGMAC100_INT_NO_RXBUF:
  813. * RX buffer unavailable
  814. */
  815. bool retry;
  816. do {
  817. retry = ftgmac100_rx_packet(priv, &rx);
  818. } while (retry && rx < budget);
  819. if (retry && rx == budget)
  820. completed = false;
  821. }
  822. if (status & (FTGMAC100_INT_XPKT_ETH | FTGMAC100_INT_XPKT_LOST)) {
  823. /*
  824. * FTGMAC100_INT_XPKT_ETH:
  825. * packet transmitted to ethernet successfully
  826. *
  827. * FTGMAC100_INT_XPKT_LOST:
  828. * packet transmitted to ethernet lost due to late
  829. * collision or excessive collision
  830. */
  831. ftgmac100_tx_complete(priv);
  832. }
  833. if (status & (FTGMAC100_INT_NO_RXBUF | FTGMAC100_INT_RPKT_LOST |
  834. FTGMAC100_INT_AHB_ERR | FTGMAC100_INT_PHYSTS_CHG)) {
  835. if (net_ratelimit())
  836. netdev_info(netdev, "[ISR] = 0x%x: %s%s%s%s\n", status,
  837. status & FTGMAC100_INT_NO_RXBUF ? "NO_RXBUF " : "",
  838. status & FTGMAC100_INT_RPKT_LOST ? "RPKT_LOST " : "",
  839. status & FTGMAC100_INT_AHB_ERR ? "AHB_ERR " : "",
  840. status & FTGMAC100_INT_PHYSTS_CHG ? "PHYSTS_CHG" : "");
  841. if (status & FTGMAC100_INT_NO_RXBUF) {
  842. /* RX buffer unavailable */
  843. netdev->stats.rx_over_errors++;
  844. }
  845. if (status & FTGMAC100_INT_RPKT_LOST) {
  846. /* received packet lost due to RX FIFO full */
  847. netdev->stats.rx_fifo_errors++;
  848. }
  849. }
  850. if (completed) {
  851. napi_complete(napi);
  852. /* enable all interrupts */
  853. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  854. }
  855. return rx;
  856. }
  857. /******************************************************************************
  858. * struct net_device_ops functions
  859. *****************************************************************************/
  860. static int ftgmac100_open(struct net_device *netdev)
  861. {
  862. struct ftgmac100 *priv = netdev_priv(netdev);
  863. int err;
  864. err = ftgmac100_alloc_buffers(priv);
  865. if (err) {
  866. netdev_err(netdev, "failed to allocate buffers\n");
  867. goto err_alloc;
  868. }
  869. err = request_irq(priv->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
  870. if (err) {
  871. netdev_err(netdev, "failed to request irq %d\n", priv->irq);
  872. goto err_irq;
  873. }
  874. priv->rx_pointer = 0;
  875. priv->tx_clean_pointer = 0;
  876. priv->tx_pointer = 0;
  877. priv->tx_pending = 0;
  878. err = ftgmac100_reset_hw(priv);
  879. if (err)
  880. goto err_hw;
  881. ftgmac100_init_hw(priv);
  882. ftgmac100_start_hw(priv, 10);
  883. phy_start(priv->phydev);
  884. napi_enable(&priv->napi);
  885. netif_start_queue(netdev);
  886. /* enable all interrupts */
  887. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  888. return 0;
  889. err_hw:
  890. free_irq(priv->irq, netdev);
  891. err_irq:
  892. ftgmac100_free_buffers(priv);
  893. err_alloc:
  894. return err;
  895. }
  896. static int ftgmac100_stop(struct net_device *netdev)
  897. {
  898. struct ftgmac100 *priv = netdev_priv(netdev);
  899. /* disable all interrupts */
  900. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  901. netif_stop_queue(netdev);
  902. napi_disable(&priv->napi);
  903. phy_stop(priv->phydev);
  904. ftgmac100_stop_hw(priv);
  905. free_irq(priv->irq, netdev);
  906. ftgmac100_free_buffers(priv);
  907. return 0;
  908. }
  909. static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
  910. struct net_device *netdev)
  911. {
  912. struct ftgmac100 *priv = netdev_priv(netdev);
  913. dma_addr_t map;
  914. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  915. if (net_ratelimit())
  916. netdev_dbg(netdev, "tx packet too big\n");
  917. netdev->stats.tx_dropped++;
  918. dev_kfree_skb(skb);
  919. return NETDEV_TX_OK;
  920. }
  921. map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
  922. if (unlikely(dma_mapping_error(priv->dev, map))) {
  923. /* drop packet */
  924. if (net_ratelimit())
  925. netdev_err(netdev, "map socket buffer failed\n");
  926. netdev->stats.tx_dropped++;
  927. dev_kfree_skb(skb);
  928. return NETDEV_TX_OK;
  929. }
  930. return ftgmac100_xmit(priv, skb, map);
  931. }
  932. /* optional */
  933. static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  934. {
  935. struct ftgmac100 *priv = netdev_priv(netdev);
  936. return phy_mii_ioctl(priv->phydev, ifr, cmd);
  937. }
  938. static const struct net_device_ops ftgmac100_netdev_ops = {
  939. .ndo_open = ftgmac100_open,
  940. .ndo_stop = ftgmac100_stop,
  941. .ndo_start_xmit = ftgmac100_hard_start_xmit,
  942. .ndo_set_mac_address = eth_mac_addr,
  943. .ndo_validate_addr = eth_validate_addr,
  944. .ndo_do_ioctl = ftgmac100_do_ioctl,
  945. };
  946. /******************************************************************************
  947. * struct platform_driver functions
  948. *****************************************************************************/
  949. static int ftgmac100_probe(struct platform_device *pdev)
  950. {
  951. struct resource *res;
  952. int irq;
  953. struct net_device *netdev;
  954. struct ftgmac100 *priv;
  955. int err;
  956. int i;
  957. if (!pdev)
  958. return -ENODEV;
  959. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  960. if (!res)
  961. return -ENXIO;
  962. irq = platform_get_irq(pdev, 0);
  963. if (irq < 0)
  964. return irq;
  965. /* setup net_device */
  966. netdev = alloc_etherdev(sizeof(*priv));
  967. if (!netdev) {
  968. err = -ENOMEM;
  969. goto err_alloc_etherdev;
  970. }
  971. SET_NETDEV_DEV(netdev, &pdev->dev);
  972. SET_ETHTOOL_OPS(netdev, &ftgmac100_ethtool_ops);
  973. netdev->netdev_ops = &ftgmac100_netdev_ops;
  974. netdev->features = NETIF_F_IP_CSUM | NETIF_F_GRO;
  975. platform_set_drvdata(pdev, netdev);
  976. /* setup private data */
  977. priv = netdev_priv(netdev);
  978. priv->netdev = netdev;
  979. priv->dev = &pdev->dev;
  980. spin_lock_init(&priv->tx_lock);
  981. /* initialize NAPI */
  982. netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
  983. /* map io memory */
  984. priv->res = request_mem_region(res->start, resource_size(res),
  985. dev_name(&pdev->dev));
  986. if (!priv->res) {
  987. dev_err(&pdev->dev, "Could not reserve memory region\n");
  988. err = -ENOMEM;
  989. goto err_req_mem;
  990. }
  991. priv->base = ioremap(res->start, resource_size(res));
  992. if (!priv->base) {
  993. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  994. err = -EIO;
  995. goto err_ioremap;
  996. }
  997. priv->irq = irq;
  998. /* initialize mdio bus */
  999. priv->mii_bus = mdiobus_alloc();
  1000. if (!priv->mii_bus) {
  1001. err = -EIO;
  1002. goto err_alloc_mdiobus;
  1003. }
  1004. priv->mii_bus->name = "ftgmac100_mdio";
  1005. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "ftgmac100_mii");
  1006. priv->mii_bus->priv = netdev;
  1007. priv->mii_bus->read = ftgmac100_mdiobus_read;
  1008. priv->mii_bus->write = ftgmac100_mdiobus_write;
  1009. priv->mii_bus->reset = ftgmac100_mdiobus_reset;
  1010. priv->mii_bus->irq = priv->phy_irq;
  1011. for (i = 0; i < PHY_MAX_ADDR; i++)
  1012. priv->mii_bus->irq[i] = PHY_POLL;
  1013. err = mdiobus_register(priv->mii_bus);
  1014. if (err) {
  1015. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1016. goto err_register_mdiobus;
  1017. }
  1018. err = ftgmac100_mii_probe(priv);
  1019. if (err) {
  1020. dev_err(&pdev->dev, "MII Probe failed!\n");
  1021. goto err_mii_probe;
  1022. }
  1023. /* register network device */
  1024. err = register_netdev(netdev);
  1025. if (err) {
  1026. dev_err(&pdev->dev, "Failed to register netdev\n");
  1027. goto err_register_netdev;
  1028. }
  1029. netdev_info(netdev, "irq %d, mapped at %p\n", priv->irq, priv->base);
  1030. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1031. eth_hw_addr_random(netdev);
  1032. netdev_info(netdev, "generated random MAC address %pM\n",
  1033. netdev->dev_addr);
  1034. }
  1035. return 0;
  1036. err_register_netdev:
  1037. phy_disconnect(priv->phydev);
  1038. err_mii_probe:
  1039. mdiobus_unregister(priv->mii_bus);
  1040. err_register_mdiobus:
  1041. mdiobus_free(priv->mii_bus);
  1042. err_alloc_mdiobus:
  1043. iounmap(priv->base);
  1044. err_ioremap:
  1045. release_resource(priv->res);
  1046. err_req_mem:
  1047. netif_napi_del(&priv->napi);
  1048. platform_set_drvdata(pdev, NULL);
  1049. free_netdev(netdev);
  1050. err_alloc_etherdev:
  1051. return err;
  1052. }
  1053. static int __exit ftgmac100_remove(struct platform_device *pdev)
  1054. {
  1055. struct net_device *netdev;
  1056. struct ftgmac100 *priv;
  1057. netdev = platform_get_drvdata(pdev);
  1058. priv = netdev_priv(netdev);
  1059. unregister_netdev(netdev);
  1060. phy_disconnect(priv->phydev);
  1061. mdiobus_unregister(priv->mii_bus);
  1062. mdiobus_free(priv->mii_bus);
  1063. iounmap(priv->base);
  1064. release_resource(priv->res);
  1065. netif_napi_del(&priv->napi);
  1066. platform_set_drvdata(pdev, NULL);
  1067. free_netdev(netdev);
  1068. return 0;
  1069. }
  1070. static struct platform_driver ftgmac100_driver = {
  1071. .probe = ftgmac100_probe,
  1072. .remove = __exit_p(ftgmac100_remove),
  1073. .driver = {
  1074. .name = DRV_NAME,
  1075. .owner = THIS_MODULE,
  1076. },
  1077. };
  1078. /******************************************************************************
  1079. * initialization / finalization
  1080. *****************************************************************************/
  1081. static int __init ftgmac100_init(void)
  1082. {
  1083. pr_info("Loading version " DRV_VERSION " ...\n");
  1084. return platform_driver_register(&ftgmac100_driver);
  1085. }
  1086. static void __exit ftgmac100_exit(void)
  1087. {
  1088. platform_driver_unregister(&ftgmac100_driver);
  1089. }
  1090. module_init(ftgmac100_init);
  1091. module_exit(ftgmac100_exit);
  1092. MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
  1093. MODULE_DESCRIPTION("FTGMAC100 driver");
  1094. MODULE_LICENSE("GPL");