be_cmds.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0,
  50. MCC_STATUS_FAILED = 1,
  51. MCC_STATUS_ILLEGAL_REQUEST = 2,
  52. MCC_STATUS_ILLEGAL_FIELD = 3,
  53. MCC_STATUS_INSUFFICIENT_BUFFER = 4,
  54. MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
  55. MCC_STATUS_NOT_SUPPORTED = 66
  56. };
  57. #define CQE_STATUS_COMPL_MASK 0xFFFF
  58. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  59. #define CQE_STATUS_EXTD_MASK 0xFFFF
  60. #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
  61. struct be_mcc_compl {
  62. u32 status; /* dword 0 */
  63. u32 tag0; /* dword 1 */
  64. u32 tag1; /* dword 2 */
  65. u32 flags; /* dword 3 */
  66. };
  67. /* When the async bit of mcc_compl is set, the last 4 bytes of
  68. * mcc_compl is interpreted as follows:
  69. */
  70. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  71. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  72. #define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
  73. #define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
  74. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  75. #define ASYNC_EVENT_CODE_GRP_5 0x5
  76. #define ASYNC_EVENT_QOS_SPEED 0x1
  77. #define ASYNC_EVENT_COS_PRIORITY 0x2
  78. #define ASYNC_EVENT_PVID_STATE 0x3
  79. struct be_async_event_trailer {
  80. u32 code;
  81. };
  82. enum {
  83. LINK_DOWN = 0x0,
  84. LINK_UP = 0x1
  85. };
  86. #define LINK_STATUS_MASK 0x1
  87. #define LOGICAL_LINK_STATUS_MASK 0x2
  88. /* When the event code of an async trailer is link-state, the mcc_compl
  89. * must be interpreted as follows
  90. */
  91. struct be_async_event_link_state {
  92. u8 physical_port;
  93. u8 port_link_status;
  94. u8 port_duplex;
  95. u8 port_speed;
  96. u8 port_fault;
  97. u8 rsvd0[7];
  98. struct be_async_event_trailer trailer;
  99. } __packed;
  100. /* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
  101. * the mcc_compl must be interpreted as follows
  102. */
  103. struct be_async_event_grp5_qos_link_speed {
  104. u8 physical_port;
  105. u8 rsvd[5];
  106. u16 qos_link_speed;
  107. u32 event_tag;
  108. struct be_async_event_trailer trailer;
  109. } __packed;
  110. /* When the event code of an async trailer is GRP5 and event type is
  111. * CoS-Priority, the mcc_compl must be interpreted as follows
  112. */
  113. struct be_async_event_grp5_cos_priority {
  114. u8 physical_port;
  115. u8 available_priority_bmap;
  116. u8 reco_default_priority;
  117. u8 valid;
  118. u8 rsvd0;
  119. u8 event_tag;
  120. struct be_async_event_trailer trailer;
  121. } __packed;
  122. /* When the event code of an async trailer is GRP5 and event type is
  123. * PVID state, the mcc_compl must be interpreted as follows
  124. */
  125. struct be_async_event_grp5_pvid_state {
  126. u8 enabled;
  127. u8 rsvd0;
  128. u16 tag;
  129. u32 event_tag;
  130. u32 rsvd1;
  131. struct be_async_event_trailer trailer;
  132. } __packed;
  133. struct be_mcc_mailbox {
  134. struct be_mcc_wrb wrb;
  135. struct be_mcc_compl compl;
  136. };
  137. #define CMD_SUBSYSTEM_COMMON 0x1
  138. #define CMD_SUBSYSTEM_ETH 0x3
  139. #define CMD_SUBSYSTEM_LOWLEVEL 0xb
  140. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  141. #define OPCODE_COMMON_NTWK_MAC_SET 2
  142. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  143. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  144. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  145. #define OPCODE_COMMON_READ_FLASHROM 6
  146. #define OPCODE_COMMON_WRITE_FLASHROM 7
  147. #define OPCODE_COMMON_CQ_CREATE 12
  148. #define OPCODE_COMMON_EQ_CREATE 13
  149. #define OPCODE_COMMON_MCC_CREATE 21
  150. #define OPCODE_COMMON_SET_QOS 28
  151. #define OPCODE_COMMON_MCC_CREATE_EXT 90
  152. #define OPCODE_COMMON_SEEPROM_READ 30
  153. #define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
  154. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  155. #define OPCODE_COMMON_GET_FW_VERSION 35
  156. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  157. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  158. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  159. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  160. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  161. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  162. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  163. #define OPCODE_COMMON_MCC_DESTROY 53
  164. #define OPCODE_COMMON_CQ_DESTROY 54
  165. #define OPCODE_COMMON_EQ_DESTROY 55
  166. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  167. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  168. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  169. #define OPCODE_COMMON_FUNCTION_RESET 61
  170. #define OPCODE_COMMON_MANAGE_FAT 68
  171. #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
  172. #define OPCODE_COMMON_GET_BEACON_STATE 70
  173. #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
  174. #define OPCODE_COMMON_GET_PORT_NAME 77
  175. #define OPCODE_COMMON_GET_PHY_DETAILS 102
  176. #define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
  177. #define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
  178. #define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
  179. #define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
  180. #define OPCODE_COMMON_GET_MAC_LIST 147
  181. #define OPCODE_COMMON_SET_MAC_LIST 148
  182. #define OPCODE_COMMON_GET_HSW_CONFIG 152
  183. #define OPCODE_COMMON_GET_FUNC_CONFIG 160
  184. #define OPCODE_COMMON_GET_PROFILE_CONFIG 164
  185. #define OPCODE_COMMON_SET_PROFILE_CONFIG 165
  186. #define OPCODE_COMMON_SET_HSW_CONFIG 153
  187. #define OPCODE_COMMON_GET_FN_PRIVILEGES 170
  188. #define OPCODE_COMMON_READ_OBJECT 171
  189. #define OPCODE_COMMON_WRITE_OBJECT 172
  190. #define OPCODE_COMMON_ENABLE_DISABLE_VF 196
  191. #define OPCODE_ETH_RSS_CONFIG 1
  192. #define OPCODE_ETH_ACPI_CONFIG 2
  193. #define OPCODE_ETH_PROMISCUOUS 3
  194. #define OPCODE_ETH_GET_STATISTICS 4
  195. #define OPCODE_ETH_TX_CREATE 7
  196. #define OPCODE_ETH_RX_CREATE 8
  197. #define OPCODE_ETH_TX_DESTROY 9
  198. #define OPCODE_ETH_RX_DESTROY 10
  199. #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
  200. #define OPCODE_ETH_GET_PPORT_STATS 18
  201. #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
  202. #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
  203. #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
  204. struct be_cmd_req_hdr {
  205. u8 opcode; /* dword 0 */
  206. u8 subsystem; /* dword 0 */
  207. u8 port_number; /* dword 0 */
  208. u8 domain; /* dword 0 */
  209. u32 timeout; /* dword 1 */
  210. u32 request_length; /* dword 2 */
  211. u8 version; /* dword 3 */
  212. u8 rsvd[3]; /* dword 3 */
  213. };
  214. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  215. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  216. struct be_cmd_resp_hdr {
  217. u8 opcode; /* dword 0 */
  218. u8 subsystem; /* dword 0 */
  219. u8 rsvd[2]; /* dword 0 */
  220. u8 status; /* dword 1 */
  221. u8 add_status; /* dword 1 */
  222. u8 rsvd1[2]; /* dword 1 */
  223. u32 response_length; /* dword 2 */
  224. u32 actual_resp_len; /* dword 3 */
  225. };
  226. struct phys_addr {
  227. u32 lo;
  228. u32 hi;
  229. };
  230. /**************************
  231. * BE Command definitions *
  232. **************************/
  233. /* Pseudo amap definition in which each bit of the actual structure is defined
  234. * as a byte: used to calculate offset/shift/mask of each field */
  235. struct amap_eq_context {
  236. u8 cidx[13]; /* dword 0*/
  237. u8 rsvd0[3]; /* dword 0*/
  238. u8 epidx[13]; /* dword 0*/
  239. u8 valid; /* dword 0*/
  240. u8 rsvd1; /* dword 0*/
  241. u8 size; /* dword 0*/
  242. u8 pidx[13]; /* dword 1*/
  243. u8 rsvd2[3]; /* dword 1*/
  244. u8 pd[10]; /* dword 1*/
  245. u8 count[3]; /* dword 1*/
  246. u8 solevent; /* dword 1*/
  247. u8 stalled; /* dword 1*/
  248. u8 armed; /* dword 1*/
  249. u8 rsvd3[4]; /* dword 2*/
  250. u8 func[8]; /* dword 2*/
  251. u8 rsvd4; /* dword 2*/
  252. u8 delaymult[10]; /* dword 2*/
  253. u8 rsvd5[2]; /* dword 2*/
  254. u8 phase[2]; /* dword 2*/
  255. u8 nodelay; /* dword 2*/
  256. u8 rsvd6[4]; /* dword 2*/
  257. u8 rsvd7[32]; /* dword 3*/
  258. } __packed;
  259. struct be_cmd_req_eq_create {
  260. struct be_cmd_req_hdr hdr;
  261. u16 num_pages; /* sword */
  262. u16 rsvd0; /* sword */
  263. u8 context[sizeof(struct amap_eq_context) / 8];
  264. struct phys_addr pages[8];
  265. } __packed;
  266. struct be_cmd_resp_eq_create {
  267. struct be_cmd_resp_hdr resp_hdr;
  268. u16 eq_id; /* sword */
  269. u16 rsvd0; /* sword */
  270. } __packed;
  271. /******************** Mac query ***************************/
  272. enum {
  273. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  274. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  275. MAC_ADDRESS_TYPE_PD = 0x2,
  276. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  277. };
  278. struct mac_addr {
  279. u16 size_of_struct;
  280. u8 addr[ETH_ALEN];
  281. } __packed;
  282. struct be_cmd_req_mac_query {
  283. struct be_cmd_req_hdr hdr;
  284. u8 type;
  285. u8 permanent;
  286. u16 if_id;
  287. u32 pmac_id;
  288. } __packed;
  289. struct be_cmd_resp_mac_query {
  290. struct be_cmd_resp_hdr hdr;
  291. struct mac_addr mac;
  292. };
  293. /******************** PMac Add ***************************/
  294. struct be_cmd_req_pmac_add {
  295. struct be_cmd_req_hdr hdr;
  296. u32 if_id;
  297. u8 mac_address[ETH_ALEN];
  298. u8 rsvd0[2];
  299. } __packed;
  300. struct be_cmd_resp_pmac_add {
  301. struct be_cmd_resp_hdr hdr;
  302. u32 pmac_id;
  303. };
  304. /******************** PMac Del ***************************/
  305. struct be_cmd_req_pmac_del {
  306. struct be_cmd_req_hdr hdr;
  307. u32 if_id;
  308. u32 pmac_id;
  309. };
  310. /******************** Create CQ ***************************/
  311. /* Pseudo amap definition in which each bit of the actual structure is defined
  312. * as a byte: used to calculate offset/shift/mask of each field */
  313. struct amap_cq_context_be {
  314. u8 cidx[11]; /* dword 0*/
  315. u8 rsvd0; /* dword 0*/
  316. u8 coalescwm[2]; /* dword 0*/
  317. u8 nodelay; /* dword 0*/
  318. u8 epidx[11]; /* dword 0*/
  319. u8 rsvd1; /* dword 0*/
  320. u8 count[2]; /* dword 0*/
  321. u8 valid; /* dword 0*/
  322. u8 solevent; /* dword 0*/
  323. u8 eventable; /* dword 0*/
  324. u8 pidx[11]; /* dword 1*/
  325. u8 rsvd2; /* dword 1*/
  326. u8 pd[10]; /* dword 1*/
  327. u8 eqid[8]; /* dword 1*/
  328. u8 stalled; /* dword 1*/
  329. u8 armed; /* dword 1*/
  330. u8 rsvd3[4]; /* dword 2*/
  331. u8 func[8]; /* dword 2*/
  332. u8 rsvd4[20]; /* dword 2*/
  333. u8 rsvd5[32]; /* dword 3*/
  334. } __packed;
  335. struct amap_cq_context_lancer {
  336. u8 rsvd0[12]; /* dword 0*/
  337. u8 coalescwm[2]; /* dword 0*/
  338. u8 nodelay; /* dword 0*/
  339. u8 rsvd1[12]; /* dword 0*/
  340. u8 count[2]; /* dword 0*/
  341. u8 valid; /* dword 0*/
  342. u8 rsvd2; /* dword 0*/
  343. u8 eventable; /* dword 0*/
  344. u8 eqid[16]; /* dword 1*/
  345. u8 rsvd3[15]; /* dword 1*/
  346. u8 armed; /* dword 1*/
  347. u8 rsvd4[32]; /* dword 2*/
  348. u8 rsvd5[32]; /* dword 3*/
  349. } __packed;
  350. struct be_cmd_req_cq_create {
  351. struct be_cmd_req_hdr hdr;
  352. u16 num_pages;
  353. u8 page_size;
  354. u8 rsvd0;
  355. u8 context[sizeof(struct amap_cq_context_be) / 8];
  356. struct phys_addr pages[8];
  357. } __packed;
  358. struct be_cmd_resp_cq_create {
  359. struct be_cmd_resp_hdr hdr;
  360. u16 cq_id;
  361. u16 rsvd0;
  362. } __packed;
  363. struct be_cmd_req_get_fat {
  364. struct be_cmd_req_hdr hdr;
  365. u32 fat_operation;
  366. u32 read_log_offset;
  367. u32 read_log_length;
  368. u32 data_buffer_size;
  369. u32 data_buffer[1];
  370. } __packed;
  371. struct be_cmd_resp_get_fat {
  372. struct be_cmd_resp_hdr hdr;
  373. u32 log_size;
  374. u32 read_log_length;
  375. u32 rsvd[2];
  376. u32 data_buffer[1];
  377. } __packed;
  378. /******************** Create MCCQ ***************************/
  379. /* Pseudo amap definition in which each bit of the actual structure is defined
  380. * as a byte: used to calculate offset/shift/mask of each field */
  381. struct amap_mcc_context_be {
  382. u8 con_index[14];
  383. u8 rsvd0[2];
  384. u8 ring_size[4];
  385. u8 fetch_wrb;
  386. u8 fetch_r2t;
  387. u8 cq_id[10];
  388. u8 prod_index[14];
  389. u8 fid[8];
  390. u8 pdid[9];
  391. u8 valid;
  392. u8 rsvd1[32];
  393. u8 rsvd2[32];
  394. } __packed;
  395. struct amap_mcc_context_lancer {
  396. u8 async_cq_id[16];
  397. u8 ring_size[4];
  398. u8 rsvd0[12];
  399. u8 rsvd1[31];
  400. u8 valid;
  401. u8 async_cq_valid[1];
  402. u8 rsvd2[31];
  403. u8 rsvd3[32];
  404. } __packed;
  405. struct be_cmd_req_mcc_create {
  406. struct be_cmd_req_hdr hdr;
  407. u16 num_pages;
  408. u16 cq_id;
  409. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  410. struct phys_addr pages[8];
  411. } __packed;
  412. struct be_cmd_req_mcc_ext_create {
  413. struct be_cmd_req_hdr hdr;
  414. u16 num_pages;
  415. u16 cq_id;
  416. u32 async_event_bitmap[1];
  417. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  418. struct phys_addr pages[8];
  419. } __packed;
  420. struct be_cmd_resp_mcc_create {
  421. struct be_cmd_resp_hdr hdr;
  422. u16 id;
  423. u16 rsvd0;
  424. } __packed;
  425. /******************** Create TxQ ***************************/
  426. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  427. #define BE_ULP1_NUM 1
  428. /* Pseudo amap definition in which each bit of the actual structure is defined
  429. * as a byte: used to calculate offset/shift/mask of each field */
  430. struct amap_tx_context {
  431. u8 if_id[16]; /* dword 0 */
  432. u8 tx_ring_size[4]; /* dword 0 */
  433. u8 rsvd1[26]; /* dword 0 */
  434. u8 pci_func_id[8]; /* dword 1 */
  435. u8 rsvd2[9]; /* dword 1 */
  436. u8 ctx_valid; /* dword 1 */
  437. u8 cq_id_send[16]; /* dword 2 */
  438. u8 rsvd3[16]; /* dword 2 */
  439. u8 rsvd4[32]; /* dword 3 */
  440. u8 rsvd5[32]; /* dword 4 */
  441. u8 rsvd6[32]; /* dword 5 */
  442. u8 rsvd7[32]; /* dword 6 */
  443. u8 rsvd8[32]; /* dword 7 */
  444. u8 rsvd9[32]; /* dword 8 */
  445. u8 rsvd10[32]; /* dword 9 */
  446. u8 rsvd11[32]; /* dword 10 */
  447. u8 rsvd12[32]; /* dword 11 */
  448. u8 rsvd13[32]; /* dword 12 */
  449. u8 rsvd14[32]; /* dword 13 */
  450. u8 rsvd15[32]; /* dword 14 */
  451. u8 rsvd16[32]; /* dword 15 */
  452. } __packed;
  453. struct be_cmd_req_eth_tx_create {
  454. struct be_cmd_req_hdr hdr;
  455. u8 num_pages;
  456. u8 ulp_num;
  457. u8 type;
  458. u8 bound_port;
  459. u8 context[sizeof(struct amap_tx_context) / 8];
  460. struct phys_addr pages[8];
  461. } __packed;
  462. struct be_cmd_resp_eth_tx_create {
  463. struct be_cmd_resp_hdr hdr;
  464. u16 cid;
  465. u16 rsvd0;
  466. } __packed;
  467. /******************** Create RxQ ***************************/
  468. struct be_cmd_req_eth_rx_create {
  469. struct be_cmd_req_hdr hdr;
  470. u16 cq_id;
  471. u8 frag_size;
  472. u8 num_pages;
  473. struct phys_addr pages[2];
  474. u32 interface_id;
  475. u16 max_frame_size;
  476. u16 rsvd0;
  477. u32 rss_queue;
  478. } __packed;
  479. struct be_cmd_resp_eth_rx_create {
  480. struct be_cmd_resp_hdr hdr;
  481. u16 id;
  482. u8 rss_id;
  483. u8 rsvd0;
  484. } __packed;
  485. /******************** Q Destroy ***************************/
  486. /* Type of Queue to be destroyed */
  487. enum {
  488. QTYPE_EQ = 1,
  489. QTYPE_CQ,
  490. QTYPE_TXQ,
  491. QTYPE_RXQ,
  492. QTYPE_MCCQ
  493. };
  494. struct be_cmd_req_q_destroy {
  495. struct be_cmd_req_hdr hdr;
  496. u16 id;
  497. u16 bypass_flush; /* valid only for rx q destroy */
  498. } __packed;
  499. /************ I/f Create (it's actually I/f Config Create)**********/
  500. /* Capability flags for the i/f */
  501. enum be_if_flags {
  502. BE_IF_FLAGS_RSS = 0x4,
  503. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  504. BE_IF_FLAGS_BROADCAST = 0x10,
  505. BE_IF_FLAGS_UNTAGGED = 0x20,
  506. BE_IF_FLAGS_ULP = 0x40,
  507. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  508. BE_IF_FLAGS_VLAN = 0x100,
  509. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  510. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  511. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
  512. BE_IF_FLAGS_MULTICAST = 0x1000
  513. };
  514. /* An RX interface is an object with one or more MAC addresses and
  515. * filtering capabilities. */
  516. struct be_cmd_req_if_create {
  517. struct be_cmd_req_hdr hdr;
  518. u32 version; /* ignore currently */
  519. u32 capability_flags;
  520. u32 enable_flags;
  521. u8 mac_addr[ETH_ALEN];
  522. u8 rsvd0;
  523. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  524. u32 vlan_tag; /* not used currently */
  525. } __packed;
  526. struct be_cmd_resp_if_create {
  527. struct be_cmd_resp_hdr hdr;
  528. u32 interface_id;
  529. u32 pmac_id;
  530. };
  531. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  532. struct be_cmd_req_if_destroy {
  533. struct be_cmd_req_hdr hdr;
  534. u32 interface_id;
  535. };
  536. /*************** HW Stats Get **********************************/
  537. struct be_port_rxf_stats_v0 {
  538. u32 rx_bytes_lsd; /* dword 0*/
  539. u32 rx_bytes_msd; /* dword 1*/
  540. u32 rx_total_frames; /* dword 2*/
  541. u32 rx_unicast_frames; /* dword 3*/
  542. u32 rx_multicast_frames; /* dword 4*/
  543. u32 rx_broadcast_frames; /* dword 5*/
  544. u32 rx_crc_errors; /* dword 6*/
  545. u32 rx_alignment_symbol_errors; /* dword 7*/
  546. u32 rx_pause_frames; /* dword 8*/
  547. u32 rx_control_frames; /* dword 9*/
  548. u32 rx_in_range_errors; /* dword 10*/
  549. u32 rx_out_range_errors; /* dword 11*/
  550. u32 rx_frame_too_long; /* dword 12*/
  551. u32 rx_address_mismatch_drops; /* dword 13*/
  552. u32 rx_vlan_mismatch_drops; /* dword 14*/
  553. u32 rx_dropped_too_small; /* dword 15*/
  554. u32 rx_dropped_too_short; /* dword 16*/
  555. u32 rx_dropped_header_too_small; /* dword 17*/
  556. u32 rx_dropped_tcp_length; /* dword 18*/
  557. u32 rx_dropped_runt; /* dword 19*/
  558. u32 rx_64_byte_packets; /* dword 20*/
  559. u32 rx_65_127_byte_packets; /* dword 21*/
  560. u32 rx_128_256_byte_packets; /* dword 22*/
  561. u32 rx_256_511_byte_packets; /* dword 23*/
  562. u32 rx_512_1023_byte_packets; /* dword 24*/
  563. u32 rx_1024_1518_byte_packets; /* dword 25*/
  564. u32 rx_1519_2047_byte_packets; /* dword 26*/
  565. u32 rx_2048_4095_byte_packets; /* dword 27*/
  566. u32 rx_4096_8191_byte_packets; /* dword 28*/
  567. u32 rx_8192_9216_byte_packets; /* dword 29*/
  568. u32 rx_ip_checksum_errs; /* dword 30*/
  569. u32 rx_tcp_checksum_errs; /* dword 31*/
  570. u32 rx_udp_checksum_errs; /* dword 32*/
  571. u32 rx_non_rss_packets; /* dword 33*/
  572. u32 rx_ipv4_packets; /* dword 34*/
  573. u32 rx_ipv6_packets; /* dword 35*/
  574. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  575. u32 rx_ipv4_bytes_msd; /* dword 37*/
  576. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  577. u32 rx_ipv6_bytes_msd; /* dword 39*/
  578. u32 rx_chute1_packets; /* dword 40*/
  579. u32 rx_chute2_packets; /* dword 41*/
  580. u32 rx_chute3_packets; /* dword 42*/
  581. u32 rx_management_packets; /* dword 43*/
  582. u32 rx_switched_unicast_packets; /* dword 44*/
  583. u32 rx_switched_multicast_packets; /* dword 45*/
  584. u32 rx_switched_broadcast_packets; /* dword 46*/
  585. u32 tx_bytes_lsd; /* dword 47*/
  586. u32 tx_bytes_msd; /* dword 48*/
  587. u32 tx_unicastframes; /* dword 49*/
  588. u32 tx_multicastframes; /* dword 50*/
  589. u32 tx_broadcastframes; /* dword 51*/
  590. u32 tx_pauseframes; /* dword 52*/
  591. u32 tx_controlframes; /* dword 53*/
  592. u32 tx_64_byte_packets; /* dword 54*/
  593. u32 tx_65_127_byte_packets; /* dword 55*/
  594. u32 tx_128_256_byte_packets; /* dword 56*/
  595. u32 tx_256_511_byte_packets; /* dword 57*/
  596. u32 tx_512_1023_byte_packets; /* dword 58*/
  597. u32 tx_1024_1518_byte_packets; /* dword 59*/
  598. u32 tx_1519_2047_byte_packets; /* dword 60*/
  599. u32 tx_2048_4095_byte_packets; /* dword 61*/
  600. u32 tx_4096_8191_byte_packets; /* dword 62*/
  601. u32 tx_8192_9216_byte_packets; /* dword 63*/
  602. u32 rx_fifo_overflow; /* dword 64*/
  603. u32 rx_input_fifo_overflow; /* dword 65*/
  604. };
  605. struct be_rxf_stats_v0 {
  606. struct be_port_rxf_stats_v0 port[2];
  607. u32 rx_drops_no_pbuf; /* dword 132*/
  608. u32 rx_drops_no_txpb; /* dword 133*/
  609. u32 rx_drops_no_erx_descr; /* dword 134*/
  610. u32 rx_drops_no_tpre_descr; /* dword 135*/
  611. u32 management_rx_port_packets; /* dword 136*/
  612. u32 management_rx_port_bytes; /* dword 137*/
  613. u32 management_rx_port_pause_frames; /* dword 138*/
  614. u32 management_rx_port_errors; /* dword 139*/
  615. u32 management_tx_port_packets; /* dword 140*/
  616. u32 management_tx_port_bytes; /* dword 141*/
  617. u32 management_tx_port_pause; /* dword 142*/
  618. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  619. u32 rx_drops_too_many_frags; /* dword 144*/
  620. u32 rx_drops_invalid_ring; /* dword 145*/
  621. u32 forwarded_packets; /* dword 146*/
  622. u32 rx_drops_mtu; /* dword 147*/
  623. u32 rsvd0[7];
  624. u32 port0_jabber_events;
  625. u32 port1_jabber_events;
  626. u32 rsvd1[6];
  627. };
  628. struct be_erx_stats_v0 {
  629. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  630. u32 rsvd[4];
  631. };
  632. struct be_pmem_stats {
  633. u32 eth_red_drops;
  634. u32 rsvd[5];
  635. };
  636. struct be_hw_stats_v0 {
  637. struct be_rxf_stats_v0 rxf;
  638. u32 rsvd[48];
  639. struct be_erx_stats_v0 erx;
  640. struct be_pmem_stats pmem;
  641. };
  642. struct be_cmd_req_get_stats_v0 {
  643. struct be_cmd_req_hdr hdr;
  644. u8 rsvd[sizeof(struct be_hw_stats_v0)];
  645. };
  646. struct be_cmd_resp_get_stats_v0 {
  647. struct be_cmd_resp_hdr hdr;
  648. struct be_hw_stats_v0 hw_stats;
  649. };
  650. struct lancer_pport_stats {
  651. u32 tx_packets_lo;
  652. u32 tx_packets_hi;
  653. u32 tx_unicast_packets_lo;
  654. u32 tx_unicast_packets_hi;
  655. u32 tx_multicast_packets_lo;
  656. u32 tx_multicast_packets_hi;
  657. u32 tx_broadcast_packets_lo;
  658. u32 tx_broadcast_packets_hi;
  659. u32 tx_bytes_lo;
  660. u32 tx_bytes_hi;
  661. u32 tx_unicast_bytes_lo;
  662. u32 tx_unicast_bytes_hi;
  663. u32 tx_multicast_bytes_lo;
  664. u32 tx_multicast_bytes_hi;
  665. u32 tx_broadcast_bytes_lo;
  666. u32 tx_broadcast_bytes_hi;
  667. u32 tx_discards_lo;
  668. u32 tx_discards_hi;
  669. u32 tx_errors_lo;
  670. u32 tx_errors_hi;
  671. u32 tx_pause_frames_lo;
  672. u32 tx_pause_frames_hi;
  673. u32 tx_pause_on_frames_lo;
  674. u32 tx_pause_on_frames_hi;
  675. u32 tx_pause_off_frames_lo;
  676. u32 tx_pause_off_frames_hi;
  677. u32 tx_internal_mac_errors_lo;
  678. u32 tx_internal_mac_errors_hi;
  679. u32 tx_control_frames_lo;
  680. u32 tx_control_frames_hi;
  681. u32 tx_packets_64_bytes_lo;
  682. u32 tx_packets_64_bytes_hi;
  683. u32 tx_packets_65_to_127_bytes_lo;
  684. u32 tx_packets_65_to_127_bytes_hi;
  685. u32 tx_packets_128_to_255_bytes_lo;
  686. u32 tx_packets_128_to_255_bytes_hi;
  687. u32 tx_packets_256_to_511_bytes_lo;
  688. u32 tx_packets_256_to_511_bytes_hi;
  689. u32 tx_packets_512_to_1023_bytes_lo;
  690. u32 tx_packets_512_to_1023_bytes_hi;
  691. u32 tx_packets_1024_to_1518_bytes_lo;
  692. u32 tx_packets_1024_to_1518_bytes_hi;
  693. u32 tx_packets_1519_to_2047_bytes_lo;
  694. u32 tx_packets_1519_to_2047_bytes_hi;
  695. u32 tx_packets_2048_to_4095_bytes_lo;
  696. u32 tx_packets_2048_to_4095_bytes_hi;
  697. u32 tx_packets_4096_to_8191_bytes_lo;
  698. u32 tx_packets_4096_to_8191_bytes_hi;
  699. u32 tx_packets_8192_to_9216_bytes_lo;
  700. u32 tx_packets_8192_to_9216_bytes_hi;
  701. u32 tx_lso_packets_lo;
  702. u32 tx_lso_packets_hi;
  703. u32 rx_packets_lo;
  704. u32 rx_packets_hi;
  705. u32 rx_unicast_packets_lo;
  706. u32 rx_unicast_packets_hi;
  707. u32 rx_multicast_packets_lo;
  708. u32 rx_multicast_packets_hi;
  709. u32 rx_broadcast_packets_lo;
  710. u32 rx_broadcast_packets_hi;
  711. u32 rx_bytes_lo;
  712. u32 rx_bytes_hi;
  713. u32 rx_unicast_bytes_lo;
  714. u32 rx_unicast_bytes_hi;
  715. u32 rx_multicast_bytes_lo;
  716. u32 rx_multicast_bytes_hi;
  717. u32 rx_broadcast_bytes_lo;
  718. u32 rx_broadcast_bytes_hi;
  719. u32 rx_unknown_protos;
  720. u32 rsvd_69; /* Word 69 is reserved */
  721. u32 rx_discards_lo;
  722. u32 rx_discards_hi;
  723. u32 rx_errors_lo;
  724. u32 rx_errors_hi;
  725. u32 rx_crc_errors_lo;
  726. u32 rx_crc_errors_hi;
  727. u32 rx_alignment_errors_lo;
  728. u32 rx_alignment_errors_hi;
  729. u32 rx_symbol_errors_lo;
  730. u32 rx_symbol_errors_hi;
  731. u32 rx_pause_frames_lo;
  732. u32 rx_pause_frames_hi;
  733. u32 rx_pause_on_frames_lo;
  734. u32 rx_pause_on_frames_hi;
  735. u32 rx_pause_off_frames_lo;
  736. u32 rx_pause_off_frames_hi;
  737. u32 rx_frames_too_long_lo;
  738. u32 rx_frames_too_long_hi;
  739. u32 rx_internal_mac_errors_lo;
  740. u32 rx_internal_mac_errors_hi;
  741. u32 rx_undersize_packets;
  742. u32 rx_oversize_packets;
  743. u32 rx_fragment_packets;
  744. u32 rx_jabbers;
  745. u32 rx_control_frames_lo;
  746. u32 rx_control_frames_hi;
  747. u32 rx_control_frames_unknown_opcode_lo;
  748. u32 rx_control_frames_unknown_opcode_hi;
  749. u32 rx_in_range_errors;
  750. u32 rx_out_of_range_errors;
  751. u32 rx_address_mismatch_drops;
  752. u32 rx_vlan_mismatch_drops;
  753. u32 rx_dropped_too_small;
  754. u32 rx_dropped_too_short;
  755. u32 rx_dropped_header_too_small;
  756. u32 rx_dropped_invalid_tcp_length;
  757. u32 rx_dropped_runt;
  758. u32 rx_ip_checksum_errors;
  759. u32 rx_tcp_checksum_errors;
  760. u32 rx_udp_checksum_errors;
  761. u32 rx_non_rss_packets;
  762. u32 rsvd_111;
  763. u32 rx_ipv4_packets_lo;
  764. u32 rx_ipv4_packets_hi;
  765. u32 rx_ipv6_packets_lo;
  766. u32 rx_ipv6_packets_hi;
  767. u32 rx_ipv4_bytes_lo;
  768. u32 rx_ipv4_bytes_hi;
  769. u32 rx_ipv6_bytes_lo;
  770. u32 rx_ipv6_bytes_hi;
  771. u32 rx_nic_packets_lo;
  772. u32 rx_nic_packets_hi;
  773. u32 rx_tcp_packets_lo;
  774. u32 rx_tcp_packets_hi;
  775. u32 rx_iscsi_packets_lo;
  776. u32 rx_iscsi_packets_hi;
  777. u32 rx_management_packets_lo;
  778. u32 rx_management_packets_hi;
  779. u32 rx_switched_unicast_packets_lo;
  780. u32 rx_switched_unicast_packets_hi;
  781. u32 rx_switched_multicast_packets_lo;
  782. u32 rx_switched_multicast_packets_hi;
  783. u32 rx_switched_broadcast_packets_lo;
  784. u32 rx_switched_broadcast_packets_hi;
  785. u32 num_forwards_lo;
  786. u32 num_forwards_hi;
  787. u32 rx_fifo_overflow;
  788. u32 rx_input_fifo_overflow;
  789. u32 rx_drops_too_many_frags_lo;
  790. u32 rx_drops_too_many_frags_hi;
  791. u32 rx_drops_invalid_queue;
  792. u32 rsvd_141;
  793. u32 rx_drops_mtu_lo;
  794. u32 rx_drops_mtu_hi;
  795. u32 rx_packets_64_bytes_lo;
  796. u32 rx_packets_64_bytes_hi;
  797. u32 rx_packets_65_to_127_bytes_lo;
  798. u32 rx_packets_65_to_127_bytes_hi;
  799. u32 rx_packets_128_to_255_bytes_lo;
  800. u32 rx_packets_128_to_255_bytes_hi;
  801. u32 rx_packets_256_to_511_bytes_lo;
  802. u32 rx_packets_256_to_511_bytes_hi;
  803. u32 rx_packets_512_to_1023_bytes_lo;
  804. u32 rx_packets_512_to_1023_bytes_hi;
  805. u32 rx_packets_1024_to_1518_bytes_lo;
  806. u32 rx_packets_1024_to_1518_bytes_hi;
  807. u32 rx_packets_1519_to_2047_bytes_lo;
  808. u32 rx_packets_1519_to_2047_bytes_hi;
  809. u32 rx_packets_2048_to_4095_bytes_lo;
  810. u32 rx_packets_2048_to_4095_bytes_hi;
  811. u32 rx_packets_4096_to_8191_bytes_lo;
  812. u32 rx_packets_4096_to_8191_bytes_hi;
  813. u32 rx_packets_8192_to_9216_bytes_lo;
  814. u32 rx_packets_8192_to_9216_bytes_hi;
  815. };
  816. struct pport_stats_params {
  817. u16 pport_num;
  818. u8 rsvd;
  819. u8 reset_stats;
  820. };
  821. struct lancer_cmd_req_pport_stats {
  822. struct be_cmd_req_hdr hdr;
  823. union {
  824. struct pport_stats_params params;
  825. u8 rsvd[sizeof(struct lancer_pport_stats)];
  826. } cmd_params;
  827. };
  828. struct lancer_cmd_resp_pport_stats {
  829. struct be_cmd_resp_hdr hdr;
  830. struct lancer_pport_stats pport_stats;
  831. };
  832. static inline struct lancer_pport_stats*
  833. pport_stats_from_cmd(struct be_adapter *adapter)
  834. {
  835. struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
  836. return &cmd->pport_stats;
  837. }
  838. struct be_cmd_req_get_cntl_addnl_attribs {
  839. struct be_cmd_req_hdr hdr;
  840. u8 rsvd[8];
  841. };
  842. struct be_cmd_resp_get_cntl_addnl_attribs {
  843. struct be_cmd_resp_hdr hdr;
  844. u16 ipl_file_number;
  845. u8 ipl_file_version;
  846. u8 rsvd0;
  847. u8 on_die_temperature; /* in degrees centigrade*/
  848. u8 rsvd1[3];
  849. };
  850. struct be_cmd_req_vlan_config {
  851. struct be_cmd_req_hdr hdr;
  852. u8 interface_id;
  853. u8 promiscuous;
  854. u8 untagged;
  855. u8 num_vlan;
  856. u16 normal_vlan[64];
  857. } __packed;
  858. /******************* RX FILTER ******************************/
  859. #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
  860. struct macaddr {
  861. u8 byte[ETH_ALEN];
  862. };
  863. struct be_cmd_req_rx_filter {
  864. struct be_cmd_req_hdr hdr;
  865. u32 global_flags_mask;
  866. u32 global_flags;
  867. u32 if_flags_mask;
  868. u32 if_flags;
  869. u32 if_id;
  870. u32 mcast_num;
  871. struct macaddr mcast_mac[BE_MAX_MC];
  872. };
  873. /******************** Link Status Query *******************/
  874. struct be_cmd_req_link_status {
  875. struct be_cmd_req_hdr hdr;
  876. u32 rsvd;
  877. };
  878. enum {
  879. PHY_LINK_DUPLEX_NONE = 0x0,
  880. PHY_LINK_DUPLEX_HALF = 0x1,
  881. PHY_LINK_DUPLEX_FULL = 0x2
  882. };
  883. enum {
  884. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  885. PHY_LINK_SPEED_10MBPS = 0x1,
  886. PHY_LINK_SPEED_100MBPS = 0x2,
  887. PHY_LINK_SPEED_1GBPS = 0x3,
  888. PHY_LINK_SPEED_10GBPS = 0x4
  889. };
  890. struct be_cmd_resp_link_status {
  891. struct be_cmd_resp_hdr hdr;
  892. u8 physical_port;
  893. u8 mac_duplex;
  894. u8 mac_speed;
  895. u8 mac_fault;
  896. u8 mgmt_mac_duplex;
  897. u8 mgmt_mac_speed;
  898. u16 link_speed;
  899. u8 logical_link_status;
  900. u8 rsvd1[3];
  901. } __packed;
  902. /******************** Port Identification ***************************/
  903. /* Identifies the type of port attached to NIC */
  904. struct be_cmd_req_port_type {
  905. struct be_cmd_req_hdr hdr;
  906. u32 page_num;
  907. u32 port;
  908. };
  909. enum {
  910. TR_PAGE_A0 = 0xa0,
  911. TR_PAGE_A2 = 0xa2
  912. };
  913. struct be_cmd_resp_port_type {
  914. struct be_cmd_resp_hdr hdr;
  915. u32 page_num;
  916. u32 port;
  917. struct data {
  918. u8 identifier;
  919. u8 identifier_ext;
  920. u8 connector;
  921. u8 transceiver[8];
  922. u8 rsvd0[3];
  923. u8 length_km;
  924. u8 length_hm;
  925. u8 length_om1;
  926. u8 length_om2;
  927. u8 length_cu;
  928. u8 length_cu_m;
  929. u8 vendor_name[16];
  930. u8 rsvd;
  931. u8 vendor_oui[3];
  932. u8 vendor_pn[16];
  933. u8 vendor_rev[4];
  934. } data;
  935. };
  936. /******************** Get FW Version *******************/
  937. struct be_cmd_req_get_fw_version {
  938. struct be_cmd_req_hdr hdr;
  939. u8 rsvd0[FW_VER_LEN];
  940. u8 rsvd1[FW_VER_LEN];
  941. } __packed;
  942. struct be_cmd_resp_get_fw_version {
  943. struct be_cmd_resp_hdr hdr;
  944. u8 firmware_version_string[FW_VER_LEN];
  945. u8 fw_on_flash_version_string[FW_VER_LEN];
  946. } __packed;
  947. /******************** Set Flow Contrl *******************/
  948. struct be_cmd_req_set_flow_control {
  949. struct be_cmd_req_hdr hdr;
  950. u16 tx_flow_control;
  951. u16 rx_flow_control;
  952. } __packed;
  953. /******************** Get Flow Contrl *******************/
  954. struct be_cmd_req_get_flow_control {
  955. struct be_cmd_req_hdr hdr;
  956. u32 rsvd;
  957. };
  958. struct be_cmd_resp_get_flow_control {
  959. struct be_cmd_resp_hdr hdr;
  960. u16 tx_flow_control;
  961. u16 rx_flow_control;
  962. } __packed;
  963. /******************** Modify EQ Delay *******************/
  964. struct be_cmd_req_modify_eq_delay {
  965. struct be_cmd_req_hdr hdr;
  966. u32 num_eq;
  967. struct {
  968. u32 eq_id;
  969. u32 phase;
  970. u32 delay_multiplier;
  971. } delay[8];
  972. } __packed;
  973. struct be_cmd_resp_modify_eq_delay {
  974. struct be_cmd_resp_hdr hdr;
  975. u32 rsvd0;
  976. } __packed;
  977. /******************** Get FW Config *******************/
  978. #define BE_FUNCTION_CAPS_RSS 0x2
  979. /* The HW can come up in either of the following multi-channel modes
  980. * based on the skew/IPL.
  981. */
  982. #define RDMA_ENABLED 0x4
  983. #define FLEX10_MODE 0x400
  984. #define VNIC_MODE 0x20000
  985. #define UMC_ENABLED 0x1000000
  986. struct be_cmd_req_query_fw_cfg {
  987. struct be_cmd_req_hdr hdr;
  988. u32 rsvd[31];
  989. };
  990. struct be_cmd_resp_query_fw_cfg {
  991. struct be_cmd_resp_hdr hdr;
  992. u32 be_config_number;
  993. u32 asic_revision;
  994. u32 phys_port;
  995. u32 function_mode;
  996. u32 rsvd[26];
  997. u32 function_caps;
  998. };
  999. /******************** RSS Config ****************************************/
  1000. /* RSS type Input parameters used to compute RX hash
  1001. * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
  1002. * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
  1003. * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
  1004. * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
  1005. * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
  1006. * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
  1007. *
  1008. * When multiple RSS types are enabled, HW picks the best hash policy
  1009. * based on the type of the received packet.
  1010. */
  1011. #define RSS_ENABLE_NONE 0x0
  1012. #define RSS_ENABLE_IPV4 0x1
  1013. #define RSS_ENABLE_TCP_IPV4 0x2
  1014. #define RSS_ENABLE_IPV6 0x4
  1015. #define RSS_ENABLE_TCP_IPV6 0x8
  1016. #define RSS_ENABLE_UDP_IPV4 0x10
  1017. #define RSS_ENABLE_UDP_IPV6 0x20
  1018. struct be_cmd_req_rss_config {
  1019. struct be_cmd_req_hdr hdr;
  1020. u32 if_id;
  1021. u16 enable_rss;
  1022. u16 cpu_table_size_log2;
  1023. u32 hash[10];
  1024. u8 cpu_table[128];
  1025. u8 flush;
  1026. u8 rsvd0[3];
  1027. };
  1028. /******************** Port Beacon ***************************/
  1029. #define BEACON_STATE_ENABLED 0x1
  1030. #define BEACON_STATE_DISABLED 0x0
  1031. struct be_cmd_req_enable_disable_beacon {
  1032. struct be_cmd_req_hdr hdr;
  1033. u8 port_num;
  1034. u8 beacon_state;
  1035. u8 beacon_duration;
  1036. u8 status_duration;
  1037. } __packed;
  1038. struct be_cmd_resp_enable_disable_beacon {
  1039. struct be_cmd_resp_hdr resp_hdr;
  1040. u32 rsvd0;
  1041. } __packed;
  1042. struct be_cmd_req_get_beacon_state {
  1043. struct be_cmd_req_hdr hdr;
  1044. u8 port_num;
  1045. u8 rsvd0;
  1046. u16 rsvd1;
  1047. } __packed;
  1048. struct be_cmd_resp_get_beacon_state {
  1049. struct be_cmd_resp_hdr resp_hdr;
  1050. u8 beacon_state;
  1051. u8 rsvd0[3];
  1052. } __packed;
  1053. /****************** Firmware Flash ******************/
  1054. struct flashrom_params {
  1055. u32 op_code;
  1056. u32 op_type;
  1057. u32 data_buf_size;
  1058. u32 offset;
  1059. };
  1060. struct be_cmd_write_flashrom {
  1061. struct be_cmd_req_hdr hdr;
  1062. struct flashrom_params params;
  1063. u8 data_buf[32768];
  1064. u8 rsvd[4];
  1065. } __packed;
  1066. /* cmd to read flash crc */
  1067. struct be_cmd_read_flash_crc {
  1068. struct be_cmd_req_hdr hdr;
  1069. struct flashrom_params params;
  1070. u8 crc[4];
  1071. u8 rsvd[4];
  1072. };
  1073. /**************** Lancer Firmware Flash ************/
  1074. struct amap_lancer_write_obj_context {
  1075. u8 write_length[24];
  1076. u8 reserved1[7];
  1077. u8 eof;
  1078. } __packed;
  1079. struct lancer_cmd_req_write_object {
  1080. struct be_cmd_req_hdr hdr;
  1081. u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
  1082. u32 write_offset;
  1083. u8 object_name[104];
  1084. u32 descriptor_count;
  1085. u32 buf_len;
  1086. u32 addr_low;
  1087. u32 addr_high;
  1088. };
  1089. #define LANCER_NO_RESET_NEEDED 0x00
  1090. #define LANCER_FW_RESET_NEEDED 0x02
  1091. struct lancer_cmd_resp_write_object {
  1092. u8 opcode;
  1093. u8 subsystem;
  1094. u8 rsvd1[2];
  1095. u8 status;
  1096. u8 additional_status;
  1097. u8 rsvd2[2];
  1098. u32 resp_len;
  1099. u32 actual_resp_len;
  1100. u32 actual_write_len;
  1101. u8 change_status;
  1102. u8 rsvd3[3];
  1103. };
  1104. /************************ Lancer Read FW info **************/
  1105. #define LANCER_READ_FILE_CHUNK (32*1024)
  1106. #define LANCER_READ_FILE_EOF_MASK 0x80000000
  1107. #define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
  1108. #define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
  1109. #define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
  1110. struct lancer_cmd_req_read_object {
  1111. struct be_cmd_req_hdr hdr;
  1112. u32 desired_read_len;
  1113. u32 read_offset;
  1114. u8 object_name[104];
  1115. u32 descriptor_count;
  1116. u32 buf_len;
  1117. u32 addr_low;
  1118. u32 addr_high;
  1119. };
  1120. struct lancer_cmd_resp_read_object {
  1121. u8 opcode;
  1122. u8 subsystem;
  1123. u8 rsvd1[2];
  1124. u8 status;
  1125. u8 additional_status;
  1126. u8 rsvd2[2];
  1127. u32 resp_len;
  1128. u32 actual_resp_len;
  1129. u32 actual_read_len;
  1130. u32 eof;
  1131. };
  1132. /************************ WOL *******************************/
  1133. struct be_cmd_req_acpi_wol_magic_config{
  1134. struct be_cmd_req_hdr hdr;
  1135. u32 rsvd0[145];
  1136. u8 magic_mac[6];
  1137. u8 rsvd2[2];
  1138. } __packed;
  1139. struct be_cmd_req_acpi_wol_magic_config_v1 {
  1140. struct be_cmd_req_hdr hdr;
  1141. u8 rsvd0[2];
  1142. u8 query_options;
  1143. u8 rsvd1[5];
  1144. u32 rsvd2[288];
  1145. u8 magic_mac[6];
  1146. u8 rsvd3[22];
  1147. } __packed;
  1148. struct be_cmd_resp_acpi_wol_magic_config_v1 {
  1149. struct be_cmd_resp_hdr hdr;
  1150. u8 rsvd0[2];
  1151. u8 wol_settings;
  1152. u8 rsvd1[5];
  1153. u32 rsvd2[295];
  1154. } __packed;
  1155. #define BE_GET_WOL_CAP 2
  1156. #define BE_WOL_CAP 0x1
  1157. #define BE_PME_D0_CAP 0x8
  1158. #define BE_PME_D1_CAP 0x10
  1159. #define BE_PME_D2_CAP 0x20
  1160. #define BE_PME_D3HOT_CAP 0x40
  1161. #define BE_PME_D3COLD_CAP 0x80
  1162. /********************** LoopBack test *********************/
  1163. struct be_cmd_req_loopback_test {
  1164. struct be_cmd_req_hdr hdr;
  1165. u32 loopback_type;
  1166. u32 num_pkts;
  1167. u64 pattern;
  1168. u32 src_port;
  1169. u32 dest_port;
  1170. u32 pkt_size;
  1171. };
  1172. struct be_cmd_resp_loopback_test {
  1173. struct be_cmd_resp_hdr resp_hdr;
  1174. u32 status;
  1175. u32 num_txfer;
  1176. u32 num_rx;
  1177. u32 miscomp_off;
  1178. u32 ticks_compl;
  1179. };
  1180. struct be_cmd_req_set_lmode {
  1181. struct be_cmd_req_hdr hdr;
  1182. u8 src_port;
  1183. u8 dest_port;
  1184. u8 loopback_type;
  1185. u8 loopback_state;
  1186. };
  1187. struct be_cmd_resp_set_lmode {
  1188. struct be_cmd_resp_hdr resp_hdr;
  1189. u8 rsvd0[4];
  1190. };
  1191. /********************** DDR DMA test *********************/
  1192. struct be_cmd_req_ddrdma_test {
  1193. struct be_cmd_req_hdr hdr;
  1194. u64 pattern;
  1195. u32 byte_count;
  1196. u32 rsvd0;
  1197. u8 snd_buff[4096];
  1198. u8 rsvd1[4096];
  1199. };
  1200. struct be_cmd_resp_ddrdma_test {
  1201. struct be_cmd_resp_hdr hdr;
  1202. u64 pattern;
  1203. u32 byte_cnt;
  1204. u32 snd_err;
  1205. u8 rsvd0[4096];
  1206. u8 rcv_buff[4096];
  1207. };
  1208. /*********************** SEEPROM Read ***********************/
  1209. #define BE_READ_SEEPROM_LEN 1024
  1210. struct be_cmd_req_seeprom_read {
  1211. struct be_cmd_req_hdr hdr;
  1212. u8 rsvd0[BE_READ_SEEPROM_LEN];
  1213. };
  1214. struct be_cmd_resp_seeprom_read {
  1215. struct be_cmd_req_hdr hdr;
  1216. u8 seeprom_data[BE_READ_SEEPROM_LEN];
  1217. };
  1218. enum {
  1219. PHY_TYPE_CX4_10GB = 0,
  1220. PHY_TYPE_XFP_10GB,
  1221. PHY_TYPE_SFP_1GB,
  1222. PHY_TYPE_SFP_PLUS_10GB,
  1223. PHY_TYPE_KR_10GB,
  1224. PHY_TYPE_KX4_10GB,
  1225. PHY_TYPE_BASET_10GB,
  1226. PHY_TYPE_BASET_1GB,
  1227. PHY_TYPE_BASEX_1GB,
  1228. PHY_TYPE_SGMII,
  1229. PHY_TYPE_DISABLED = 255
  1230. };
  1231. #define BE_SUPPORTED_SPEED_NONE 0
  1232. #define BE_SUPPORTED_SPEED_10MBPS 1
  1233. #define BE_SUPPORTED_SPEED_100MBPS 2
  1234. #define BE_SUPPORTED_SPEED_1GBPS 4
  1235. #define BE_SUPPORTED_SPEED_10GBPS 8
  1236. #define BE_AN_EN 0x2
  1237. #define BE_PAUSE_SYM_EN 0x80
  1238. /* MAC speed valid values */
  1239. #define SPEED_DEFAULT 0x0
  1240. #define SPEED_FORCED_10GB 0x1
  1241. #define SPEED_FORCED_1GB 0x2
  1242. #define SPEED_AUTONEG_10GB 0x3
  1243. #define SPEED_AUTONEG_1GB 0x4
  1244. #define SPEED_AUTONEG_100MB 0x5
  1245. #define SPEED_AUTONEG_10GB_1GB 0x6
  1246. #define SPEED_AUTONEG_10GB_1GB_100MB 0x7
  1247. #define SPEED_AUTONEG_1GB_100MB 0x8
  1248. #define SPEED_AUTONEG_10MB 0x9
  1249. #define SPEED_AUTONEG_1GB_100MB_10MB 0xa
  1250. #define SPEED_AUTONEG_100MB_10MB 0xb
  1251. #define SPEED_FORCED_100MB 0xc
  1252. #define SPEED_FORCED_10MB 0xd
  1253. struct be_cmd_req_get_phy_info {
  1254. struct be_cmd_req_hdr hdr;
  1255. u8 rsvd0[24];
  1256. };
  1257. struct be_phy_info {
  1258. u16 phy_type;
  1259. u16 interface_type;
  1260. u32 misc_params;
  1261. u16 ext_phy_details;
  1262. u16 rsvd;
  1263. u16 auto_speeds_supported;
  1264. u16 fixed_speeds_supported;
  1265. u32 future_use[2];
  1266. };
  1267. struct be_cmd_resp_get_phy_info {
  1268. struct be_cmd_req_hdr hdr;
  1269. struct be_phy_info phy_info;
  1270. };
  1271. /*********************** Set QOS ***********************/
  1272. #define BE_QOS_BITS_NIC 1
  1273. struct be_cmd_req_set_qos {
  1274. struct be_cmd_req_hdr hdr;
  1275. u32 valid_bits;
  1276. u32 max_bps_nic;
  1277. u32 rsvd[7];
  1278. };
  1279. struct be_cmd_resp_set_qos {
  1280. struct be_cmd_resp_hdr hdr;
  1281. u32 rsvd;
  1282. };
  1283. /*********************** Controller Attributes ***********************/
  1284. struct be_cmd_req_cntl_attribs {
  1285. struct be_cmd_req_hdr hdr;
  1286. };
  1287. struct be_cmd_resp_cntl_attribs {
  1288. struct be_cmd_resp_hdr hdr;
  1289. struct mgmt_controller_attrib attribs;
  1290. };
  1291. /*********************** Set driver function ***********************/
  1292. #define CAPABILITY_SW_TIMESTAMPS 2
  1293. #define CAPABILITY_BE3_NATIVE_ERX_API 4
  1294. struct be_cmd_req_set_func_cap {
  1295. struct be_cmd_req_hdr hdr;
  1296. u32 valid_cap_flags;
  1297. u32 cap_flags;
  1298. u8 rsvd[212];
  1299. };
  1300. struct be_cmd_resp_set_func_cap {
  1301. struct be_cmd_resp_hdr hdr;
  1302. u32 valid_cap_flags;
  1303. u32 cap_flags;
  1304. u8 rsvd[212];
  1305. };
  1306. /*********************** Function Privileges ***********************/
  1307. enum {
  1308. BE_PRIV_DEFAULT = 0x1,
  1309. BE_PRIV_LNKQUERY = 0x2,
  1310. BE_PRIV_LNKSTATS = 0x4,
  1311. BE_PRIV_LNKMGMT = 0x8,
  1312. BE_PRIV_LNKDIAG = 0x10,
  1313. BE_PRIV_UTILQUERY = 0x20,
  1314. BE_PRIV_FILTMGMT = 0x40,
  1315. BE_PRIV_IFACEMGMT = 0x80,
  1316. BE_PRIV_VHADM = 0x100,
  1317. BE_PRIV_DEVCFG = 0x200,
  1318. BE_PRIV_DEVSEC = 0x400
  1319. };
  1320. #define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
  1321. BE_PRIV_DEVSEC)
  1322. #define MIN_PRIVILEGES BE_PRIV_DEFAULT
  1323. struct be_cmd_priv_map {
  1324. u8 opcode;
  1325. u8 subsystem;
  1326. u32 priv_mask;
  1327. };
  1328. struct be_cmd_req_get_fn_privileges {
  1329. struct be_cmd_req_hdr hdr;
  1330. u32 rsvd;
  1331. };
  1332. struct be_cmd_resp_get_fn_privileges {
  1333. struct be_cmd_resp_hdr hdr;
  1334. u32 privilege_mask;
  1335. };
  1336. /******************** GET/SET_MACLIST **************************/
  1337. #define BE_MAX_MAC 64
  1338. struct be_cmd_req_get_mac_list {
  1339. struct be_cmd_req_hdr hdr;
  1340. u8 mac_type;
  1341. u8 perm_override;
  1342. u16 iface_id;
  1343. u32 mac_id;
  1344. u32 rsvd[3];
  1345. } __packed;
  1346. struct get_list_macaddr {
  1347. u16 mac_addr_size;
  1348. union {
  1349. u8 macaddr[6];
  1350. struct {
  1351. u8 rsvd[2];
  1352. u32 mac_id;
  1353. } __packed s_mac_id;
  1354. } __packed mac_addr_id;
  1355. } __packed;
  1356. struct be_cmd_resp_get_mac_list {
  1357. struct be_cmd_resp_hdr hdr;
  1358. struct get_list_macaddr fd_macaddr; /* Factory default mac */
  1359. struct get_list_macaddr macid_macaddr; /* soft mac */
  1360. u8 true_mac_count;
  1361. u8 pseudo_mac_count;
  1362. u8 mac_list_size;
  1363. u8 rsvd;
  1364. /* perm override mac */
  1365. struct get_list_macaddr macaddr_list[BE_MAX_MAC];
  1366. } __packed;
  1367. struct be_cmd_req_set_mac_list {
  1368. struct be_cmd_req_hdr hdr;
  1369. u8 mac_count;
  1370. u8 rsvd1;
  1371. u16 rsvd2;
  1372. struct macaddr mac[BE_MAX_MAC];
  1373. } __packed;
  1374. /*********************** HSW Config ***********************/
  1375. struct amap_set_hsw_context {
  1376. u8 interface_id[16];
  1377. u8 rsvd0[14];
  1378. u8 pvid_valid;
  1379. u8 rsvd1;
  1380. u8 rsvd2[16];
  1381. u8 pvid[16];
  1382. u8 rsvd3[32];
  1383. u8 rsvd4[32];
  1384. u8 rsvd5[32];
  1385. } __packed;
  1386. struct be_cmd_req_set_hsw_config {
  1387. struct be_cmd_req_hdr hdr;
  1388. u8 context[sizeof(struct amap_set_hsw_context) / 8];
  1389. } __packed;
  1390. struct be_cmd_resp_set_hsw_config {
  1391. struct be_cmd_resp_hdr hdr;
  1392. u32 rsvd;
  1393. };
  1394. struct amap_get_hsw_req_context {
  1395. u8 interface_id[16];
  1396. u8 rsvd0[14];
  1397. u8 pvid_valid;
  1398. u8 pport;
  1399. } __packed;
  1400. struct amap_get_hsw_resp_context {
  1401. u8 rsvd1[16];
  1402. u8 pvid[16];
  1403. u8 rsvd2[32];
  1404. u8 rsvd3[32];
  1405. u8 rsvd4[32];
  1406. } __packed;
  1407. struct be_cmd_req_get_hsw_config {
  1408. struct be_cmd_req_hdr hdr;
  1409. u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
  1410. } __packed;
  1411. struct be_cmd_resp_get_hsw_config {
  1412. struct be_cmd_resp_hdr hdr;
  1413. u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
  1414. u32 rsvd;
  1415. };
  1416. /******************* get port names ***************/
  1417. struct be_cmd_req_get_port_name {
  1418. struct be_cmd_req_hdr hdr;
  1419. u32 rsvd0;
  1420. };
  1421. struct be_cmd_resp_get_port_name {
  1422. struct be_cmd_req_hdr hdr;
  1423. u8 port_name[4];
  1424. };
  1425. /*************** HW Stats Get v1 **********************************/
  1426. #define BE_TXP_SW_SZ 48
  1427. struct be_port_rxf_stats_v1 {
  1428. u32 rsvd0[12];
  1429. u32 rx_crc_errors;
  1430. u32 rx_alignment_symbol_errors;
  1431. u32 rx_pause_frames;
  1432. u32 rx_priority_pause_frames;
  1433. u32 rx_control_frames;
  1434. u32 rx_in_range_errors;
  1435. u32 rx_out_range_errors;
  1436. u32 rx_frame_too_long;
  1437. u32 rx_address_mismatch_drops;
  1438. u32 rx_dropped_too_small;
  1439. u32 rx_dropped_too_short;
  1440. u32 rx_dropped_header_too_small;
  1441. u32 rx_dropped_tcp_length;
  1442. u32 rx_dropped_runt;
  1443. u32 rsvd1[10];
  1444. u32 rx_ip_checksum_errs;
  1445. u32 rx_tcp_checksum_errs;
  1446. u32 rx_udp_checksum_errs;
  1447. u32 rsvd2[7];
  1448. u32 rx_switched_unicast_packets;
  1449. u32 rx_switched_multicast_packets;
  1450. u32 rx_switched_broadcast_packets;
  1451. u32 rsvd3[3];
  1452. u32 tx_pauseframes;
  1453. u32 tx_priority_pauseframes;
  1454. u32 tx_controlframes;
  1455. u32 rsvd4[10];
  1456. u32 rxpp_fifo_overflow_drop;
  1457. u32 rx_input_fifo_overflow_drop;
  1458. u32 pmem_fifo_overflow_drop;
  1459. u32 jabber_events;
  1460. u32 rsvd5[3];
  1461. };
  1462. struct be_rxf_stats_v1 {
  1463. struct be_port_rxf_stats_v1 port[4];
  1464. u32 rsvd0[2];
  1465. u32 rx_drops_no_pbuf;
  1466. u32 rx_drops_no_txpb;
  1467. u32 rx_drops_no_erx_descr;
  1468. u32 rx_drops_no_tpre_descr;
  1469. u32 rsvd1[6];
  1470. u32 rx_drops_too_many_frags;
  1471. u32 rx_drops_invalid_ring;
  1472. u32 forwarded_packets;
  1473. u32 rx_drops_mtu;
  1474. u32 rsvd2[14];
  1475. };
  1476. struct be_erx_stats_v1 {
  1477. u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
  1478. u32 rsvd[4];
  1479. };
  1480. struct be_hw_stats_v1 {
  1481. struct be_rxf_stats_v1 rxf;
  1482. u32 rsvd0[BE_TXP_SW_SZ];
  1483. struct be_erx_stats_v1 erx;
  1484. struct be_pmem_stats pmem;
  1485. u32 rsvd1[18];
  1486. };
  1487. struct be_cmd_req_get_stats_v1 {
  1488. struct be_cmd_req_hdr hdr;
  1489. u8 rsvd[sizeof(struct be_hw_stats_v1)];
  1490. };
  1491. struct be_cmd_resp_get_stats_v1 {
  1492. struct be_cmd_resp_hdr hdr;
  1493. struct be_hw_stats_v1 hw_stats;
  1494. };
  1495. /************** get fat capabilites *******************/
  1496. #define MAX_MODULES 27
  1497. #define MAX_MODES 4
  1498. #define MODE_UART 0
  1499. #define FW_LOG_LEVEL_DEFAULT 48
  1500. #define FW_LOG_LEVEL_FATAL 64
  1501. struct ext_fat_mode {
  1502. u8 mode;
  1503. u8 rsvd0;
  1504. u16 port_mask;
  1505. u32 dbg_lvl;
  1506. u64 fun_mask;
  1507. } __packed;
  1508. struct ext_fat_modules {
  1509. u8 modules_str[32];
  1510. u32 modules_id;
  1511. u32 num_modes;
  1512. struct ext_fat_mode trace_lvl[MAX_MODES];
  1513. } __packed;
  1514. struct be_fat_conf_params {
  1515. u32 max_log_entries;
  1516. u32 log_entry_size;
  1517. u8 log_type;
  1518. u8 max_log_funs;
  1519. u8 max_log_ports;
  1520. u8 rsvd0;
  1521. u32 supp_modes;
  1522. u32 num_modules;
  1523. struct ext_fat_modules module[MAX_MODULES];
  1524. } __packed;
  1525. struct be_cmd_req_get_ext_fat_caps {
  1526. struct be_cmd_req_hdr hdr;
  1527. u32 parameter_type;
  1528. };
  1529. struct be_cmd_resp_get_ext_fat_caps {
  1530. struct be_cmd_resp_hdr hdr;
  1531. struct be_fat_conf_params get_params;
  1532. };
  1533. struct be_cmd_req_set_ext_fat_caps {
  1534. struct be_cmd_req_hdr hdr;
  1535. struct be_fat_conf_params set_params;
  1536. };
  1537. #define RESOURCE_DESC_SIZE 72
  1538. #define NIC_RESOURCE_DESC_TYPE_ID 0x41
  1539. #define MAX_RESOURCE_DESC 4
  1540. /* QOS unit number */
  1541. #define QUN 4
  1542. /* Immediate */
  1543. #define IMM 6
  1544. /* No save */
  1545. #define NOSV 7
  1546. struct be_nic_resource_desc {
  1547. u8 desc_type;
  1548. u8 desc_len;
  1549. u8 rsvd1;
  1550. u8 flags;
  1551. u8 vf_num;
  1552. u8 rsvd2;
  1553. u8 pf_num;
  1554. u8 rsvd3;
  1555. u16 unicast_mac_count;
  1556. u8 rsvd4[6];
  1557. u16 mcc_count;
  1558. u16 vlan_count;
  1559. u16 mcast_mac_count;
  1560. u16 txq_count;
  1561. u16 rq_count;
  1562. u16 rssq_count;
  1563. u16 lro_count;
  1564. u16 cq_count;
  1565. u16 toe_conn_count;
  1566. u16 eq_count;
  1567. u32 rsvd5;
  1568. u32 cap_flags;
  1569. u8 link_param;
  1570. u8 rsvd6[3];
  1571. u32 bw_min;
  1572. u32 bw_max;
  1573. u8 acpi_params;
  1574. u8 wol_param;
  1575. u16 rsvd7;
  1576. u32 rsvd8[3];
  1577. };
  1578. struct be_cmd_req_get_func_config {
  1579. struct be_cmd_req_hdr hdr;
  1580. };
  1581. struct be_cmd_resp_get_func_config {
  1582. struct be_cmd_req_hdr hdr;
  1583. u32 desc_count;
  1584. u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
  1585. };
  1586. #define ACTIVE_PROFILE_TYPE 0x2
  1587. struct be_cmd_req_get_profile_config {
  1588. struct be_cmd_req_hdr hdr;
  1589. u8 rsvd;
  1590. u8 type;
  1591. u16 rsvd1;
  1592. };
  1593. struct be_cmd_resp_get_profile_config {
  1594. struct be_cmd_req_hdr hdr;
  1595. u32 desc_count;
  1596. u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
  1597. };
  1598. struct be_cmd_req_set_profile_config {
  1599. struct be_cmd_req_hdr hdr;
  1600. u32 rsvd;
  1601. u32 desc_count;
  1602. struct be_nic_resource_desc nic_desc;
  1603. };
  1604. struct be_cmd_resp_set_profile_config {
  1605. struct be_cmd_req_hdr hdr;
  1606. };
  1607. struct be_cmd_enable_disable_vf {
  1608. struct be_cmd_req_hdr hdr;
  1609. u8 enable;
  1610. u8 rsvd[3];
  1611. };
  1612. static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
  1613. {
  1614. return flags & adapter->cmd_privileges ? true : false;
  1615. }
  1616. extern int be_pci_fnum_get(struct be_adapter *adapter);
  1617. extern int be_fw_wait_ready(struct be_adapter *adapter);
  1618. extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  1619. bool permanent, u32 if_handle, u32 pmac_id);
  1620. extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  1621. u32 if_id, u32 *pmac_id, u32 domain);
  1622. extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
  1623. int pmac_id, u32 domain);
  1624. extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
  1625. u32 en_flags, u32 *if_handle, u32 domain);
  1626. extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
  1627. u32 domain);
  1628. extern int be_cmd_eq_create(struct be_adapter *adapter,
  1629. struct be_queue_info *eq, int eq_delay);
  1630. extern int be_cmd_cq_create(struct be_adapter *adapter,
  1631. struct be_queue_info *cq, struct be_queue_info *eq,
  1632. bool no_delay, int num_cqe_dma_coalesce);
  1633. extern int be_cmd_mccq_create(struct be_adapter *adapter,
  1634. struct be_queue_info *mccq,
  1635. struct be_queue_info *cq);
  1636. extern int be_cmd_txq_create(struct be_adapter *adapter,
  1637. struct be_queue_info *txq,
  1638. struct be_queue_info *cq);
  1639. extern int be_cmd_rxq_create(struct be_adapter *adapter,
  1640. struct be_queue_info *rxq, u16 cq_id,
  1641. u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
  1642. extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1643. int type);
  1644. extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
  1645. struct be_queue_info *q);
  1646. extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1647. u8 *link_status, u32 dom);
  1648. extern int be_cmd_reset(struct be_adapter *adapter);
  1649. extern int be_cmd_get_stats(struct be_adapter *adapter,
  1650. struct be_dma_mem *nonemb_cmd);
  1651. extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1652. struct be_dma_mem *nonemb_cmd);
  1653. extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1654. char *fw_on_flash);
  1655. extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
  1656. extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
  1657. u16 *vtag_array, u32 num, bool untagged,
  1658. bool promiscuous);
  1659. extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
  1660. extern int be_cmd_set_flow_control(struct be_adapter *adapter,
  1661. u32 tx_fc, u32 rx_fc);
  1662. extern int be_cmd_get_flow_control(struct be_adapter *adapter,
  1663. u32 *tx_fc, u32 *rx_fc);
  1664. extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
  1665. u32 *port_num, u32 *function_mode, u32 *function_caps);
  1666. extern int be_cmd_reset_function(struct be_adapter *adapter);
  1667. extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1668. u16 table_size);
  1669. extern int be_process_mcc(struct be_adapter *adapter);
  1670. extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
  1671. u8 port_num, u8 beacon, u8 status, u8 state);
  1672. extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
  1673. u8 port_num, u32 *state);
  1674. extern int be_cmd_write_flashrom(struct be_adapter *adapter,
  1675. struct be_dma_mem *cmd, u32 flash_oper,
  1676. u32 flash_opcode, u32 buf_size);
  1677. extern int lancer_cmd_write_object(struct be_adapter *adapter,
  1678. struct be_dma_mem *cmd,
  1679. u32 data_size, u32 data_offset,
  1680. const char *obj_name,
  1681. u32 *data_written, u8 *change_status,
  1682. u8 *addn_status);
  1683. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1684. u32 data_size, u32 data_offset, const char *obj_name,
  1685. u32 *data_read, u32 *eof, u8 *addn_status);
  1686. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1687. int offset);
  1688. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1689. struct be_dma_mem *nonemb_cmd);
  1690. extern int be_cmd_fw_init(struct be_adapter *adapter);
  1691. extern int be_cmd_fw_clean(struct be_adapter *adapter);
  1692. extern void be_async_mcc_enable(struct be_adapter *adapter);
  1693. extern void be_async_mcc_disable(struct be_adapter *adapter);
  1694. extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1695. u32 loopback_type, u32 pkt_size,
  1696. u32 num_pkts, u64 pattern);
  1697. extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1698. u32 byte_cnt, struct be_dma_mem *cmd);
  1699. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1700. struct be_dma_mem *nonemb_cmd);
  1701. extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1702. u8 loopback_type, u8 enable);
  1703. extern int be_cmd_get_phy_info(struct be_adapter *adapter);
  1704. extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
  1705. extern void be_detect_error(struct be_adapter *adapter);
  1706. extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
  1707. extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
  1708. extern int be_cmd_req_native_mode(struct be_adapter *adapter);
  1709. extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
  1710. extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
  1711. extern int be_cmd_get_fn_privileges(struct be_adapter *adapter,
  1712. u32 *privilege, u32 domain);
  1713. extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1714. bool *pmac_id_active, u32 *pmac_id,
  1715. u8 domain);
  1716. extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1717. u8 mac_count, u32 domain);
  1718. extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  1719. u32 domain, u16 intf_id);
  1720. extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  1721. u32 domain, u16 intf_id);
  1722. extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
  1723. extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  1724. struct be_dma_mem *cmd);
  1725. extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  1726. struct be_dma_mem *cmd,
  1727. struct be_fat_conf_params *cfgs);
  1728. extern int lancer_wait_ready(struct be_adapter *adapter);
  1729. extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
  1730. extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
  1731. extern int be_cmd_get_func_config(struct be_adapter *adapter);
  1732. extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  1733. u8 domain);
  1734. extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  1735. u8 domain);
  1736. extern int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);