be_cmds.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. if (compl->flags != 0) {
  86. compl->flags = le32_to_cpu(compl->flags);
  87. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  88. return true;
  89. } else {
  90. return false;
  91. }
  92. }
  93. /* Need to reset the entire word that houses the valid bit */
  94. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  95. {
  96. compl->flags = 0;
  97. }
  98. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  99. {
  100. unsigned long addr;
  101. addr = tag1;
  102. addr = ((addr << 16) << 16) | tag0;
  103. return (void *)addr;
  104. }
  105. static int be_mcc_compl_process(struct be_adapter *adapter,
  106. struct be_mcc_compl *compl)
  107. {
  108. u16 compl_status, extd_status;
  109. struct be_cmd_resp_hdr *resp_hdr;
  110. u8 opcode = 0, subsystem = 0;
  111. /* Just swap the status to host endian; mcc tag is opaquely copied
  112. * from mcc_wrb */
  113. be_dws_le_to_cpu(compl, 4);
  114. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  115. CQE_STATUS_COMPL_MASK;
  116. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  117. if (resp_hdr) {
  118. opcode = resp_hdr->opcode;
  119. subsystem = resp_hdr->subsystem;
  120. }
  121. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  122. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  123. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  124. adapter->flash_status = compl_status;
  125. complete(&adapter->flash_compl);
  126. }
  127. if (compl_status == MCC_STATUS_SUCCESS) {
  128. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  129. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  130. (subsystem == CMD_SUBSYSTEM_ETH)) {
  131. be_parse_stats(adapter);
  132. adapter->stats_cmd_sent = false;
  133. }
  134. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  135. subsystem == CMD_SUBSYSTEM_COMMON) {
  136. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  137. (void *)resp_hdr;
  138. adapter->drv_stats.be_on_die_temperature =
  139. resp->on_die_temperature;
  140. }
  141. } else {
  142. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  143. adapter->be_get_temp_freq = 0;
  144. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  145. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  146. goto done;
  147. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  148. dev_warn(&adapter->pdev->dev,
  149. "VF is not privileged to issue opcode %d-%d\n",
  150. opcode, subsystem);
  151. } else {
  152. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  153. CQE_STATUS_EXTD_MASK;
  154. dev_err(&adapter->pdev->dev,
  155. "opcode %d-%d failed:status %d-%d\n",
  156. opcode, subsystem, compl_status, extd_status);
  157. }
  158. }
  159. done:
  160. return compl_status;
  161. }
  162. /* Link state evt is a string of bytes; no need for endian swapping */
  163. static void be_async_link_state_process(struct be_adapter *adapter,
  164. struct be_async_event_link_state *evt)
  165. {
  166. /* When link status changes, link speed must be re-queried from FW */
  167. adapter->phy.link_speed = -1;
  168. /* Ignore physical link event */
  169. if (lancer_chip(adapter) &&
  170. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  171. return;
  172. /* For the initial link status do not rely on the ASYNC event as
  173. * it may not be received in some cases.
  174. */
  175. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  176. be_link_status_update(adapter, evt->port_link_status);
  177. }
  178. /* Grp5 CoS Priority evt */
  179. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  180. struct be_async_event_grp5_cos_priority *evt)
  181. {
  182. if (evt->valid) {
  183. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  184. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  185. adapter->recommended_prio =
  186. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  187. }
  188. }
  189. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  190. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  191. struct be_async_event_grp5_qos_link_speed *evt)
  192. {
  193. if (adapter->phy.link_speed >= 0 &&
  194. evt->physical_port == adapter->port_num)
  195. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  196. }
  197. /*Grp5 PVID evt*/
  198. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  199. struct be_async_event_grp5_pvid_state *evt)
  200. {
  201. if (evt->enabled)
  202. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  203. else
  204. adapter->pvid = 0;
  205. }
  206. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  207. u32 trailer, struct be_mcc_compl *evt)
  208. {
  209. u8 event_type = 0;
  210. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  211. ASYNC_TRAILER_EVENT_TYPE_MASK;
  212. switch (event_type) {
  213. case ASYNC_EVENT_COS_PRIORITY:
  214. be_async_grp5_cos_priority_process(adapter,
  215. (struct be_async_event_grp5_cos_priority *)evt);
  216. break;
  217. case ASYNC_EVENT_QOS_SPEED:
  218. be_async_grp5_qos_speed_process(adapter,
  219. (struct be_async_event_grp5_qos_link_speed *)evt);
  220. break;
  221. case ASYNC_EVENT_PVID_STATE:
  222. be_async_grp5_pvid_state_process(adapter,
  223. (struct be_async_event_grp5_pvid_state *)evt);
  224. break;
  225. default:
  226. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  227. break;
  228. }
  229. }
  230. static inline bool is_link_state_evt(u32 trailer)
  231. {
  232. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  233. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  234. ASYNC_EVENT_CODE_LINK_STATE;
  235. }
  236. static inline bool is_grp5_evt(u32 trailer)
  237. {
  238. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  239. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  240. ASYNC_EVENT_CODE_GRP_5);
  241. }
  242. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  243. {
  244. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  245. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  246. if (be_mcc_compl_is_new(compl)) {
  247. queue_tail_inc(mcc_cq);
  248. return compl;
  249. }
  250. return NULL;
  251. }
  252. void be_async_mcc_enable(struct be_adapter *adapter)
  253. {
  254. spin_lock_bh(&adapter->mcc_cq_lock);
  255. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  256. adapter->mcc_obj.rearm_cq = true;
  257. spin_unlock_bh(&adapter->mcc_cq_lock);
  258. }
  259. void be_async_mcc_disable(struct be_adapter *adapter)
  260. {
  261. spin_lock_bh(&adapter->mcc_cq_lock);
  262. adapter->mcc_obj.rearm_cq = false;
  263. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  264. spin_unlock_bh(&adapter->mcc_cq_lock);
  265. }
  266. int be_process_mcc(struct be_adapter *adapter)
  267. {
  268. struct be_mcc_compl *compl;
  269. int num = 0, status = 0;
  270. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  271. spin_lock(&adapter->mcc_cq_lock);
  272. while ((compl = be_mcc_compl_get(adapter))) {
  273. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  274. /* Interpret flags as an async trailer */
  275. if (is_link_state_evt(compl->flags))
  276. be_async_link_state_process(adapter,
  277. (struct be_async_event_link_state *) compl);
  278. else if (is_grp5_evt(compl->flags))
  279. be_async_grp5_evt_process(adapter,
  280. compl->flags, compl);
  281. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  282. status = be_mcc_compl_process(adapter, compl);
  283. atomic_dec(&mcc_obj->q.used);
  284. }
  285. be_mcc_compl_use(compl);
  286. num++;
  287. }
  288. if (num)
  289. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  290. spin_unlock(&adapter->mcc_cq_lock);
  291. return status;
  292. }
  293. /* Wait till no more pending mcc requests are present */
  294. static int be_mcc_wait_compl(struct be_adapter *adapter)
  295. {
  296. #define mcc_timeout 120000 /* 12s timeout */
  297. int i, status = 0;
  298. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  299. for (i = 0; i < mcc_timeout; i++) {
  300. if (be_error(adapter))
  301. return -EIO;
  302. local_bh_disable();
  303. status = be_process_mcc(adapter);
  304. local_bh_enable();
  305. if (atomic_read(&mcc_obj->q.used) == 0)
  306. break;
  307. udelay(100);
  308. }
  309. if (i == mcc_timeout) {
  310. dev_err(&adapter->pdev->dev, "FW not responding\n");
  311. adapter->fw_timeout = true;
  312. return -EIO;
  313. }
  314. return status;
  315. }
  316. /* Notify MCC requests and wait for completion */
  317. static int be_mcc_notify_wait(struct be_adapter *adapter)
  318. {
  319. int status;
  320. struct be_mcc_wrb *wrb;
  321. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  322. u16 index = mcc_obj->q.head;
  323. struct be_cmd_resp_hdr *resp;
  324. index_dec(&index, mcc_obj->q.len);
  325. wrb = queue_index_node(&mcc_obj->q, index);
  326. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  327. be_mcc_notify(adapter);
  328. status = be_mcc_wait_compl(adapter);
  329. if (status == -EIO)
  330. goto out;
  331. status = resp->status;
  332. out:
  333. return status;
  334. }
  335. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  336. {
  337. int msecs = 0;
  338. u32 ready;
  339. do {
  340. if (be_error(adapter))
  341. return -EIO;
  342. ready = ioread32(db);
  343. if (ready == 0xffffffff)
  344. return -1;
  345. ready &= MPU_MAILBOX_DB_RDY_MASK;
  346. if (ready)
  347. break;
  348. if (msecs > 4000) {
  349. dev_err(&adapter->pdev->dev, "FW not responding\n");
  350. adapter->fw_timeout = true;
  351. be_detect_error(adapter);
  352. return -1;
  353. }
  354. msleep(1);
  355. msecs++;
  356. } while (true);
  357. return 0;
  358. }
  359. /*
  360. * Insert the mailbox address into the doorbell in two steps
  361. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  362. */
  363. static int be_mbox_notify_wait(struct be_adapter *adapter)
  364. {
  365. int status;
  366. u32 val = 0;
  367. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  368. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  369. struct be_mcc_mailbox *mbox = mbox_mem->va;
  370. struct be_mcc_compl *compl = &mbox->compl;
  371. /* wait for ready to be set */
  372. status = be_mbox_db_ready_wait(adapter, db);
  373. if (status != 0)
  374. return status;
  375. val |= MPU_MAILBOX_DB_HI_MASK;
  376. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  377. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  378. iowrite32(val, db);
  379. /* wait for ready to be set */
  380. status = be_mbox_db_ready_wait(adapter, db);
  381. if (status != 0)
  382. return status;
  383. val = 0;
  384. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  385. val |= (u32)(mbox_mem->dma >> 4) << 2;
  386. iowrite32(val, db);
  387. status = be_mbox_db_ready_wait(adapter, db);
  388. if (status != 0)
  389. return status;
  390. /* A cq entry has been made now */
  391. if (be_mcc_compl_is_new(compl)) {
  392. status = be_mcc_compl_process(adapter, &mbox->compl);
  393. be_mcc_compl_use(compl);
  394. if (status)
  395. return status;
  396. } else {
  397. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  398. return -1;
  399. }
  400. return 0;
  401. }
  402. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  403. {
  404. u32 sem;
  405. u32 reg = skyhawk_chip(adapter) ? SLIPORT_SEMAPHORE_OFFSET_SH :
  406. SLIPORT_SEMAPHORE_OFFSET_BE;
  407. pci_read_config_dword(adapter->pdev, reg, &sem);
  408. *stage = sem & POST_STAGE_MASK;
  409. if ((sem >> POST_ERR_SHIFT) & POST_ERR_MASK)
  410. return -1;
  411. else
  412. return 0;
  413. }
  414. int lancer_wait_ready(struct be_adapter *adapter)
  415. {
  416. #define SLIPORT_READY_TIMEOUT 30
  417. u32 sliport_status;
  418. int status = 0, i;
  419. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  420. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  421. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  422. break;
  423. msleep(1000);
  424. }
  425. if (i == SLIPORT_READY_TIMEOUT)
  426. status = -1;
  427. return status;
  428. }
  429. static bool lancer_provisioning_error(struct be_adapter *adapter)
  430. {
  431. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  432. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  433. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  434. sliport_err1 = ioread32(adapter->db +
  435. SLIPORT_ERROR1_OFFSET);
  436. sliport_err2 = ioread32(adapter->db +
  437. SLIPORT_ERROR2_OFFSET);
  438. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  439. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  440. return true;
  441. }
  442. return false;
  443. }
  444. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  445. {
  446. int status;
  447. u32 sliport_status, err, reset_needed;
  448. bool resource_error;
  449. resource_error = lancer_provisioning_error(adapter);
  450. if (resource_error)
  451. return -1;
  452. status = lancer_wait_ready(adapter);
  453. if (!status) {
  454. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  455. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  456. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  457. if (err && reset_needed) {
  458. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  459. adapter->db + SLIPORT_CONTROL_OFFSET);
  460. /* check adapter has corrected the error */
  461. status = lancer_wait_ready(adapter);
  462. sliport_status = ioread32(adapter->db +
  463. SLIPORT_STATUS_OFFSET);
  464. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  465. SLIPORT_STATUS_RN_MASK);
  466. if (status || sliport_status)
  467. status = -1;
  468. } else if (err || reset_needed) {
  469. status = -1;
  470. }
  471. }
  472. /* Stop error recovery if error is not recoverable.
  473. * No resource error is temporary errors and will go away
  474. * when PF provisions resources.
  475. */
  476. resource_error = lancer_provisioning_error(adapter);
  477. if (status == -1 && !resource_error)
  478. adapter->eeh_error = true;
  479. return status;
  480. }
  481. int be_fw_wait_ready(struct be_adapter *adapter)
  482. {
  483. u16 stage;
  484. int status, timeout = 0;
  485. struct device *dev = &adapter->pdev->dev;
  486. if (lancer_chip(adapter)) {
  487. status = lancer_wait_ready(adapter);
  488. return status;
  489. }
  490. do {
  491. status = be_POST_stage_get(adapter, &stage);
  492. if (status) {
  493. dev_err(dev, "POST error; stage=0x%x\n", stage);
  494. return -1;
  495. } else if (stage != POST_STAGE_ARMFW_RDY) {
  496. if (msleep_interruptible(2000)) {
  497. dev_err(dev, "Waiting for POST aborted\n");
  498. return -EINTR;
  499. }
  500. timeout += 2;
  501. } else {
  502. return 0;
  503. }
  504. } while (timeout < 60);
  505. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  506. return -1;
  507. }
  508. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  509. {
  510. return &wrb->payload.sgl[0];
  511. }
  512. /* Don't touch the hdr after it's prepared */
  513. /* mem will be NULL for embedded commands */
  514. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  515. u8 subsystem, u8 opcode, int cmd_len,
  516. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  517. {
  518. struct be_sge *sge;
  519. unsigned long addr = (unsigned long)req_hdr;
  520. u64 req_addr = addr;
  521. req_hdr->opcode = opcode;
  522. req_hdr->subsystem = subsystem;
  523. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  524. req_hdr->version = 0;
  525. wrb->tag0 = req_addr & 0xFFFFFFFF;
  526. wrb->tag1 = upper_32_bits(req_addr);
  527. wrb->payload_length = cmd_len;
  528. if (mem) {
  529. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  530. MCC_WRB_SGE_CNT_SHIFT;
  531. sge = nonembedded_sgl(wrb);
  532. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  533. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  534. sge->len = cpu_to_le32(mem->size);
  535. } else
  536. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  537. be_dws_cpu_to_le(wrb, 8);
  538. }
  539. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  540. struct be_dma_mem *mem)
  541. {
  542. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  543. u64 dma = (u64)mem->dma;
  544. for (i = 0; i < buf_pages; i++) {
  545. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  546. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  547. dma += PAGE_SIZE_4K;
  548. }
  549. }
  550. /* Converts interrupt delay in microseconds to multiplier value */
  551. static u32 eq_delay_to_mult(u32 usec_delay)
  552. {
  553. #define MAX_INTR_RATE 651042
  554. const u32 round = 10;
  555. u32 multiplier;
  556. if (usec_delay == 0)
  557. multiplier = 0;
  558. else {
  559. u32 interrupt_rate = 1000000 / usec_delay;
  560. /* Max delay, corresponding to the lowest interrupt rate */
  561. if (interrupt_rate == 0)
  562. multiplier = 1023;
  563. else {
  564. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  565. multiplier /= interrupt_rate;
  566. /* Round the multiplier to the closest value.*/
  567. multiplier = (multiplier + round/2) / round;
  568. multiplier = min(multiplier, (u32)1023);
  569. }
  570. }
  571. return multiplier;
  572. }
  573. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  574. {
  575. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  576. struct be_mcc_wrb *wrb
  577. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  578. memset(wrb, 0, sizeof(*wrb));
  579. return wrb;
  580. }
  581. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  582. {
  583. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  584. struct be_mcc_wrb *wrb;
  585. if (!mccq->created)
  586. return NULL;
  587. if (atomic_read(&mccq->used) >= mccq->len) {
  588. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  589. return NULL;
  590. }
  591. wrb = queue_head_node(mccq);
  592. queue_head_inc(mccq);
  593. atomic_inc(&mccq->used);
  594. memset(wrb, 0, sizeof(*wrb));
  595. return wrb;
  596. }
  597. /* Tell fw we're about to start firing cmds by writing a
  598. * special pattern across the wrb hdr; uses mbox
  599. */
  600. int be_cmd_fw_init(struct be_adapter *adapter)
  601. {
  602. u8 *wrb;
  603. int status;
  604. if (lancer_chip(adapter))
  605. return 0;
  606. if (mutex_lock_interruptible(&adapter->mbox_lock))
  607. return -1;
  608. wrb = (u8 *)wrb_from_mbox(adapter);
  609. *wrb++ = 0xFF;
  610. *wrb++ = 0x12;
  611. *wrb++ = 0x34;
  612. *wrb++ = 0xFF;
  613. *wrb++ = 0xFF;
  614. *wrb++ = 0x56;
  615. *wrb++ = 0x78;
  616. *wrb = 0xFF;
  617. status = be_mbox_notify_wait(adapter);
  618. mutex_unlock(&adapter->mbox_lock);
  619. return status;
  620. }
  621. /* Tell fw we're done with firing cmds by writing a
  622. * special pattern across the wrb hdr; uses mbox
  623. */
  624. int be_cmd_fw_clean(struct be_adapter *adapter)
  625. {
  626. u8 *wrb;
  627. int status;
  628. if (lancer_chip(adapter))
  629. return 0;
  630. if (mutex_lock_interruptible(&adapter->mbox_lock))
  631. return -1;
  632. wrb = (u8 *)wrb_from_mbox(adapter);
  633. *wrb++ = 0xFF;
  634. *wrb++ = 0xAA;
  635. *wrb++ = 0xBB;
  636. *wrb++ = 0xFF;
  637. *wrb++ = 0xFF;
  638. *wrb++ = 0xCC;
  639. *wrb++ = 0xDD;
  640. *wrb = 0xFF;
  641. status = be_mbox_notify_wait(adapter);
  642. mutex_unlock(&adapter->mbox_lock);
  643. return status;
  644. }
  645. int be_cmd_eq_create(struct be_adapter *adapter,
  646. struct be_queue_info *eq, int eq_delay)
  647. {
  648. struct be_mcc_wrb *wrb;
  649. struct be_cmd_req_eq_create *req;
  650. struct be_dma_mem *q_mem = &eq->dma_mem;
  651. int status;
  652. if (mutex_lock_interruptible(&adapter->mbox_lock))
  653. return -1;
  654. wrb = wrb_from_mbox(adapter);
  655. req = embedded_payload(wrb);
  656. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  657. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  658. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  659. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  660. /* 4byte eqe*/
  661. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  662. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  663. __ilog2_u32(eq->len/256));
  664. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  665. eq_delay_to_mult(eq_delay));
  666. be_dws_cpu_to_le(req->context, sizeof(req->context));
  667. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  668. status = be_mbox_notify_wait(adapter);
  669. if (!status) {
  670. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  671. eq->id = le16_to_cpu(resp->eq_id);
  672. eq->created = true;
  673. }
  674. mutex_unlock(&adapter->mbox_lock);
  675. return status;
  676. }
  677. /* Use MCC */
  678. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  679. bool permanent, u32 if_handle, u32 pmac_id)
  680. {
  681. struct be_mcc_wrb *wrb;
  682. struct be_cmd_req_mac_query *req;
  683. int status;
  684. spin_lock_bh(&adapter->mcc_lock);
  685. wrb = wrb_from_mccq(adapter);
  686. if (!wrb) {
  687. status = -EBUSY;
  688. goto err;
  689. }
  690. req = embedded_payload(wrb);
  691. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  692. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  693. req->type = MAC_ADDRESS_TYPE_NETWORK;
  694. if (permanent) {
  695. req->permanent = 1;
  696. } else {
  697. req->if_id = cpu_to_le16((u16) if_handle);
  698. req->pmac_id = cpu_to_le32(pmac_id);
  699. req->permanent = 0;
  700. }
  701. status = be_mcc_notify_wait(adapter);
  702. if (!status) {
  703. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  704. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  705. }
  706. err:
  707. spin_unlock_bh(&adapter->mcc_lock);
  708. return status;
  709. }
  710. /* Uses synchronous MCCQ */
  711. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  712. u32 if_id, u32 *pmac_id, u32 domain)
  713. {
  714. struct be_mcc_wrb *wrb;
  715. struct be_cmd_req_pmac_add *req;
  716. int status;
  717. spin_lock_bh(&adapter->mcc_lock);
  718. wrb = wrb_from_mccq(adapter);
  719. if (!wrb) {
  720. status = -EBUSY;
  721. goto err;
  722. }
  723. req = embedded_payload(wrb);
  724. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  725. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  726. req->hdr.domain = domain;
  727. req->if_id = cpu_to_le32(if_id);
  728. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  729. status = be_mcc_notify_wait(adapter);
  730. if (!status) {
  731. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  732. *pmac_id = le32_to_cpu(resp->pmac_id);
  733. }
  734. err:
  735. spin_unlock_bh(&adapter->mcc_lock);
  736. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  737. status = -EPERM;
  738. return status;
  739. }
  740. /* Uses synchronous MCCQ */
  741. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  742. {
  743. struct be_mcc_wrb *wrb;
  744. struct be_cmd_req_pmac_del *req;
  745. int status;
  746. if (pmac_id == -1)
  747. return 0;
  748. spin_lock_bh(&adapter->mcc_lock);
  749. wrb = wrb_from_mccq(adapter);
  750. if (!wrb) {
  751. status = -EBUSY;
  752. goto err;
  753. }
  754. req = embedded_payload(wrb);
  755. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  756. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  757. req->hdr.domain = dom;
  758. req->if_id = cpu_to_le32(if_id);
  759. req->pmac_id = cpu_to_le32(pmac_id);
  760. status = be_mcc_notify_wait(adapter);
  761. err:
  762. spin_unlock_bh(&adapter->mcc_lock);
  763. return status;
  764. }
  765. /* Uses Mbox */
  766. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  767. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  768. {
  769. struct be_mcc_wrb *wrb;
  770. struct be_cmd_req_cq_create *req;
  771. struct be_dma_mem *q_mem = &cq->dma_mem;
  772. void *ctxt;
  773. int status;
  774. if (mutex_lock_interruptible(&adapter->mbox_lock))
  775. return -1;
  776. wrb = wrb_from_mbox(adapter);
  777. req = embedded_payload(wrb);
  778. ctxt = &req->context;
  779. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  780. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  781. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  782. if (lancer_chip(adapter)) {
  783. req->hdr.version = 2;
  784. req->page_size = 1; /* 1 for 4K */
  785. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  786. no_delay);
  787. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  788. __ilog2_u32(cq->len/256));
  789. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  790. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  791. ctxt, 1);
  792. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  793. ctxt, eq->id);
  794. } else {
  795. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  796. coalesce_wm);
  797. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  798. ctxt, no_delay);
  799. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  800. __ilog2_u32(cq->len/256));
  801. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  802. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  803. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  804. }
  805. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  806. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  807. status = be_mbox_notify_wait(adapter);
  808. if (!status) {
  809. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  810. cq->id = le16_to_cpu(resp->cq_id);
  811. cq->created = true;
  812. }
  813. mutex_unlock(&adapter->mbox_lock);
  814. return status;
  815. }
  816. static u32 be_encoded_q_len(int q_len)
  817. {
  818. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  819. if (len_encoded == 16)
  820. len_encoded = 0;
  821. return len_encoded;
  822. }
  823. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  824. struct be_queue_info *mccq,
  825. struct be_queue_info *cq)
  826. {
  827. struct be_mcc_wrb *wrb;
  828. struct be_cmd_req_mcc_ext_create *req;
  829. struct be_dma_mem *q_mem = &mccq->dma_mem;
  830. void *ctxt;
  831. int status;
  832. if (mutex_lock_interruptible(&adapter->mbox_lock))
  833. return -1;
  834. wrb = wrb_from_mbox(adapter);
  835. req = embedded_payload(wrb);
  836. ctxt = &req->context;
  837. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  838. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  839. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  840. if (lancer_chip(adapter)) {
  841. req->hdr.version = 1;
  842. req->cq_id = cpu_to_le16(cq->id);
  843. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  844. be_encoded_q_len(mccq->len));
  845. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  846. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  847. ctxt, cq->id);
  848. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  849. ctxt, 1);
  850. } else {
  851. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  852. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  853. be_encoded_q_len(mccq->len));
  854. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  855. }
  856. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  857. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  858. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  859. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  860. status = be_mbox_notify_wait(adapter);
  861. if (!status) {
  862. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  863. mccq->id = le16_to_cpu(resp->id);
  864. mccq->created = true;
  865. }
  866. mutex_unlock(&adapter->mbox_lock);
  867. return status;
  868. }
  869. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  870. struct be_queue_info *mccq,
  871. struct be_queue_info *cq)
  872. {
  873. struct be_mcc_wrb *wrb;
  874. struct be_cmd_req_mcc_create *req;
  875. struct be_dma_mem *q_mem = &mccq->dma_mem;
  876. void *ctxt;
  877. int status;
  878. if (mutex_lock_interruptible(&adapter->mbox_lock))
  879. return -1;
  880. wrb = wrb_from_mbox(adapter);
  881. req = embedded_payload(wrb);
  882. ctxt = &req->context;
  883. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  884. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  885. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  886. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  887. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  888. be_encoded_q_len(mccq->len));
  889. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  890. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  891. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  892. status = be_mbox_notify_wait(adapter);
  893. if (!status) {
  894. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  895. mccq->id = le16_to_cpu(resp->id);
  896. mccq->created = true;
  897. }
  898. mutex_unlock(&adapter->mbox_lock);
  899. return status;
  900. }
  901. int be_cmd_mccq_create(struct be_adapter *adapter,
  902. struct be_queue_info *mccq,
  903. struct be_queue_info *cq)
  904. {
  905. int status;
  906. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  907. if (status && !lancer_chip(adapter)) {
  908. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  909. "or newer to avoid conflicting priorities between NIC "
  910. "and FCoE traffic");
  911. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  912. }
  913. return status;
  914. }
  915. int be_cmd_txq_create(struct be_adapter *adapter,
  916. struct be_queue_info *txq,
  917. struct be_queue_info *cq)
  918. {
  919. struct be_mcc_wrb *wrb;
  920. struct be_cmd_req_eth_tx_create *req;
  921. struct be_dma_mem *q_mem = &txq->dma_mem;
  922. void *ctxt;
  923. int status;
  924. spin_lock_bh(&adapter->mcc_lock);
  925. wrb = wrb_from_mccq(adapter);
  926. if (!wrb) {
  927. status = -EBUSY;
  928. goto err;
  929. }
  930. req = embedded_payload(wrb);
  931. ctxt = &req->context;
  932. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  933. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  934. if (lancer_chip(adapter)) {
  935. req->hdr.version = 1;
  936. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  937. adapter->if_handle);
  938. }
  939. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  940. req->ulp_num = BE_ULP1_NUM;
  941. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  942. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  943. be_encoded_q_len(txq->len));
  944. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  945. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  946. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  947. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  948. status = be_mcc_notify_wait(adapter);
  949. if (!status) {
  950. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  951. txq->id = le16_to_cpu(resp->cid);
  952. txq->created = true;
  953. }
  954. err:
  955. spin_unlock_bh(&adapter->mcc_lock);
  956. return status;
  957. }
  958. /* Uses MCC */
  959. int be_cmd_rxq_create(struct be_adapter *adapter,
  960. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  961. u32 if_id, u32 rss, u8 *rss_id)
  962. {
  963. struct be_mcc_wrb *wrb;
  964. struct be_cmd_req_eth_rx_create *req;
  965. struct be_dma_mem *q_mem = &rxq->dma_mem;
  966. int status;
  967. spin_lock_bh(&adapter->mcc_lock);
  968. wrb = wrb_from_mccq(adapter);
  969. if (!wrb) {
  970. status = -EBUSY;
  971. goto err;
  972. }
  973. req = embedded_payload(wrb);
  974. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  975. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  976. req->cq_id = cpu_to_le16(cq_id);
  977. req->frag_size = fls(frag_size) - 1;
  978. req->num_pages = 2;
  979. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  980. req->interface_id = cpu_to_le32(if_id);
  981. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  982. req->rss_queue = cpu_to_le32(rss);
  983. status = be_mcc_notify_wait(adapter);
  984. if (!status) {
  985. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  986. rxq->id = le16_to_cpu(resp->id);
  987. rxq->created = true;
  988. *rss_id = resp->rss_id;
  989. }
  990. err:
  991. spin_unlock_bh(&adapter->mcc_lock);
  992. return status;
  993. }
  994. /* Generic destroyer function for all types of queues
  995. * Uses Mbox
  996. */
  997. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  998. int queue_type)
  999. {
  1000. struct be_mcc_wrb *wrb;
  1001. struct be_cmd_req_q_destroy *req;
  1002. u8 subsys = 0, opcode = 0;
  1003. int status;
  1004. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1005. return -1;
  1006. wrb = wrb_from_mbox(adapter);
  1007. req = embedded_payload(wrb);
  1008. switch (queue_type) {
  1009. case QTYPE_EQ:
  1010. subsys = CMD_SUBSYSTEM_COMMON;
  1011. opcode = OPCODE_COMMON_EQ_DESTROY;
  1012. break;
  1013. case QTYPE_CQ:
  1014. subsys = CMD_SUBSYSTEM_COMMON;
  1015. opcode = OPCODE_COMMON_CQ_DESTROY;
  1016. break;
  1017. case QTYPE_TXQ:
  1018. subsys = CMD_SUBSYSTEM_ETH;
  1019. opcode = OPCODE_ETH_TX_DESTROY;
  1020. break;
  1021. case QTYPE_RXQ:
  1022. subsys = CMD_SUBSYSTEM_ETH;
  1023. opcode = OPCODE_ETH_RX_DESTROY;
  1024. break;
  1025. case QTYPE_MCCQ:
  1026. subsys = CMD_SUBSYSTEM_COMMON;
  1027. opcode = OPCODE_COMMON_MCC_DESTROY;
  1028. break;
  1029. default:
  1030. BUG();
  1031. }
  1032. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1033. NULL);
  1034. req->id = cpu_to_le16(q->id);
  1035. status = be_mbox_notify_wait(adapter);
  1036. q->created = false;
  1037. mutex_unlock(&adapter->mbox_lock);
  1038. return status;
  1039. }
  1040. /* Uses MCC */
  1041. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1042. {
  1043. struct be_mcc_wrb *wrb;
  1044. struct be_cmd_req_q_destroy *req;
  1045. int status;
  1046. spin_lock_bh(&adapter->mcc_lock);
  1047. wrb = wrb_from_mccq(adapter);
  1048. if (!wrb) {
  1049. status = -EBUSY;
  1050. goto err;
  1051. }
  1052. req = embedded_payload(wrb);
  1053. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1054. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1055. req->id = cpu_to_le16(q->id);
  1056. status = be_mcc_notify_wait(adapter);
  1057. q->created = false;
  1058. err:
  1059. spin_unlock_bh(&adapter->mcc_lock);
  1060. return status;
  1061. }
  1062. /* Create an rx filtering policy configuration on an i/f
  1063. * Uses MCCQ
  1064. */
  1065. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1066. u32 *if_handle, u32 domain)
  1067. {
  1068. struct be_mcc_wrb *wrb;
  1069. struct be_cmd_req_if_create *req;
  1070. int status;
  1071. spin_lock_bh(&adapter->mcc_lock);
  1072. wrb = wrb_from_mccq(adapter);
  1073. if (!wrb) {
  1074. status = -EBUSY;
  1075. goto err;
  1076. }
  1077. req = embedded_payload(wrb);
  1078. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1079. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1080. req->hdr.domain = domain;
  1081. req->capability_flags = cpu_to_le32(cap_flags);
  1082. req->enable_flags = cpu_to_le32(en_flags);
  1083. req->pmac_invalid = true;
  1084. status = be_mcc_notify_wait(adapter);
  1085. if (!status) {
  1086. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1087. *if_handle = le32_to_cpu(resp->interface_id);
  1088. }
  1089. err:
  1090. spin_unlock_bh(&adapter->mcc_lock);
  1091. return status;
  1092. }
  1093. /* Uses MCCQ */
  1094. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1095. {
  1096. struct be_mcc_wrb *wrb;
  1097. struct be_cmd_req_if_destroy *req;
  1098. int status;
  1099. if (interface_id == -1)
  1100. return 0;
  1101. spin_lock_bh(&adapter->mcc_lock);
  1102. wrb = wrb_from_mccq(adapter);
  1103. if (!wrb) {
  1104. status = -EBUSY;
  1105. goto err;
  1106. }
  1107. req = embedded_payload(wrb);
  1108. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1109. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1110. req->hdr.domain = domain;
  1111. req->interface_id = cpu_to_le32(interface_id);
  1112. status = be_mcc_notify_wait(adapter);
  1113. err:
  1114. spin_unlock_bh(&adapter->mcc_lock);
  1115. return status;
  1116. }
  1117. /* Get stats is a non embedded command: the request is not embedded inside
  1118. * WRB but is a separate dma memory block
  1119. * Uses asynchronous MCC
  1120. */
  1121. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1122. {
  1123. struct be_mcc_wrb *wrb;
  1124. struct be_cmd_req_hdr *hdr;
  1125. int status = 0;
  1126. spin_lock_bh(&adapter->mcc_lock);
  1127. wrb = wrb_from_mccq(adapter);
  1128. if (!wrb) {
  1129. status = -EBUSY;
  1130. goto err;
  1131. }
  1132. hdr = nonemb_cmd->va;
  1133. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1134. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1135. /* version 1 of the cmd is not supported only by BE2 */
  1136. if (!BE2_chip(adapter))
  1137. hdr->version = 1;
  1138. be_mcc_notify(adapter);
  1139. adapter->stats_cmd_sent = true;
  1140. err:
  1141. spin_unlock_bh(&adapter->mcc_lock);
  1142. return status;
  1143. }
  1144. /* Lancer Stats */
  1145. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1146. struct be_dma_mem *nonemb_cmd)
  1147. {
  1148. struct be_mcc_wrb *wrb;
  1149. struct lancer_cmd_req_pport_stats *req;
  1150. int status = 0;
  1151. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1152. CMD_SUBSYSTEM_ETH))
  1153. return -EPERM;
  1154. spin_lock_bh(&adapter->mcc_lock);
  1155. wrb = wrb_from_mccq(adapter);
  1156. if (!wrb) {
  1157. status = -EBUSY;
  1158. goto err;
  1159. }
  1160. req = nonemb_cmd->va;
  1161. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1162. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1163. nonemb_cmd);
  1164. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1165. req->cmd_params.params.reset_stats = 0;
  1166. be_mcc_notify(adapter);
  1167. adapter->stats_cmd_sent = true;
  1168. err:
  1169. spin_unlock_bh(&adapter->mcc_lock);
  1170. return status;
  1171. }
  1172. static int be_mac_to_link_speed(int mac_speed)
  1173. {
  1174. switch (mac_speed) {
  1175. case PHY_LINK_SPEED_ZERO:
  1176. return 0;
  1177. case PHY_LINK_SPEED_10MBPS:
  1178. return 10;
  1179. case PHY_LINK_SPEED_100MBPS:
  1180. return 100;
  1181. case PHY_LINK_SPEED_1GBPS:
  1182. return 1000;
  1183. case PHY_LINK_SPEED_10GBPS:
  1184. return 10000;
  1185. }
  1186. return 0;
  1187. }
  1188. /* Uses synchronous mcc
  1189. * Returns link_speed in Mbps
  1190. */
  1191. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1192. u8 *link_status, u32 dom)
  1193. {
  1194. struct be_mcc_wrb *wrb;
  1195. struct be_cmd_req_link_status *req;
  1196. int status;
  1197. spin_lock_bh(&adapter->mcc_lock);
  1198. if (link_status)
  1199. *link_status = LINK_DOWN;
  1200. wrb = wrb_from_mccq(adapter);
  1201. if (!wrb) {
  1202. status = -EBUSY;
  1203. goto err;
  1204. }
  1205. req = embedded_payload(wrb);
  1206. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1207. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1208. /* version 1 of the cmd is not supported only by BE2 */
  1209. if (!BE2_chip(adapter))
  1210. req->hdr.version = 1;
  1211. req->hdr.domain = dom;
  1212. status = be_mcc_notify_wait(adapter);
  1213. if (!status) {
  1214. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1215. if (link_speed) {
  1216. *link_speed = resp->link_speed ?
  1217. le16_to_cpu(resp->link_speed) * 10 :
  1218. be_mac_to_link_speed(resp->mac_speed);
  1219. if (!resp->logical_link_status)
  1220. *link_speed = 0;
  1221. }
  1222. if (link_status)
  1223. *link_status = resp->logical_link_status;
  1224. }
  1225. err:
  1226. spin_unlock_bh(&adapter->mcc_lock);
  1227. return status;
  1228. }
  1229. /* Uses synchronous mcc */
  1230. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1231. {
  1232. struct be_mcc_wrb *wrb;
  1233. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1234. int status;
  1235. spin_lock_bh(&adapter->mcc_lock);
  1236. wrb = wrb_from_mccq(adapter);
  1237. if (!wrb) {
  1238. status = -EBUSY;
  1239. goto err;
  1240. }
  1241. req = embedded_payload(wrb);
  1242. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1243. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1244. wrb, NULL);
  1245. be_mcc_notify(adapter);
  1246. err:
  1247. spin_unlock_bh(&adapter->mcc_lock);
  1248. return status;
  1249. }
  1250. /* Uses synchronous mcc */
  1251. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1252. {
  1253. struct be_mcc_wrb *wrb;
  1254. struct be_cmd_req_get_fat *req;
  1255. int status;
  1256. spin_lock_bh(&adapter->mcc_lock);
  1257. wrb = wrb_from_mccq(adapter);
  1258. if (!wrb) {
  1259. status = -EBUSY;
  1260. goto err;
  1261. }
  1262. req = embedded_payload(wrb);
  1263. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1264. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1265. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1266. status = be_mcc_notify_wait(adapter);
  1267. if (!status) {
  1268. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1269. if (log_size && resp->log_size)
  1270. *log_size = le32_to_cpu(resp->log_size) -
  1271. sizeof(u32);
  1272. }
  1273. err:
  1274. spin_unlock_bh(&adapter->mcc_lock);
  1275. return status;
  1276. }
  1277. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1278. {
  1279. struct be_dma_mem get_fat_cmd;
  1280. struct be_mcc_wrb *wrb;
  1281. struct be_cmd_req_get_fat *req;
  1282. u32 offset = 0, total_size, buf_size,
  1283. log_offset = sizeof(u32), payload_len;
  1284. int status;
  1285. if (buf_len == 0)
  1286. return;
  1287. total_size = buf_len;
  1288. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1289. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1290. get_fat_cmd.size,
  1291. &get_fat_cmd.dma);
  1292. if (!get_fat_cmd.va) {
  1293. status = -ENOMEM;
  1294. dev_err(&adapter->pdev->dev,
  1295. "Memory allocation failure while retrieving FAT data\n");
  1296. return;
  1297. }
  1298. spin_lock_bh(&adapter->mcc_lock);
  1299. while (total_size) {
  1300. buf_size = min(total_size, (u32)60*1024);
  1301. total_size -= buf_size;
  1302. wrb = wrb_from_mccq(adapter);
  1303. if (!wrb) {
  1304. status = -EBUSY;
  1305. goto err;
  1306. }
  1307. req = get_fat_cmd.va;
  1308. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1309. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1310. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1311. &get_fat_cmd);
  1312. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1313. req->read_log_offset = cpu_to_le32(log_offset);
  1314. req->read_log_length = cpu_to_le32(buf_size);
  1315. req->data_buffer_size = cpu_to_le32(buf_size);
  1316. status = be_mcc_notify_wait(adapter);
  1317. if (!status) {
  1318. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1319. memcpy(buf + offset,
  1320. resp->data_buffer,
  1321. le32_to_cpu(resp->read_log_length));
  1322. } else {
  1323. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1324. goto err;
  1325. }
  1326. offset += buf_size;
  1327. log_offset += buf_size;
  1328. }
  1329. err:
  1330. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1331. get_fat_cmd.va,
  1332. get_fat_cmd.dma);
  1333. spin_unlock_bh(&adapter->mcc_lock);
  1334. }
  1335. /* Uses synchronous mcc */
  1336. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1337. char *fw_on_flash)
  1338. {
  1339. struct be_mcc_wrb *wrb;
  1340. struct be_cmd_req_get_fw_version *req;
  1341. int status;
  1342. spin_lock_bh(&adapter->mcc_lock);
  1343. wrb = wrb_from_mccq(adapter);
  1344. if (!wrb) {
  1345. status = -EBUSY;
  1346. goto err;
  1347. }
  1348. req = embedded_payload(wrb);
  1349. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1350. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1351. status = be_mcc_notify_wait(adapter);
  1352. if (!status) {
  1353. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1354. strcpy(fw_ver, resp->firmware_version_string);
  1355. if (fw_on_flash)
  1356. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1357. }
  1358. err:
  1359. spin_unlock_bh(&adapter->mcc_lock);
  1360. return status;
  1361. }
  1362. /* set the EQ delay interval of an EQ to specified value
  1363. * Uses async mcc
  1364. */
  1365. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1366. {
  1367. struct be_mcc_wrb *wrb;
  1368. struct be_cmd_req_modify_eq_delay *req;
  1369. int status = 0;
  1370. spin_lock_bh(&adapter->mcc_lock);
  1371. wrb = wrb_from_mccq(adapter);
  1372. if (!wrb) {
  1373. status = -EBUSY;
  1374. goto err;
  1375. }
  1376. req = embedded_payload(wrb);
  1377. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1378. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1379. req->num_eq = cpu_to_le32(1);
  1380. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1381. req->delay[0].phase = 0;
  1382. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1383. be_mcc_notify(adapter);
  1384. err:
  1385. spin_unlock_bh(&adapter->mcc_lock);
  1386. return status;
  1387. }
  1388. /* Uses sycnhronous mcc */
  1389. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1390. u32 num, bool untagged, bool promiscuous)
  1391. {
  1392. struct be_mcc_wrb *wrb;
  1393. struct be_cmd_req_vlan_config *req;
  1394. int status;
  1395. spin_lock_bh(&adapter->mcc_lock);
  1396. wrb = wrb_from_mccq(adapter);
  1397. if (!wrb) {
  1398. status = -EBUSY;
  1399. goto err;
  1400. }
  1401. req = embedded_payload(wrb);
  1402. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1403. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1404. req->interface_id = if_id;
  1405. req->promiscuous = promiscuous;
  1406. req->untagged = untagged;
  1407. req->num_vlan = num;
  1408. if (!promiscuous) {
  1409. memcpy(req->normal_vlan, vtag_array,
  1410. req->num_vlan * sizeof(vtag_array[0]));
  1411. }
  1412. status = be_mcc_notify_wait(adapter);
  1413. err:
  1414. spin_unlock_bh(&adapter->mcc_lock);
  1415. return status;
  1416. }
  1417. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1418. {
  1419. struct be_mcc_wrb *wrb;
  1420. struct be_dma_mem *mem = &adapter->rx_filter;
  1421. struct be_cmd_req_rx_filter *req = mem->va;
  1422. int status;
  1423. spin_lock_bh(&adapter->mcc_lock);
  1424. wrb = wrb_from_mccq(adapter);
  1425. if (!wrb) {
  1426. status = -EBUSY;
  1427. goto err;
  1428. }
  1429. memset(req, 0, sizeof(*req));
  1430. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1431. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1432. wrb, mem);
  1433. req->if_id = cpu_to_le32(adapter->if_handle);
  1434. if (flags & IFF_PROMISC) {
  1435. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1436. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1437. if (value == ON)
  1438. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1439. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1440. } else if (flags & IFF_ALLMULTI) {
  1441. req->if_flags_mask = req->if_flags =
  1442. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1443. } else {
  1444. struct netdev_hw_addr *ha;
  1445. int i = 0;
  1446. req->if_flags_mask = req->if_flags =
  1447. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1448. /* Reset mcast promisc mode if already set by setting mask
  1449. * and not setting flags field
  1450. */
  1451. req->if_flags_mask |=
  1452. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1453. adapter->if_cap_flags);
  1454. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1455. netdev_for_each_mc_addr(ha, adapter->netdev)
  1456. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1457. }
  1458. status = be_mcc_notify_wait(adapter);
  1459. err:
  1460. spin_unlock_bh(&adapter->mcc_lock);
  1461. return status;
  1462. }
  1463. /* Uses synchrounous mcc */
  1464. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1465. {
  1466. struct be_mcc_wrb *wrb;
  1467. struct be_cmd_req_set_flow_control *req;
  1468. int status;
  1469. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1470. CMD_SUBSYSTEM_COMMON))
  1471. return -EPERM;
  1472. spin_lock_bh(&adapter->mcc_lock);
  1473. wrb = wrb_from_mccq(adapter);
  1474. if (!wrb) {
  1475. status = -EBUSY;
  1476. goto err;
  1477. }
  1478. req = embedded_payload(wrb);
  1479. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1480. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1481. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1482. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1483. status = be_mcc_notify_wait(adapter);
  1484. err:
  1485. spin_unlock_bh(&adapter->mcc_lock);
  1486. return status;
  1487. }
  1488. /* Uses sycn mcc */
  1489. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1490. {
  1491. struct be_mcc_wrb *wrb;
  1492. struct be_cmd_req_get_flow_control *req;
  1493. int status;
  1494. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1495. CMD_SUBSYSTEM_COMMON))
  1496. return -EPERM;
  1497. spin_lock_bh(&adapter->mcc_lock);
  1498. wrb = wrb_from_mccq(adapter);
  1499. if (!wrb) {
  1500. status = -EBUSY;
  1501. goto err;
  1502. }
  1503. req = embedded_payload(wrb);
  1504. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1505. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1506. status = be_mcc_notify_wait(adapter);
  1507. if (!status) {
  1508. struct be_cmd_resp_get_flow_control *resp =
  1509. embedded_payload(wrb);
  1510. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1511. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1512. }
  1513. err:
  1514. spin_unlock_bh(&adapter->mcc_lock);
  1515. return status;
  1516. }
  1517. /* Uses mbox */
  1518. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1519. u32 *mode, u32 *caps)
  1520. {
  1521. struct be_mcc_wrb *wrb;
  1522. struct be_cmd_req_query_fw_cfg *req;
  1523. int status;
  1524. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1525. return -1;
  1526. wrb = wrb_from_mbox(adapter);
  1527. req = embedded_payload(wrb);
  1528. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1529. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1530. status = be_mbox_notify_wait(adapter);
  1531. if (!status) {
  1532. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1533. *port_num = le32_to_cpu(resp->phys_port);
  1534. *mode = le32_to_cpu(resp->function_mode);
  1535. *caps = le32_to_cpu(resp->function_caps);
  1536. }
  1537. mutex_unlock(&adapter->mbox_lock);
  1538. return status;
  1539. }
  1540. /* Uses mbox */
  1541. int be_cmd_reset_function(struct be_adapter *adapter)
  1542. {
  1543. struct be_mcc_wrb *wrb;
  1544. struct be_cmd_req_hdr *req;
  1545. int status;
  1546. if (lancer_chip(adapter)) {
  1547. status = lancer_wait_ready(adapter);
  1548. if (!status) {
  1549. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1550. adapter->db + SLIPORT_CONTROL_OFFSET);
  1551. status = lancer_test_and_set_rdy_state(adapter);
  1552. }
  1553. if (status) {
  1554. dev_err(&adapter->pdev->dev,
  1555. "Adapter in non recoverable error\n");
  1556. }
  1557. return status;
  1558. }
  1559. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1560. return -1;
  1561. wrb = wrb_from_mbox(adapter);
  1562. req = embedded_payload(wrb);
  1563. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1564. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1565. status = be_mbox_notify_wait(adapter);
  1566. mutex_unlock(&adapter->mbox_lock);
  1567. return status;
  1568. }
  1569. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1570. {
  1571. struct be_mcc_wrb *wrb;
  1572. struct be_cmd_req_rss_config *req;
  1573. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1574. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1575. 0x3ea83c02, 0x4a110304};
  1576. int status;
  1577. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1578. return -1;
  1579. wrb = wrb_from_mbox(adapter);
  1580. req = embedded_payload(wrb);
  1581. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1582. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1583. req->if_id = cpu_to_le32(adapter->if_handle);
  1584. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1585. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1586. if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
  1587. req->hdr.version = 1;
  1588. req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
  1589. RSS_ENABLE_UDP_IPV6);
  1590. }
  1591. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1592. memcpy(req->cpu_table, rsstable, table_size);
  1593. memcpy(req->hash, myhash, sizeof(myhash));
  1594. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1595. status = be_mbox_notify_wait(adapter);
  1596. mutex_unlock(&adapter->mbox_lock);
  1597. return status;
  1598. }
  1599. /* Uses sync mcc */
  1600. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1601. u8 bcn, u8 sts, u8 state)
  1602. {
  1603. struct be_mcc_wrb *wrb;
  1604. struct be_cmd_req_enable_disable_beacon *req;
  1605. int status;
  1606. spin_lock_bh(&adapter->mcc_lock);
  1607. wrb = wrb_from_mccq(adapter);
  1608. if (!wrb) {
  1609. status = -EBUSY;
  1610. goto err;
  1611. }
  1612. req = embedded_payload(wrb);
  1613. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1614. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1615. req->port_num = port_num;
  1616. req->beacon_state = state;
  1617. req->beacon_duration = bcn;
  1618. req->status_duration = sts;
  1619. status = be_mcc_notify_wait(adapter);
  1620. err:
  1621. spin_unlock_bh(&adapter->mcc_lock);
  1622. return status;
  1623. }
  1624. /* Uses sync mcc */
  1625. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1626. {
  1627. struct be_mcc_wrb *wrb;
  1628. struct be_cmd_req_get_beacon_state *req;
  1629. int status;
  1630. spin_lock_bh(&adapter->mcc_lock);
  1631. wrb = wrb_from_mccq(adapter);
  1632. if (!wrb) {
  1633. status = -EBUSY;
  1634. goto err;
  1635. }
  1636. req = embedded_payload(wrb);
  1637. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1638. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1639. req->port_num = port_num;
  1640. status = be_mcc_notify_wait(adapter);
  1641. if (!status) {
  1642. struct be_cmd_resp_get_beacon_state *resp =
  1643. embedded_payload(wrb);
  1644. *state = resp->beacon_state;
  1645. }
  1646. err:
  1647. spin_unlock_bh(&adapter->mcc_lock);
  1648. return status;
  1649. }
  1650. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1651. u32 data_size, u32 data_offset,
  1652. const char *obj_name, u32 *data_written,
  1653. u8 *change_status, u8 *addn_status)
  1654. {
  1655. struct be_mcc_wrb *wrb;
  1656. struct lancer_cmd_req_write_object *req;
  1657. struct lancer_cmd_resp_write_object *resp;
  1658. void *ctxt = NULL;
  1659. int status;
  1660. spin_lock_bh(&adapter->mcc_lock);
  1661. adapter->flash_status = 0;
  1662. wrb = wrb_from_mccq(adapter);
  1663. if (!wrb) {
  1664. status = -EBUSY;
  1665. goto err_unlock;
  1666. }
  1667. req = embedded_payload(wrb);
  1668. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1669. OPCODE_COMMON_WRITE_OBJECT,
  1670. sizeof(struct lancer_cmd_req_write_object), wrb,
  1671. NULL);
  1672. ctxt = &req->context;
  1673. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1674. write_length, ctxt, data_size);
  1675. if (data_size == 0)
  1676. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1677. eof, ctxt, 1);
  1678. else
  1679. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1680. eof, ctxt, 0);
  1681. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1682. req->write_offset = cpu_to_le32(data_offset);
  1683. strcpy(req->object_name, obj_name);
  1684. req->descriptor_count = cpu_to_le32(1);
  1685. req->buf_len = cpu_to_le32(data_size);
  1686. req->addr_low = cpu_to_le32((cmd->dma +
  1687. sizeof(struct lancer_cmd_req_write_object))
  1688. & 0xFFFFFFFF);
  1689. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1690. sizeof(struct lancer_cmd_req_write_object)));
  1691. be_mcc_notify(adapter);
  1692. spin_unlock_bh(&adapter->mcc_lock);
  1693. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1694. msecs_to_jiffies(30000)))
  1695. status = -1;
  1696. else
  1697. status = adapter->flash_status;
  1698. resp = embedded_payload(wrb);
  1699. if (!status) {
  1700. *data_written = le32_to_cpu(resp->actual_write_len);
  1701. *change_status = resp->change_status;
  1702. } else {
  1703. *addn_status = resp->additional_status;
  1704. }
  1705. return status;
  1706. err_unlock:
  1707. spin_unlock_bh(&adapter->mcc_lock);
  1708. return status;
  1709. }
  1710. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1711. u32 data_size, u32 data_offset, const char *obj_name,
  1712. u32 *data_read, u32 *eof, u8 *addn_status)
  1713. {
  1714. struct be_mcc_wrb *wrb;
  1715. struct lancer_cmd_req_read_object *req;
  1716. struct lancer_cmd_resp_read_object *resp;
  1717. int status;
  1718. spin_lock_bh(&adapter->mcc_lock);
  1719. wrb = wrb_from_mccq(adapter);
  1720. if (!wrb) {
  1721. status = -EBUSY;
  1722. goto err_unlock;
  1723. }
  1724. req = embedded_payload(wrb);
  1725. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1726. OPCODE_COMMON_READ_OBJECT,
  1727. sizeof(struct lancer_cmd_req_read_object), wrb,
  1728. NULL);
  1729. req->desired_read_len = cpu_to_le32(data_size);
  1730. req->read_offset = cpu_to_le32(data_offset);
  1731. strcpy(req->object_name, obj_name);
  1732. req->descriptor_count = cpu_to_le32(1);
  1733. req->buf_len = cpu_to_le32(data_size);
  1734. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1735. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1736. status = be_mcc_notify_wait(adapter);
  1737. resp = embedded_payload(wrb);
  1738. if (!status) {
  1739. *data_read = le32_to_cpu(resp->actual_read_len);
  1740. *eof = le32_to_cpu(resp->eof);
  1741. } else {
  1742. *addn_status = resp->additional_status;
  1743. }
  1744. err_unlock:
  1745. spin_unlock_bh(&adapter->mcc_lock);
  1746. return status;
  1747. }
  1748. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1749. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1750. {
  1751. struct be_mcc_wrb *wrb;
  1752. struct be_cmd_write_flashrom *req;
  1753. int status;
  1754. spin_lock_bh(&adapter->mcc_lock);
  1755. adapter->flash_status = 0;
  1756. wrb = wrb_from_mccq(adapter);
  1757. if (!wrb) {
  1758. status = -EBUSY;
  1759. goto err_unlock;
  1760. }
  1761. req = cmd->va;
  1762. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1763. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1764. req->params.op_type = cpu_to_le32(flash_type);
  1765. req->params.op_code = cpu_to_le32(flash_opcode);
  1766. req->params.data_buf_size = cpu_to_le32(buf_size);
  1767. be_mcc_notify(adapter);
  1768. spin_unlock_bh(&adapter->mcc_lock);
  1769. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1770. msecs_to_jiffies(40000)))
  1771. status = -1;
  1772. else
  1773. status = adapter->flash_status;
  1774. return status;
  1775. err_unlock:
  1776. spin_unlock_bh(&adapter->mcc_lock);
  1777. return status;
  1778. }
  1779. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1780. int offset)
  1781. {
  1782. struct be_mcc_wrb *wrb;
  1783. struct be_cmd_read_flash_crc *req;
  1784. int status;
  1785. spin_lock_bh(&adapter->mcc_lock);
  1786. wrb = wrb_from_mccq(adapter);
  1787. if (!wrb) {
  1788. status = -EBUSY;
  1789. goto err;
  1790. }
  1791. req = embedded_payload(wrb);
  1792. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1793. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1794. wrb, NULL);
  1795. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1796. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1797. req->params.offset = cpu_to_le32(offset);
  1798. req->params.data_buf_size = cpu_to_le32(0x4);
  1799. status = be_mcc_notify_wait(adapter);
  1800. if (!status)
  1801. memcpy(flashed_crc, req->crc, 4);
  1802. err:
  1803. spin_unlock_bh(&adapter->mcc_lock);
  1804. return status;
  1805. }
  1806. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1807. struct be_dma_mem *nonemb_cmd)
  1808. {
  1809. struct be_mcc_wrb *wrb;
  1810. struct be_cmd_req_acpi_wol_magic_config *req;
  1811. int status;
  1812. spin_lock_bh(&adapter->mcc_lock);
  1813. wrb = wrb_from_mccq(adapter);
  1814. if (!wrb) {
  1815. status = -EBUSY;
  1816. goto err;
  1817. }
  1818. req = nonemb_cmd->va;
  1819. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1820. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1821. nonemb_cmd);
  1822. memcpy(req->magic_mac, mac, ETH_ALEN);
  1823. status = be_mcc_notify_wait(adapter);
  1824. err:
  1825. spin_unlock_bh(&adapter->mcc_lock);
  1826. return status;
  1827. }
  1828. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1829. u8 loopback_type, u8 enable)
  1830. {
  1831. struct be_mcc_wrb *wrb;
  1832. struct be_cmd_req_set_lmode *req;
  1833. int status;
  1834. spin_lock_bh(&adapter->mcc_lock);
  1835. wrb = wrb_from_mccq(adapter);
  1836. if (!wrb) {
  1837. status = -EBUSY;
  1838. goto err;
  1839. }
  1840. req = embedded_payload(wrb);
  1841. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1842. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1843. NULL);
  1844. req->src_port = port_num;
  1845. req->dest_port = port_num;
  1846. req->loopback_type = loopback_type;
  1847. req->loopback_state = enable;
  1848. status = be_mcc_notify_wait(adapter);
  1849. err:
  1850. spin_unlock_bh(&adapter->mcc_lock);
  1851. return status;
  1852. }
  1853. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1854. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1855. {
  1856. struct be_mcc_wrb *wrb;
  1857. struct be_cmd_req_loopback_test *req;
  1858. int status;
  1859. spin_lock_bh(&adapter->mcc_lock);
  1860. wrb = wrb_from_mccq(adapter);
  1861. if (!wrb) {
  1862. status = -EBUSY;
  1863. goto err;
  1864. }
  1865. req = embedded_payload(wrb);
  1866. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1867. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1868. req->hdr.timeout = cpu_to_le32(4);
  1869. req->pattern = cpu_to_le64(pattern);
  1870. req->src_port = cpu_to_le32(port_num);
  1871. req->dest_port = cpu_to_le32(port_num);
  1872. req->pkt_size = cpu_to_le32(pkt_size);
  1873. req->num_pkts = cpu_to_le32(num_pkts);
  1874. req->loopback_type = cpu_to_le32(loopback_type);
  1875. status = be_mcc_notify_wait(adapter);
  1876. if (!status) {
  1877. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1878. status = le32_to_cpu(resp->status);
  1879. }
  1880. err:
  1881. spin_unlock_bh(&adapter->mcc_lock);
  1882. return status;
  1883. }
  1884. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1885. u32 byte_cnt, struct be_dma_mem *cmd)
  1886. {
  1887. struct be_mcc_wrb *wrb;
  1888. struct be_cmd_req_ddrdma_test *req;
  1889. int status;
  1890. int i, j = 0;
  1891. spin_lock_bh(&adapter->mcc_lock);
  1892. wrb = wrb_from_mccq(adapter);
  1893. if (!wrb) {
  1894. status = -EBUSY;
  1895. goto err;
  1896. }
  1897. req = cmd->va;
  1898. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1899. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1900. req->pattern = cpu_to_le64(pattern);
  1901. req->byte_count = cpu_to_le32(byte_cnt);
  1902. for (i = 0; i < byte_cnt; i++) {
  1903. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1904. j++;
  1905. if (j > 7)
  1906. j = 0;
  1907. }
  1908. status = be_mcc_notify_wait(adapter);
  1909. if (!status) {
  1910. struct be_cmd_resp_ddrdma_test *resp;
  1911. resp = cmd->va;
  1912. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1913. resp->snd_err) {
  1914. status = -1;
  1915. }
  1916. }
  1917. err:
  1918. spin_unlock_bh(&adapter->mcc_lock);
  1919. return status;
  1920. }
  1921. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1922. struct be_dma_mem *nonemb_cmd)
  1923. {
  1924. struct be_mcc_wrb *wrb;
  1925. struct be_cmd_req_seeprom_read *req;
  1926. struct be_sge *sge;
  1927. int status;
  1928. spin_lock_bh(&adapter->mcc_lock);
  1929. wrb = wrb_from_mccq(adapter);
  1930. if (!wrb) {
  1931. status = -EBUSY;
  1932. goto err;
  1933. }
  1934. req = nonemb_cmd->va;
  1935. sge = nonembedded_sgl(wrb);
  1936. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1937. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1938. nonemb_cmd);
  1939. status = be_mcc_notify_wait(adapter);
  1940. err:
  1941. spin_unlock_bh(&adapter->mcc_lock);
  1942. return status;
  1943. }
  1944. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1945. {
  1946. struct be_mcc_wrb *wrb;
  1947. struct be_cmd_req_get_phy_info *req;
  1948. struct be_dma_mem cmd;
  1949. int status;
  1950. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  1951. CMD_SUBSYSTEM_COMMON))
  1952. return -EPERM;
  1953. spin_lock_bh(&adapter->mcc_lock);
  1954. wrb = wrb_from_mccq(adapter);
  1955. if (!wrb) {
  1956. status = -EBUSY;
  1957. goto err;
  1958. }
  1959. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1960. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1961. &cmd.dma);
  1962. if (!cmd.va) {
  1963. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1964. status = -ENOMEM;
  1965. goto err;
  1966. }
  1967. req = cmd.va;
  1968. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1969. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1970. wrb, &cmd);
  1971. status = be_mcc_notify_wait(adapter);
  1972. if (!status) {
  1973. struct be_phy_info *resp_phy_info =
  1974. cmd.va + sizeof(struct be_cmd_req_hdr);
  1975. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1976. adapter->phy.interface_type =
  1977. le16_to_cpu(resp_phy_info->interface_type);
  1978. adapter->phy.auto_speeds_supported =
  1979. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1980. adapter->phy.fixed_speeds_supported =
  1981. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1982. adapter->phy.misc_params =
  1983. le32_to_cpu(resp_phy_info->misc_params);
  1984. }
  1985. pci_free_consistent(adapter->pdev, cmd.size,
  1986. cmd.va, cmd.dma);
  1987. err:
  1988. spin_unlock_bh(&adapter->mcc_lock);
  1989. return status;
  1990. }
  1991. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1992. {
  1993. struct be_mcc_wrb *wrb;
  1994. struct be_cmd_req_set_qos *req;
  1995. int status;
  1996. spin_lock_bh(&adapter->mcc_lock);
  1997. wrb = wrb_from_mccq(adapter);
  1998. if (!wrb) {
  1999. status = -EBUSY;
  2000. goto err;
  2001. }
  2002. req = embedded_payload(wrb);
  2003. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2004. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2005. req->hdr.domain = domain;
  2006. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2007. req->max_bps_nic = cpu_to_le32(bps);
  2008. status = be_mcc_notify_wait(adapter);
  2009. err:
  2010. spin_unlock_bh(&adapter->mcc_lock);
  2011. return status;
  2012. }
  2013. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2014. {
  2015. struct be_mcc_wrb *wrb;
  2016. struct be_cmd_req_cntl_attribs *req;
  2017. struct be_cmd_resp_cntl_attribs *resp;
  2018. int status;
  2019. int payload_len = max(sizeof(*req), sizeof(*resp));
  2020. struct mgmt_controller_attrib *attribs;
  2021. struct be_dma_mem attribs_cmd;
  2022. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2023. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2024. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2025. &attribs_cmd.dma);
  2026. if (!attribs_cmd.va) {
  2027. dev_err(&adapter->pdev->dev,
  2028. "Memory allocation failure\n");
  2029. return -ENOMEM;
  2030. }
  2031. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2032. return -1;
  2033. wrb = wrb_from_mbox(adapter);
  2034. if (!wrb) {
  2035. status = -EBUSY;
  2036. goto err;
  2037. }
  2038. req = attribs_cmd.va;
  2039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2040. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2041. &attribs_cmd);
  2042. status = be_mbox_notify_wait(adapter);
  2043. if (!status) {
  2044. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2045. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2046. }
  2047. err:
  2048. mutex_unlock(&adapter->mbox_lock);
  2049. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  2050. attribs_cmd.dma);
  2051. return status;
  2052. }
  2053. /* Uses mbox */
  2054. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2055. {
  2056. struct be_mcc_wrb *wrb;
  2057. struct be_cmd_req_set_func_cap *req;
  2058. int status;
  2059. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2060. return -1;
  2061. wrb = wrb_from_mbox(adapter);
  2062. if (!wrb) {
  2063. status = -EBUSY;
  2064. goto err;
  2065. }
  2066. req = embedded_payload(wrb);
  2067. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2068. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2069. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2070. CAPABILITY_BE3_NATIVE_ERX_API);
  2071. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2072. status = be_mbox_notify_wait(adapter);
  2073. if (!status) {
  2074. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2075. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2076. CAPABILITY_BE3_NATIVE_ERX_API;
  2077. if (!adapter->be3_native)
  2078. dev_warn(&adapter->pdev->dev,
  2079. "adapter not in advanced mode\n");
  2080. }
  2081. err:
  2082. mutex_unlock(&adapter->mbox_lock);
  2083. return status;
  2084. }
  2085. /* Get privilege(s) for a function */
  2086. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2087. u32 domain)
  2088. {
  2089. struct be_mcc_wrb *wrb;
  2090. struct be_cmd_req_get_fn_privileges *req;
  2091. int status;
  2092. spin_lock_bh(&adapter->mcc_lock);
  2093. wrb = wrb_from_mccq(adapter);
  2094. if (!wrb) {
  2095. status = -EBUSY;
  2096. goto err;
  2097. }
  2098. req = embedded_payload(wrb);
  2099. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2100. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2101. wrb, NULL);
  2102. req->hdr.domain = domain;
  2103. status = be_mcc_notify_wait(adapter);
  2104. if (!status) {
  2105. struct be_cmd_resp_get_fn_privileges *resp =
  2106. embedded_payload(wrb);
  2107. *privilege = le32_to_cpu(resp->privilege_mask);
  2108. }
  2109. err:
  2110. spin_unlock_bh(&adapter->mcc_lock);
  2111. return status;
  2112. }
  2113. /* Uses synchronous MCCQ */
  2114. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2115. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  2116. {
  2117. struct be_mcc_wrb *wrb;
  2118. struct be_cmd_req_get_mac_list *req;
  2119. int status;
  2120. int mac_count;
  2121. struct be_dma_mem get_mac_list_cmd;
  2122. int i;
  2123. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2124. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2125. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2126. get_mac_list_cmd.size,
  2127. &get_mac_list_cmd.dma);
  2128. if (!get_mac_list_cmd.va) {
  2129. dev_err(&adapter->pdev->dev,
  2130. "Memory allocation failure during GET_MAC_LIST\n");
  2131. return -ENOMEM;
  2132. }
  2133. spin_lock_bh(&adapter->mcc_lock);
  2134. wrb = wrb_from_mccq(adapter);
  2135. if (!wrb) {
  2136. status = -EBUSY;
  2137. goto out;
  2138. }
  2139. req = get_mac_list_cmd.va;
  2140. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2141. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  2142. wrb, &get_mac_list_cmd);
  2143. req->hdr.domain = domain;
  2144. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2145. req->perm_override = 1;
  2146. status = be_mcc_notify_wait(adapter);
  2147. if (!status) {
  2148. struct be_cmd_resp_get_mac_list *resp =
  2149. get_mac_list_cmd.va;
  2150. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2151. /* Mac list returned could contain one or more active mac_ids
  2152. * or one or more true or pseudo permanant mac addresses.
  2153. * If an active mac_id is present, return first active mac_id
  2154. * found.
  2155. */
  2156. for (i = 0; i < mac_count; i++) {
  2157. struct get_list_macaddr *mac_entry;
  2158. u16 mac_addr_size;
  2159. u32 mac_id;
  2160. mac_entry = &resp->macaddr_list[i];
  2161. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2162. /* mac_id is a 32 bit value and mac_addr size
  2163. * is 6 bytes
  2164. */
  2165. if (mac_addr_size == sizeof(u32)) {
  2166. *pmac_id_active = true;
  2167. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2168. *pmac_id = le32_to_cpu(mac_id);
  2169. goto out;
  2170. }
  2171. }
  2172. /* If no active mac_id found, return first mac addr */
  2173. *pmac_id_active = false;
  2174. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2175. ETH_ALEN);
  2176. }
  2177. out:
  2178. spin_unlock_bh(&adapter->mcc_lock);
  2179. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2180. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2181. return status;
  2182. }
  2183. /* Uses synchronous MCCQ */
  2184. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2185. u8 mac_count, u32 domain)
  2186. {
  2187. struct be_mcc_wrb *wrb;
  2188. struct be_cmd_req_set_mac_list *req;
  2189. int status;
  2190. struct be_dma_mem cmd;
  2191. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2192. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2193. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2194. &cmd.dma, GFP_KERNEL);
  2195. if (!cmd.va) {
  2196. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2197. return -ENOMEM;
  2198. }
  2199. spin_lock_bh(&adapter->mcc_lock);
  2200. wrb = wrb_from_mccq(adapter);
  2201. if (!wrb) {
  2202. status = -EBUSY;
  2203. goto err;
  2204. }
  2205. req = cmd.va;
  2206. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2207. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2208. wrb, &cmd);
  2209. req->hdr.domain = domain;
  2210. req->mac_count = mac_count;
  2211. if (mac_count)
  2212. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2213. status = be_mcc_notify_wait(adapter);
  2214. err:
  2215. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2216. cmd.va, cmd.dma);
  2217. spin_unlock_bh(&adapter->mcc_lock);
  2218. return status;
  2219. }
  2220. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2221. u32 domain, u16 intf_id)
  2222. {
  2223. struct be_mcc_wrb *wrb;
  2224. struct be_cmd_req_set_hsw_config *req;
  2225. void *ctxt;
  2226. int status;
  2227. spin_lock_bh(&adapter->mcc_lock);
  2228. wrb = wrb_from_mccq(adapter);
  2229. if (!wrb) {
  2230. status = -EBUSY;
  2231. goto err;
  2232. }
  2233. req = embedded_payload(wrb);
  2234. ctxt = &req->context;
  2235. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2236. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2237. req->hdr.domain = domain;
  2238. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2239. if (pvid) {
  2240. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2241. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2242. }
  2243. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2244. status = be_mcc_notify_wait(adapter);
  2245. err:
  2246. spin_unlock_bh(&adapter->mcc_lock);
  2247. return status;
  2248. }
  2249. /* Get Hyper switch config */
  2250. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2251. u32 domain, u16 intf_id)
  2252. {
  2253. struct be_mcc_wrb *wrb;
  2254. struct be_cmd_req_get_hsw_config *req;
  2255. void *ctxt;
  2256. int status;
  2257. u16 vid;
  2258. spin_lock_bh(&adapter->mcc_lock);
  2259. wrb = wrb_from_mccq(adapter);
  2260. if (!wrb) {
  2261. status = -EBUSY;
  2262. goto err;
  2263. }
  2264. req = embedded_payload(wrb);
  2265. ctxt = &req->context;
  2266. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2267. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2268. req->hdr.domain = domain;
  2269. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2270. intf_id);
  2271. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2272. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2273. status = be_mcc_notify_wait(adapter);
  2274. if (!status) {
  2275. struct be_cmd_resp_get_hsw_config *resp =
  2276. embedded_payload(wrb);
  2277. be_dws_le_to_cpu(&resp->context,
  2278. sizeof(resp->context));
  2279. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2280. pvid, &resp->context);
  2281. *pvid = le16_to_cpu(vid);
  2282. }
  2283. err:
  2284. spin_unlock_bh(&adapter->mcc_lock);
  2285. return status;
  2286. }
  2287. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2288. {
  2289. struct be_mcc_wrb *wrb;
  2290. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2291. int status;
  2292. int payload_len = sizeof(*req);
  2293. struct be_dma_mem cmd;
  2294. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2295. CMD_SUBSYSTEM_ETH))
  2296. return -EPERM;
  2297. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2298. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2299. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2300. &cmd.dma);
  2301. if (!cmd.va) {
  2302. dev_err(&adapter->pdev->dev,
  2303. "Memory allocation failure\n");
  2304. return -ENOMEM;
  2305. }
  2306. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2307. return -1;
  2308. wrb = wrb_from_mbox(adapter);
  2309. if (!wrb) {
  2310. status = -EBUSY;
  2311. goto err;
  2312. }
  2313. req = cmd.va;
  2314. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2315. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2316. payload_len, wrb, &cmd);
  2317. req->hdr.version = 1;
  2318. req->query_options = BE_GET_WOL_CAP;
  2319. status = be_mbox_notify_wait(adapter);
  2320. if (!status) {
  2321. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2322. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2323. /* the command could succeed misleadingly on old f/w
  2324. * which is not aware of the V1 version. fake an error. */
  2325. if (resp->hdr.response_length < payload_len) {
  2326. status = -1;
  2327. goto err;
  2328. }
  2329. adapter->wol_cap = resp->wol_settings;
  2330. }
  2331. err:
  2332. mutex_unlock(&adapter->mbox_lock);
  2333. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2334. return status;
  2335. }
  2336. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2337. struct be_dma_mem *cmd)
  2338. {
  2339. struct be_mcc_wrb *wrb;
  2340. struct be_cmd_req_get_ext_fat_caps *req;
  2341. int status;
  2342. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2343. return -1;
  2344. wrb = wrb_from_mbox(adapter);
  2345. if (!wrb) {
  2346. status = -EBUSY;
  2347. goto err;
  2348. }
  2349. req = cmd->va;
  2350. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2351. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2352. cmd->size, wrb, cmd);
  2353. req->parameter_type = cpu_to_le32(1);
  2354. status = be_mbox_notify_wait(adapter);
  2355. err:
  2356. mutex_unlock(&adapter->mbox_lock);
  2357. return status;
  2358. }
  2359. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2360. struct be_dma_mem *cmd,
  2361. struct be_fat_conf_params *configs)
  2362. {
  2363. struct be_mcc_wrb *wrb;
  2364. struct be_cmd_req_set_ext_fat_caps *req;
  2365. int status;
  2366. spin_lock_bh(&adapter->mcc_lock);
  2367. wrb = wrb_from_mccq(adapter);
  2368. if (!wrb) {
  2369. status = -EBUSY;
  2370. goto err;
  2371. }
  2372. req = cmd->va;
  2373. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2374. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2375. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2376. cmd->size, wrb, cmd);
  2377. status = be_mcc_notify_wait(adapter);
  2378. err:
  2379. spin_unlock_bh(&adapter->mcc_lock);
  2380. return status;
  2381. }
  2382. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2383. {
  2384. struct be_mcc_wrb *wrb;
  2385. struct be_cmd_req_get_port_name *req;
  2386. int status;
  2387. if (!lancer_chip(adapter)) {
  2388. *port_name = adapter->hba_port_num + '0';
  2389. return 0;
  2390. }
  2391. spin_lock_bh(&adapter->mcc_lock);
  2392. wrb = wrb_from_mccq(adapter);
  2393. if (!wrb) {
  2394. status = -EBUSY;
  2395. goto err;
  2396. }
  2397. req = embedded_payload(wrb);
  2398. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2399. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2400. NULL);
  2401. req->hdr.version = 1;
  2402. status = be_mcc_notify_wait(adapter);
  2403. if (!status) {
  2404. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2405. *port_name = resp->port_name[adapter->hba_port_num];
  2406. } else {
  2407. *port_name = adapter->hba_port_num + '0';
  2408. }
  2409. err:
  2410. spin_unlock_bh(&adapter->mcc_lock);
  2411. return status;
  2412. }
  2413. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2414. u32 max_buf_size)
  2415. {
  2416. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2417. int i;
  2418. for (i = 0; i < desc_count; i++) {
  2419. desc->desc_len = RESOURCE_DESC_SIZE;
  2420. if (((void *)desc + desc->desc_len) >
  2421. (void *)(buf + max_buf_size)) {
  2422. desc = NULL;
  2423. break;
  2424. }
  2425. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
  2426. break;
  2427. desc = (void *)desc + desc->desc_len;
  2428. }
  2429. if (!desc || i == MAX_RESOURCE_DESC)
  2430. return NULL;
  2431. return desc;
  2432. }
  2433. /* Uses Mbox */
  2434. int be_cmd_get_func_config(struct be_adapter *adapter)
  2435. {
  2436. struct be_mcc_wrb *wrb;
  2437. struct be_cmd_req_get_func_config *req;
  2438. int status;
  2439. struct be_dma_mem cmd;
  2440. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2441. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2442. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2443. &cmd.dma);
  2444. if (!cmd.va) {
  2445. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2446. return -ENOMEM;
  2447. }
  2448. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2449. return -1;
  2450. wrb = wrb_from_mbox(adapter);
  2451. if (!wrb) {
  2452. status = -EBUSY;
  2453. goto err;
  2454. }
  2455. req = cmd.va;
  2456. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2457. OPCODE_COMMON_GET_FUNC_CONFIG,
  2458. cmd.size, wrb, &cmd);
  2459. status = be_mbox_notify_wait(adapter);
  2460. if (!status) {
  2461. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2462. u32 desc_count = le32_to_cpu(resp->desc_count);
  2463. struct be_nic_resource_desc *desc;
  2464. desc = be_get_nic_desc(resp->func_param, desc_count,
  2465. sizeof(resp->func_param));
  2466. if (!desc) {
  2467. status = -EINVAL;
  2468. goto err;
  2469. }
  2470. adapter->pf_number = desc->pf_num;
  2471. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2472. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2473. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2474. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2475. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2476. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2477. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2478. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2479. }
  2480. err:
  2481. mutex_unlock(&adapter->mbox_lock);
  2482. pci_free_consistent(adapter->pdev, cmd.size,
  2483. cmd.va, cmd.dma);
  2484. return status;
  2485. }
  2486. /* Uses sync mcc */
  2487. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2488. u8 domain)
  2489. {
  2490. struct be_mcc_wrb *wrb;
  2491. struct be_cmd_req_get_profile_config *req;
  2492. int status;
  2493. struct be_dma_mem cmd;
  2494. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2495. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2496. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2497. &cmd.dma);
  2498. if (!cmd.va) {
  2499. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2500. return -ENOMEM;
  2501. }
  2502. spin_lock_bh(&adapter->mcc_lock);
  2503. wrb = wrb_from_mccq(adapter);
  2504. if (!wrb) {
  2505. status = -EBUSY;
  2506. goto err;
  2507. }
  2508. req = cmd.va;
  2509. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2510. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2511. cmd.size, wrb, &cmd);
  2512. req->type = ACTIVE_PROFILE_TYPE;
  2513. req->hdr.domain = domain;
  2514. status = be_mcc_notify_wait(adapter);
  2515. if (!status) {
  2516. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2517. u32 desc_count = le32_to_cpu(resp->desc_count);
  2518. struct be_nic_resource_desc *desc;
  2519. desc = be_get_nic_desc(resp->func_param, desc_count,
  2520. sizeof(resp->func_param));
  2521. if (!desc) {
  2522. status = -EINVAL;
  2523. goto err;
  2524. }
  2525. *cap_flags = le32_to_cpu(desc->cap_flags);
  2526. }
  2527. err:
  2528. spin_unlock_bh(&adapter->mcc_lock);
  2529. pci_free_consistent(adapter->pdev, cmd.size,
  2530. cmd.va, cmd.dma);
  2531. return status;
  2532. }
  2533. /* Uses sync mcc */
  2534. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2535. u8 domain)
  2536. {
  2537. struct be_mcc_wrb *wrb;
  2538. struct be_cmd_req_set_profile_config *req;
  2539. int status;
  2540. spin_lock_bh(&adapter->mcc_lock);
  2541. wrb = wrb_from_mccq(adapter);
  2542. if (!wrb) {
  2543. status = -EBUSY;
  2544. goto err;
  2545. }
  2546. req = embedded_payload(wrb);
  2547. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2548. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2549. wrb, NULL);
  2550. req->hdr.domain = domain;
  2551. req->desc_count = cpu_to_le32(1);
  2552. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
  2553. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2554. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2555. req->nic_desc.pf_num = adapter->pf_number;
  2556. req->nic_desc.vf_num = domain;
  2557. /* Mark fields invalid */
  2558. req->nic_desc.unicast_mac_count = 0xFFFF;
  2559. req->nic_desc.mcc_count = 0xFFFF;
  2560. req->nic_desc.vlan_count = 0xFFFF;
  2561. req->nic_desc.mcast_mac_count = 0xFFFF;
  2562. req->nic_desc.txq_count = 0xFFFF;
  2563. req->nic_desc.rq_count = 0xFFFF;
  2564. req->nic_desc.rssq_count = 0xFFFF;
  2565. req->nic_desc.lro_count = 0xFFFF;
  2566. req->nic_desc.cq_count = 0xFFFF;
  2567. req->nic_desc.toe_conn_count = 0xFFFF;
  2568. req->nic_desc.eq_count = 0xFFFF;
  2569. req->nic_desc.link_param = 0xFF;
  2570. req->nic_desc.bw_min = 0xFFFFFFFF;
  2571. req->nic_desc.acpi_params = 0xFF;
  2572. req->nic_desc.wol_param = 0x0F;
  2573. /* Change BW */
  2574. req->nic_desc.bw_min = cpu_to_le32(bps);
  2575. req->nic_desc.bw_max = cpu_to_le32(bps);
  2576. status = be_mcc_notify_wait(adapter);
  2577. err:
  2578. spin_unlock_bh(&adapter->mcc_lock);
  2579. return status;
  2580. }
  2581. /* Uses sync mcc */
  2582. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2583. {
  2584. struct be_mcc_wrb *wrb;
  2585. struct be_cmd_enable_disable_vf *req;
  2586. int status;
  2587. if (!lancer_chip(adapter))
  2588. return 0;
  2589. spin_lock_bh(&adapter->mcc_lock);
  2590. wrb = wrb_from_mccq(adapter);
  2591. if (!wrb) {
  2592. status = -EBUSY;
  2593. goto err;
  2594. }
  2595. req = embedded_payload(wrb);
  2596. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2597. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2598. wrb, NULL);
  2599. req->hdr.domain = domain;
  2600. req->enable = 1;
  2601. status = be_mcc_notify_wait(adapter);
  2602. err:
  2603. spin_unlock_bh(&adapter->mcc_lock);
  2604. return status;
  2605. }
  2606. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2607. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2608. {
  2609. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2610. struct be_mcc_wrb *wrb;
  2611. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2612. struct be_cmd_req_hdr *req;
  2613. struct be_cmd_resp_hdr *resp;
  2614. int status;
  2615. spin_lock_bh(&adapter->mcc_lock);
  2616. wrb = wrb_from_mccq(adapter);
  2617. if (!wrb) {
  2618. status = -EBUSY;
  2619. goto err;
  2620. }
  2621. req = embedded_payload(wrb);
  2622. resp = embedded_payload(wrb);
  2623. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2624. hdr->opcode, wrb_payload_size, wrb, NULL);
  2625. memcpy(req, wrb_payload, wrb_payload_size);
  2626. be_dws_cpu_to_le(req, wrb_payload_size);
  2627. status = be_mcc_notify_wait(adapter);
  2628. if (cmd_status)
  2629. *cmd_status = (status & 0xffff);
  2630. if (ext_status)
  2631. *ext_status = 0;
  2632. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2633. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2634. err:
  2635. spin_unlock_bh(&adapter->mcc_lock);
  2636. return status;
  2637. }
  2638. EXPORT_SYMBOL(be_roce_mcc_cmd);