tg3.c 438 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #include <uapi/linux/net_tstamp.h>
  53. #include <linux/ptp_clock_kernel.h>
  54. #ifdef CONFIG_SPARC
  55. #include <asm/idprom.h>
  56. #include <asm/prom.h>
  57. #endif
  58. #define BAR_0 0
  59. #define BAR_2 2
  60. #include "tg3.h"
  61. /* Functions & macros to verify TG3_FLAGS types */
  62. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. return test_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. set_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. clear_bit(flag, bits);
  73. }
  74. #define tg3_flag(tp, flag) \
  75. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_set(tp, flag) \
  77. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_clear(tp, flag) \
  79. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define DRV_MODULE_NAME "tg3"
  81. #define TG3_MAJ_NUM 3
  82. #define TG3_MIN_NUM 128
  83. #define DRV_MODULE_VERSION \
  84. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  85. #define DRV_MODULE_RELDATE "December 03, 2012"
  86. #define RESET_KIND_SHUTDOWN 0
  87. #define RESET_KIND_INIT 1
  88. #define RESET_KIND_SUSPEND 2
  89. #define TG3_DEF_RX_MODE 0
  90. #define TG3_DEF_TX_MODE 0
  91. #define TG3_DEF_MSG_ENABLE \
  92. (NETIF_MSG_DRV | \
  93. NETIF_MSG_PROBE | \
  94. NETIF_MSG_LINK | \
  95. NETIF_MSG_TIMER | \
  96. NETIF_MSG_IFDOWN | \
  97. NETIF_MSG_IFUP | \
  98. NETIF_MSG_RX_ERR | \
  99. NETIF_MSG_TX_ERR)
  100. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  101. /* length of time before we decide the hardware is borked,
  102. * and dev->tx_timeout() should be called to fix the problem
  103. */
  104. #define TG3_TX_TIMEOUT (5 * HZ)
  105. /* hardware minimum and maximum for a single frame's data payload */
  106. #define TG3_MIN_MTU 60
  107. #define TG3_MAX_MTU(tp) \
  108. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  109. /* These numbers seem to be hard coded in the NIC firmware somehow.
  110. * You can't change the ring sizes, but you can change where you place
  111. * them in the NIC onboard memory.
  112. */
  113. #define TG3_RX_STD_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_RING_PENDING 200
  117. #define TG3_RX_JMB_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  121. /* Do not place this n-ring entries value into the tp struct itself,
  122. * we really want to expose these constants to GCC so that modulo et
  123. * al. operations are done with shifts and masks instead of with
  124. * hw multiply/modulo instructions. Another solution would be to
  125. * replace things like '% foo' with '& (foo - 1)'.
  126. */
  127. #define TG3_TX_RING_SIZE 512
  128. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  129. #define TG3_RX_STD_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  131. #define TG3_RX_JMB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  133. #define TG3_RX_RCB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  135. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  136. TG3_TX_RING_SIZE)
  137. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  138. #define TG3_DMA_BYTE_ENAB 64
  139. #define TG3_RX_STD_DMA_SZ 1536
  140. #define TG3_RX_JMB_DMA_SZ 9046
  141. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  142. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  143. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  144. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  146. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  148. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  149. * that are at least dword aligned when used in PCIX mode. The driver
  150. * works around this bug by double copying the packet. This workaround
  151. * is built into the normal double copy length check for efficiency.
  152. *
  153. * However, the double copy is only necessary on those architectures
  154. * where unaligned memory accesses are inefficient. For those architectures
  155. * where unaligned memory accesses incur little penalty, we can reintegrate
  156. * the 5701 in the normal rx path. Doing so saves a device structure
  157. * dereference by hardcoding the double copy threshold in place.
  158. */
  159. #define TG3_RX_COPY_THRESHOLD 256
  160. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  161. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  162. #else
  163. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  164. #endif
  165. #if (NET_IP_ALIGN != 0)
  166. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  167. #else
  168. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  169. #endif
  170. /* minimum number of free TX descriptors required to wake up TX process */
  171. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  172. #define TG3_TX_BD_DMA_MAX_2K 2048
  173. #define TG3_TX_BD_DMA_MAX_4K 4096
  174. #define TG3_RAW_IP_ALIGN 2
  175. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  176. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  177. #define FIRMWARE_TG3 "tigon/tg3.bin"
  178. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  179. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  180. static char version[] =
  181. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  182. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  183. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  184. MODULE_LICENSE("GPL");
  185. MODULE_VERSION(DRV_MODULE_VERSION);
  186. MODULE_FIRMWARE(FIRMWARE_TG3);
  187. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  189. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  190. module_param(tg3_debug, int, 0);
  191. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  192. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  193. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  194. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  214. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  215. TG3_DRV_DATA_FLAG_5705_10_100},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  217. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  218. TG3_DRV_DATA_FLAG_5705_10_100},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  234. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  242. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  243. PCI_VENDOR_ID_LENOVO,
  244. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  245. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  267. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  268. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  269. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  276. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  286. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  299. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  300. {}
  301. };
  302. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  303. static const struct {
  304. const char string[ETH_GSTRING_LEN];
  305. } ethtool_stats_keys[] = {
  306. { "rx_octets" },
  307. { "rx_fragments" },
  308. { "rx_ucast_packets" },
  309. { "rx_mcast_packets" },
  310. { "rx_bcast_packets" },
  311. { "rx_fcs_errors" },
  312. { "rx_align_errors" },
  313. { "rx_xon_pause_rcvd" },
  314. { "rx_xoff_pause_rcvd" },
  315. { "rx_mac_ctrl_rcvd" },
  316. { "rx_xoff_entered" },
  317. { "rx_frame_too_long_errors" },
  318. { "rx_jabbers" },
  319. { "rx_undersize_packets" },
  320. { "rx_in_length_errors" },
  321. { "rx_out_length_errors" },
  322. { "rx_64_or_less_octet_packets" },
  323. { "rx_65_to_127_octet_packets" },
  324. { "rx_128_to_255_octet_packets" },
  325. { "rx_256_to_511_octet_packets" },
  326. { "rx_512_to_1023_octet_packets" },
  327. { "rx_1024_to_1522_octet_packets" },
  328. { "rx_1523_to_2047_octet_packets" },
  329. { "rx_2048_to_4095_octet_packets" },
  330. { "rx_4096_to_8191_octet_packets" },
  331. { "rx_8192_to_9022_octet_packets" },
  332. { "tx_octets" },
  333. { "tx_collisions" },
  334. { "tx_xon_sent" },
  335. { "tx_xoff_sent" },
  336. { "tx_flow_control" },
  337. { "tx_mac_errors" },
  338. { "tx_single_collisions" },
  339. { "tx_mult_collisions" },
  340. { "tx_deferred" },
  341. { "tx_excessive_collisions" },
  342. { "tx_late_collisions" },
  343. { "tx_collide_2times" },
  344. { "tx_collide_3times" },
  345. { "tx_collide_4times" },
  346. { "tx_collide_5times" },
  347. { "tx_collide_6times" },
  348. { "tx_collide_7times" },
  349. { "tx_collide_8times" },
  350. { "tx_collide_9times" },
  351. { "tx_collide_10times" },
  352. { "tx_collide_11times" },
  353. { "tx_collide_12times" },
  354. { "tx_collide_13times" },
  355. { "tx_collide_14times" },
  356. { "tx_collide_15times" },
  357. { "tx_ucast_packets" },
  358. { "tx_mcast_packets" },
  359. { "tx_bcast_packets" },
  360. { "tx_carrier_sense_errors" },
  361. { "tx_discards" },
  362. { "tx_errors" },
  363. { "dma_writeq_full" },
  364. { "dma_write_prioq_full" },
  365. { "rxbds_empty" },
  366. { "rx_discards" },
  367. { "rx_errors" },
  368. { "rx_threshold_hit" },
  369. { "dma_readq_full" },
  370. { "dma_read_prioq_full" },
  371. { "tx_comp_queue_full" },
  372. { "ring_set_send_prod_index" },
  373. { "ring_status_update" },
  374. { "nic_irqs" },
  375. { "nic_avoided_irqs" },
  376. { "nic_tx_threshold_hit" },
  377. { "mbuf_lwm_thresh_hit" },
  378. };
  379. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  380. #define TG3_NVRAM_TEST 0
  381. #define TG3_LINK_TEST 1
  382. #define TG3_REGISTER_TEST 2
  383. #define TG3_MEMORY_TEST 3
  384. #define TG3_MAC_LOOPB_TEST 4
  385. #define TG3_PHY_LOOPB_TEST 5
  386. #define TG3_EXT_LOOPB_TEST 6
  387. #define TG3_INTERRUPT_TEST 7
  388. static const struct {
  389. const char string[ETH_GSTRING_LEN];
  390. } ethtool_test_keys[] = {
  391. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  392. [TG3_LINK_TEST] = { "link test (online) " },
  393. [TG3_REGISTER_TEST] = { "register test (offline)" },
  394. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  395. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  396. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  397. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  398. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  399. };
  400. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  401. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. writel(val, tp->regs + off);
  404. }
  405. static u32 tg3_read32(struct tg3 *tp, u32 off)
  406. {
  407. return readl(tp->regs + off);
  408. }
  409. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. writel(val, tp->aperegs + off);
  412. }
  413. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  414. {
  415. return readl(tp->aperegs + off);
  416. }
  417. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  418. {
  419. unsigned long flags;
  420. spin_lock_irqsave(&tp->indirect_lock, flags);
  421. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  422. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  423. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  424. }
  425. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  426. {
  427. writel(val, tp->regs + off);
  428. readl(tp->regs + off);
  429. }
  430. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  431. {
  432. unsigned long flags;
  433. u32 val;
  434. spin_lock_irqsave(&tp->indirect_lock, flags);
  435. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  436. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  437. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  438. return val;
  439. }
  440. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  441. {
  442. unsigned long flags;
  443. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  444. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  445. TG3_64BIT_REG_LOW, val);
  446. return;
  447. }
  448. if (off == TG3_RX_STD_PROD_IDX_REG) {
  449. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  450. TG3_64BIT_REG_LOW, val);
  451. return;
  452. }
  453. spin_lock_irqsave(&tp->indirect_lock, flags);
  454. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  455. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  456. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  457. /* In indirect mode when disabling interrupts, we also need
  458. * to clear the interrupt bit in the GRC local ctrl register.
  459. */
  460. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  461. (val == 0x1)) {
  462. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  463. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  464. }
  465. }
  466. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  467. {
  468. unsigned long flags;
  469. u32 val;
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  472. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. return val;
  475. }
  476. /* usec_wait specifies the wait time in usec when writing to certain registers
  477. * where it is unsafe to read back the register without some delay.
  478. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  479. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  480. */
  481. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  482. {
  483. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  484. /* Non-posted methods */
  485. tp->write32(tp, off, val);
  486. else {
  487. /* Posted method */
  488. tg3_write32(tp, off, val);
  489. if (usec_wait)
  490. udelay(usec_wait);
  491. tp->read32(tp, off);
  492. }
  493. /* Wait again after the read for the posted method to guarantee that
  494. * the wait time is met.
  495. */
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. }
  499. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  500. {
  501. tp->write32_mbox(tp, off, val);
  502. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  503. tp->read32_mbox(tp, off);
  504. }
  505. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  506. {
  507. void __iomem *mbox = tp->regs + off;
  508. writel(val, mbox);
  509. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  510. writel(val, mbox);
  511. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  512. readl(mbox);
  513. }
  514. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  515. {
  516. return readl(tp->regs + off + GRCMBOX_BASE);
  517. }
  518. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  519. {
  520. writel(val, tp->regs + off + GRCMBOX_BASE);
  521. }
  522. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  523. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  524. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  525. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  526. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  527. #define tw32(reg, val) tp->write32(tp, reg, val)
  528. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  529. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  530. #define tr32(reg) tp->read32(tp, reg)
  531. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  532. {
  533. unsigned long flags;
  534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  535. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  536. return;
  537. spin_lock_irqsave(&tp->indirect_lock, flags);
  538. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  539. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  540. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  541. /* Always leave this as zero. */
  542. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  543. } else {
  544. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  545. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  546. /* Always leave this as zero. */
  547. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  548. }
  549. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  550. }
  551. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  552. {
  553. unsigned long flags;
  554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  555. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  556. *val = 0;
  557. return;
  558. }
  559. spin_lock_irqsave(&tp->indirect_lock, flags);
  560. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  561. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  562. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  563. /* Always leave this as zero. */
  564. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  565. } else {
  566. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  567. *val = tr32(TG3PCI_MEM_WIN_DATA);
  568. /* Always leave this as zero. */
  569. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  570. }
  571. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  572. }
  573. static void tg3_ape_lock_init(struct tg3 *tp)
  574. {
  575. int i;
  576. u32 regbase, bit;
  577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  578. regbase = TG3_APE_LOCK_GRANT;
  579. else
  580. regbase = TG3_APE_PER_LOCK_GRANT;
  581. /* Make sure the driver hasn't any stale locks. */
  582. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  583. switch (i) {
  584. case TG3_APE_LOCK_PHY0:
  585. case TG3_APE_LOCK_PHY1:
  586. case TG3_APE_LOCK_PHY2:
  587. case TG3_APE_LOCK_PHY3:
  588. bit = APE_LOCK_GRANT_DRIVER;
  589. break;
  590. default:
  591. if (!tp->pci_fn)
  592. bit = APE_LOCK_GRANT_DRIVER;
  593. else
  594. bit = 1 << tp->pci_fn;
  595. }
  596. tg3_ape_write32(tp, regbase + 4 * i, bit);
  597. }
  598. }
  599. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  600. {
  601. int i, off;
  602. int ret = 0;
  603. u32 status, req, gnt, bit;
  604. if (!tg3_flag(tp, ENABLE_APE))
  605. return 0;
  606. switch (locknum) {
  607. case TG3_APE_LOCK_GPIO:
  608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  609. return 0;
  610. case TG3_APE_LOCK_GRC:
  611. case TG3_APE_LOCK_MEM:
  612. if (!tp->pci_fn)
  613. bit = APE_LOCK_REQ_DRIVER;
  614. else
  615. bit = 1 << tp->pci_fn;
  616. break;
  617. case TG3_APE_LOCK_PHY0:
  618. case TG3_APE_LOCK_PHY1:
  619. case TG3_APE_LOCK_PHY2:
  620. case TG3_APE_LOCK_PHY3:
  621. bit = APE_LOCK_REQ_DRIVER;
  622. break;
  623. default:
  624. return -EINVAL;
  625. }
  626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  627. req = TG3_APE_LOCK_REQ;
  628. gnt = TG3_APE_LOCK_GRANT;
  629. } else {
  630. req = TG3_APE_PER_LOCK_REQ;
  631. gnt = TG3_APE_PER_LOCK_GRANT;
  632. }
  633. off = 4 * locknum;
  634. tg3_ape_write32(tp, req + off, bit);
  635. /* Wait for up to 1 millisecond to acquire lock. */
  636. for (i = 0; i < 100; i++) {
  637. status = tg3_ape_read32(tp, gnt + off);
  638. if (status == bit)
  639. break;
  640. udelay(10);
  641. }
  642. if (status != bit) {
  643. /* Revoke the lock request. */
  644. tg3_ape_write32(tp, gnt + off, bit);
  645. ret = -EBUSY;
  646. }
  647. return ret;
  648. }
  649. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  650. {
  651. u32 gnt, bit;
  652. if (!tg3_flag(tp, ENABLE_APE))
  653. return;
  654. switch (locknum) {
  655. case TG3_APE_LOCK_GPIO:
  656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  657. return;
  658. case TG3_APE_LOCK_GRC:
  659. case TG3_APE_LOCK_MEM:
  660. if (!tp->pci_fn)
  661. bit = APE_LOCK_GRANT_DRIVER;
  662. else
  663. bit = 1 << tp->pci_fn;
  664. break;
  665. case TG3_APE_LOCK_PHY0:
  666. case TG3_APE_LOCK_PHY1:
  667. case TG3_APE_LOCK_PHY2:
  668. case TG3_APE_LOCK_PHY3:
  669. bit = APE_LOCK_GRANT_DRIVER;
  670. break;
  671. default:
  672. return;
  673. }
  674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  675. gnt = TG3_APE_LOCK_GRANT;
  676. else
  677. gnt = TG3_APE_PER_LOCK_GRANT;
  678. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  679. }
  680. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  681. {
  682. u32 apedata;
  683. while (timeout_us) {
  684. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  685. return -EBUSY;
  686. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  687. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  688. break;
  689. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  690. udelay(10);
  691. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  692. }
  693. return timeout_us ? 0 : -EBUSY;
  694. }
  695. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  696. {
  697. u32 i, apedata;
  698. for (i = 0; i < timeout_us / 10; i++) {
  699. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  700. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  701. break;
  702. udelay(10);
  703. }
  704. return i == timeout_us / 10;
  705. }
  706. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  707. u32 len)
  708. {
  709. int err;
  710. u32 i, bufoff, msgoff, maxlen, apedata;
  711. if (!tg3_flag(tp, APE_HAS_NCSI))
  712. return 0;
  713. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  714. if (apedata != APE_SEG_SIG_MAGIC)
  715. return -ENODEV;
  716. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  717. if (!(apedata & APE_FW_STATUS_READY))
  718. return -EAGAIN;
  719. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  720. TG3_APE_SHMEM_BASE;
  721. msgoff = bufoff + 2 * sizeof(u32);
  722. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  723. while (len) {
  724. u32 length;
  725. /* Cap xfer sizes to scratchpad limits. */
  726. length = (len > maxlen) ? maxlen : len;
  727. len -= length;
  728. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  729. if (!(apedata & APE_FW_STATUS_READY))
  730. return -EAGAIN;
  731. /* Wait for up to 1 msec for APE to service previous event. */
  732. err = tg3_ape_event_lock(tp, 1000);
  733. if (err)
  734. return err;
  735. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  736. APE_EVENT_STATUS_SCRTCHPD_READ |
  737. APE_EVENT_STATUS_EVENT_PENDING;
  738. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  739. tg3_ape_write32(tp, bufoff, base_off);
  740. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  741. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  742. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  743. base_off += length;
  744. if (tg3_ape_wait_for_event(tp, 30000))
  745. return -EAGAIN;
  746. for (i = 0; length; i += 4, length -= 4) {
  747. u32 val = tg3_ape_read32(tp, msgoff + i);
  748. memcpy(data, &val, sizeof(u32));
  749. data++;
  750. }
  751. }
  752. return 0;
  753. }
  754. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  755. {
  756. int err;
  757. u32 apedata;
  758. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  759. if (apedata != APE_SEG_SIG_MAGIC)
  760. return -EAGAIN;
  761. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  762. if (!(apedata & APE_FW_STATUS_READY))
  763. return -EAGAIN;
  764. /* Wait for up to 1 millisecond for APE to service previous event. */
  765. err = tg3_ape_event_lock(tp, 1000);
  766. if (err)
  767. return err;
  768. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  769. event | APE_EVENT_STATUS_EVENT_PENDING);
  770. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  771. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  772. return 0;
  773. }
  774. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  775. {
  776. u32 event;
  777. u32 apedata;
  778. if (!tg3_flag(tp, ENABLE_APE))
  779. return;
  780. switch (kind) {
  781. case RESET_KIND_INIT:
  782. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  783. APE_HOST_SEG_SIG_MAGIC);
  784. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  785. APE_HOST_SEG_LEN_MAGIC);
  786. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  787. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  788. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  789. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  790. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  791. APE_HOST_BEHAV_NO_PHYLOCK);
  792. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  793. TG3_APE_HOST_DRVR_STATE_START);
  794. event = APE_EVENT_STATUS_STATE_START;
  795. break;
  796. case RESET_KIND_SHUTDOWN:
  797. /* With the interface we are currently using,
  798. * APE does not track driver state. Wiping
  799. * out the HOST SEGMENT SIGNATURE forces
  800. * the APE to assume OS absent status.
  801. */
  802. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  803. if (device_may_wakeup(&tp->pdev->dev) &&
  804. tg3_flag(tp, WOL_ENABLE)) {
  805. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  806. TG3_APE_HOST_WOL_SPEED_AUTO);
  807. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  808. } else
  809. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  810. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  811. event = APE_EVENT_STATUS_STATE_UNLOAD;
  812. break;
  813. case RESET_KIND_SUSPEND:
  814. event = APE_EVENT_STATUS_STATE_SUSPEND;
  815. break;
  816. default:
  817. return;
  818. }
  819. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  820. tg3_ape_send_event(tp, event);
  821. }
  822. static void tg3_disable_ints(struct tg3 *tp)
  823. {
  824. int i;
  825. tw32(TG3PCI_MISC_HOST_CTRL,
  826. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  827. for (i = 0; i < tp->irq_max; i++)
  828. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  829. }
  830. static void tg3_enable_ints(struct tg3 *tp)
  831. {
  832. int i;
  833. tp->irq_sync = 0;
  834. wmb();
  835. tw32(TG3PCI_MISC_HOST_CTRL,
  836. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  837. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  838. for (i = 0; i < tp->irq_cnt; i++) {
  839. struct tg3_napi *tnapi = &tp->napi[i];
  840. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  841. if (tg3_flag(tp, 1SHOT_MSI))
  842. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  843. tp->coal_now |= tnapi->coal_now;
  844. }
  845. /* Force an initial interrupt */
  846. if (!tg3_flag(tp, TAGGED_STATUS) &&
  847. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  848. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  849. else
  850. tw32(HOSTCC_MODE, tp->coal_now);
  851. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  852. }
  853. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  854. {
  855. struct tg3 *tp = tnapi->tp;
  856. struct tg3_hw_status *sblk = tnapi->hw_status;
  857. unsigned int work_exists = 0;
  858. /* check for phy events */
  859. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  860. if (sblk->status & SD_STATUS_LINK_CHG)
  861. work_exists = 1;
  862. }
  863. /* check for TX work to do */
  864. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  865. work_exists = 1;
  866. /* check for RX work to do */
  867. if (tnapi->rx_rcb_prod_idx &&
  868. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  869. work_exists = 1;
  870. return work_exists;
  871. }
  872. /* tg3_int_reenable
  873. * similar to tg3_enable_ints, but it accurately determines whether there
  874. * is new work pending and can return without flushing the PIO write
  875. * which reenables interrupts
  876. */
  877. static void tg3_int_reenable(struct tg3_napi *tnapi)
  878. {
  879. struct tg3 *tp = tnapi->tp;
  880. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  881. mmiowb();
  882. /* When doing tagged status, this work check is unnecessary.
  883. * The last_tag we write above tells the chip which piece of
  884. * work we've completed.
  885. */
  886. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  887. tw32(HOSTCC_MODE, tp->coalesce_mode |
  888. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  889. }
  890. static void tg3_switch_clocks(struct tg3 *tp)
  891. {
  892. u32 clock_ctrl;
  893. u32 orig_clock_ctrl;
  894. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  895. return;
  896. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  897. orig_clock_ctrl = clock_ctrl;
  898. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  899. CLOCK_CTRL_CLKRUN_OENABLE |
  900. 0x1f);
  901. tp->pci_clock_ctrl = clock_ctrl;
  902. if (tg3_flag(tp, 5705_PLUS)) {
  903. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  904. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  905. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  906. }
  907. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  908. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  909. clock_ctrl |
  910. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  911. 40);
  912. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  913. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  914. 40);
  915. }
  916. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  917. }
  918. #define PHY_BUSY_LOOPS 5000
  919. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  920. {
  921. u32 frame_val;
  922. unsigned int loops;
  923. int ret;
  924. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  925. tw32_f(MAC_MI_MODE,
  926. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  927. udelay(80);
  928. }
  929. tg3_ape_lock(tp, tp->phy_ape_lock);
  930. *val = 0x0;
  931. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  932. MI_COM_PHY_ADDR_MASK);
  933. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  934. MI_COM_REG_ADDR_MASK);
  935. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  936. tw32_f(MAC_MI_COM, frame_val);
  937. loops = PHY_BUSY_LOOPS;
  938. while (loops != 0) {
  939. udelay(10);
  940. frame_val = tr32(MAC_MI_COM);
  941. if ((frame_val & MI_COM_BUSY) == 0) {
  942. udelay(5);
  943. frame_val = tr32(MAC_MI_COM);
  944. break;
  945. }
  946. loops -= 1;
  947. }
  948. ret = -EBUSY;
  949. if (loops != 0) {
  950. *val = frame_val & MI_COM_DATA_MASK;
  951. ret = 0;
  952. }
  953. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  954. tw32_f(MAC_MI_MODE, tp->mi_mode);
  955. udelay(80);
  956. }
  957. tg3_ape_unlock(tp, tp->phy_ape_lock);
  958. return ret;
  959. }
  960. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  961. {
  962. u32 frame_val;
  963. unsigned int loops;
  964. int ret;
  965. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  966. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  967. return 0;
  968. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  969. tw32_f(MAC_MI_MODE,
  970. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  971. udelay(80);
  972. }
  973. tg3_ape_lock(tp, tp->phy_ape_lock);
  974. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  975. MI_COM_PHY_ADDR_MASK);
  976. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  977. MI_COM_REG_ADDR_MASK);
  978. frame_val |= (val & MI_COM_DATA_MASK);
  979. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  980. tw32_f(MAC_MI_COM, frame_val);
  981. loops = PHY_BUSY_LOOPS;
  982. while (loops != 0) {
  983. udelay(10);
  984. frame_val = tr32(MAC_MI_COM);
  985. if ((frame_val & MI_COM_BUSY) == 0) {
  986. udelay(5);
  987. frame_val = tr32(MAC_MI_COM);
  988. break;
  989. }
  990. loops -= 1;
  991. }
  992. ret = -EBUSY;
  993. if (loops != 0)
  994. ret = 0;
  995. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  996. tw32_f(MAC_MI_MODE, tp->mi_mode);
  997. udelay(80);
  998. }
  999. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1000. return ret;
  1001. }
  1002. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1003. {
  1004. int err;
  1005. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1006. if (err)
  1007. goto done;
  1008. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1009. if (err)
  1010. goto done;
  1011. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1012. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1013. if (err)
  1014. goto done;
  1015. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1016. done:
  1017. return err;
  1018. }
  1019. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1020. {
  1021. int err;
  1022. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1023. if (err)
  1024. goto done;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1029. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1030. if (err)
  1031. goto done;
  1032. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1033. done:
  1034. return err;
  1035. }
  1036. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1037. {
  1038. int err;
  1039. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1040. if (!err)
  1041. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1042. return err;
  1043. }
  1044. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1045. {
  1046. int err;
  1047. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1048. if (!err)
  1049. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1050. return err;
  1051. }
  1052. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1053. {
  1054. int err;
  1055. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1056. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1057. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1058. if (!err)
  1059. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1060. return err;
  1061. }
  1062. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1063. {
  1064. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1065. set |= MII_TG3_AUXCTL_MISC_WREN;
  1066. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1067. }
  1068. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1069. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1070. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1071. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1072. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1073. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1074. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1075. static int tg3_bmcr_reset(struct tg3 *tp)
  1076. {
  1077. u32 phy_control;
  1078. int limit, err;
  1079. /* OK, reset it, and poll the BMCR_RESET bit until it
  1080. * clears or we time out.
  1081. */
  1082. phy_control = BMCR_RESET;
  1083. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1084. if (err != 0)
  1085. return -EBUSY;
  1086. limit = 5000;
  1087. while (limit--) {
  1088. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1089. if (err != 0)
  1090. return -EBUSY;
  1091. if ((phy_control & BMCR_RESET) == 0) {
  1092. udelay(40);
  1093. break;
  1094. }
  1095. udelay(10);
  1096. }
  1097. if (limit < 0)
  1098. return -EBUSY;
  1099. return 0;
  1100. }
  1101. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1102. {
  1103. struct tg3 *tp = bp->priv;
  1104. u32 val;
  1105. spin_lock_bh(&tp->lock);
  1106. if (tg3_readphy(tp, reg, &val))
  1107. val = -EIO;
  1108. spin_unlock_bh(&tp->lock);
  1109. return val;
  1110. }
  1111. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1112. {
  1113. struct tg3 *tp = bp->priv;
  1114. u32 ret = 0;
  1115. spin_lock_bh(&tp->lock);
  1116. if (tg3_writephy(tp, reg, val))
  1117. ret = -EIO;
  1118. spin_unlock_bh(&tp->lock);
  1119. return ret;
  1120. }
  1121. static int tg3_mdio_reset(struct mii_bus *bp)
  1122. {
  1123. return 0;
  1124. }
  1125. static void tg3_mdio_config_5785(struct tg3 *tp)
  1126. {
  1127. u32 val;
  1128. struct phy_device *phydev;
  1129. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1130. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1131. case PHY_ID_BCM50610:
  1132. case PHY_ID_BCM50610M:
  1133. val = MAC_PHYCFG2_50610_LED_MODES;
  1134. break;
  1135. case PHY_ID_BCMAC131:
  1136. val = MAC_PHYCFG2_AC131_LED_MODES;
  1137. break;
  1138. case PHY_ID_RTL8211C:
  1139. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1140. break;
  1141. case PHY_ID_RTL8201E:
  1142. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1143. break;
  1144. default:
  1145. return;
  1146. }
  1147. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1148. tw32(MAC_PHYCFG2, val);
  1149. val = tr32(MAC_PHYCFG1);
  1150. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1151. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1152. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1153. tw32(MAC_PHYCFG1, val);
  1154. return;
  1155. }
  1156. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1157. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1158. MAC_PHYCFG2_FMODE_MASK_MASK |
  1159. MAC_PHYCFG2_GMODE_MASK_MASK |
  1160. MAC_PHYCFG2_ACT_MASK_MASK |
  1161. MAC_PHYCFG2_QUAL_MASK_MASK |
  1162. MAC_PHYCFG2_INBAND_ENABLE;
  1163. tw32(MAC_PHYCFG2, val);
  1164. val = tr32(MAC_PHYCFG1);
  1165. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1166. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1167. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1168. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1169. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1170. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1171. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1172. }
  1173. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1174. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1175. tw32(MAC_PHYCFG1, val);
  1176. val = tr32(MAC_EXT_RGMII_MODE);
  1177. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1178. MAC_RGMII_MODE_RX_QUALITY |
  1179. MAC_RGMII_MODE_RX_ACTIVITY |
  1180. MAC_RGMII_MODE_RX_ENG_DET |
  1181. MAC_RGMII_MODE_TX_ENABLE |
  1182. MAC_RGMII_MODE_TX_LOWPWR |
  1183. MAC_RGMII_MODE_TX_RESET);
  1184. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1185. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1186. val |= MAC_RGMII_MODE_RX_INT_B |
  1187. MAC_RGMII_MODE_RX_QUALITY |
  1188. MAC_RGMII_MODE_RX_ACTIVITY |
  1189. MAC_RGMII_MODE_RX_ENG_DET;
  1190. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1191. val |= MAC_RGMII_MODE_TX_ENABLE |
  1192. MAC_RGMII_MODE_TX_LOWPWR |
  1193. MAC_RGMII_MODE_TX_RESET;
  1194. }
  1195. tw32(MAC_EXT_RGMII_MODE, val);
  1196. }
  1197. static void tg3_mdio_start(struct tg3 *tp)
  1198. {
  1199. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1200. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1201. udelay(80);
  1202. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1204. tg3_mdio_config_5785(tp);
  1205. }
  1206. static int tg3_mdio_init(struct tg3 *tp)
  1207. {
  1208. int i;
  1209. u32 reg;
  1210. struct phy_device *phydev;
  1211. if (tg3_flag(tp, 5717_PLUS)) {
  1212. u32 is_serdes;
  1213. tp->phy_addr = tp->pci_fn + 1;
  1214. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1215. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1216. else
  1217. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1218. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1219. if (is_serdes)
  1220. tp->phy_addr += 7;
  1221. } else
  1222. tp->phy_addr = TG3_PHY_MII_ADDR;
  1223. tg3_mdio_start(tp);
  1224. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1225. return 0;
  1226. tp->mdio_bus = mdiobus_alloc();
  1227. if (tp->mdio_bus == NULL)
  1228. return -ENOMEM;
  1229. tp->mdio_bus->name = "tg3 mdio bus";
  1230. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1231. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1232. tp->mdio_bus->priv = tp;
  1233. tp->mdio_bus->parent = &tp->pdev->dev;
  1234. tp->mdio_bus->read = &tg3_mdio_read;
  1235. tp->mdio_bus->write = &tg3_mdio_write;
  1236. tp->mdio_bus->reset = &tg3_mdio_reset;
  1237. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1238. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1239. for (i = 0; i < PHY_MAX_ADDR; i++)
  1240. tp->mdio_bus->irq[i] = PHY_POLL;
  1241. /* The bus registration will look for all the PHYs on the mdio bus.
  1242. * Unfortunately, it does not ensure the PHY is powered up before
  1243. * accessing the PHY ID registers. A chip reset is the
  1244. * quickest way to bring the device back to an operational state..
  1245. */
  1246. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1247. tg3_bmcr_reset(tp);
  1248. i = mdiobus_register(tp->mdio_bus);
  1249. if (i) {
  1250. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1251. mdiobus_free(tp->mdio_bus);
  1252. return i;
  1253. }
  1254. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1255. if (!phydev || !phydev->drv) {
  1256. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1257. mdiobus_unregister(tp->mdio_bus);
  1258. mdiobus_free(tp->mdio_bus);
  1259. return -ENODEV;
  1260. }
  1261. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1262. case PHY_ID_BCM57780:
  1263. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1264. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1265. break;
  1266. case PHY_ID_BCM50610:
  1267. case PHY_ID_BCM50610M:
  1268. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1269. PHY_BRCM_RX_REFCLK_UNUSED |
  1270. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1271. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1272. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1273. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1274. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1275. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1276. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1277. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1278. /* fallthru */
  1279. case PHY_ID_RTL8211C:
  1280. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1281. break;
  1282. case PHY_ID_RTL8201E:
  1283. case PHY_ID_BCMAC131:
  1284. phydev->interface = PHY_INTERFACE_MODE_MII;
  1285. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1286. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1287. break;
  1288. }
  1289. tg3_flag_set(tp, MDIOBUS_INITED);
  1290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1291. tg3_mdio_config_5785(tp);
  1292. return 0;
  1293. }
  1294. static void tg3_mdio_fini(struct tg3 *tp)
  1295. {
  1296. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1297. tg3_flag_clear(tp, MDIOBUS_INITED);
  1298. mdiobus_unregister(tp->mdio_bus);
  1299. mdiobus_free(tp->mdio_bus);
  1300. }
  1301. }
  1302. /* tp->lock is held. */
  1303. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1304. {
  1305. u32 val;
  1306. val = tr32(GRC_RX_CPU_EVENT);
  1307. val |= GRC_RX_CPU_DRIVER_EVENT;
  1308. tw32_f(GRC_RX_CPU_EVENT, val);
  1309. tp->last_event_jiffies = jiffies;
  1310. }
  1311. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1312. /* tp->lock is held. */
  1313. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1314. {
  1315. int i;
  1316. unsigned int delay_cnt;
  1317. long time_remain;
  1318. /* If enough time has passed, no wait is necessary. */
  1319. time_remain = (long)(tp->last_event_jiffies + 1 +
  1320. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1321. (long)jiffies;
  1322. if (time_remain < 0)
  1323. return;
  1324. /* Check if we can shorten the wait time. */
  1325. delay_cnt = jiffies_to_usecs(time_remain);
  1326. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1327. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1328. delay_cnt = (delay_cnt >> 3) + 1;
  1329. for (i = 0; i < delay_cnt; i++) {
  1330. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1331. break;
  1332. udelay(8);
  1333. }
  1334. }
  1335. /* tp->lock is held. */
  1336. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1337. {
  1338. u32 reg, val;
  1339. val = 0;
  1340. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1341. val = reg << 16;
  1342. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1343. val |= (reg & 0xffff);
  1344. *data++ = val;
  1345. val = 0;
  1346. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1347. val = reg << 16;
  1348. if (!tg3_readphy(tp, MII_LPA, &reg))
  1349. val |= (reg & 0xffff);
  1350. *data++ = val;
  1351. val = 0;
  1352. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1353. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1354. val = reg << 16;
  1355. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1356. val |= (reg & 0xffff);
  1357. }
  1358. *data++ = val;
  1359. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1360. val = reg << 16;
  1361. else
  1362. val = 0;
  1363. *data++ = val;
  1364. }
  1365. /* tp->lock is held. */
  1366. static void tg3_ump_link_report(struct tg3 *tp)
  1367. {
  1368. u32 data[4];
  1369. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1370. return;
  1371. tg3_phy_gather_ump_data(tp, data);
  1372. tg3_wait_for_event_ack(tp);
  1373. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1374. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1375. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1376. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1377. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1378. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1379. tg3_generate_fw_event(tp);
  1380. }
  1381. /* tp->lock is held. */
  1382. static void tg3_stop_fw(struct tg3 *tp)
  1383. {
  1384. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1385. /* Wait for RX cpu to ACK the previous event. */
  1386. tg3_wait_for_event_ack(tp);
  1387. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1388. tg3_generate_fw_event(tp);
  1389. /* Wait for RX cpu to ACK this event. */
  1390. tg3_wait_for_event_ack(tp);
  1391. }
  1392. }
  1393. /* tp->lock is held. */
  1394. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1395. {
  1396. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1397. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1398. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1399. switch (kind) {
  1400. case RESET_KIND_INIT:
  1401. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1402. DRV_STATE_START);
  1403. break;
  1404. case RESET_KIND_SHUTDOWN:
  1405. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1406. DRV_STATE_UNLOAD);
  1407. break;
  1408. case RESET_KIND_SUSPEND:
  1409. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1410. DRV_STATE_SUSPEND);
  1411. break;
  1412. default:
  1413. break;
  1414. }
  1415. }
  1416. if (kind == RESET_KIND_INIT ||
  1417. kind == RESET_KIND_SUSPEND)
  1418. tg3_ape_driver_state_change(tp, kind);
  1419. }
  1420. /* tp->lock is held. */
  1421. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1422. {
  1423. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1424. switch (kind) {
  1425. case RESET_KIND_INIT:
  1426. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1427. DRV_STATE_START_DONE);
  1428. break;
  1429. case RESET_KIND_SHUTDOWN:
  1430. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1431. DRV_STATE_UNLOAD_DONE);
  1432. break;
  1433. default:
  1434. break;
  1435. }
  1436. }
  1437. if (kind == RESET_KIND_SHUTDOWN)
  1438. tg3_ape_driver_state_change(tp, kind);
  1439. }
  1440. /* tp->lock is held. */
  1441. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1442. {
  1443. if (tg3_flag(tp, ENABLE_ASF)) {
  1444. switch (kind) {
  1445. case RESET_KIND_INIT:
  1446. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1447. DRV_STATE_START);
  1448. break;
  1449. case RESET_KIND_SHUTDOWN:
  1450. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1451. DRV_STATE_UNLOAD);
  1452. break;
  1453. case RESET_KIND_SUSPEND:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_SUSPEND);
  1456. break;
  1457. default:
  1458. break;
  1459. }
  1460. }
  1461. }
  1462. static int tg3_poll_fw(struct tg3 *tp)
  1463. {
  1464. int i;
  1465. u32 val;
  1466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1467. /* Wait up to 20ms for init done. */
  1468. for (i = 0; i < 200; i++) {
  1469. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1470. return 0;
  1471. udelay(100);
  1472. }
  1473. return -ENODEV;
  1474. }
  1475. /* Wait for firmware initialization to complete. */
  1476. for (i = 0; i < 100000; i++) {
  1477. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1478. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1479. break;
  1480. udelay(10);
  1481. }
  1482. /* Chip might not be fitted with firmware. Some Sun onboard
  1483. * parts are configured like that. So don't signal the timeout
  1484. * of the above loop as an error, but do report the lack of
  1485. * running firmware once.
  1486. */
  1487. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1488. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1489. netdev_info(tp->dev, "No firmware running\n");
  1490. }
  1491. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1492. /* The 57765 A0 needs a little more
  1493. * time to do some important work.
  1494. */
  1495. mdelay(10);
  1496. }
  1497. return 0;
  1498. }
  1499. static void tg3_link_report(struct tg3 *tp)
  1500. {
  1501. if (!netif_carrier_ok(tp->dev)) {
  1502. netif_info(tp, link, tp->dev, "Link is down\n");
  1503. tg3_ump_link_report(tp);
  1504. } else if (netif_msg_link(tp)) {
  1505. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1506. (tp->link_config.active_speed == SPEED_1000 ?
  1507. 1000 :
  1508. (tp->link_config.active_speed == SPEED_100 ?
  1509. 100 : 10)),
  1510. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1511. "full" : "half"));
  1512. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1513. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1514. "on" : "off",
  1515. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1516. "on" : "off");
  1517. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1518. netdev_info(tp->dev, "EEE is %s\n",
  1519. tp->setlpicnt ? "enabled" : "disabled");
  1520. tg3_ump_link_report(tp);
  1521. }
  1522. }
  1523. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1524. {
  1525. u16 miireg;
  1526. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1527. miireg = ADVERTISE_1000XPAUSE;
  1528. else if (flow_ctrl & FLOW_CTRL_TX)
  1529. miireg = ADVERTISE_1000XPSE_ASYM;
  1530. else if (flow_ctrl & FLOW_CTRL_RX)
  1531. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1532. else
  1533. miireg = 0;
  1534. return miireg;
  1535. }
  1536. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1537. {
  1538. u8 cap = 0;
  1539. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1540. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1541. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1542. if (lcladv & ADVERTISE_1000XPAUSE)
  1543. cap = FLOW_CTRL_RX;
  1544. if (rmtadv & ADVERTISE_1000XPAUSE)
  1545. cap = FLOW_CTRL_TX;
  1546. }
  1547. return cap;
  1548. }
  1549. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1550. {
  1551. u8 autoneg;
  1552. u8 flowctrl = 0;
  1553. u32 old_rx_mode = tp->rx_mode;
  1554. u32 old_tx_mode = tp->tx_mode;
  1555. if (tg3_flag(tp, USE_PHYLIB))
  1556. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1557. else
  1558. autoneg = tp->link_config.autoneg;
  1559. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1560. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1561. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1562. else
  1563. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1564. } else
  1565. flowctrl = tp->link_config.flowctrl;
  1566. tp->link_config.active_flowctrl = flowctrl;
  1567. if (flowctrl & FLOW_CTRL_RX)
  1568. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1569. else
  1570. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1571. if (old_rx_mode != tp->rx_mode)
  1572. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1573. if (flowctrl & FLOW_CTRL_TX)
  1574. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1575. else
  1576. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1577. if (old_tx_mode != tp->tx_mode)
  1578. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1579. }
  1580. static void tg3_adjust_link(struct net_device *dev)
  1581. {
  1582. u8 oldflowctrl, linkmesg = 0;
  1583. u32 mac_mode, lcl_adv, rmt_adv;
  1584. struct tg3 *tp = netdev_priv(dev);
  1585. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1586. spin_lock_bh(&tp->lock);
  1587. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1588. MAC_MODE_HALF_DUPLEX);
  1589. oldflowctrl = tp->link_config.active_flowctrl;
  1590. if (phydev->link) {
  1591. lcl_adv = 0;
  1592. rmt_adv = 0;
  1593. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1594. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1595. else if (phydev->speed == SPEED_1000 ||
  1596. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1597. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1598. else
  1599. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1600. if (phydev->duplex == DUPLEX_HALF)
  1601. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1602. else {
  1603. lcl_adv = mii_advertise_flowctrl(
  1604. tp->link_config.flowctrl);
  1605. if (phydev->pause)
  1606. rmt_adv = LPA_PAUSE_CAP;
  1607. if (phydev->asym_pause)
  1608. rmt_adv |= LPA_PAUSE_ASYM;
  1609. }
  1610. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1611. } else
  1612. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1613. if (mac_mode != tp->mac_mode) {
  1614. tp->mac_mode = mac_mode;
  1615. tw32_f(MAC_MODE, tp->mac_mode);
  1616. udelay(40);
  1617. }
  1618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1619. if (phydev->speed == SPEED_10)
  1620. tw32(MAC_MI_STAT,
  1621. MAC_MI_STAT_10MBPS_MODE |
  1622. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1623. else
  1624. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1625. }
  1626. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1627. tw32(MAC_TX_LENGTHS,
  1628. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1629. (6 << TX_LENGTHS_IPG_SHIFT) |
  1630. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1631. else
  1632. tw32(MAC_TX_LENGTHS,
  1633. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1634. (6 << TX_LENGTHS_IPG_SHIFT) |
  1635. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1636. if (phydev->link != tp->old_link ||
  1637. phydev->speed != tp->link_config.active_speed ||
  1638. phydev->duplex != tp->link_config.active_duplex ||
  1639. oldflowctrl != tp->link_config.active_flowctrl)
  1640. linkmesg = 1;
  1641. tp->old_link = phydev->link;
  1642. tp->link_config.active_speed = phydev->speed;
  1643. tp->link_config.active_duplex = phydev->duplex;
  1644. spin_unlock_bh(&tp->lock);
  1645. if (linkmesg)
  1646. tg3_link_report(tp);
  1647. }
  1648. static int tg3_phy_init(struct tg3 *tp)
  1649. {
  1650. struct phy_device *phydev;
  1651. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1652. return 0;
  1653. /* Bring the PHY back to a known state. */
  1654. tg3_bmcr_reset(tp);
  1655. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1656. /* Attach the MAC to the PHY. */
  1657. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1658. phydev->dev_flags, phydev->interface);
  1659. if (IS_ERR(phydev)) {
  1660. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1661. return PTR_ERR(phydev);
  1662. }
  1663. /* Mask with MAC supported features. */
  1664. switch (phydev->interface) {
  1665. case PHY_INTERFACE_MODE_GMII:
  1666. case PHY_INTERFACE_MODE_RGMII:
  1667. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1668. phydev->supported &= (PHY_GBIT_FEATURES |
  1669. SUPPORTED_Pause |
  1670. SUPPORTED_Asym_Pause);
  1671. break;
  1672. }
  1673. /* fallthru */
  1674. case PHY_INTERFACE_MODE_MII:
  1675. phydev->supported &= (PHY_BASIC_FEATURES |
  1676. SUPPORTED_Pause |
  1677. SUPPORTED_Asym_Pause);
  1678. break;
  1679. default:
  1680. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1681. return -EINVAL;
  1682. }
  1683. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1684. phydev->advertising = phydev->supported;
  1685. return 0;
  1686. }
  1687. static void tg3_phy_start(struct tg3 *tp)
  1688. {
  1689. struct phy_device *phydev;
  1690. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1691. return;
  1692. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1693. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1694. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1695. phydev->speed = tp->link_config.speed;
  1696. phydev->duplex = tp->link_config.duplex;
  1697. phydev->autoneg = tp->link_config.autoneg;
  1698. phydev->advertising = tp->link_config.advertising;
  1699. }
  1700. phy_start(phydev);
  1701. phy_start_aneg(phydev);
  1702. }
  1703. static void tg3_phy_stop(struct tg3 *tp)
  1704. {
  1705. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1706. return;
  1707. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1708. }
  1709. static void tg3_phy_fini(struct tg3 *tp)
  1710. {
  1711. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1712. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1713. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1714. }
  1715. }
  1716. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1717. {
  1718. int err;
  1719. u32 val;
  1720. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1721. return 0;
  1722. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1723. /* Cannot do read-modify-write on 5401 */
  1724. err = tg3_phy_auxctl_write(tp,
  1725. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1726. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1727. 0x4c20);
  1728. goto done;
  1729. }
  1730. err = tg3_phy_auxctl_read(tp,
  1731. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1732. if (err)
  1733. return err;
  1734. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1735. err = tg3_phy_auxctl_write(tp,
  1736. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1737. done:
  1738. return err;
  1739. }
  1740. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1741. {
  1742. u32 phytest;
  1743. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1744. u32 phy;
  1745. tg3_writephy(tp, MII_TG3_FET_TEST,
  1746. phytest | MII_TG3_FET_SHADOW_EN);
  1747. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1748. if (enable)
  1749. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1750. else
  1751. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1752. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1753. }
  1754. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1755. }
  1756. }
  1757. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1758. {
  1759. u32 reg;
  1760. if (!tg3_flag(tp, 5705_PLUS) ||
  1761. (tg3_flag(tp, 5717_PLUS) &&
  1762. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1763. return;
  1764. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1765. tg3_phy_fet_toggle_apd(tp, enable);
  1766. return;
  1767. }
  1768. reg = MII_TG3_MISC_SHDW_WREN |
  1769. MII_TG3_MISC_SHDW_SCR5_SEL |
  1770. MII_TG3_MISC_SHDW_SCR5_LPED |
  1771. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1772. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1773. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1774. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1775. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1776. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1777. reg = MII_TG3_MISC_SHDW_WREN |
  1778. MII_TG3_MISC_SHDW_APD_SEL |
  1779. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1780. if (enable)
  1781. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1782. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1783. }
  1784. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1785. {
  1786. u32 phy;
  1787. if (!tg3_flag(tp, 5705_PLUS) ||
  1788. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1789. return;
  1790. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1791. u32 ephy;
  1792. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1793. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1794. tg3_writephy(tp, MII_TG3_FET_TEST,
  1795. ephy | MII_TG3_FET_SHADOW_EN);
  1796. if (!tg3_readphy(tp, reg, &phy)) {
  1797. if (enable)
  1798. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1799. else
  1800. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1801. tg3_writephy(tp, reg, phy);
  1802. }
  1803. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1804. }
  1805. } else {
  1806. int ret;
  1807. ret = tg3_phy_auxctl_read(tp,
  1808. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1809. if (!ret) {
  1810. if (enable)
  1811. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1812. else
  1813. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1814. tg3_phy_auxctl_write(tp,
  1815. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1816. }
  1817. }
  1818. }
  1819. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1820. {
  1821. int ret;
  1822. u32 val;
  1823. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1824. return;
  1825. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1826. if (!ret)
  1827. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1828. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1829. }
  1830. static void tg3_phy_apply_otp(struct tg3 *tp)
  1831. {
  1832. u32 otp, phy;
  1833. if (!tp->phy_otp)
  1834. return;
  1835. otp = tp->phy_otp;
  1836. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1837. return;
  1838. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1839. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1840. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1841. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1842. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1843. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1844. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1845. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1846. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1847. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1848. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1849. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1850. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1851. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1852. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1853. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1854. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1855. }
  1856. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1857. {
  1858. u32 val;
  1859. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1860. return;
  1861. tp->setlpicnt = 0;
  1862. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1863. current_link_up == 1 &&
  1864. tp->link_config.active_duplex == DUPLEX_FULL &&
  1865. (tp->link_config.active_speed == SPEED_100 ||
  1866. tp->link_config.active_speed == SPEED_1000)) {
  1867. u32 eeectl;
  1868. if (tp->link_config.active_speed == SPEED_1000)
  1869. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1870. else
  1871. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1872. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1873. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1874. TG3_CL45_D7_EEERES_STAT, &val);
  1875. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1876. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1877. tp->setlpicnt = 2;
  1878. }
  1879. if (!tp->setlpicnt) {
  1880. if (current_link_up == 1 &&
  1881. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1882. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1883. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1884. }
  1885. val = tr32(TG3_CPMU_EEE_MODE);
  1886. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1887. }
  1888. }
  1889. static void tg3_phy_eee_enable(struct tg3 *tp)
  1890. {
  1891. u32 val;
  1892. if (tp->link_config.active_speed == SPEED_1000 &&
  1893. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1895. tg3_flag(tp, 57765_CLASS)) &&
  1896. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1897. val = MII_TG3_DSP_TAP26_ALNOKO |
  1898. MII_TG3_DSP_TAP26_RMRXSTO;
  1899. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1900. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1901. }
  1902. val = tr32(TG3_CPMU_EEE_MODE);
  1903. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1904. }
  1905. static int tg3_wait_macro_done(struct tg3 *tp)
  1906. {
  1907. int limit = 100;
  1908. while (limit--) {
  1909. u32 tmp32;
  1910. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1911. if ((tmp32 & 0x1000) == 0)
  1912. break;
  1913. }
  1914. }
  1915. if (limit < 0)
  1916. return -EBUSY;
  1917. return 0;
  1918. }
  1919. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1920. {
  1921. static const u32 test_pat[4][6] = {
  1922. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1923. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1924. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1925. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1926. };
  1927. int chan;
  1928. for (chan = 0; chan < 4; chan++) {
  1929. int i;
  1930. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1931. (chan * 0x2000) | 0x0200);
  1932. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1933. for (i = 0; i < 6; i++)
  1934. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1935. test_pat[chan][i]);
  1936. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1937. if (tg3_wait_macro_done(tp)) {
  1938. *resetp = 1;
  1939. return -EBUSY;
  1940. }
  1941. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1942. (chan * 0x2000) | 0x0200);
  1943. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1944. if (tg3_wait_macro_done(tp)) {
  1945. *resetp = 1;
  1946. return -EBUSY;
  1947. }
  1948. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1949. if (tg3_wait_macro_done(tp)) {
  1950. *resetp = 1;
  1951. return -EBUSY;
  1952. }
  1953. for (i = 0; i < 6; i += 2) {
  1954. u32 low, high;
  1955. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1956. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1957. tg3_wait_macro_done(tp)) {
  1958. *resetp = 1;
  1959. return -EBUSY;
  1960. }
  1961. low &= 0x7fff;
  1962. high &= 0x000f;
  1963. if (low != test_pat[chan][i] ||
  1964. high != test_pat[chan][i+1]) {
  1965. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1966. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1967. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1968. return -EBUSY;
  1969. }
  1970. }
  1971. }
  1972. return 0;
  1973. }
  1974. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1975. {
  1976. int chan;
  1977. for (chan = 0; chan < 4; chan++) {
  1978. int i;
  1979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1980. (chan * 0x2000) | 0x0200);
  1981. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1982. for (i = 0; i < 6; i++)
  1983. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1984. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1985. if (tg3_wait_macro_done(tp))
  1986. return -EBUSY;
  1987. }
  1988. return 0;
  1989. }
  1990. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1991. {
  1992. u32 reg32, phy9_orig;
  1993. int retries, do_phy_reset, err;
  1994. retries = 10;
  1995. do_phy_reset = 1;
  1996. do {
  1997. if (do_phy_reset) {
  1998. err = tg3_bmcr_reset(tp);
  1999. if (err)
  2000. return err;
  2001. do_phy_reset = 0;
  2002. }
  2003. /* Disable transmitter and interrupt. */
  2004. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2005. continue;
  2006. reg32 |= 0x3000;
  2007. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2008. /* Set full-duplex, 1000 mbps. */
  2009. tg3_writephy(tp, MII_BMCR,
  2010. BMCR_FULLDPLX | BMCR_SPEED1000);
  2011. /* Set to master mode. */
  2012. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2013. continue;
  2014. tg3_writephy(tp, MII_CTRL1000,
  2015. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2016. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2017. if (err)
  2018. return err;
  2019. /* Block the PHY control access. */
  2020. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2021. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2022. if (!err)
  2023. break;
  2024. } while (--retries);
  2025. err = tg3_phy_reset_chanpat(tp);
  2026. if (err)
  2027. return err;
  2028. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2029. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2030. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2031. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2032. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2033. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2034. reg32 &= ~0x3000;
  2035. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2036. } else if (!err)
  2037. err = -EBUSY;
  2038. return err;
  2039. }
  2040. static void tg3_carrier_on(struct tg3 *tp)
  2041. {
  2042. netif_carrier_on(tp->dev);
  2043. tp->link_up = true;
  2044. }
  2045. static void tg3_carrier_off(struct tg3 *tp)
  2046. {
  2047. netif_carrier_off(tp->dev);
  2048. tp->link_up = false;
  2049. }
  2050. /* This will reset the tigon3 PHY if there is no valid
  2051. * link unless the FORCE argument is non-zero.
  2052. */
  2053. static int tg3_phy_reset(struct tg3 *tp)
  2054. {
  2055. u32 val, cpmuctrl;
  2056. int err;
  2057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2058. val = tr32(GRC_MISC_CFG);
  2059. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2060. udelay(40);
  2061. }
  2062. err = tg3_readphy(tp, MII_BMSR, &val);
  2063. err |= tg3_readphy(tp, MII_BMSR, &val);
  2064. if (err != 0)
  2065. return -EBUSY;
  2066. if (netif_running(tp->dev) && tp->link_up) {
  2067. tg3_carrier_off(tp);
  2068. tg3_link_report(tp);
  2069. }
  2070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2073. err = tg3_phy_reset_5703_4_5(tp);
  2074. if (err)
  2075. return err;
  2076. goto out;
  2077. }
  2078. cpmuctrl = 0;
  2079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2080. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2081. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2082. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2083. tw32(TG3_CPMU_CTRL,
  2084. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2085. }
  2086. err = tg3_bmcr_reset(tp);
  2087. if (err)
  2088. return err;
  2089. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2090. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2091. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2092. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2093. }
  2094. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2095. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2096. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2097. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2098. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2099. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2100. udelay(40);
  2101. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2102. }
  2103. }
  2104. if (tg3_flag(tp, 5717_PLUS) &&
  2105. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2106. return 0;
  2107. tg3_phy_apply_otp(tp);
  2108. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2109. tg3_phy_toggle_apd(tp, true);
  2110. else
  2111. tg3_phy_toggle_apd(tp, false);
  2112. out:
  2113. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2114. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2115. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2116. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2117. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2118. }
  2119. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2120. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2121. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2122. }
  2123. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2124. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2125. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2126. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2127. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2128. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2129. }
  2130. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2131. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2132. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2133. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2134. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2135. tg3_writephy(tp, MII_TG3_TEST1,
  2136. MII_TG3_TEST1_TRIM_EN | 0x4);
  2137. } else
  2138. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2139. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2140. }
  2141. }
  2142. /* Set Extended packet length bit (bit 14) on all chips that */
  2143. /* support jumbo frames */
  2144. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2145. /* Cannot do read-modify-write on 5401 */
  2146. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2147. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2148. /* Set bit 14 with read-modify-write to preserve other bits */
  2149. err = tg3_phy_auxctl_read(tp,
  2150. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2151. if (!err)
  2152. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2153. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2154. }
  2155. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2156. * jumbo frames transmission.
  2157. */
  2158. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2159. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2160. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2161. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2162. }
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2164. /* adjust output voltage */
  2165. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2166. }
  2167. tg3_phy_toggle_automdix(tp, 1);
  2168. tg3_phy_set_wirespeed(tp);
  2169. return 0;
  2170. }
  2171. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2172. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2173. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2174. TG3_GPIO_MSG_NEED_VAUX)
  2175. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2176. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2177. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2178. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2179. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2180. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2181. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2182. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2183. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2184. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2185. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2186. {
  2187. u32 status, shift;
  2188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2190. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2191. else
  2192. status = tr32(TG3_CPMU_DRV_STATUS);
  2193. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2194. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2195. status |= (newstat << shift);
  2196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2198. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2199. else
  2200. tw32(TG3_CPMU_DRV_STATUS, status);
  2201. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2202. }
  2203. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2204. {
  2205. if (!tg3_flag(tp, IS_NIC))
  2206. return 0;
  2207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2210. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2211. return -EIO;
  2212. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2213. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2214. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2215. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2216. } else {
  2217. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2218. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2219. }
  2220. return 0;
  2221. }
  2222. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2223. {
  2224. u32 grc_local_ctrl;
  2225. if (!tg3_flag(tp, IS_NIC) ||
  2226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2228. return;
  2229. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2230. tw32_wait_f(GRC_LOCAL_CTRL,
  2231. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2232. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2233. tw32_wait_f(GRC_LOCAL_CTRL,
  2234. grc_local_ctrl,
  2235. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2236. tw32_wait_f(GRC_LOCAL_CTRL,
  2237. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2238. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2239. }
  2240. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2241. {
  2242. if (!tg3_flag(tp, IS_NIC))
  2243. return;
  2244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2246. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2247. (GRC_LCLCTRL_GPIO_OE0 |
  2248. GRC_LCLCTRL_GPIO_OE1 |
  2249. GRC_LCLCTRL_GPIO_OE2 |
  2250. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2251. GRC_LCLCTRL_GPIO_OUTPUT1),
  2252. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2253. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2254. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2255. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2256. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2257. GRC_LCLCTRL_GPIO_OE1 |
  2258. GRC_LCLCTRL_GPIO_OE2 |
  2259. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2260. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2261. tp->grc_local_ctrl;
  2262. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2263. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2264. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2265. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2266. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2267. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2268. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2269. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2270. } else {
  2271. u32 no_gpio2;
  2272. u32 grc_local_ctrl = 0;
  2273. /* Workaround to prevent overdrawing Amps. */
  2274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2275. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2276. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2277. grc_local_ctrl,
  2278. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2279. }
  2280. /* On 5753 and variants, GPIO2 cannot be used. */
  2281. no_gpio2 = tp->nic_sram_data_cfg &
  2282. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2283. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2284. GRC_LCLCTRL_GPIO_OE1 |
  2285. GRC_LCLCTRL_GPIO_OE2 |
  2286. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2287. GRC_LCLCTRL_GPIO_OUTPUT2;
  2288. if (no_gpio2) {
  2289. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2290. GRC_LCLCTRL_GPIO_OUTPUT2);
  2291. }
  2292. tw32_wait_f(GRC_LOCAL_CTRL,
  2293. tp->grc_local_ctrl | grc_local_ctrl,
  2294. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2295. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2296. tw32_wait_f(GRC_LOCAL_CTRL,
  2297. tp->grc_local_ctrl | grc_local_ctrl,
  2298. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2299. if (!no_gpio2) {
  2300. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2301. tw32_wait_f(GRC_LOCAL_CTRL,
  2302. tp->grc_local_ctrl | grc_local_ctrl,
  2303. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2304. }
  2305. }
  2306. }
  2307. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2308. {
  2309. u32 msg = 0;
  2310. /* Serialize power state transitions */
  2311. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2312. return;
  2313. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2314. msg = TG3_GPIO_MSG_NEED_VAUX;
  2315. msg = tg3_set_function_status(tp, msg);
  2316. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2317. goto done;
  2318. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2319. tg3_pwrsrc_switch_to_vaux(tp);
  2320. else
  2321. tg3_pwrsrc_die_with_vmain(tp);
  2322. done:
  2323. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2324. }
  2325. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2326. {
  2327. bool need_vaux = false;
  2328. /* The GPIOs do something completely different on 57765. */
  2329. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2330. return;
  2331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2333. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2334. tg3_frob_aux_power_5717(tp, include_wol ?
  2335. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2336. return;
  2337. }
  2338. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2339. struct net_device *dev_peer;
  2340. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2341. /* remove_one() may have been run on the peer. */
  2342. if (dev_peer) {
  2343. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2344. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2345. return;
  2346. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2347. tg3_flag(tp_peer, ENABLE_ASF))
  2348. need_vaux = true;
  2349. }
  2350. }
  2351. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2352. tg3_flag(tp, ENABLE_ASF))
  2353. need_vaux = true;
  2354. if (need_vaux)
  2355. tg3_pwrsrc_switch_to_vaux(tp);
  2356. else
  2357. tg3_pwrsrc_die_with_vmain(tp);
  2358. }
  2359. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2360. {
  2361. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2362. return 1;
  2363. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2364. if (speed != SPEED_10)
  2365. return 1;
  2366. } else if (speed == SPEED_10)
  2367. return 1;
  2368. return 0;
  2369. }
  2370. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2371. {
  2372. u32 val;
  2373. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2375. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2376. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2377. sg_dig_ctrl |=
  2378. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2379. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2380. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2381. }
  2382. return;
  2383. }
  2384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2385. tg3_bmcr_reset(tp);
  2386. val = tr32(GRC_MISC_CFG);
  2387. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2388. udelay(40);
  2389. return;
  2390. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2391. u32 phytest;
  2392. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2393. u32 phy;
  2394. tg3_writephy(tp, MII_ADVERTISE, 0);
  2395. tg3_writephy(tp, MII_BMCR,
  2396. BMCR_ANENABLE | BMCR_ANRESTART);
  2397. tg3_writephy(tp, MII_TG3_FET_TEST,
  2398. phytest | MII_TG3_FET_SHADOW_EN);
  2399. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2400. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2401. tg3_writephy(tp,
  2402. MII_TG3_FET_SHDW_AUXMODE4,
  2403. phy);
  2404. }
  2405. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2406. }
  2407. return;
  2408. } else if (do_low_power) {
  2409. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2410. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2411. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2412. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2413. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2414. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2415. }
  2416. /* The PHY should not be powered down on some chips because
  2417. * of bugs.
  2418. */
  2419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2421. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2422. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2423. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2424. !tp->pci_fn))
  2425. return;
  2426. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2427. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2428. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2429. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2430. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2431. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2432. }
  2433. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2434. }
  2435. /* tp->lock is held. */
  2436. static int tg3_nvram_lock(struct tg3 *tp)
  2437. {
  2438. if (tg3_flag(tp, NVRAM)) {
  2439. int i;
  2440. if (tp->nvram_lock_cnt == 0) {
  2441. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2442. for (i = 0; i < 8000; i++) {
  2443. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2444. break;
  2445. udelay(20);
  2446. }
  2447. if (i == 8000) {
  2448. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2449. return -ENODEV;
  2450. }
  2451. }
  2452. tp->nvram_lock_cnt++;
  2453. }
  2454. return 0;
  2455. }
  2456. /* tp->lock is held. */
  2457. static void tg3_nvram_unlock(struct tg3 *tp)
  2458. {
  2459. if (tg3_flag(tp, NVRAM)) {
  2460. if (tp->nvram_lock_cnt > 0)
  2461. tp->nvram_lock_cnt--;
  2462. if (tp->nvram_lock_cnt == 0)
  2463. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2464. }
  2465. }
  2466. /* tp->lock is held. */
  2467. static void tg3_enable_nvram_access(struct tg3 *tp)
  2468. {
  2469. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2470. u32 nvaccess = tr32(NVRAM_ACCESS);
  2471. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2472. }
  2473. }
  2474. /* tp->lock is held. */
  2475. static void tg3_disable_nvram_access(struct tg3 *tp)
  2476. {
  2477. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2478. u32 nvaccess = tr32(NVRAM_ACCESS);
  2479. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2480. }
  2481. }
  2482. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2483. u32 offset, u32 *val)
  2484. {
  2485. u32 tmp;
  2486. int i;
  2487. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2488. return -EINVAL;
  2489. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2490. EEPROM_ADDR_DEVID_MASK |
  2491. EEPROM_ADDR_READ);
  2492. tw32(GRC_EEPROM_ADDR,
  2493. tmp |
  2494. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2495. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2496. EEPROM_ADDR_ADDR_MASK) |
  2497. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2498. for (i = 0; i < 1000; i++) {
  2499. tmp = tr32(GRC_EEPROM_ADDR);
  2500. if (tmp & EEPROM_ADDR_COMPLETE)
  2501. break;
  2502. msleep(1);
  2503. }
  2504. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2505. return -EBUSY;
  2506. tmp = tr32(GRC_EEPROM_DATA);
  2507. /*
  2508. * The data will always be opposite the native endian
  2509. * format. Perform a blind byteswap to compensate.
  2510. */
  2511. *val = swab32(tmp);
  2512. return 0;
  2513. }
  2514. #define NVRAM_CMD_TIMEOUT 10000
  2515. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2516. {
  2517. int i;
  2518. tw32(NVRAM_CMD, nvram_cmd);
  2519. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2520. udelay(10);
  2521. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2522. udelay(10);
  2523. break;
  2524. }
  2525. }
  2526. if (i == NVRAM_CMD_TIMEOUT)
  2527. return -EBUSY;
  2528. return 0;
  2529. }
  2530. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2531. {
  2532. if (tg3_flag(tp, NVRAM) &&
  2533. tg3_flag(tp, NVRAM_BUFFERED) &&
  2534. tg3_flag(tp, FLASH) &&
  2535. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2536. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2537. addr = ((addr / tp->nvram_pagesize) <<
  2538. ATMEL_AT45DB0X1B_PAGE_POS) +
  2539. (addr % tp->nvram_pagesize);
  2540. return addr;
  2541. }
  2542. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2543. {
  2544. if (tg3_flag(tp, NVRAM) &&
  2545. tg3_flag(tp, NVRAM_BUFFERED) &&
  2546. tg3_flag(tp, FLASH) &&
  2547. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2548. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2549. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2550. tp->nvram_pagesize) +
  2551. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2552. return addr;
  2553. }
  2554. /* NOTE: Data read in from NVRAM is byteswapped according to
  2555. * the byteswapping settings for all other register accesses.
  2556. * tg3 devices are BE devices, so on a BE machine, the data
  2557. * returned will be exactly as it is seen in NVRAM. On a LE
  2558. * machine, the 32-bit value will be byteswapped.
  2559. */
  2560. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2561. {
  2562. int ret;
  2563. if (!tg3_flag(tp, NVRAM))
  2564. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2565. offset = tg3_nvram_phys_addr(tp, offset);
  2566. if (offset > NVRAM_ADDR_MSK)
  2567. return -EINVAL;
  2568. ret = tg3_nvram_lock(tp);
  2569. if (ret)
  2570. return ret;
  2571. tg3_enable_nvram_access(tp);
  2572. tw32(NVRAM_ADDR, offset);
  2573. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2574. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2575. if (ret == 0)
  2576. *val = tr32(NVRAM_RDDATA);
  2577. tg3_disable_nvram_access(tp);
  2578. tg3_nvram_unlock(tp);
  2579. return ret;
  2580. }
  2581. /* Ensures NVRAM data is in bytestream format. */
  2582. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2583. {
  2584. u32 v;
  2585. int res = tg3_nvram_read(tp, offset, &v);
  2586. if (!res)
  2587. *val = cpu_to_be32(v);
  2588. return res;
  2589. }
  2590. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2591. u32 offset, u32 len, u8 *buf)
  2592. {
  2593. int i, j, rc = 0;
  2594. u32 val;
  2595. for (i = 0; i < len; i += 4) {
  2596. u32 addr;
  2597. __be32 data;
  2598. addr = offset + i;
  2599. memcpy(&data, buf + i, 4);
  2600. /*
  2601. * The SEEPROM interface expects the data to always be opposite
  2602. * the native endian format. We accomplish this by reversing
  2603. * all the operations that would have been performed on the
  2604. * data from a call to tg3_nvram_read_be32().
  2605. */
  2606. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2607. val = tr32(GRC_EEPROM_ADDR);
  2608. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2609. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2610. EEPROM_ADDR_READ);
  2611. tw32(GRC_EEPROM_ADDR, val |
  2612. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2613. (addr & EEPROM_ADDR_ADDR_MASK) |
  2614. EEPROM_ADDR_START |
  2615. EEPROM_ADDR_WRITE);
  2616. for (j = 0; j < 1000; j++) {
  2617. val = tr32(GRC_EEPROM_ADDR);
  2618. if (val & EEPROM_ADDR_COMPLETE)
  2619. break;
  2620. msleep(1);
  2621. }
  2622. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2623. rc = -EBUSY;
  2624. break;
  2625. }
  2626. }
  2627. return rc;
  2628. }
  2629. /* offset and length are dword aligned */
  2630. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2631. u8 *buf)
  2632. {
  2633. int ret = 0;
  2634. u32 pagesize = tp->nvram_pagesize;
  2635. u32 pagemask = pagesize - 1;
  2636. u32 nvram_cmd;
  2637. u8 *tmp;
  2638. tmp = kmalloc(pagesize, GFP_KERNEL);
  2639. if (tmp == NULL)
  2640. return -ENOMEM;
  2641. while (len) {
  2642. int j;
  2643. u32 phy_addr, page_off, size;
  2644. phy_addr = offset & ~pagemask;
  2645. for (j = 0; j < pagesize; j += 4) {
  2646. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2647. (__be32 *) (tmp + j));
  2648. if (ret)
  2649. break;
  2650. }
  2651. if (ret)
  2652. break;
  2653. page_off = offset & pagemask;
  2654. size = pagesize;
  2655. if (len < size)
  2656. size = len;
  2657. len -= size;
  2658. memcpy(tmp + page_off, buf, size);
  2659. offset = offset + (pagesize - page_off);
  2660. tg3_enable_nvram_access(tp);
  2661. /*
  2662. * Before we can erase the flash page, we need
  2663. * to issue a special "write enable" command.
  2664. */
  2665. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2666. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2667. break;
  2668. /* Erase the target page */
  2669. tw32(NVRAM_ADDR, phy_addr);
  2670. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2671. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2672. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2673. break;
  2674. /* Issue another write enable to start the write. */
  2675. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2676. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2677. break;
  2678. for (j = 0; j < pagesize; j += 4) {
  2679. __be32 data;
  2680. data = *((__be32 *) (tmp + j));
  2681. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2682. tw32(NVRAM_ADDR, phy_addr + j);
  2683. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2684. NVRAM_CMD_WR;
  2685. if (j == 0)
  2686. nvram_cmd |= NVRAM_CMD_FIRST;
  2687. else if (j == (pagesize - 4))
  2688. nvram_cmd |= NVRAM_CMD_LAST;
  2689. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2690. if (ret)
  2691. break;
  2692. }
  2693. if (ret)
  2694. break;
  2695. }
  2696. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2697. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2698. kfree(tmp);
  2699. return ret;
  2700. }
  2701. /* offset and length are dword aligned */
  2702. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2703. u8 *buf)
  2704. {
  2705. int i, ret = 0;
  2706. for (i = 0; i < len; i += 4, offset += 4) {
  2707. u32 page_off, phy_addr, nvram_cmd;
  2708. __be32 data;
  2709. memcpy(&data, buf + i, 4);
  2710. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2711. page_off = offset % tp->nvram_pagesize;
  2712. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2713. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2714. if (page_off == 0 || i == 0)
  2715. nvram_cmd |= NVRAM_CMD_FIRST;
  2716. if (page_off == (tp->nvram_pagesize - 4))
  2717. nvram_cmd |= NVRAM_CMD_LAST;
  2718. if (i == (len - 4))
  2719. nvram_cmd |= NVRAM_CMD_LAST;
  2720. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2721. !tg3_flag(tp, FLASH) ||
  2722. !tg3_flag(tp, 57765_PLUS))
  2723. tw32(NVRAM_ADDR, phy_addr);
  2724. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2725. !tg3_flag(tp, 5755_PLUS) &&
  2726. (tp->nvram_jedecnum == JEDEC_ST) &&
  2727. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2728. u32 cmd;
  2729. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2730. ret = tg3_nvram_exec_cmd(tp, cmd);
  2731. if (ret)
  2732. break;
  2733. }
  2734. if (!tg3_flag(tp, FLASH)) {
  2735. /* We always do complete word writes to eeprom. */
  2736. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2737. }
  2738. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2739. if (ret)
  2740. break;
  2741. }
  2742. return ret;
  2743. }
  2744. /* offset and length are dword aligned */
  2745. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2746. {
  2747. int ret;
  2748. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2749. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2750. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2751. udelay(40);
  2752. }
  2753. if (!tg3_flag(tp, NVRAM)) {
  2754. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2755. } else {
  2756. u32 grc_mode;
  2757. ret = tg3_nvram_lock(tp);
  2758. if (ret)
  2759. return ret;
  2760. tg3_enable_nvram_access(tp);
  2761. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2762. tw32(NVRAM_WRITE1, 0x406);
  2763. grc_mode = tr32(GRC_MODE);
  2764. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2765. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2766. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2767. buf);
  2768. } else {
  2769. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2770. buf);
  2771. }
  2772. grc_mode = tr32(GRC_MODE);
  2773. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2774. tg3_disable_nvram_access(tp);
  2775. tg3_nvram_unlock(tp);
  2776. }
  2777. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2778. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2779. udelay(40);
  2780. }
  2781. return ret;
  2782. }
  2783. #define RX_CPU_SCRATCH_BASE 0x30000
  2784. #define RX_CPU_SCRATCH_SIZE 0x04000
  2785. #define TX_CPU_SCRATCH_BASE 0x34000
  2786. #define TX_CPU_SCRATCH_SIZE 0x04000
  2787. /* tp->lock is held. */
  2788. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2789. {
  2790. int i;
  2791. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2793. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2794. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2795. return 0;
  2796. }
  2797. if (offset == RX_CPU_BASE) {
  2798. for (i = 0; i < 10000; i++) {
  2799. tw32(offset + CPU_STATE, 0xffffffff);
  2800. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2801. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2802. break;
  2803. }
  2804. tw32(offset + CPU_STATE, 0xffffffff);
  2805. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2806. udelay(10);
  2807. } else {
  2808. for (i = 0; i < 10000; i++) {
  2809. tw32(offset + CPU_STATE, 0xffffffff);
  2810. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2811. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2812. break;
  2813. }
  2814. }
  2815. if (i >= 10000) {
  2816. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2817. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2818. return -ENODEV;
  2819. }
  2820. /* Clear firmware's nvram arbitration. */
  2821. if (tg3_flag(tp, NVRAM))
  2822. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2823. return 0;
  2824. }
  2825. struct fw_info {
  2826. unsigned int fw_base;
  2827. unsigned int fw_len;
  2828. const __be32 *fw_data;
  2829. };
  2830. /* tp->lock is held. */
  2831. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2832. u32 cpu_scratch_base, int cpu_scratch_size,
  2833. struct fw_info *info)
  2834. {
  2835. int err, lock_err, i;
  2836. void (*write_op)(struct tg3 *, u32, u32);
  2837. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2838. netdev_err(tp->dev,
  2839. "%s: Trying to load TX cpu firmware which is 5705\n",
  2840. __func__);
  2841. return -EINVAL;
  2842. }
  2843. if (tg3_flag(tp, 5705_PLUS))
  2844. write_op = tg3_write_mem;
  2845. else
  2846. write_op = tg3_write_indirect_reg32;
  2847. /* It is possible that bootcode is still loading at this point.
  2848. * Get the nvram lock first before halting the cpu.
  2849. */
  2850. lock_err = tg3_nvram_lock(tp);
  2851. err = tg3_halt_cpu(tp, cpu_base);
  2852. if (!lock_err)
  2853. tg3_nvram_unlock(tp);
  2854. if (err)
  2855. goto out;
  2856. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2857. write_op(tp, cpu_scratch_base + i, 0);
  2858. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2859. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2860. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2861. write_op(tp, (cpu_scratch_base +
  2862. (info->fw_base & 0xffff) +
  2863. (i * sizeof(u32))),
  2864. be32_to_cpu(info->fw_data[i]));
  2865. err = 0;
  2866. out:
  2867. return err;
  2868. }
  2869. /* tp->lock is held. */
  2870. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2871. {
  2872. struct fw_info info;
  2873. const __be32 *fw_data;
  2874. int err, i;
  2875. fw_data = (void *)tp->fw->data;
  2876. /* Firmware blob starts with version numbers, followed by
  2877. start address and length. We are setting complete length.
  2878. length = end_address_of_bss - start_address_of_text.
  2879. Remainder is the blob to be loaded contiguously
  2880. from start address. */
  2881. info.fw_base = be32_to_cpu(fw_data[1]);
  2882. info.fw_len = tp->fw->size - 12;
  2883. info.fw_data = &fw_data[3];
  2884. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2885. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2886. &info);
  2887. if (err)
  2888. return err;
  2889. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2890. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2891. &info);
  2892. if (err)
  2893. return err;
  2894. /* Now startup only the RX cpu. */
  2895. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2896. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2897. for (i = 0; i < 5; i++) {
  2898. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2899. break;
  2900. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2901. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2902. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2903. udelay(1000);
  2904. }
  2905. if (i >= 5) {
  2906. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2907. "should be %08x\n", __func__,
  2908. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2909. return -ENODEV;
  2910. }
  2911. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2912. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2913. return 0;
  2914. }
  2915. /* tp->lock is held. */
  2916. static int tg3_load_tso_firmware(struct tg3 *tp)
  2917. {
  2918. struct fw_info info;
  2919. const __be32 *fw_data;
  2920. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2921. int err, i;
  2922. if (tg3_flag(tp, HW_TSO_1) ||
  2923. tg3_flag(tp, HW_TSO_2) ||
  2924. tg3_flag(tp, HW_TSO_3))
  2925. return 0;
  2926. fw_data = (void *)tp->fw->data;
  2927. /* Firmware blob starts with version numbers, followed by
  2928. start address and length. We are setting complete length.
  2929. length = end_address_of_bss - start_address_of_text.
  2930. Remainder is the blob to be loaded contiguously
  2931. from start address. */
  2932. info.fw_base = be32_to_cpu(fw_data[1]);
  2933. cpu_scratch_size = tp->fw_len;
  2934. info.fw_len = tp->fw->size - 12;
  2935. info.fw_data = &fw_data[3];
  2936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2937. cpu_base = RX_CPU_BASE;
  2938. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2939. } else {
  2940. cpu_base = TX_CPU_BASE;
  2941. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2942. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2943. }
  2944. err = tg3_load_firmware_cpu(tp, cpu_base,
  2945. cpu_scratch_base, cpu_scratch_size,
  2946. &info);
  2947. if (err)
  2948. return err;
  2949. /* Now startup the cpu. */
  2950. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2951. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2952. for (i = 0; i < 5; i++) {
  2953. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2954. break;
  2955. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2956. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2957. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2958. udelay(1000);
  2959. }
  2960. if (i >= 5) {
  2961. netdev_err(tp->dev,
  2962. "%s fails to set CPU PC, is %08x should be %08x\n",
  2963. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2964. return -ENODEV;
  2965. }
  2966. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2967. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2968. return 0;
  2969. }
  2970. /* tp->lock is held. */
  2971. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2972. {
  2973. u32 addr_high, addr_low;
  2974. int i;
  2975. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2976. tp->dev->dev_addr[1]);
  2977. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2978. (tp->dev->dev_addr[3] << 16) |
  2979. (tp->dev->dev_addr[4] << 8) |
  2980. (tp->dev->dev_addr[5] << 0));
  2981. for (i = 0; i < 4; i++) {
  2982. if (i == 1 && skip_mac_1)
  2983. continue;
  2984. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2985. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2986. }
  2987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2989. for (i = 0; i < 12; i++) {
  2990. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2991. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2992. }
  2993. }
  2994. addr_high = (tp->dev->dev_addr[0] +
  2995. tp->dev->dev_addr[1] +
  2996. tp->dev->dev_addr[2] +
  2997. tp->dev->dev_addr[3] +
  2998. tp->dev->dev_addr[4] +
  2999. tp->dev->dev_addr[5]) &
  3000. TX_BACKOFF_SEED_MASK;
  3001. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3002. }
  3003. static void tg3_enable_register_access(struct tg3 *tp)
  3004. {
  3005. /*
  3006. * Make sure register accesses (indirect or otherwise) will function
  3007. * correctly.
  3008. */
  3009. pci_write_config_dword(tp->pdev,
  3010. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3011. }
  3012. static int tg3_power_up(struct tg3 *tp)
  3013. {
  3014. int err;
  3015. tg3_enable_register_access(tp);
  3016. err = pci_set_power_state(tp->pdev, PCI_D0);
  3017. if (!err) {
  3018. /* Switch out of Vaux if it is a NIC */
  3019. tg3_pwrsrc_switch_to_vmain(tp);
  3020. } else {
  3021. netdev_err(tp->dev, "Transition to D0 failed\n");
  3022. }
  3023. return err;
  3024. }
  3025. static int tg3_setup_phy(struct tg3 *, int);
  3026. static int tg3_power_down_prepare(struct tg3 *tp)
  3027. {
  3028. u32 misc_host_ctrl;
  3029. bool device_should_wake, do_low_power;
  3030. tg3_enable_register_access(tp);
  3031. /* Restore the CLKREQ setting. */
  3032. if (tg3_flag(tp, CLKREQ_BUG))
  3033. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3034. PCI_EXP_LNKCTL_CLKREQ_EN);
  3035. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3036. tw32(TG3PCI_MISC_HOST_CTRL,
  3037. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3038. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3039. tg3_flag(tp, WOL_ENABLE);
  3040. if (tg3_flag(tp, USE_PHYLIB)) {
  3041. do_low_power = false;
  3042. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3043. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3044. struct phy_device *phydev;
  3045. u32 phyid, advertising;
  3046. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3047. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3048. tp->link_config.speed = phydev->speed;
  3049. tp->link_config.duplex = phydev->duplex;
  3050. tp->link_config.autoneg = phydev->autoneg;
  3051. tp->link_config.advertising = phydev->advertising;
  3052. advertising = ADVERTISED_TP |
  3053. ADVERTISED_Pause |
  3054. ADVERTISED_Autoneg |
  3055. ADVERTISED_10baseT_Half;
  3056. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3057. if (tg3_flag(tp, WOL_SPEED_100MB))
  3058. advertising |=
  3059. ADVERTISED_100baseT_Half |
  3060. ADVERTISED_100baseT_Full |
  3061. ADVERTISED_10baseT_Full;
  3062. else
  3063. advertising |= ADVERTISED_10baseT_Full;
  3064. }
  3065. phydev->advertising = advertising;
  3066. phy_start_aneg(phydev);
  3067. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3068. if (phyid != PHY_ID_BCMAC131) {
  3069. phyid &= PHY_BCM_OUI_MASK;
  3070. if (phyid == PHY_BCM_OUI_1 ||
  3071. phyid == PHY_BCM_OUI_2 ||
  3072. phyid == PHY_BCM_OUI_3)
  3073. do_low_power = true;
  3074. }
  3075. }
  3076. } else {
  3077. do_low_power = true;
  3078. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3079. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3080. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3081. tg3_setup_phy(tp, 0);
  3082. }
  3083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3084. u32 val;
  3085. val = tr32(GRC_VCPU_EXT_CTRL);
  3086. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3087. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3088. int i;
  3089. u32 val;
  3090. for (i = 0; i < 200; i++) {
  3091. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3092. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3093. break;
  3094. msleep(1);
  3095. }
  3096. }
  3097. if (tg3_flag(tp, WOL_CAP))
  3098. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3099. WOL_DRV_STATE_SHUTDOWN |
  3100. WOL_DRV_WOL |
  3101. WOL_SET_MAGIC_PKT);
  3102. if (device_should_wake) {
  3103. u32 mac_mode;
  3104. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3105. if (do_low_power &&
  3106. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3107. tg3_phy_auxctl_write(tp,
  3108. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3109. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3110. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3111. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3112. udelay(40);
  3113. }
  3114. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3115. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3116. else
  3117. mac_mode = MAC_MODE_PORT_MODE_MII;
  3118. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3119. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3120. ASIC_REV_5700) {
  3121. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3122. SPEED_100 : SPEED_10;
  3123. if (tg3_5700_link_polarity(tp, speed))
  3124. mac_mode |= MAC_MODE_LINK_POLARITY;
  3125. else
  3126. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3127. }
  3128. } else {
  3129. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3130. }
  3131. if (!tg3_flag(tp, 5750_PLUS))
  3132. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3133. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3134. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3135. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3136. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3137. if (tg3_flag(tp, ENABLE_APE))
  3138. mac_mode |= MAC_MODE_APE_TX_EN |
  3139. MAC_MODE_APE_RX_EN |
  3140. MAC_MODE_TDE_ENABLE;
  3141. tw32_f(MAC_MODE, mac_mode);
  3142. udelay(100);
  3143. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3144. udelay(10);
  3145. }
  3146. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3149. u32 base_val;
  3150. base_val = tp->pci_clock_ctrl;
  3151. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3152. CLOCK_CTRL_TXCLK_DISABLE);
  3153. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3154. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3155. } else if (tg3_flag(tp, 5780_CLASS) ||
  3156. tg3_flag(tp, CPMU_PRESENT) ||
  3157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3158. /* do nothing */
  3159. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3160. u32 newbits1, newbits2;
  3161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3163. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3164. CLOCK_CTRL_TXCLK_DISABLE |
  3165. CLOCK_CTRL_ALTCLK);
  3166. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3167. } else if (tg3_flag(tp, 5705_PLUS)) {
  3168. newbits1 = CLOCK_CTRL_625_CORE;
  3169. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3170. } else {
  3171. newbits1 = CLOCK_CTRL_ALTCLK;
  3172. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3173. }
  3174. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3175. 40);
  3176. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3177. 40);
  3178. if (!tg3_flag(tp, 5705_PLUS)) {
  3179. u32 newbits3;
  3180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3182. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3183. CLOCK_CTRL_TXCLK_DISABLE |
  3184. CLOCK_CTRL_44MHZ_CORE);
  3185. } else {
  3186. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3187. }
  3188. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3189. tp->pci_clock_ctrl | newbits3, 40);
  3190. }
  3191. }
  3192. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3193. tg3_power_down_phy(tp, do_low_power);
  3194. tg3_frob_aux_power(tp, true);
  3195. /* Workaround for unstable PLL clock */
  3196. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3197. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3198. u32 val = tr32(0x7d00);
  3199. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3200. tw32(0x7d00, val);
  3201. if (!tg3_flag(tp, ENABLE_ASF)) {
  3202. int err;
  3203. err = tg3_nvram_lock(tp);
  3204. tg3_halt_cpu(tp, RX_CPU_BASE);
  3205. if (!err)
  3206. tg3_nvram_unlock(tp);
  3207. }
  3208. }
  3209. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3210. return 0;
  3211. }
  3212. static void tg3_power_down(struct tg3 *tp)
  3213. {
  3214. tg3_power_down_prepare(tp);
  3215. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3216. pci_set_power_state(tp->pdev, PCI_D3hot);
  3217. }
  3218. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3219. {
  3220. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3221. case MII_TG3_AUX_STAT_10HALF:
  3222. *speed = SPEED_10;
  3223. *duplex = DUPLEX_HALF;
  3224. break;
  3225. case MII_TG3_AUX_STAT_10FULL:
  3226. *speed = SPEED_10;
  3227. *duplex = DUPLEX_FULL;
  3228. break;
  3229. case MII_TG3_AUX_STAT_100HALF:
  3230. *speed = SPEED_100;
  3231. *duplex = DUPLEX_HALF;
  3232. break;
  3233. case MII_TG3_AUX_STAT_100FULL:
  3234. *speed = SPEED_100;
  3235. *duplex = DUPLEX_FULL;
  3236. break;
  3237. case MII_TG3_AUX_STAT_1000HALF:
  3238. *speed = SPEED_1000;
  3239. *duplex = DUPLEX_HALF;
  3240. break;
  3241. case MII_TG3_AUX_STAT_1000FULL:
  3242. *speed = SPEED_1000;
  3243. *duplex = DUPLEX_FULL;
  3244. break;
  3245. default:
  3246. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3247. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3248. SPEED_10;
  3249. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3250. DUPLEX_HALF;
  3251. break;
  3252. }
  3253. *speed = SPEED_UNKNOWN;
  3254. *duplex = DUPLEX_UNKNOWN;
  3255. break;
  3256. }
  3257. }
  3258. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3259. {
  3260. int err = 0;
  3261. u32 val, new_adv;
  3262. new_adv = ADVERTISE_CSMA;
  3263. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3264. new_adv |= mii_advertise_flowctrl(flowctrl);
  3265. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3266. if (err)
  3267. goto done;
  3268. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3269. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3270. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3271. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3272. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3273. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3274. if (err)
  3275. goto done;
  3276. }
  3277. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3278. goto done;
  3279. tw32(TG3_CPMU_EEE_MODE,
  3280. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3281. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3282. if (!err) {
  3283. u32 err2;
  3284. val = 0;
  3285. /* Advertise 100-BaseTX EEE ability */
  3286. if (advertise & ADVERTISED_100baseT_Full)
  3287. val |= MDIO_AN_EEE_ADV_100TX;
  3288. /* Advertise 1000-BaseT EEE ability */
  3289. if (advertise & ADVERTISED_1000baseT_Full)
  3290. val |= MDIO_AN_EEE_ADV_1000T;
  3291. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3292. if (err)
  3293. val = 0;
  3294. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3295. case ASIC_REV_5717:
  3296. case ASIC_REV_57765:
  3297. case ASIC_REV_57766:
  3298. case ASIC_REV_5719:
  3299. /* If we advertised any eee advertisements above... */
  3300. if (val)
  3301. val = MII_TG3_DSP_TAP26_ALNOKO |
  3302. MII_TG3_DSP_TAP26_RMRXSTO |
  3303. MII_TG3_DSP_TAP26_OPCSINPT;
  3304. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3305. /* Fall through */
  3306. case ASIC_REV_5720:
  3307. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3308. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3309. MII_TG3_DSP_CH34TP2_HIBW01);
  3310. }
  3311. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3312. if (!err)
  3313. err = err2;
  3314. }
  3315. done:
  3316. return err;
  3317. }
  3318. static void tg3_phy_copper_begin(struct tg3 *tp)
  3319. {
  3320. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3321. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3322. u32 adv, fc;
  3323. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3324. adv = ADVERTISED_10baseT_Half |
  3325. ADVERTISED_10baseT_Full;
  3326. if (tg3_flag(tp, WOL_SPEED_100MB))
  3327. adv |= ADVERTISED_100baseT_Half |
  3328. ADVERTISED_100baseT_Full;
  3329. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3330. } else {
  3331. adv = tp->link_config.advertising;
  3332. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3333. adv &= ~(ADVERTISED_1000baseT_Half |
  3334. ADVERTISED_1000baseT_Full);
  3335. fc = tp->link_config.flowctrl;
  3336. }
  3337. tg3_phy_autoneg_cfg(tp, adv, fc);
  3338. tg3_writephy(tp, MII_BMCR,
  3339. BMCR_ANENABLE | BMCR_ANRESTART);
  3340. } else {
  3341. int i;
  3342. u32 bmcr, orig_bmcr;
  3343. tp->link_config.active_speed = tp->link_config.speed;
  3344. tp->link_config.active_duplex = tp->link_config.duplex;
  3345. bmcr = 0;
  3346. switch (tp->link_config.speed) {
  3347. default:
  3348. case SPEED_10:
  3349. break;
  3350. case SPEED_100:
  3351. bmcr |= BMCR_SPEED100;
  3352. break;
  3353. case SPEED_1000:
  3354. bmcr |= BMCR_SPEED1000;
  3355. break;
  3356. }
  3357. if (tp->link_config.duplex == DUPLEX_FULL)
  3358. bmcr |= BMCR_FULLDPLX;
  3359. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3360. (bmcr != orig_bmcr)) {
  3361. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3362. for (i = 0; i < 1500; i++) {
  3363. u32 tmp;
  3364. udelay(10);
  3365. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3366. tg3_readphy(tp, MII_BMSR, &tmp))
  3367. continue;
  3368. if (!(tmp & BMSR_LSTATUS)) {
  3369. udelay(40);
  3370. break;
  3371. }
  3372. }
  3373. tg3_writephy(tp, MII_BMCR, bmcr);
  3374. udelay(40);
  3375. }
  3376. }
  3377. }
  3378. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3379. {
  3380. int err;
  3381. /* Turn off tap power management. */
  3382. /* Set Extended packet length bit */
  3383. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3384. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3385. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3386. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3387. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3388. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3389. udelay(40);
  3390. return err;
  3391. }
  3392. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3393. {
  3394. u32 advmsk, tgtadv, advertising;
  3395. advertising = tp->link_config.advertising;
  3396. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3397. advmsk = ADVERTISE_ALL;
  3398. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3399. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3400. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3401. }
  3402. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3403. return false;
  3404. if ((*lcladv & advmsk) != tgtadv)
  3405. return false;
  3406. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3407. u32 tg3_ctrl;
  3408. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3409. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3410. return false;
  3411. if (tgtadv &&
  3412. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3413. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3414. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3415. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3416. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3417. } else {
  3418. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3419. }
  3420. if (tg3_ctrl != tgtadv)
  3421. return false;
  3422. }
  3423. return true;
  3424. }
  3425. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3426. {
  3427. u32 lpeth = 0;
  3428. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3429. u32 val;
  3430. if (tg3_readphy(tp, MII_STAT1000, &val))
  3431. return false;
  3432. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3433. }
  3434. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3435. return false;
  3436. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3437. tp->link_config.rmt_adv = lpeth;
  3438. return true;
  3439. }
  3440. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3441. {
  3442. if (curr_link_up != tp->link_up) {
  3443. if (curr_link_up) {
  3444. tg3_carrier_on(tp);
  3445. } else {
  3446. tg3_carrier_off(tp);
  3447. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3448. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3449. }
  3450. tg3_link_report(tp);
  3451. return true;
  3452. }
  3453. return false;
  3454. }
  3455. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3456. {
  3457. int current_link_up;
  3458. u32 bmsr, val;
  3459. u32 lcl_adv, rmt_adv;
  3460. u16 current_speed;
  3461. u8 current_duplex;
  3462. int i, err;
  3463. tw32(MAC_EVENT, 0);
  3464. tw32_f(MAC_STATUS,
  3465. (MAC_STATUS_SYNC_CHANGED |
  3466. MAC_STATUS_CFG_CHANGED |
  3467. MAC_STATUS_MI_COMPLETION |
  3468. MAC_STATUS_LNKSTATE_CHANGED));
  3469. udelay(40);
  3470. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3471. tw32_f(MAC_MI_MODE,
  3472. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3473. udelay(80);
  3474. }
  3475. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3476. /* Some third-party PHYs need to be reset on link going
  3477. * down.
  3478. */
  3479. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3482. tp->link_up) {
  3483. tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3485. !(bmsr & BMSR_LSTATUS))
  3486. force_reset = 1;
  3487. }
  3488. if (force_reset)
  3489. tg3_phy_reset(tp);
  3490. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3491. tg3_readphy(tp, MII_BMSR, &bmsr);
  3492. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3493. !tg3_flag(tp, INIT_COMPLETE))
  3494. bmsr = 0;
  3495. if (!(bmsr & BMSR_LSTATUS)) {
  3496. err = tg3_init_5401phy_dsp(tp);
  3497. if (err)
  3498. return err;
  3499. tg3_readphy(tp, MII_BMSR, &bmsr);
  3500. for (i = 0; i < 1000; i++) {
  3501. udelay(10);
  3502. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3503. (bmsr & BMSR_LSTATUS)) {
  3504. udelay(40);
  3505. break;
  3506. }
  3507. }
  3508. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3509. TG3_PHY_REV_BCM5401_B0 &&
  3510. !(bmsr & BMSR_LSTATUS) &&
  3511. tp->link_config.active_speed == SPEED_1000) {
  3512. err = tg3_phy_reset(tp);
  3513. if (!err)
  3514. err = tg3_init_5401phy_dsp(tp);
  3515. if (err)
  3516. return err;
  3517. }
  3518. }
  3519. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3520. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3521. /* 5701 {A0,B0} CRC bug workaround */
  3522. tg3_writephy(tp, 0x15, 0x0a75);
  3523. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3524. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3525. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3526. }
  3527. /* Clear pending interrupts... */
  3528. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3529. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3530. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3531. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3532. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3533. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3536. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3537. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3538. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3539. else
  3540. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3541. }
  3542. current_link_up = 0;
  3543. current_speed = SPEED_UNKNOWN;
  3544. current_duplex = DUPLEX_UNKNOWN;
  3545. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3546. tp->link_config.rmt_adv = 0;
  3547. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3548. err = tg3_phy_auxctl_read(tp,
  3549. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3550. &val);
  3551. if (!err && !(val & (1 << 10))) {
  3552. tg3_phy_auxctl_write(tp,
  3553. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3554. val | (1 << 10));
  3555. goto relink;
  3556. }
  3557. }
  3558. bmsr = 0;
  3559. for (i = 0; i < 100; i++) {
  3560. tg3_readphy(tp, MII_BMSR, &bmsr);
  3561. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3562. (bmsr & BMSR_LSTATUS))
  3563. break;
  3564. udelay(40);
  3565. }
  3566. if (bmsr & BMSR_LSTATUS) {
  3567. u32 aux_stat, bmcr;
  3568. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3569. for (i = 0; i < 2000; i++) {
  3570. udelay(10);
  3571. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3572. aux_stat)
  3573. break;
  3574. }
  3575. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3576. &current_speed,
  3577. &current_duplex);
  3578. bmcr = 0;
  3579. for (i = 0; i < 200; i++) {
  3580. tg3_readphy(tp, MII_BMCR, &bmcr);
  3581. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3582. continue;
  3583. if (bmcr && bmcr != 0x7fff)
  3584. break;
  3585. udelay(10);
  3586. }
  3587. lcl_adv = 0;
  3588. rmt_adv = 0;
  3589. tp->link_config.active_speed = current_speed;
  3590. tp->link_config.active_duplex = current_duplex;
  3591. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3592. if ((bmcr & BMCR_ANENABLE) &&
  3593. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3594. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3595. current_link_up = 1;
  3596. } else {
  3597. if (!(bmcr & BMCR_ANENABLE) &&
  3598. tp->link_config.speed == current_speed &&
  3599. tp->link_config.duplex == current_duplex &&
  3600. tp->link_config.flowctrl ==
  3601. tp->link_config.active_flowctrl) {
  3602. current_link_up = 1;
  3603. }
  3604. }
  3605. if (current_link_up == 1 &&
  3606. tp->link_config.active_duplex == DUPLEX_FULL) {
  3607. u32 reg, bit;
  3608. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3609. reg = MII_TG3_FET_GEN_STAT;
  3610. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3611. } else {
  3612. reg = MII_TG3_EXT_STAT;
  3613. bit = MII_TG3_EXT_STAT_MDIX;
  3614. }
  3615. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3616. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3617. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3618. }
  3619. }
  3620. relink:
  3621. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3622. tg3_phy_copper_begin(tp);
  3623. tg3_readphy(tp, MII_BMSR, &bmsr);
  3624. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3625. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3626. current_link_up = 1;
  3627. }
  3628. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3629. if (current_link_up == 1) {
  3630. if (tp->link_config.active_speed == SPEED_100 ||
  3631. tp->link_config.active_speed == SPEED_10)
  3632. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3633. else
  3634. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3635. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3636. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3637. else
  3638. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3639. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3640. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3641. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3643. if (current_link_up == 1 &&
  3644. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3645. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3646. else
  3647. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3648. }
  3649. /* ??? Without this setting Netgear GA302T PHY does not
  3650. * ??? send/receive packets...
  3651. */
  3652. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3653. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3654. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3655. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3656. udelay(80);
  3657. }
  3658. tw32_f(MAC_MODE, tp->mac_mode);
  3659. udelay(40);
  3660. tg3_phy_eee_adjust(tp, current_link_up);
  3661. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3662. /* Polled via timer. */
  3663. tw32_f(MAC_EVENT, 0);
  3664. } else {
  3665. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3666. }
  3667. udelay(40);
  3668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3669. current_link_up == 1 &&
  3670. tp->link_config.active_speed == SPEED_1000 &&
  3671. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3672. udelay(120);
  3673. tw32_f(MAC_STATUS,
  3674. (MAC_STATUS_SYNC_CHANGED |
  3675. MAC_STATUS_CFG_CHANGED));
  3676. udelay(40);
  3677. tg3_write_mem(tp,
  3678. NIC_SRAM_FIRMWARE_MBOX,
  3679. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3680. }
  3681. /* Prevent send BD corruption. */
  3682. if (tg3_flag(tp, CLKREQ_BUG)) {
  3683. if (tp->link_config.active_speed == SPEED_100 ||
  3684. tp->link_config.active_speed == SPEED_10)
  3685. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3686. PCI_EXP_LNKCTL_CLKREQ_EN);
  3687. else
  3688. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3689. PCI_EXP_LNKCTL_CLKREQ_EN);
  3690. }
  3691. tg3_test_and_report_link_chg(tp, current_link_up);
  3692. return 0;
  3693. }
  3694. struct tg3_fiber_aneginfo {
  3695. int state;
  3696. #define ANEG_STATE_UNKNOWN 0
  3697. #define ANEG_STATE_AN_ENABLE 1
  3698. #define ANEG_STATE_RESTART_INIT 2
  3699. #define ANEG_STATE_RESTART 3
  3700. #define ANEG_STATE_DISABLE_LINK_OK 4
  3701. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3702. #define ANEG_STATE_ABILITY_DETECT 6
  3703. #define ANEG_STATE_ACK_DETECT_INIT 7
  3704. #define ANEG_STATE_ACK_DETECT 8
  3705. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3706. #define ANEG_STATE_COMPLETE_ACK 10
  3707. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3708. #define ANEG_STATE_IDLE_DETECT 12
  3709. #define ANEG_STATE_LINK_OK 13
  3710. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3711. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3712. u32 flags;
  3713. #define MR_AN_ENABLE 0x00000001
  3714. #define MR_RESTART_AN 0x00000002
  3715. #define MR_AN_COMPLETE 0x00000004
  3716. #define MR_PAGE_RX 0x00000008
  3717. #define MR_NP_LOADED 0x00000010
  3718. #define MR_TOGGLE_TX 0x00000020
  3719. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3720. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3721. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3722. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3723. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3724. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3725. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3726. #define MR_TOGGLE_RX 0x00002000
  3727. #define MR_NP_RX 0x00004000
  3728. #define MR_LINK_OK 0x80000000
  3729. unsigned long link_time, cur_time;
  3730. u32 ability_match_cfg;
  3731. int ability_match_count;
  3732. char ability_match, idle_match, ack_match;
  3733. u32 txconfig, rxconfig;
  3734. #define ANEG_CFG_NP 0x00000080
  3735. #define ANEG_CFG_ACK 0x00000040
  3736. #define ANEG_CFG_RF2 0x00000020
  3737. #define ANEG_CFG_RF1 0x00000010
  3738. #define ANEG_CFG_PS2 0x00000001
  3739. #define ANEG_CFG_PS1 0x00008000
  3740. #define ANEG_CFG_HD 0x00004000
  3741. #define ANEG_CFG_FD 0x00002000
  3742. #define ANEG_CFG_INVAL 0x00001f06
  3743. };
  3744. #define ANEG_OK 0
  3745. #define ANEG_DONE 1
  3746. #define ANEG_TIMER_ENAB 2
  3747. #define ANEG_FAILED -1
  3748. #define ANEG_STATE_SETTLE_TIME 10000
  3749. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3750. struct tg3_fiber_aneginfo *ap)
  3751. {
  3752. u16 flowctrl;
  3753. unsigned long delta;
  3754. u32 rx_cfg_reg;
  3755. int ret;
  3756. if (ap->state == ANEG_STATE_UNKNOWN) {
  3757. ap->rxconfig = 0;
  3758. ap->link_time = 0;
  3759. ap->cur_time = 0;
  3760. ap->ability_match_cfg = 0;
  3761. ap->ability_match_count = 0;
  3762. ap->ability_match = 0;
  3763. ap->idle_match = 0;
  3764. ap->ack_match = 0;
  3765. }
  3766. ap->cur_time++;
  3767. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3768. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3769. if (rx_cfg_reg != ap->ability_match_cfg) {
  3770. ap->ability_match_cfg = rx_cfg_reg;
  3771. ap->ability_match = 0;
  3772. ap->ability_match_count = 0;
  3773. } else {
  3774. if (++ap->ability_match_count > 1) {
  3775. ap->ability_match = 1;
  3776. ap->ability_match_cfg = rx_cfg_reg;
  3777. }
  3778. }
  3779. if (rx_cfg_reg & ANEG_CFG_ACK)
  3780. ap->ack_match = 1;
  3781. else
  3782. ap->ack_match = 0;
  3783. ap->idle_match = 0;
  3784. } else {
  3785. ap->idle_match = 1;
  3786. ap->ability_match_cfg = 0;
  3787. ap->ability_match_count = 0;
  3788. ap->ability_match = 0;
  3789. ap->ack_match = 0;
  3790. rx_cfg_reg = 0;
  3791. }
  3792. ap->rxconfig = rx_cfg_reg;
  3793. ret = ANEG_OK;
  3794. switch (ap->state) {
  3795. case ANEG_STATE_UNKNOWN:
  3796. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3797. ap->state = ANEG_STATE_AN_ENABLE;
  3798. /* fallthru */
  3799. case ANEG_STATE_AN_ENABLE:
  3800. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3801. if (ap->flags & MR_AN_ENABLE) {
  3802. ap->link_time = 0;
  3803. ap->cur_time = 0;
  3804. ap->ability_match_cfg = 0;
  3805. ap->ability_match_count = 0;
  3806. ap->ability_match = 0;
  3807. ap->idle_match = 0;
  3808. ap->ack_match = 0;
  3809. ap->state = ANEG_STATE_RESTART_INIT;
  3810. } else {
  3811. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3812. }
  3813. break;
  3814. case ANEG_STATE_RESTART_INIT:
  3815. ap->link_time = ap->cur_time;
  3816. ap->flags &= ~(MR_NP_LOADED);
  3817. ap->txconfig = 0;
  3818. tw32(MAC_TX_AUTO_NEG, 0);
  3819. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3820. tw32_f(MAC_MODE, tp->mac_mode);
  3821. udelay(40);
  3822. ret = ANEG_TIMER_ENAB;
  3823. ap->state = ANEG_STATE_RESTART;
  3824. /* fallthru */
  3825. case ANEG_STATE_RESTART:
  3826. delta = ap->cur_time - ap->link_time;
  3827. if (delta > ANEG_STATE_SETTLE_TIME)
  3828. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3829. else
  3830. ret = ANEG_TIMER_ENAB;
  3831. break;
  3832. case ANEG_STATE_DISABLE_LINK_OK:
  3833. ret = ANEG_DONE;
  3834. break;
  3835. case ANEG_STATE_ABILITY_DETECT_INIT:
  3836. ap->flags &= ~(MR_TOGGLE_TX);
  3837. ap->txconfig = ANEG_CFG_FD;
  3838. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3839. if (flowctrl & ADVERTISE_1000XPAUSE)
  3840. ap->txconfig |= ANEG_CFG_PS1;
  3841. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3842. ap->txconfig |= ANEG_CFG_PS2;
  3843. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3844. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3845. tw32_f(MAC_MODE, tp->mac_mode);
  3846. udelay(40);
  3847. ap->state = ANEG_STATE_ABILITY_DETECT;
  3848. break;
  3849. case ANEG_STATE_ABILITY_DETECT:
  3850. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3851. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3852. break;
  3853. case ANEG_STATE_ACK_DETECT_INIT:
  3854. ap->txconfig |= ANEG_CFG_ACK;
  3855. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3856. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3857. tw32_f(MAC_MODE, tp->mac_mode);
  3858. udelay(40);
  3859. ap->state = ANEG_STATE_ACK_DETECT;
  3860. /* fallthru */
  3861. case ANEG_STATE_ACK_DETECT:
  3862. if (ap->ack_match != 0) {
  3863. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3864. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3865. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3866. } else {
  3867. ap->state = ANEG_STATE_AN_ENABLE;
  3868. }
  3869. } else if (ap->ability_match != 0 &&
  3870. ap->rxconfig == 0) {
  3871. ap->state = ANEG_STATE_AN_ENABLE;
  3872. }
  3873. break;
  3874. case ANEG_STATE_COMPLETE_ACK_INIT:
  3875. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3876. ret = ANEG_FAILED;
  3877. break;
  3878. }
  3879. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3880. MR_LP_ADV_HALF_DUPLEX |
  3881. MR_LP_ADV_SYM_PAUSE |
  3882. MR_LP_ADV_ASYM_PAUSE |
  3883. MR_LP_ADV_REMOTE_FAULT1 |
  3884. MR_LP_ADV_REMOTE_FAULT2 |
  3885. MR_LP_ADV_NEXT_PAGE |
  3886. MR_TOGGLE_RX |
  3887. MR_NP_RX);
  3888. if (ap->rxconfig & ANEG_CFG_FD)
  3889. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3890. if (ap->rxconfig & ANEG_CFG_HD)
  3891. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3892. if (ap->rxconfig & ANEG_CFG_PS1)
  3893. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3894. if (ap->rxconfig & ANEG_CFG_PS2)
  3895. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3896. if (ap->rxconfig & ANEG_CFG_RF1)
  3897. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3898. if (ap->rxconfig & ANEG_CFG_RF2)
  3899. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3900. if (ap->rxconfig & ANEG_CFG_NP)
  3901. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3902. ap->link_time = ap->cur_time;
  3903. ap->flags ^= (MR_TOGGLE_TX);
  3904. if (ap->rxconfig & 0x0008)
  3905. ap->flags |= MR_TOGGLE_RX;
  3906. if (ap->rxconfig & ANEG_CFG_NP)
  3907. ap->flags |= MR_NP_RX;
  3908. ap->flags |= MR_PAGE_RX;
  3909. ap->state = ANEG_STATE_COMPLETE_ACK;
  3910. ret = ANEG_TIMER_ENAB;
  3911. break;
  3912. case ANEG_STATE_COMPLETE_ACK:
  3913. if (ap->ability_match != 0 &&
  3914. ap->rxconfig == 0) {
  3915. ap->state = ANEG_STATE_AN_ENABLE;
  3916. break;
  3917. }
  3918. delta = ap->cur_time - ap->link_time;
  3919. if (delta > ANEG_STATE_SETTLE_TIME) {
  3920. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3921. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3922. } else {
  3923. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3924. !(ap->flags & MR_NP_RX)) {
  3925. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3926. } else {
  3927. ret = ANEG_FAILED;
  3928. }
  3929. }
  3930. }
  3931. break;
  3932. case ANEG_STATE_IDLE_DETECT_INIT:
  3933. ap->link_time = ap->cur_time;
  3934. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3935. tw32_f(MAC_MODE, tp->mac_mode);
  3936. udelay(40);
  3937. ap->state = ANEG_STATE_IDLE_DETECT;
  3938. ret = ANEG_TIMER_ENAB;
  3939. break;
  3940. case ANEG_STATE_IDLE_DETECT:
  3941. if (ap->ability_match != 0 &&
  3942. ap->rxconfig == 0) {
  3943. ap->state = ANEG_STATE_AN_ENABLE;
  3944. break;
  3945. }
  3946. delta = ap->cur_time - ap->link_time;
  3947. if (delta > ANEG_STATE_SETTLE_TIME) {
  3948. /* XXX another gem from the Broadcom driver :( */
  3949. ap->state = ANEG_STATE_LINK_OK;
  3950. }
  3951. break;
  3952. case ANEG_STATE_LINK_OK:
  3953. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3954. ret = ANEG_DONE;
  3955. break;
  3956. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3957. /* ??? unimplemented */
  3958. break;
  3959. case ANEG_STATE_NEXT_PAGE_WAIT:
  3960. /* ??? unimplemented */
  3961. break;
  3962. default:
  3963. ret = ANEG_FAILED;
  3964. break;
  3965. }
  3966. return ret;
  3967. }
  3968. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3969. {
  3970. int res = 0;
  3971. struct tg3_fiber_aneginfo aninfo;
  3972. int status = ANEG_FAILED;
  3973. unsigned int tick;
  3974. u32 tmp;
  3975. tw32_f(MAC_TX_AUTO_NEG, 0);
  3976. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3977. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3978. udelay(40);
  3979. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3980. udelay(40);
  3981. memset(&aninfo, 0, sizeof(aninfo));
  3982. aninfo.flags |= MR_AN_ENABLE;
  3983. aninfo.state = ANEG_STATE_UNKNOWN;
  3984. aninfo.cur_time = 0;
  3985. tick = 0;
  3986. while (++tick < 195000) {
  3987. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3988. if (status == ANEG_DONE || status == ANEG_FAILED)
  3989. break;
  3990. udelay(1);
  3991. }
  3992. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3993. tw32_f(MAC_MODE, tp->mac_mode);
  3994. udelay(40);
  3995. *txflags = aninfo.txconfig;
  3996. *rxflags = aninfo.flags;
  3997. if (status == ANEG_DONE &&
  3998. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3999. MR_LP_ADV_FULL_DUPLEX)))
  4000. res = 1;
  4001. return res;
  4002. }
  4003. static void tg3_init_bcm8002(struct tg3 *tp)
  4004. {
  4005. u32 mac_status = tr32(MAC_STATUS);
  4006. int i;
  4007. /* Reset when initting first time or we have a link. */
  4008. if (tg3_flag(tp, INIT_COMPLETE) &&
  4009. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4010. return;
  4011. /* Set PLL lock range. */
  4012. tg3_writephy(tp, 0x16, 0x8007);
  4013. /* SW reset */
  4014. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4015. /* Wait for reset to complete. */
  4016. /* XXX schedule_timeout() ... */
  4017. for (i = 0; i < 500; i++)
  4018. udelay(10);
  4019. /* Config mode; select PMA/Ch 1 regs. */
  4020. tg3_writephy(tp, 0x10, 0x8411);
  4021. /* Enable auto-lock and comdet, select txclk for tx. */
  4022. tg3_writephy(tp, 0x11, 0x0a10);
  4023. tg3_writephy(tp, 0x18, 0x00a0);
  4024. tg3_writephy(tp, 0x16, 0x41ff);
  4025. /* Assert and deassert POR. */
  4026. tg3_writephy(tp, 0x13, 0x0400);
  4027. udelay(40);
  4028. tg3_writephy(tp, 0x13, 0x0000);
  4029. tg3_writephy(tp, 0x11, 0x0a50);
  4030. udelay(40);
  4031. tg3_writephy(tp, 0x11, 0x0a10);
  4032. /* Wait for signal to stabilize */
  4033. /* XXX schedule_timeout() ... */
  4034. for (i = 0; i < 15000; i++)
  4035. udelay(10);
  4036. /* Deselect the channel register so we can read the PHYID
  4037. * later.
  4038. */
  4039. tg3_writephy(tp, 0x10, 0x8011);
  4040. }
  4041. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4042. {
  4043. u16 flowctrl;
  4044. u32 sg_dig_ctrl, sg_dig_status;
  4045. u32 serdes_cfg, expected_sg_dig_ctrl;
  4046. int workaround, port_a;
  4047. int current_link_up;
  4048. serdes_cfg = 0;
  4049. expected_sg_dig_ctrl = 0;
  4050. workaround = 0;
  4051. port_a = 1;
  4052. current_link_up = 0;
  4053. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4054. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4055. workaround = 1;
  4056. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4057. port_a = 0;
  4058. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4059. /* preserve bits 20-23 for voltage regulator */
  4060. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4061. }
  4062. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4063. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4064. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4065. if (workaround) {
  4066. u32 val = serdes_cfg;
  4067. if (port_a)
  4068. val |= 0xc010000;
  4069. else
  4070. val |= 0x4010000;
  4071. tw32_f(MAC_SERDES_CFG, val);
  4072. }
  4073. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4074. }
  4075. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4076. tg3_setup_flow_control(tp, 0, 0);
  4077. current_link_up = 1;
  4078. }
  4079. goto out;
  4080. }
  4081. /* Want auto-negotiation. */
  4082. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4083. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4084. if (flowctrl & ADVERTISE_1000XPAUSE)
  4085. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4086. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4087. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4088. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4089. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4090. tp->serdes_counter &&
  4091. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4092. MAC_STATUS_RCVD_CFG)) ==
  4093. MAC_STATUS_PCS_SYNCED)) {
  4094. tp->serdes_counter--;
  4095. current_link_up = 1;
  4096. goto out;
  4097. }
  4098. restart_autoneg:
  4099. if (workaround)
  4100. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4101. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4102. udelay(5);
  4103. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4104. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4105. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4106. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4107. MAC_STATUS_SIGNAL_DET)) {
  4108. sg_dig_status = tr32(SG_DIG_STATUS);
  4109. mac_status = tr32(MAC_STATUS);
  4110. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4111. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4112. u32 local_adv = 0, remote_adv = 0;
  4113. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4114. local_adv |= ADVERTISE_1000XPAUSE;
  4115. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4116. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4117. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4118. remote_adv |= LPA_1000XPAUSE;
  4119. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4120. remote_adv |= LPA_1000XPAUSE_ASYM;
  4121. tp->link_config.rmt_adv =
  4122. mii_adv_to_ethtool_adv_x(remote_adv);
  4123. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4124. current_link_up = 1;
  4125. tp->serdes_counter = 0;
  4126. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4127. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4128. if (tp->serdes_counter)
  4129. tp->serdes_counter--;
  4130. else {
  4131. if (workaround) {
  4132. u32 val = serdes_cfg;
  4133. if (port_a)
  4134. val |= 0xc010000;
  4135. else
  4136. val |= 0x4010000;
  4137. tw32_f(MAC_SERDES_CFG, val);
  4138. }
  4139. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4140. udelay(40);
  4141. /* Link parallel detection - link is up */
  4142. /* only if we have PCS_SYNC and not */
  4143. /* receiving config code words */
  4144. mac_status = tr32(MAC_STATUS);
  4145. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4146. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4147. tg3_setup_flow_control(tp, 0, 0);
  4148. current_link_up = 1;
  4149. tp->phy_flags |=
  4150. TG3_PHYFLG_PARALLEL_DETECT;
  4151. tp->serdes_counter =
  4152. SERDES_PARALLEL_DET_TIMEOUT;
  4153. } else
  4154. goto restart_autoneg;
  4155. }
  4156. }
  4157. } else {
  4158. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4159. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4160. }
  4161. out:
  4162. return current_link_up;
  4163. }
  4164. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4165. {
  4166. int current_link_up = 0;
  4167. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4168. goto out;
  4169. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4170. u32 txflags, rxflags;
  4171. int i;
  4172. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4173. u32 local_adv = 0, remote_adv = 0;
  4174. if (txflags & ANEG_CFG_PS1)
  4175. local_adv |= ADVERTISE_1000XPAUSE;
  4176. if (txflags & ANEG_CFG_PS2)
  4177. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4178. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4179. remote_adv |= LPA_1000XPAUSE;
  4180. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4181. remote_adv |= LPA_1000XPAUSE_ASYM;
  4182. tp->link_config.rmt_adv =
  4183. mii_adv_to_ethtool_adv_x(remote_adv);
  4184. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4185. current_link_up = 1;
  4186. }
  4187. for (i = 0; i < 30; i++) {
  4188. udelay(20);
  4189. tw32_f(MAC_STATUS,
  4190. (MAC_STATUS_SYNC_CHANGED |
  4191. MAC_STATUS_CFG_CHANGED));
  4192. udelay(40);
  4193. if ((tr32(MAC_STATUS) &
  4194. (MAC_STATUS_SYNC_CHANGED |
  4195. MAC_STATUS_CFG_CHANGED)) == 0)
  4196. break;
  4197. }
  4198. mac_status = tr32(MAC_STATUS);
  4199. if (current_link_up == 0 &&
  4200. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4201. !(mac_status & MAC_STATUS_RCVD_CFG))
  4202. current_link_up = 1;
  4203. } else {
  4204. tg3_setup_flow_control(tp, 0, 0);
  4205. /* Forcing 1000FD link up. */
  4206. current_link_up = 1;
  4207. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4208. udelay(40);
  4209. tw32_f(MAC_MODE, tp->mac_mode);
  4210. udelay(40);
  4211. }
  4212. out:
  4213. return current_link_up;
  4214. }
  4215. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4216. {
  4217. u32 orig_pause_cfg;
  4218. u16 orig_active_speed;
  4219. u8 orig_active_duplex;
  4220. u32 mac_status;
  4221. int current_link_up;
  4222. int i;
  4223. orig_pause_cfg = tp->link_config.active_flowctrl;
  4224. orig_active_speed = tp->link_config.active_speed;
  4225. orig_active_duplex = tp->link_config.active_duplex;
  4226. if (!tg3_flag(tp, HW_AUTONEG) &&
  4227. tp->link_up &&
  4228. tg3_flag(tp, INIT_COMPLETE)) {
  4229. mac_status = tr32(MAC_STATUS);
  4230. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4231. MAC_STATUS_SIGNAL_DET |
  4232. MAC_STATUS_CFG_CHANGED |
  4233. MAC_STATUS_RCVD_CFG);
  4234. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4235. MAC_STATUS_SIGNAL_DET)) {
  4236. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4237. MAC_STATUS_CFG_CHANGED));
  4238. return 0;
  4239. }
  4240. }
  4241. tw32_f(MAC_TX_AUTO_NEG, 0);
  4242. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4243. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4244. tw32_f(MAC_MODE, tp->mac_mode);
  4245. udelay(40);
  4246. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4247. tg3_init_bcm8002(tp);
  4248. /* Enable link change event even when serdes polling. */
  4249. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4250. udelay(40);
  4251. current_link_up = 0;
  4252. tp->link_config.rmt_adv = 0;
  4253. mac_status = tr32(MAC_STATUS);
  4254. if (tg3_flag(tp, HW_AUTONEG))
  4255. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4256. else
  4257. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4258. tp->napi[0].hw_status->status =
  4259. (SD_STATUS_UPDATED |
  4260. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4261. for (i = 0; i < 100; i++) {
  4262. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4263. MAC_STATUS_CFG_CHANGED));
  4264. udelay(5);
  4265. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4266. MAC_STATUS_CFG_CHANGED |
  4267. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4268. break;
  4269. }
  4270. mac_status = tr32(MAC_STATUS);
  4271. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4272. current_link_up = 0;
  4273. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4274. tp->serdes_counter == 0) {
  4275. tw32_f(MAC_MODE, (tp->mac_mode |
  4276. MAC_MODE_SEND_CONFIGS));
  4277. udelay(1);
  4278. tw32_f(MAC_MODE, tp->mac_mode);
  4279. }
  4280. }
  4281. if (current_link_up == 1) {
  4282. tp->link_config.active_speed = SPEED_1000;
  4283. tp->link_config.active_duplex = DUPLEX_FULL;
  4284. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4285. LED_CTRL_LNKLED_OVERRIDE |
  4286. LED_CTRL_1000MBPS_ON));
  4287. } else {
  4288. tp->link_config.active_speed = SPEED_UNKNOWN;
  4289. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4290. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4291. LED_CTRL_LNKLED_OVERRIDE |
  4292. LED_CTRL_TRAFFIC_OVERRIDE));
  4293. }
  4294. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4295. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4296. if (orig_pause_cfg != now_pause_cfg ||
  4297. orig_active_speed != tp->link_config.active_speed ||
  4298. orig_active_duplex != tp->link_config.active_duplex)
  4299. tg3_link_report(tp);
  4300. }
  4301. return 0;
  4302. }
  4303. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4304. {
  4305. int current_link_up, err = 0;
  4306. u32 bmsr, bmcr;
  4307. u16 current_speed;
  4308. u8 current_duplex;
  4309. u32 local_adv, remote_adv;
  4310. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4311. tw32_f(MAC_MODE, tp->mac_mode);
  4312. udelay(40);
  4313. tw32(MAC_EVENT, 0);
  4314. tw32_f(MAC_STATUS,
  4315. (MAC_STATUS_SYNC_CHANGED |
  4316. MAC_STATUS_CFG_CHANGED |
  4317. MAC_STATUS_MI_COMPLETION |
  4318. MAC_STATUS_LNKSTATE_CHANGED));
  4319. udelay(40);
  4320. if (force_reset)
  4321. tg3_phy_reset(tp);
  4322. current_link_up = 0;
  4323. current_speed = SPEED_UNKNOWN;
  4324. current_duplex = DUPLEX_UNKNOWN;
  4325. tp->link_config.rmt_adv = 0;
  4326. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4327. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4329. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4330. bmsr |= BMSR_LSTATUS;
  4331. else
  4332. bmsr &= ~BMSR_LSTATUS;
  4333. }
  4334. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4335. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4336. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4337. /* do nothing, just check for link up at the end */
  4338. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4339. u32 adv, newadv;
  4340. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4341. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4342. ADVERTISE_1000XPAUSE |
  4343. ADVERTISE_1000XPSE_ASYM |
  4344. ADVERTISE_SLCT);
  4345. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4346. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4347. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4348. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4349. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4350. tg3_writephy(tp, MII_BMCR, bmcr);
  4351. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4352. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4353. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4354. return err;
  4355. }
  4356. } else {
  4357. u32 new_bmcr;
  4358. bmcr &= ~BMCR_SPEED1000;
  4359. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4360. if (tp->link_config.duplex == DUPLEX_FULL)
  4361. new_bmcr |= BMCR_FULLDPLX;
  4362. if (new_bmcr != bmcr) {
  4363. /* BMCR_SPEED1000 is a reserved bit that needs
  4364. * to be set on write.
  4365. */
  4366. new_bmcr |= BMCR_SPEED1000;
  4367. /* Force a linkdown */
  4368. if (tp->link_up) {
  4369. u32 adv;
  4370. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4371. adv &= ~(ADVERTISE_1000XFULL |
  4372. ADVERTISE_1000XHALF |
  4373. ADVERTISE_SLCT);
  4374. tg3_writephy(tp, MII_ADVERTISE, adv);
  4375. tg3_writephy(tp, MII_BMCR, bmcr |
  4376. BMCR_ANRESTART |
  4377. BMCR_ANENABLE);
  4378. udelay(10);
  4379. tg3_carrier_off(tp);
  4380. }
  4381. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4382. bmcr = new_bmcr;
  4383. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4384. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4385. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4386. ASIC_REV_5714) {
  4387. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4388. bmsr |= BMSR_LSTATUS;
  4389. else
  4390. bmsr &= ~BMSR_LSTATUS;
  4391. }
  4392. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4393. }
  4394. }
  4395. if (bmsr & BMSR_LSTATUS) {
  4396. current_speed = SPEED_1000;
  4397. current_link_up = 1;
  4398. if (bmcr & BMCR_FULLDPLX)
  4399. current_duplex = DUPLEX_FULL;
  4400. else
  4401. current_duplex = DUPLEX_HALF;
  4402. local_adv = 0;
  4403. remote_adv = 0;
  4404. if (bmcr & BMCR_ANENABLE) {
  4405. u32 common;
  4406. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4407. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4408. common = local_adv & remote_adv;
  4409. if (common & (ADVERTISE_1000XHALF |
  4410. ADVERTISE_1000XFULL)) {
  4411. if (common & ADVERTISE_1000XFULL)
  4412. current_duplex = DUPLEX_FULL;
  4413. else
  4414. current_duplex = DUPLEX_HALF;
  4415. tp->link_config.rmt_adv =
  4416. mii_adv_to_ethtool_adv_x(remote_adv);
  4417. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4418. /* Link is up via parallel detect */
  4419. } else {
  4420. current_link_up = 0;
  4421. }
  4422. }
  4423. }
  4424. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4425. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4426. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4427. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4428. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4429. tw32_f(MAC_MODE, tp->mac_mode);
  4430. udelay(40);
  4431. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4432. tp->link_config.active_speed = current_speed;
  4433. tp->link_config.active_duplex = current_duplex;
  4434. tg3_test_and_report_link_chg(tp, current_link_up);
  4435. return err;
  4436. }
  4437. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4438. {
  4439. if (tp->serdes_counter) {
  4440. /* Give autoneg time to complete. */
  4441. tp->serdes_counter--;
  4442. return;
  4443. }
  4444. if (!tp->link_up &&
  4445. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4446. u32 bmcr;
  4447. tg3_readphy(tp, MII_BMCR, &bmcr);
  4448. if (bmcr & BMCR_ANENABLE) {
  4449. u32 phy1, phy2;
  4450. /* Select shadow register 0x1f */
  4451. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4452. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4453. /* Select expansion interrupt status register */
  4454. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4455. MII_TG3_DSP_EXP1_INT_STAT);
  4456. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4457. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4458. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4459. /* We have signal detect and not receiving
  4460. * config code words, link is up by parallel
  4461. * detection.
  4462. */
  4463. bmcr &= ~BMCR_ANENABLE;
  4464. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4465. tg3_writephy(tp, MII_BMCR, bmcr);
  4466. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4467. }
  4468. }
  4469. } else if (tp->link_up &&
  4470. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4471. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4472. u32 phy2;
  4473. /* Select expansion interrupt status register */
  4474. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4475. MII_TG3_DSP_EXP1_INT_STAT);
  4476. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4477. if (phy2 & 0x20) {
  4478. u32 bmcr;
  4479. /* Config code words received, turn on autoneg. */
  4480. tg3_readphy(tp, MII_BMCR, &bmcr);
  4481. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4482. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4483. }
  4484. }
  4485. }
  4486. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4487. {
  4488. u32 val;
  4489. int err;
  4490. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4491. err = tg3_setup_fiber_phy(tp, force_reset);
  4492. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4493. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4494. else
  4495. err = tg3_setup_copper_phy(tp, force_reset);
  4496. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4497. u32 scale;
  4498. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4499. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4500. scale = 65;
  4501. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4502. scale = 6;
  4503. else
  4504. scale = 12;
  4505. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4506. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4507. tw32(GRC_MISC_CFG, val);
  4508. }
  4509. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4510. (6 << TX_LENGTHS_IPG_SHIFT);
  4511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4512. val |= tr32(MAC_TX_LENGTHS) &
  4513. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4514. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4515. if (tp->link_config.active_speed == SPEED_1000 &&
  4516. tp->link_config.active_duplex == DUPLEX_HALF)
  4517. tw32(MAC_TX_LENGTHS, val |
  4518. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4519. else
  4520. tw32(MAC_TX_LENGTHS, val |
  4521. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4522. if (!tg3_flag(tp, 5705_PLUS)) {
  4523. if (tp->link_up) {
  4524. tw32(HOSTCC_STAT_COAL_TICKS,
  4525. tp->coal.stats_block_coalesce_usecs);
  4526. } else {
  4527. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4528. }
  4529. }
  4530. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4531. val = tr32(PCIE_PWR_MGMT_THRESH);
  4532. if (!tp->link_up)
  4533. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4534. tp->pwrmgmt_thresh;
  4535. else
  4536. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4537. tw32(PCIE_PWR_MGMT_THRESH, val);
  4538. }
  4539. return err;
  4540. }
  4541. /* tp->lock must be held */
  4542. static u64 tg3_refclk_read(struct tg3 *tp)
  4543. {
  4544. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4545. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4546. }
  4547. /* tp->lock must be held */
  4548. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4549. {
  4550. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4551. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4552. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4553. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4554. }
  4555. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4556. static inline void tg3_full_unlock(struct tg3 *tp);
  4557. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4558. {
  4559. struct tg3 *tp = netdev_priv(dev);
  4560. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4561. SOF_TIMESTAMPING_RX_SOFTWARE |
  4562. SOF_TIMESTAMPING_SOFTWARE |
  4563. SOF_TIMESTAMPING_TX_HARDWARE |
  4564. SOF_TIMESTAMPING_RX_HARDWARE |
  4565. SOF_TIMESTAMPING_RAW_HARDWARE;
  4566. if (tp->ptp_clock)
  4567. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4568. else
  4569. info->phc_index = -1;
  4570. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4571. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4572. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4573. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4574. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4575. return 0;
  4576. }
  4577. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4578. {
  4579. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4580. bool neg_adj = false;
  4581. u32 correction = 0;
  4582. if (ppb < 0) {
  4583. neg_adj = true;
  4584. ppb = -ppb;
  4585. }
  4586. /* Frequency adjustment is performed using hardware with a 24 bit
  4587. * accumulator and a programmable correction value. On each clk, the
  4588. * correction value gets added to the accumulator and when it
  4589. * overflows, the time counter is incremented/decremented.
  4590. *
  4591. * So conversion from ppb to correction value is
  4592. * ppb * (1 << 24) / 1000000000
  4593. */
  4594. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4595. TG3_EAV_REF_CLK_CORRECT_MASK;
  4596. tg3_full_lock(tp, 0);
  4597. if (correction)
  4598. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4599. TG3_EAV_REF_CLK_CORRECT_EN |
  4600. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4601. else
  4602. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4603. tg3_full_unlock(tp);
  4604. return 0;
  4605. }
  4606. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4607. {
  4608. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4609. tg3_full_lock(tp, 0);
  4610. tp->ptp_adjust += delta;
  4611. tg3_full_unlock(tp);
  4612. return 0;
  4613. }
  4614. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4615. {
  4616. u64 ns;
  4617. u32 remainder;
  4618. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4619. tg3_full_lock(tp, 0);
  4620. ns = tg3_refclk_read(tp);
  4621. ns += tp->ptp_adjust;
  4622. tg3_full_unlock(tp);
  4623. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4624. ts->tv_nsec = remainder;
  4625. return 0;
  4626. }
  4627. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4628. const struct timespec *ts)
  4629. {
  4630. u64 ns;
  4631. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4632. ns = timespec_to_ns(ts);
  4633. tg3_full_lock(tp, 0);
  4634. tg3_refclk_write(tp, ns);
  4635. tp->ptp_adjust = 0;
  4636. tg3_full_unlock(tp);
  4637. return 0;
  4638. }
  4639. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4640. struct ptp_clock_request *rq, int on)
  4641. {
  4642. return -EOPNOTSUPP;
  4643. }
  4644. static const struct ptp_clock_info tg3_ptp_caps = {
  4645. .owner = THIS_MODULE,
  4646. .name = "tg3 clock",
  4647. .max_adj = 250000000,
  4648. .n_alarm = 0,
  4649. .n_ext_ts = 0,
  4650. .n_per_out = 0,
  4651. .pps = 0,
  4652. .adjfreq = tg3_ptp_adjfreq,
  4653. .adjtime = tg3_ptp_adjtime,
  4654. .gettime = tg3_ptp_gettime,
  4655. .settime = tg3_ptp_settime,
  4656. .enable = tg3_ptp_enable,
  4657. };
  4658. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4659. struct skb_shared_hwtstamps *timestamp)
  4660. {
  4661. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4662. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4663. tp->ptp_adjust);
  4664. }
  4665. /* tp->lock must be held */
  4666. static void tg3_ptp_init(struct tg3 *tp)
  4667. {
  4668. if (!tg3_flag(tp, PTP_CAPABLE))
  4669. return;
  4670. /* Initialize the hardware clock to the system time. */
  4671. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4672. tp->ptp_adjust = 0;
  4673. tp->ptp_info = tg3_ptp_caps;
  4674. }
  4675. /* tp->lock must be held */
  4676. static void tg3_ptp_resume(struct tg3 *tp)
  4677. {
  4678. if (!tg3_flag(tp, PTP_CAPABLE))
  4679. return;
  4680. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4681. tp->ptp_adjust = 0;
  4682. }
  4683. static void tg3_ptp_fini(struct tg3 *tp)
  4684. {
  4685. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4686. return;
  4687. ptp_clock_unregister(tp->ptp_clock);
  4688. tp->ptp_clock = NULL;
  4689. tp->ptp_adjust = 0;
  4690. }
  4691. static inline int tg3_irq_sync(struct tg3 *tp)
  4692. {
  4693. return tp->irq_sync;
  4694. }
  4695. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4696. {
  4697. int i;
  4698. dst = (u32 *)((u8 *)dst + off);
  4699. for (i = 0; i < len; i += sizeof(u32))
  4700. *dst++ = tr32(off + i);
  4701. }
  4702. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4703. {
  4704. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4705. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4706. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4707. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4708. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4709. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4710. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4711. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4712. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4713. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4714. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4715. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4716. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4717. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4718. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4719. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4720. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4721. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4722. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4723. if (tg3_flag(tp, SUPPORT_MSIX))
  4724. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4725. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4726. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4727. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4728. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4729. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4730. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4731. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4732. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4733. if (!tg3_flag(tp, 5705_PLUS)) {
  4734. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4735. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4736. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4737. }
  4738. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4739. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4740. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4741. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4742. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4743. if (tg3_flag(tp, NVRAM))
  4744. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4745. }
  4746. static void tg3_dump_state(struct tg3 *tp)
  4747. {
  4748. int i;
  4749. u32 *regs;
  4750. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4751. if (!regs) {
  4752. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4753. return;
  4754. }
  4755. if (tg3_flag(tp, PCI_EXPRESS)) {
  4756. /* Read up to but not including private PCI registers */
  4757. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4758. regs[i / sizeof(u32)] = tr32(i);
  4759. } else
  4760. tg3_dump_legacy_regs(tp, regs);
  4761. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4762. if (!regs[i + 0] && !regs[i + 1] &&
  4763. !regs[i + 2] && !regs[i + 3])
  4764. continue;
  4765. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4766. i * 4,
  4767. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4768. }
  4769. kfree(regs);
  4770. for (i = 0; i < tp->irq_cnt; i++) {
  4771. struct tg3_napi *tnapi = &tp->napi[i];
  4772. /* SW status block */
  4773. netdev_err(tp->dev,
  4774. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4775. i,
  4776. tnapi->hw_status->status,
  4777. tnapi->hw_status->status_tag,
  4778. tnapi->hw_status->rx_jumbo_consumer,
  4779. tnapi->hw_status->rx_consumer,
  4780. tnapi->hw_status->rx_mini_consumer,
  4781. tnapi->hw_status->idx[0].rx_producer,
  4782. tnapi->hw_status->idx[0].tx_consumer);
  4783. netdev_err(tp->dev,
  4784. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4785. i,
  4786. tnapi->last_tag, tnapi->last_irq_tag,
  4787. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4788. tnapi->rx_rcb_ptr,
  4789. tnapi->prodring.rx_std_prod_idx,
  4790. tnapi->prodring.rx_std_cons_idx,
  4791. tnapi->prodring.rx_jmb_prod_idx,
  4792. tnapi->prodring.rx_jmb_cons_idx);
  4793. }
  4794. }
  4795. /* This is called whenever we suspect that the system chipset is re-
  4796. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4797. * is bogus tx completions. We try to recover by setting the
  4798. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4799. * in the workqueue.
  4800. */
  4801. static void tg3_tx_recover(struct tg3 *tp)
  4802. {
  4803. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4804. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4805. netdev_warn(tp->dev,
  4806. "The system may be re-ordering memory-mapped I/O "
  4807. "cycles to the network device, attempting to recover. "
  4808. "Please report the problem to the driver maintainer "
  4809. "and include system chipset information.\n");
  4810. spin_lock(&tp->lock);
  4811. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4812. spin_unlock(&tp->lock);
  4813. }
  4814. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4815. {
  4816. /* Tell compiler to fetch tx indices from memory. */
  4817. barrier();
  4818. return tnapi->tx_pending -
  4819. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4820. }
  4821. /* Tigon3 never reports partial packet sends. So we do not
  4822. * need special logic to handle SKBs that have not had all
  4823. * of their frags sent yet, like SunGEM does.
  4824. */
  4825. static void tg3_tx(struct tg3_napi *tnapi)
  4826. {
  4827. struct tg3 *tp = tnapi->tp;
  4828. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4829. u32 sw_idx = tnapi->tx_cons;
  4830. struct netdev_queue *txq;
  4831. int index = tnapi - tp->napi;
  4832. unsigned int pkts_compl = 0, bytes_compl = 0;
  4833. if (tg3_flag(tp, ENABLE_TSS))
  4834. index--;
  4835. txq = netdev_get_tx_queue(tp->dev, index);
  4836. while (sw_idx != hw_idx) {
  4837. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4838. struct sk_buff *skb = ri->skb;
  4839. int i, tx_bug = 0;
  4840. if (unlikely(skb == NULL)) {
  4841. tg3_tx_recover(tp);
  4842. return;
  4843. }
  4844. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4845. struct skb_shared_hwtstamps timestamp;
  4846. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4847. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4848. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4849. skb_tstamp_tx(skb, &timestamp);
  4850. }
  4851. pci_unmap_single(tp->pdev,
  4852. dma_unmap_addr(ri, mapping),
  4853. skb_headlen(skb),
  4854. PCI_DMA_TODEVICE);
  4855. ri->skb = NULL;
  4856. while (ri->fragmented) {
  4857. ri->fragmented = false;
  4858. sw_idx = NEXT_TX(sw_idx);
  4859. ri = &tnapi->tx_buffers[sw_idx];
  4860. }
  4861. sw_idx = NEXT_TX(sw_idx);
  4862. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4863. ri = &tnapi->tx_buffers[sw_idx];
  4864. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4865. tx_bug = 1;
  4866. pci_unmap_page(tp->pdev,
  4867. dma_unmap_addr(ri, mapping),
  4868. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4869. PCI_DMA_TODEVICE);
  4870. while (ri->fragmented) {
  4871. ri->fragmented = false;
  4872. sw_idx = NEXT_TX(sw_idx);
  4873. ri = &tnapi->tx_buffers[sw_idx];
  4874. }
  4875. sw_idx = NEXT_TX(sw_idx);
  4876. }
  4877. pkts_compl++;
  4878. bytes_compl += skb->len;
  4879. dev_kfree_skb(skb);
  4880. if (unlikely(tx_bug)) {
  4881. tg3_tx_recover(tp);
  4882. return;
  4883. }
  4884. }
  4885. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4886. tnapi->tx_cons = sw_idx;
  4887. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4888. * before checking for netif_queue_stopped(). Without the
  4889. * memory barrier, there is a small possibility that tg3_start_xmit()
  4890. * will miss it and cause the queue to be stopped forever.
  4891. */
  4892. smp_mb();
  4893. if (unlikely(netif_tx_queue_stopped(txq) &&
  4894. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4895. __netif_tx_lock(txq, smp_processor_id());
  4896. if (netif_tx_queue_stopped(txq) &&
  4897. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4898. netif_tx_wake_queue(txq);
  4899. __netif_tx_unlock(txq);
  4900. }
  4901. }
  4902. static void tg3_frag_free(bool is_frag, void *data)
  4903. {
  4904. if (is_frag)
  4905. put_page(virt_to_head_page(data));
  4906. else
  4907. kfree(data);
  4908. }
  4909. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4910. {
  4911. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4912. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4913. if (!ri->data)
  4914. return;
  4915. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4916. map_sz, PCI_DMA_FROMDEVICE);
  4917. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4918. ri->data = NULL;
  4919. }
  4920. /* Returns size of skb allocated or < 0 on error.
  4921. *
  4922. * We only need to fill in the address because the other members
  4923. * of the RX descriptor are invariant, see tg3_init_rings.
  4924. *
  4925. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4926. * posting buffers we only dirty the first cache line of the RX
  4927. * descriptor (containing the address). Whereas for the RX status
  4928. * buffers the cpu only reads the last cacheline of the RX descriptor
  4929. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4930. */
  4931. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4932. u32 opaque_key, u32 dest_idx_unmasked,
  4933. unsigned int *frag_size)
  4934. {
  4935. struct tg3_rx_buffer_desc *desc;
  4936. struct ring_info *map;
  4937. u8 *data;
  4938. dma_addr_t mapping;
  4939. int skb_size, data_size, dest_idx;
  4940. switch (opaque_key) {
  4941. case RXD_OPAQUE_RING_STD:
  4942. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4943. desc = &tpr->rx_std[dest_idx];
  4944. map = &tpr->rx_std_buffers[dest_idx];
  4945. data_size = tp->rx_pkt_map_sz;
  4946. break;
  4947. case RXD_OPAQUE_RING_JUMBO:
  4948. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4949. desc = &tpr->rx_jmb[dest_idx].std;
  4950. map = &tpr->rx_jmb_buffers[dest_idx];
  4951. data_size = TG3_RX_JMB_MAP_SZ;
  4952. break;
  4953. default:
  4954. return -EINVAL;
  4955. }
  4956. /* Do not overwrite any of the map or rp information
  4957. * until we are sure we can commit to a new buffer.
  4958. *
  4959. * Callers depend upon this behavior and assume that
  4960. * we leave everything unchanged if we fail.
  4961. */
  4962. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4963. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4964. if (skb_size <= PAGE_SIZE) {
  4965. data = netdev_alloc_frag(skb_size);
  4966. *frag_size = skb_size;
  4967. } else {
  4968. data = kmalloc(skb_size, GFP_ATOMIC);
  4969. *frag_size = 0;
  4970. }
  4971. if (!data)
  4972. return -ENOMEM;
  4973. mapping = pci_map_single(tp->pdev,
  4974. data + TG3_RX_OFFSET(tp),
  4975. data_size,
  4976. PCI_DMA_FROMDEVICE);
  4977. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4978. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4979. return -EIO;
  4980. }
  4981. map->data = data;
  4982. dma_unmap_addr_set(map, mapping, mapping);
  4983. desc->addr_hi = ((u64)mapping >> 32);
  4984. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4985. return data_size;
  4986. }
  4987. /* We only need to move over in the address because the other
  4988. * members of the RX descriptor are invariant. See notes above
  4989. * tg3_alloc_rx_data for full details.
  4990. */
  4991. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4992. struct tg3_rx_prodring_set *dpr,
  4993. u32 opaque_key, int src_idx,
  4994. u32 dest_idx_unmasked)
  4995. {
  4996. struct tg3 *tp = tnapi->tp;
  4997. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4998. struct ring_info *src_map, *dest_map;
  4999. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5000. int dest_idx;
  5001. switch (opaque_key) {
  5002. case RXD_OPAQUE_RING_STD:
  5003. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5004. dest_desc = &dpr->rx_std[dest_idx];
  5005. dest_map = &dpr->rx_std_buffers[dest_idx];
  5006. src_desc = &spr->rx_std[src_idx];
  5007. src_map = &spr->rx_std_buffers[src_idx];
  5008. break;
  5009. case RXD_OPAQUE_RING_JUMBO:
  5010. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5011. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5012. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5013. src_desc = &spr->rx_jmb[src_idx].std;
  5014. src_map = &spr->rx_jmb_buffers[src_idx];
  5015. break;
  5016. default:
  5017. return;
  5018. }
  5019. dest_map->data = src_map->data;
  5020. dma_unmap_addr_set(dest_map, mapping,
  5021. dma_unmap_addr(src_map, mapping));
  5022. dest_desc->addr_hi = src_desc->addr_hi;
  5023. dest_desc->addr_lo = src_desc->addr_lo;
  5024. /* Ensure that the update to the skb happens after the physical
  5025. * addresses have been transferred to the new BD location.
  5026. */
  5027. smp_wmb();
  5028. src_map->data = NULL;
  5029. }
  5030. /* The RX ring scheme is composed of multiple rings which post fresh
  5031. * buffers to the chip, and one special ring the chip uses to report
  5032. * status back to the host.
  5033. *
  5034. * The special ring reports the status of received packets to the
  5035. * host. The chip does not write into the original descriptor the
  5036. * RX buffer was obtained from. The chip simply takes the original
  5037. * descriptor as provided by the host, updates the status and length
  5038. * field, then writes this into the next status ring entry.
  5039. *
  5040. * Each ring the host uses to post buffers to the chip is described
  5041. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5042. * it is first placed into the on-chip ram. When the packet's length
  5043. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5044. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5045. * which is within the range of the new packet's length is chosen.
  5046. *
  5047. * The "separate ring for rx status" scheme may sound queer, but it makes
  5048. * sense from a cache coherency perspective. If only the host writes
  5049. * to the buffer post rings, and only the chip writes to the rx status
  5050. * rings, then cache lines never move beyond shared-modified state.
  5051. * If both the host and chip were to write into the same ring, cache line
  5052. * eviction could occur since both entities want it in an exclusive state.
  5053. */
  5054. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5055. {
  5056. struct tg3 *tp = tnapi->tp;
  5057. u32 work_mask, rx_std_posted = 0;
  5058. u32 std_prod_idx, jmb_prod_idx;
  5059. u32 sw_idx = tnapi->rx_rcb_ptr;
  5060. u16 hw_idx;
  5061. int received;
  5062. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5063. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5064. /*
  5065. * We need to order the read of hw_idx and the read of
  5066. * the opaque cookie.
  5067. */
  5068. rmb();
  5069. work_mask = 0;
  5070. received = 0;
  5071. std_prod_idx = tpr->rx_std_prod_idx;
  5072. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5073. while (sw_idx != hw_idx && budget > 0) {
  5074. struct ring_info *ri;
  5075. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5076. unsigned int len;
  5077. struct sk_buff *skb;
  5078. dma_addr_t dma_addr;
  5079. u32 opaque_key, desc_idx, *post_ptr;
  5080. u8 *data;
  5081. u64 tstamp = 0;
  5082. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5083. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5084. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5085. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5086. dma_addr = dma_unmap_addr(ri, mapping);
  5087. data = ri->data;
  5088. post_ptr = &std_prod_idx;
  5089. rx_std_posted++;
  5090. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5091. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5092. dma_addr = dma_unmap_addr(ri, mapping);
  5093. data = ri->data;
  5094. post_ptr = &jmb_prod_idx;
  5095. } else
  5096. goto next_pkt_nopost;
  5097. work_mask |= opaque_key;
  5098. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5099. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5100. drop_it:
  5101. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5102. desc_idx, *post_ptr);
  5103. drop_it_no_recycle:
  5104. /* Other statistics kept track of by card. */
  5105. tp->rx_dropped++;
  5106. goto next_pkt;
  5107. }
  5108. prefetch(data + TG3_RX_OFFSET(tp));
  5109. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5110. ETH_FCS_LEN;
  5111. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5112. RXD_FLAG_PTPSTAT_PTPV1 ||
  5113. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5114. RXD_FLAG_PTPSTAT_PTPV2) {
  5115. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5116. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5117. }
  5118. if (len > TG3_RX_COPY_THRESH(tp)) {
  5119. int skb_size;
  5120. unsigned int frag_size;
  5121. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5122. *post_ptr, &frag_size);
  5123. if (skb_size < 0)
  5124. goto drop_it;
  5125. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5126. PCI_DMA_FROMDEVICE);
  5127. skb = build_skb(data, frag_size);
  5128. if (!skb) {
  5129. tg3_frag_free(frag_size != 0, data);
  5130. goto drop_it_no_recycle;
  5131. }
  5132. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5133. /* Ensure that the update to the data happens
  5134. * after the usage of the old DMA mapping.
  5135. */
  5136. smp_wmb();
  5137. ri->data = NULL;
  5138. } else {
  5139. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5140. desc_idx, *post_ptr);
  5141. skb = netdev_alloc_skb(tp->dev,
  5142. len + TG3_RAW_IP_ALIGN);
  5143. if (skb == NULL)
  5144. goto drop_it_no_recycle;
  5145. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5146. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5147. memcpy(skb->data,
  5148. data + TG3_RX_OFFSET(tp),
  5149. len);
  5150. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5151. }
  5152. skb_put(skb, len);
  5153. if (tstamp)
  5154. tg3_hwclock_to_timestamp(tp, tstamp,
  5155. skb_hwtstamps(skb));
  5156. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5157. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5158. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5159. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5160. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5161. else
  5162. skb_checksum_none_assert(skb);
  5163. skb->protocol = eth_type_trans(skb, tp->dev);
  5164. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5165. skb->protocol != htons(ETH_P_8021Q)) {
  5166. dev_kfree_skb(skb);
  5167. goto drop_it_no_recycle;
  5168. }
  5169. if (desc->type_flags & RXD_FLAG_VLAN &&
  5170. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5171. __vlan_hwaccel_put_tag(skb,
  5172. desc->err_vlan & RXD_VLAN_MASK);
  5173. napi_gro_receive(&tnapi->napi, skb);
  5174. received++;
  5175. budget--;
  5176. next_pkt:
  5177. (*post_ptr)++;
  5178. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5179. tpr->rx_std_prod_idx = std_prod_idx &
  5180. tp->rx_std_ring_mask;
  5181. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5182. tpr->rx_std_prod_idx);
  5183. work_mask &= ~RXD_OPAQUE_RING_STD;
  5184. rx_std_posted = 0;
  5185. }
  5186. next_pkt_nopost:
  5187. sw_idx++;
  5188. sw_idx &= tp->rx_ret_ring_mask;
  5189. /* Refresh hw_idx to see if there is new work */
  5190. if (sw_idx == hw_idx) {
  5191. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5192. rmb();
  5193. }
  5194. }
  5195. /* ACK the status ring. */
  5196. tnapi->rx_rcb_ptr = sw_idx;
  5197. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5198. /* Refill RX ring(s). */
  5199. if (!tg3_flag(tp, ENABLE_RSS)) {
  5200. /* Sync BD data before updating mailbox */
  5201. wmb();
  5202. if (work_mask & RXD_OPAQUE_RING_STD) {
  5203. tpr->rx_std_prod_idx = std_prod_idx &
  5204. tp->rx_std_ring_mask;
  5205. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5206. tpr->rx_std_prod_idx);
  5207. }
  5208. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5209. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5210. tp->rx_jmb_ring_mask;
  5211. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5212. tpr->rx_jmb_prod_idx);
  5213. }
  5214. mmiowb();
  5215. } else if (work_mask) {
  5216. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5217. * updated before the producer indices can be updated.
  5218. */
  5219. smp_wmb();
  5220. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5221. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5222. if (tnapi != &tp->napi[1]) {
  5223. tp->rx_refill = true;
  5224. napi_schedule(&tp->napi[1].napi);
  5225. }
  5226. }
  5227. return received;
  5228. }
  5229. static void tg3_poll_link(struct tg3 *tp)
  5230. {
  5231. /* handle link change and other phy events */
  5232. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5233. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5234. if (sblk->status & SD_STATUS_LINK_CHG) {
  5235. sblk->status = SD_STATUS_UPDATED |
  5236. (sblk->status & ~SD_STATUS_LINK_CHG);
  5237. spin_lock(&tp->lock);
  5238. if (tg3_flag(tp, USE_PHYLIB)) {
  5239. tw32_f(MAC_STATUS,
  5240. (MAC_STATUS_SYNC_CHANGED |
  5241. MAC_STATUS_CFG_CHANGED |
  5242. MAC_STATUS_MI_COMPLETION |
  5243. MAC_STATUS_LNKSTATE_CHANGED));
  5244. udelay(40);
  5245. } else
  5246. tg3_setup_phy(tp, 0);
  5247. spin_unlock(&tp->lock);
  5248. }
  5249. }
  5250. }
  5251. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5252. struct tg3_rx_prodring_set *dpr,
  5253. struct tg3_rx_prodring_set *spr)
  5254. {
  5255. u32 si, di, cpycnt, src_prod_idx;
  5256. int i, err = 0;
  5257. while (1) {
  5258. src_prod_idx = spr->rx_std_prod_idx;
  5259. /* Make sure updates to the rx_std_buffers[] entries and the
  5260. * standard producer index are seen in the correct order.
  5261. */
  5262. smp_rmb();
  5263. if (spr->rx_std_cons_idx == src_prod_idx)
  5264. break;
  5265. if (spr->rx_std_cons_idx < src_prod_idx)
  5266. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5267. else
  5268. cpycnt = tp->rx_std_ring_mask + 1 -
  5269. spr->rx_std_cons_idx;
  5270. cpycnt = min(cpycnt,
  5271. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5272. si = spr->rx_std_cons_idx;
  5273. di = dpr->rx_std_prod_idx;
  5274. for (i = di; i < di + cpycnt; i++) {
  5275. if (dpr->rx_std_buffers[i].data) {
  5276. cpycnt = i - di;
  5277. err = -ENOSPC;
  5278. break;
  5279. }
  5280. }
  5281. if (!cpycnt)
  5282. break;
  5283. /* Ensure that updates to the rx_std_buffers ring and the
  5284. * shadowed hardware producer ring from tg3_recycle_skb() are
  5285. * ordered correctly WRT the skb check above.
  5286. */
  5287. smp_rmb();
  5288. memcpy(&dpr->rx_std_buffers[di],
  5289. &spr->rx_std_buffers[si],
  5290. cpycnt * sizeof(struct ring_info));
  5291. for (i = 0; i < cpycnt; i++, di++, si++) {
  5292. struct tg3_rx_buffer_desc *sbd, *dbd;
  5293. sbd = &spr->rx_std[si];
  5294. dbd = &dpr->rx_std[di];
  5295. dbd->addr_hi = sbd->addr_hi;
  5296. dbd->addr_lo = sbd->addr_lo;
  5297. }
  5298. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5299. tp->rx_std_ring_mask;
  5300. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5301. tp->rx_std_ring_mask;
  5302. }
  5303. while (1) {
  5304. src_prod_idx = spr->rx_jmb_prod_idx;
  5305. /* Make sure updates to the rx_jmb_buffers[] entries and
  5306. * the jumbo producer index are seen in the correct order.
  5307. */
  5308. smp_rmb();
  5309. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5310. break;
  5311. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5312. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5313. else
  5314. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5315. spr->rx_jmb_cons_idx;
  5316. cpycnt = min(cpycnt,
  5317. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5318. si = spr->rx_jmb_cons_idx;
  5319. di = dpr->rx_jmb_prod_idx;
  5320. for (i = di; i < di + cpycnt; i++) {
  5321. if (dpr->rx_jmb_buffers[i].data) {
  5322. cpycnt = i - di;
  5323. err = -ENOSPC;
  5324. break;
  5325. }
  5326. }
  5327. if (!cpycnt)
  5328. break;
  5329. /* Ensure that updates to the rx_jmb_buffers ring and the
  5330. * shadowed hardware producer ring from tg3_recycle_skb() are
  5331. * ordered correctly WRT the skb check above.
  5332. */
  5333. smp_rmb();
  5334. memcpy(&dpr->rx_jmb_buffers[di],
  5335. &spr->rx_jmb_buffers[si],
  5336. cpycnt * sizeof(struct ring_info));
  5337. for (i = 0; i < cpycnt; i++, di++, si++) {
  5338. struct tg3_rx_buffer_desc *sbd, *dbd;
  5339. sbd = &spr->rx_jmb[si].std;
  5340. dbd = &dpr->rx_jmb[di].std;
  5341. dbd->addr_hi = sbd->addr_hi;
  5342. dbd->addr_lo = sbd->addr_lo;
  5343. }
  5344. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5345. tp->rx_jmb_ring_mask;
  5346. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5347. tp->rx_jmb_ring_mask;
  5348. }
  5349. return err;
  5350. }
  5351. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5352. {
  5353. struct tg3 *tp = tnapi->tp;
  5354. /* run TX completion thread */
  5355. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5356. tg3_tx(tnapi);
  5357. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5358. return work_done;
  5359. }
  5360. if (!tnapi->rx_rcb_prod_idx)
  5361. return work_done;
  5362. /* run RX thread, within the bounds set by NAPI.
  5363. * All RX "locking" is done by ensuring outside
  5364. * code synchronizes with tg3->napi.poll()
  5365. */
  5366. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5367. work_done += tg3_rx(tnapi, budget - work_done);
  5368. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5369. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5370. int i, err = 0;
  5371. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5372. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5373. tp->rx_refill = false;
  5374. for (i = 1; i <= tp->rxq_cnt; i++)
  5375. err |= tg3_rx_prodring_xfer(tp, dpr,
  5376. &tp->napi[i].prodring);
  5377. wmb();
  5378. if (std_prod_idx != dpr->rx_std_prod_idx)
  5379. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5380. dpr->rx_std_prod_idx);
  5381. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5382. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5383. dpr->rx_jmb_prod_idx);
  5384. mmiowb();
  5385. if (err)
  5386. tw32_f(HOSTCC_MODE, tp->coal_now);
  5387. }
  5388. return work_done;
  5389. }
  5390. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5391. {
  5392. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5393. schedule_work(&tp->reset_task);
  5394. }
  5395. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5396. {
  5397. cancel_work_sync(&tp->reset_task);
  5398. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5399. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5400. }
  5401. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5402. {
  5403. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5404. struct tg3 *tp = tnapi->tp;
  5405. int work_done = 0;
  5406. struct tg3_hw_status *sblk = tnapi->hw_status;
  5407. while (1) {
  5408. work_done = tg3_poll_work(tnapi, work_done, budget);
  5409. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5410. goto tx_recovery;
  5411. if (unlikely(work_done >= budget))
  5412. break;
  5413. /* tp->last_tag is used in tg3_int_reenable() below
  5414. * to tell the hw how much work has been processed,
  5415. * so we must read it before checking for more work.
  5416. */
  5417. tnapi->last_tag = sblk->status_tag;
  5418. tnapi->last_irq_tag = tnapi->last_tag;
  5419. rmb();
  5420. /* check for RX/TX work to do */
  5421. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5422. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5423. /* This test here is not race free, but will reduce
  5424. * the number of interrupts by looping again.
  5425. */
  5426. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5427. continue;
  5428. napi_complete(napi);
  5429. /* Reenable interrupts. */
  5430. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5431. /* This test here is synchronized by napi_schedule()
  5432. * and napi_complete() to close the race condition.
  5433. */
  5434. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5435. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5436. HOSTCC_MODE_ENABLE |
  5437. tnapi->coal_now);
  5438. }
  5439. mmiowb();
  5440. break;
  5441. }
  5442. }
  5443. return work_done;
  5444. tx_recovery:
  5445. /* work_done is guaranteed to be less than budget. */
  5446. napi_complete(napi);
  5447. tg3_reset_task_schedule(tp);
  5448. return work_done;
  5449. }
  5450. static void tg3_process_error(struct tg3 *tp)
  5451. {
  5452. u32 val;
  5453. bool real_error = false;
  5454. if (tg3_flag(tp, ERROR_PROCESSED))
  5455. return;
  5456. /* Check Flow Attention register */
  5457. val = tr32(HOSTCC_FLOW_ATTN);
  5458. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5459. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5460. real_error = true;
  5461. }
  5462. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5463. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5464. real_error = true;
  5465. }
  5466. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5467. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5468. real_error = true;
  5469. }
  5470. if (!real_error)
  5471. return;
  5472. tg3_dump_state(tp);
  5473. tg3_flag_set(tp, ERROR_PROCESSED);
  5474. tg3_reset_task_schedule(tp);
  5475. }
  5476. static int tg3_poll(struct napi_struct *napi, int budget)
  5477. {
  5478. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5479. struct tg3 *tp = tnapi->tp;
  5480. int work_done = 0;
  5481. struct tg3_hw_status *sblk = tnapi->hw_status;
  5482. while (1) {
  5483. if (sblk->status & SD_STATUS_ERROR)
  5484. tg3_process_error(tp);
  5485. tg3_poll_link(tp);
  5486. work_done = tg3_poll_work(tnapi, work_done, budget);
  5487. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5488. goto tx_recovery;
  5489. if (unlikely(work_done >= budget))
  5490. break;
  5491. if (tg3_flag(tp, TAGGED_STATUS)) {
  5492. /* tp->last_tag is used in tg3_int_reenable() below
  5493. * to tell the hw how much work has been processed,
  5494. * so we must read it before checking for more work.
  5495. */
  5496. tnapi->last_tag = sblk->status_tag;
  5497. tnapi->last_irq_tag = tnapi->last_tag;
  5498. rmb();
  5499. } else
  5500. sblk->status &= ~SD_STATUS_UPDATED;
  5501. if (likely(!tg3_has_work(tnapi))) {
  5502. napi_complete(napi);
  5503. tg3_int_reenable(tnapi);
  5504. break;
  5505. }
  5506. }
  5507. return work_done;
  5508. tx_recovery:
  5509. /* work_done is guaranteed to be less than budget. */
  5510. napi_complete(napi);
  5511. tg3_reset_task_schedule(tp);
  5512. return work_done;
  5513. }
  5514. static void tg3_napi_disable(struct tg3 *tp)
  5515. {
  5516. int i;
  5517. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5518. napi_disable(&tp->napi[i].napi);
  5519. }
  5520. static void tg3_napi_enable(struct tg3 *tp)
  5521. {
  5522. int i;
  5523. for (i = 0; i < tp->irq_cnt; i++)
  5524. napi_enable(&tp->napi[i].napi);
  5525. }
  5526. static void tg3_napi_init(struct tg3 *tp)
  5527. {
  5528. int i;
  5529. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5530. for (i = 1; i < tp->irq_cnt; i++)
  5531. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5532. }
  5533. static void tg3_napi_fini(struct tg3 *tp)
  5534. {
  5535. int i;
  5536. for (i = 0; i < tp->irq_cnt; i++)
  5537. netif_napi_del(&tp->napi[i].napi);
  5538. }
  5539. static inline void tg3_netif_stop(struct tg3 *tp)
  5540. {
  5541. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5542. tg3_napi_disable(tp);
  5543. netif_carrier_off(tp->dev);
  5544. netif_tx_disable(tp->dev);
  5545. }
  5546. /* tp->lock must be held */
  5547. static inline void tg3_netif_start(struct tg3 *tp)
  5548. {
  5549. tg3_ptp_resume(tp);
  5550. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5551. * appropriate so long as all callers are assured to
  5552. * have free tx slots (such as after tg3_init_hw)
  5553. */
  5554. netif_tx_wake_all_queues(tp->dev);
  5555. if (tp->link_up)
  5556. netif_carrier_on(tp->dev);
  5557. tg3_napi_enable(tp);
  5558. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5559. tg3_enable_ints(tp);
  5560. }
  5561. static void tg3_irq_quiesce(struct tg3 *tp)
  5562. {
  5563. int i;
  5564. BUG_ON(tp->irq_sync);
  5565. tp->irq_sync = 1;
  5566. smp_mb();
  5567. for (i = 0; i < tp->irq_cnt; i++)
  5568. synchronize_irq(tp->napi[i].irq_vec);
  5569. }
  5570. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5571. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5572. * with as well. Most of the time, this is not necessary except when
  5573. * shutting down the device.
  5574. */
  5575. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5576. {
  5577. spin_lock_bh(&tp->lock);
  5578. if (irq_sync)
  5579. tg3_irq_quiesce(tp);
  5580. }
  5581. static inline void tg3_full_unlock(struct tg3 *tp)
  5582. {
  5583. spin_unlock_bh(&tp->lock);
  5584. }
  5585. /* One-shot MSI handler - Chip automatically disables interrupt
  5586. * after sending MSI so driver doesn't have to do it.
  5587. */
  5588. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5589. {
  5590. struct tg3_napi *tnapi = dev_id;
  5591. struct tg3 *tp = tnapi->tp;
  5592. prefetch(tnapi->hw_status);
  5593. if (tnapi->rx_rcb)
  5594. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5595. if (likely(!tg3_irq_sync(tp)))
  5596. napi_schedule(&tnapi->napi);
  5597. return IRQ_HANDLED;
  5598. }
  5599. /* MSI ISR - No need to check for interrupt sharing and no need to
  5600. * flush status block and interrupt mailbox. PCI ordering rules
  5601. * guarantee that MSI will arrive after the status block.
  5602. */
  5603. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5604. {
  5605. struct tg3_napi *tnapi = dev_id;
  5606. struct tg3 *tp = tnapi->tp;
  5607. prefetch(tnapi->hw_status);
  5608. if (tnapi->rx_rcb)
  5609. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5610. /*
  5611. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5612. * chip-internal interrupt pending events.
  5613. * Writing non-zero to intr-mbox-0 additional tells the
  5614. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5615. * event coalescing.
  5616. */
  5617. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5618. if (likely(!tg3_irq_sync(tp)))
  5619. napi_schedule(&tnapi->napi);
  5620. return IRQ_RETVAL(1);
  5621. }
  5622. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5623. {
  5624. struct tg3_napi *tnapi = dev_id;
  5625. struct tg3 *tp = tnapi->tp;
  5626. struct tg3_hw_status *sblk = tnapi->hw_status;
  5627. unsigned int handled = 1;
  5628. /* In INTx mode, it is possible for the interrupt to arrive at
  5629. * the CPU before the status block posted prior to the interrupt.
  5630. * Reading the PCI State register will confirm whether the
  5631. * interrupt is ours and will flush the status block.
  5632. */
  5633. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5634. if (tg3_flag(tp, CHIP_RESETTING) ||
  5635. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5636. handled = 0;
  5637. goto out;
  5638. }
  5639. }
  5640. /*
  5641. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5642. * chip-internal interrupt pending events.
  5643. * Writing non-zero to intr-mbox-0 additional tells the
  5644. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5645. * event coalescing.
  5646. *
  5647. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5648. * spurious interrupts. The flush impacts performance but
  5649. * excessive spurious interrupts can be worse in some cases.
  5650. */
  5651. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5652. if (tg3_irq_sync(tp))
  5653. goto out;
  5654. sblk->status &= ~SD_STATUS_UPDATED;
  5655. if (likely(tg3_has_work(tnapi))) {
  5656. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5657. napi_schedule(&tnapi->napi);
  5658. } else {
  5659. /* No work, shared interrupt perhaps? re-enable
  5660. * interrupts, and flush that PCI write
  5661. */
  5662. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5663. 0x00000000);
  5664. }
  5665. out:
  5666. return IRQ_RETVAL(handled);
  5667. }
  5668. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5669. {
  5670. struct tg3_napi *tnapi = dev_id;
  5671. struct tg3 *tp = tnapi->tp;
  5672. struct tg3_hw_status *sblk = tnapi->hw_status;
  5673. unsigned int handled = 1;
  5674. /* In INTx mode, it is possible for the interrupt to arrive at
  5675. * the CPU before the status block posted prior to the interrupt.
  5676. * Reading the PCI State register will confirm whether the
  5677. * interrupt is ours and will flush the status block.
  5678. */
  5679. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5680. if (tg3_flag(tp, CHIP_RESETTING) ||
  5681. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5682. handled = 0;
  5683. goto out;
  5684. }
  5685. }
  5686. /*
  5687. * writing any value to intr-mbox-0 clears PCI INTA# and
  5688. * chip-internal interrupt pending events.
  5689. * writing non-zero to intr-mbox-0 additional tells the
  5690. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5691. * event coalescing.
  5692. *
  5693. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5694. * spurious interrupts. The flush impacts performance but
  5695. * excessive spurious interrupts can be worse in some cases.
  5696. */
  5697. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5698. /*
  5699. * In a shared interrupt configuration, sometimes other devices'
  5700. * interrupts will scream. We record the current status tag here
  5701. * so that the above check can report that the screaming interrupts
  5702. * are unhandled. Eventually they will be silenced.
  5703. */
  5704. tnapi->last_irq_tag = sblk->status_tag;
  5705. if (tg3_irq_sync(tp))
  5706. goto out;
  5707. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5708. napi_schedule(&tnapi->napi);
  5709. out:
  5710. return IRQ_RETVAL(handled);
  5711. }
  5712. /* ISR for interrupt test */
  5713. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5714. {
  5715. struct tg3_napi *tnapi = dev_id;
  5716. struct tg3 *tp = tnapi->tp;
  5717. struct tg3_hw_status *sblk = tnapi->hw_status;
  5718. if ((sblk->status & SD_STATUS_UPDATED) ||
  5719. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5720. tg3_disable_ints(tp);
  5721. return IRQ_RETVAL(1);
  5722. }
  5723. return IRQ_RETVAL(0);
  5724. }
  5725. #ifdef CONFIG_NET_POLL_CONTROLLER
  5726. static void tg3_poll_controller(struct net_device *dev)
  5727. {
  5728. int i;
  5729. struct tg3 *tp = netdev_priv(dev);
  5730. for (i = 0; i < tp->irq_cnt; i++)
  5731. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5732. }
  5733. #endif
  5734. static void tg3_tx_timeout(struct net_device *dev)
  5735. {
  5736. struct tg3 *tp = netdev_priv(dev);
  5737. if (netif_msg_tx_err(tp)) {
  5738. netdev_err(dev, "transmit timed out, resetting\n");
  5739. tg3_dump_state(tp);
  5740. }
  5741. tg3_reset_task_schedule(tp);
  5742. }
  5743. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5744. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5745. {
  5746. u32 base = (u32) mapping & 0xffffffff;
  5747. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5748. }
  5749. /* Test for DMA addresses > 40-bit */
  5750. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5751. int len)
  5752. {
  5753. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5754. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5755. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5756. return 0;
  5757. #else
  5758. return 0;
  5759. #endif
  5760. }
  5761. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5762. dma_addr_t mapping, u32 len, u32 flags,
  5763. u32 mss, u32 vlan)
  5764. {
  5765. txbd->addr_hi = ((u64) mapping >> 32);
  5766. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5767. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5768. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5769. }
  5770. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5771. dma_addr_t map, u32 len, u32 flags,
  5772. u32 mss, u32 vlan)
  5773. {
  5774. struct tg3 *tp = tnapi->tp;
  5775. bool hwbug = false;
  5776. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5777. hwbug = true;
  5778. if (tg3_4g_overflow_test(map, len))
  5779. hwbug = true;
  5780. if (tg3_40bit_overflow_test(tp, map, len))
  5781. hwbug = true;
  5782. if (tp->dma_limit) {
  5783. u32 prvidx = *entry;
  5784. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5785. while (len > tp->dma_limit && *budget) {
  5786. u32 frag_len = tp->dma_limit;
  5787. len -= tp->dma_limit;
  5788. /* Avoid the 8byte DMA problem */
  5789. if (len <= 8) {
  5790. len += tp->dma_limit / 2;
  5791. frag_len = tp->dma_limit / 2;
  5792. }
  5793. tnapi->tx_buffers[*entry].fragmented = true;
  5794. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5795. frag_len, tmp_flag, mss, vlan);
  5796. *budget -= 1;
  5797. prvidx = *entry;
  5798. *entry = NEXT_TX(*entry);
  5799. map += frag_len;
  5800. }
  5801. if (len) {
  5802. if (*budget) {
  5803. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5804. len, flags, mss, vlan);
  5805. *budget -= 1;
  5806. *entry = NEXT_TX(*entry);
  5807. } else {
  5808. hwbug = true;
  5809. tnapi->tx_buffers[prvidx].fragmented = false;
  5810. }
  5811. }
  5812. } else {
  5813. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5814. len, flags, mss, vlan);
  5815. *entry = NEXT_TX(*entry);
  5816. }
  5817. return hwbug;
  5818. }
  5819. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5820. {
  5821. int i;
  5822. struct sk_buff *skb;
  5823. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5824. skb = txb->skb;
  5825. txb->skb = NULL;
  5826. pci_unmap_single(tnapi->tp->pdev,
  5827. dma_unmap_addr(txb, mapping),
  5828. skb_headlen(skb),
  5829. PCI_DMA_TODEVICE);
  5830. while (txb->fragmented) {
  5831. txb->fragmented = false;
  5832. entry = NEXT_TX(entry);
  5833. txb = &tnapi->tx_buffers[entry];
  5834. }
  5835. for (i = 0; i <= last; i++) {
  5836. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5837. entry = NEXT_TX(entry);
  5838. txb = &tnapi->tx_buffers[entry];
  5839. pci_unmap_page(tnapi->tp->pdev,
  5840. dma_unmap_addr(txb, mapping),
  5841. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5842. while (txb->fragmented) {
  5843. txb->fragmented = false;
  5844. entry = NEXT_TX(entry);
  5845. txb = &tnapi->tx_buffers[entry];
  5846. }
  5847. }
  5848. }
  5849. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5850. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5851. struct sk_buff **pskb,
  5852. u32 *entry, u32 *budget,
  5853. u32 base_flags, u32 mss, u32 vlan)
  5854. {
  5855. struct tg3 *tp = tnapi->tp;
  5856. struct sk_buff *new_skb, *skb = *pskb;
  5857. dma_addr_t new_addr = 0;
  5858. int ret = 0;
  5859. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5860. new_skb = skb_copy(skb, GFP_ATOMIC);
  5861. else {
  5862. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5863. new_skb = skb_copy_expand(skb,
  5864. skb_headroom(skb) + more_headroom,
  5865. skb_tailroom(skb), GFP_ATOMIC);
  5866. }
  5867. if (!new_skb) {
  5868. ret = -1;
  5869. } else {
  5870. /* New SKB is guaranteed to be linear. */
  5871. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5872. PCI_DMA_TODEVICE);
  5873. /* Make sure the mapping succeeded */
  5874. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5875. dev_kfree_skb(new_skb);
  5876. ret = -1;
  5877. } else {
  5878. u32 save_entry = *entry;
  5879. base_flags |= TXD_FLAG_END;
  5880. tnapi->tx_buffers[*entry].skb = new_skb;
  5881. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5882. mapping, new_addr);
  5883. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5884. new_skb->len, base_flags,
  5885. mss, vlan)) {
  5886. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5887. dev_kfree_skb(new_skb);
  5888. ret = -1;
  5889. }
  5890. }
  5891. }
  5892. dev_kfree_skb(skb);
  5893. *pskb = new_skb;
  5894. return ret;
  5895. }
  5896. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5897. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5898. * TSO header is greater than 80 bytes.
  5899. */
  5900. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5901. {
  5902. struct sk_buff *segs, *nskb;
  5903. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5904. /* Estimate the number of fragments in the worst case */
  5905. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5906. netif_stop_queue(tp->dev);
  5907. /* netif_tx_stop_queue() must be done before checking
  5908. * checking tx index in tg3_tx_avail() below, because in
  5909. * tg3_tx(), we update tx index before checking for
  5910. * netif_tx_queue_stopped().
  5911. */
  5912. smp_mb();
  5913. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5914. return NETDEV_TX_BUSY;
  5915. netif_wake_queue(tp->dev);
  5916. }
  5917. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5918. if (IS_ERR(segs))
  5919. goto tg3_tso_bug_end;
  5920. do {
  5921. nskb = segs;
  5922. segs = segs->next;
  5923. nskb->next = NULL;
  5924. tg3_start_xmit(nskb, tp->dev);
  5925. } while (segs);
  5926. tg3_tso_bug_end:
  5927. dev_kfree_skb(skb);
  5928. return NETDEV_TX_OK;
  5929. }
  5930. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5931. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5932. */
  5933. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5934. {
  5935. struct tg3 *tp = netdev_priv(dev);
  5936. u32 len, entry, base_flags, mss, vlan = 0;
  5937. u32 budget;
  5938. int i = -1, would_hit_hwbug;
  5939. dma_addr_t mapping;
  5940. struct tg3_napi *tnapi;
  5941. struct netdev_queue *txq;
  5942. unsigned int last;
  5943. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5944. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5945. if (tg3_flag(tp, ENABLE_TSS))
  5946. tnapi++;
  5947. budget = tg3_tx_avail(tnapi);
  5948. /* We are running in BH disabled context with netif_tx_lock
  5949. * and TX reclaim runs via tp->napi.poll inside of a software
  5950. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5951. * no IRQ context deadlocks to worry about either. Rejoice!
  5952. */
  5953. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5954. if (!netif_tx_queue_stopped(txq)) {
  5955. netif_tx_stop_queue(txq);
  5956. /* This is a hard error, log it. */
  5957. netdev_err(dev,
  5958. "BUG! Tx Ring full when queue awake!\n");
  5959. }
  5960. return NETDEV_TX_BUSY;
  5961. }
  5962. entry = tnapi->tx_prod;
  5963. base_flags = 0;
  5964. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5965. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5966. mss = skb_shinfo(skb)->gso_size;
  5967. if (mss) {
  5968. struct iphdr *iph;
  5969. u32 tcp_opt_len, hdr_len;
  5970. if (skb_header_cloned(skb) &&
  5971. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5972. goto drop;
  5973. iph = ip_hdr(skb);
  5974. tcp_opt_len = tcp_optlen(skb);
  5975. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5976. if (!skb_is_gso_v6(skb)) {
  5977. iph->check = 0;
  5978. iph->tot_len = htons(mss + hdr_len);
  5979. }
  5980. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5981. tg3_flag(tp, TSO_BUG))
  5982. return tg3_tso_bug(tp, skb);
  5983. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5984. TXD_FLAG_CPU_POST_DMA);
  5985. if (tg3_flag(tp, HW_TSO_1) ||
  5986. tg3_flag(tp, HW_TSO_2) ||
  5987. tg3_flag(tp, HW_TSO_3)) {
  5988. tcp_hdr(skb)->check = 0;
  5989. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5990. } else
  5991. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5992. iph->daddr, 0,
  5993. IPPROTO_TCP,
  5994. 0);
  5995. if (tg3_flag(tp, HW_TSO_3)) {
  5996. mss |= (hdr_len & 0xc) << 12;
  5997. if (hdr_len & 0x10)
  5998. base_flags |= 0x00000010;
  5999. base_flags |= (hdr_len & 0x3e0) << 5;
  6000. } else if (tg3_flag(tp, HW_TSO_2))
  6001. mss |= hdr_len << 9;
  6002. else if (tg3_flag(tp, HW_TSO_1) ||
  6003. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6004. if (tcp_opt_len || iph->ihl > 5) {
  6005. int tsflags;
  6006. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6007. mss |= (tsflags << 11);
  6008. }
  6009. } else {
  6010. if (tcp_opt_len || iph->ihl > 5) {
  6011. int tsflags;
  6012. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6013. base_flags |= tsflags << 12;
  6014. }
  6015. }
  6016. }
  6017. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6018. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6019. base_flags |= TXD_FLAG_JMB_PKT;
  6020. if (vlan_tx_tag_present(skb)) {
  6021. base_flags |= TXD_FLAG_VLAN;
  6022. vlan = vlan_tx_tag_get(skb);
  6023. }
  6024. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6025. tg3_flag(tp, TX_TSTAMP_EN)) {
  6026. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6027. base_flags |= TXD_FLAG_HWTSTAMP;
  6028. }
  6029. len = skb_headlen(skb);
  6030. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6031. if (pci_dma_mapping_error(tp->pdev, mapping))
  6032. goto drop;
  6033. tnapi->tx_buffers[entry].skb = skb;
  6034. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6035. would_hit_hwbug = 0;
  6036. if (tg3_flag(tp, 5701_DMA_BUG))
  6037. would_hit_hwbug = 1;
  6038. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6039. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6040. mss, vlan)) {
  6041. would_hit_hwbug = 1;
  6042. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6043. u32 tmp_mss = mss;
  6044. if (!tg3_flag(tp, HW_TSO_1) &&
  6045. !tg3_flag(tp, HW_TSO_2) &&
  6046. !tg3_flag(tp, HW_TSO_3))
  6047. tmp_mss = 0;
  6048. /* Now loop through additional data
  6049. * fragments, and queue them.
  6050. */
  6051. last = skb_shinfo(skb)->nr_frags - 1;
  6052. for (i = 0; i <= last; i++) {
  6053. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6054. len = skb_frag_size(frag);
  6055. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6056. len, DMA_TO_DEVICE);
  6057. tnapi->tx_buffers[entry].skb = NULL;
  6058. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6059. mapping);
  6060. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6061. goto dma_error;
  6062. if (!budget ||
  6063. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6064. len, base_flags |
  6065. ((i == last) ? TXD_FLAG_END : 0),
  6066. tmp_mss, vlan)) {
  6067. would_hit_hwbug = 1;
  6068. break;
  6069. }
  6070. }
  6071. }
  6072. if (would_hit_hwbug) {
  6073. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6074. /* If the workaround fails due to memory/mapping
  6075. * failure, silently drop this packet.
  6076. */
  6077. entry = tnapi->tx_prod;
  6078. budget = tg3_tx_avail(tnapi);
  6079. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6080. base_flags, mss, vlan))
  6081. goto drop_nofree;
  6082. }
  6083. skb_tx_timestamp(skb);
  6084. netdev_tx_sent_queue(txq, skb->len);
  6085. /* Sync BD data before updating mailbox */
  6086. wmb();
  6087. /* Packets are ready, update Tx producer idx local and on card. */
  6088. tw32_tx_mbox(tnapi->prodmbox, entry);
  6089. tnapi->tx_prod = entry;
  6090. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6091. netif_tx_stop_queue(txq);
  6092. /* netif_tx_stop_queue() must be done before checking
  6093. * checking tx index in tg3_tx_avail() below, because in
  6094. * tg3_tx(), we update tx index before checking for
  6095. * netif_tx_queue_stopped().
  6096. */
  6097. smp_mb();
  6098. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6099. netif_tx_wake_queue(txq);
  6100. }
  6101. mmiowb();
  6102. return NETDEV_TX_OK;
  6103. dma_error:
  6104. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6105. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6106. drop:
  6107. dev_kfree_skb(skb);
  6108. drop_nofree:
  6109. tp->tx_dropped++;
  6110. return NETDEV_TX_OK;
  6111. }
  6112. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6113. {
  6114. if (enable) {
  6115. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6116. MAC_MODE_PORT_MODE_MASK);
  6117. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6118. if (!tg3_flag(tp, 5705_PLUS))
  6119. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6120. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6121. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6122. else
  6123. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6124. } else {
  6125. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6126. if (tg3_flag(tp, 5705_PLUS) ||
  6127. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  6129. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6130. }
  6131. tw32(MAC_MODE, tp->mac_mode);
  6132. udelay(40);
  6133. }
  6134. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6135. {
  6136. u32 val, bmcr, mac_mode, ptest = 0;
  6137. tg3_phy_toggle_apd(tp, false);
  6138. tg3_phy_toggle_automdix(tp, 0);
  6139. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6140. return -EIO;
  6141. bmcr = BMCR_FULLDPLX;
  6142. switch (speed) {
  6143. case SPEED_10:
  6144. break;
  6145. case SPEED_100:
  6146. bmcr |= BMCR_SPEED100;
  6147. break;
  6148. case SPEED_1000:
  6149. default:
  6150. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6151. speed = SPEED_100;
  6152. bmcr |= BMCR_SPEED100;
  6153. } else {
  6154. speed = SPEED_1000;
  6155. bmcr |= BMCR_SPEED1000;
  6156. }
  6157. }
  6158. if (extlpbk) {
  6159. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6160. tg3_readphy(tp, MII_CTRL1000, &val);
  6161. val |= CTL1000_AS_MASTER |
  6162. CTL1000_ENABLE_MASTER;
  6163. tg3_writephy(tp, MII_CTRL1000, val);
  6164. } else {
  6165. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6166. MII_TG3_FET_PTEST_TRIM_2;
  6167. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6168. }
  6169. } else
  6170. bmcr |= BMCR_LOOPBACK;
  6171. tg3_writephy(tp, MII_BMCR, bmcr);
  6172. /* The write needs to be flushed for the FETs */
  6173. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6174. tg3_readphy(tp, MII_BMCR, &bmcr);
  6175. udelay(40);
  6176. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6177. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  6178. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6179. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6180. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6181. /* The write needs to be flushed for the AC131 */
  6182. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6183. }
  6184. /* Reset to prevent losing 1st rx packet intermittently */
  6185. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6186. tg3_flag(tp, 5780_CLASS)) {
  6187. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6188. udelay(10);
  6189. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6190. }
  6191. mac_mode = tp->mac_mode &
  6192. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6193. if (speed == SPEED_1000)
  6194. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6195. else
  6196. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  6198. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6199. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6200. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6201. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6202. mac_mode |= MAC_MODE_LINK_POLARITY;
  6203. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6204. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6205. }
  6206. tw32(MAC_MODE, mac_mode);
  6207. udelay(40);
  6208. return 0;
  6209. }
  6210. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6211. {
  6212. struct tg3 *tp = netdev_priv(dev);
  6213. if (features & NETIF_F_LOOPBACK) {
  6214. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6215. return;
  6216. spin_lock_bh(&tp->lock);
  6217. tg3_mac_loopback(tp, true);
  6218. netif_carrier_on(tp->dev);
  6219. spin_unlock_bh(&tp->lock);
  6220. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6221. } else {
  6222. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6223. return;
  6224. spin_lock_bh(&tp->lock);
  6225. tg3_mac_loopback(tp, false);
  6226. /* Force link status check */
  6227. tg3_setup_phy(tp, 1);
  6228. spin_unlock_bh(&tp->lock);
  6229. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6230. }
  6231. }
  6232. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6233. netdev_features_t features)
  6234. {
  6235. struct tg3 *tp = netdev_priv(dev);
  6236. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6237. features &= ~NETIF_F_ALL_TSO;
  6238. return features;
  6239. }
  6240. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6241. {
  6242. netdev_features_t changed = dev->features ^ features;
  6243. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6244. tg3_set_loopback(dev, features);
  6245. return 0;
  6246. }
  6247. static void tg3_rx_prodring_free(struct tg3 *tp,
  6248. struct tg3_rx_prodring_set *tpr)
  6249. {
  6250. int i;
  6251. if (tpr != &tp->napi[0].prodring) {
  6252. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6253. i = (i + 1) & tp->rx_std_ring_mask)
  6254. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6255. tp->rx_pkt_map_sz);
  6256. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6257. for (i = tpr->rx_jmb_cons_idx;
  6258. i != tpr->rx_jmb_prod_idx;
  6259. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6260. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6261. TG3_RX_JMB_MAP_SZ);
  6262. }
  6263. }
  6264. return;
  6265. }
  6266. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6267. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6268. tp->rx_pkt_map_sz);
  6269. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6270. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6271. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6272. TG3_RX_JMB_MAP_SZ);
  6273. }
  6274. }
  6275. /* Initialize rx rings for packet processing.
  6276. *
  6277. * The chip has been shut down and the driver detached from
  6278. * the networking, so no interrupts or new tx packets will
  6279. * end up in the driver. tp->{tx,}lock are held and thus
  6280. * we may not sleep.
  6281. */
  6282. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6283. struct tg3_rx_prodring_set *tpr)
  6284. {
  6285. u32 i, rx_pkt_dma_sz;
  6286. tpr->rx_std_cons_idx = 0;
  6287. tpr->rx_std_prod_idx = 0;
  6288. tpr->rx_jmb_cons_idx = 0;
  6289. tpr->rx_jmb_prod_idx = 0;
  6290. if (tpr != &tp->napi[0].prodring) {
  6291. memset(&tpr->rx_std_buffers[0], 0,
  6292. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6293. if (tpr->rx_jmb_buffers)
  6294. memset(&tpr->rx_jmb_buffers[0], 0,
  6295. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6296. goto done;
  6297. }
  6298. /* Zero out all descriptors. */
  6299. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6300. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6301. if (tg3_flag(tp, 5780_CLASS) &&
  6302. tp->dev->mtu > ETH_DATA_LEN)
  6303. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6304. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6305. /* Initialize invariants of the rings, we only set this
  6306. * stuff once. This works because the card does not
  6307. * write into the rx buffer posting rings.
  6308. */
  6309. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6310. struct tg3_rx_buffer_desc *rxd;
  6311. rxd = &tpr->rx_std[i];
  6312. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6313. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6314. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6315. (i << RXD_OPAQUE_INDEX_SHIFT));
  6316. }
  6317. /* Now allocate fresh SKBs for each rx ring. */
  6318. for (i = 0; i < tp->rx_pending; i++) {
  6319. unsigned int frag_size;
  6320. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6321. &frag_size) < 0) {
  6322. netdev_warn(tp->dev,
  6323. "Using a smaller RX standard ring. Only "
  6324. "%d out of %d buffers were allocated "
  6325. "successfully\n", i, tp->rx_pending);
  6326. if (i == 0)
  6327. goto initfail;
  6328. tp->rx_pending = i;
  6329. break;
  6330. }
  6331. }
  6332. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6333. goto done;
  6334. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6335. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6336. goto done;
  6337. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6338. struct tg3_rx_buffer_desc *rxd;
  6339. rxd = &tpr->rx_jmb[i].std;
  6340. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6341. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6342. RXD_FLAG_JUMBO;
  6343. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6344. (i << RXD_OPAQUE_INDEX_SHIFT));
  6345. }
  6346. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6347. unsigned int frag_size;
  6348. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6349. &frag_size) < 0) {
  6350. netdev_warn(tp->dev,
  6351. "Using a smaller RX jumbo ring. Only %d "
  6352. "out of %d buffers were allocated "
  6353. "successfully\n", i, tp->rx_jumbo_pending);
  6354. if (i == 0)
  6355. goto initfail;
  6356. tp->rx_jumbo_pending = i;
  6357. break;
  6358. }
  6359. }
  6360. done:
  6361. return 0;
  6362. initfail:
  6363. tg3_rx_prodring_free(tp, tpr);
  6364. return -ENOMEM;
  6365. }
  6366. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6367. struct tg3_rx_prodring_set *tpr)
  6368. {
  6369. kfree(tpr->rx_std_buffers);
  6370. tpr->rx_std_buffers = NULL;
  6371. kfree(tpr->rx_jmb_buffers);
  6372. tpr->rx_jmb_buffers = NULL;
  6373. if (tpr->rx_std) {
  6374. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6375. tpr->rx_std, tpr->rx_std_mapping);
  6376. tpr->rx_std = NULL;
  6377. }
  6378. if (tpr->rx_jmb) {
  6379. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6380. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6381. tpr->rx_jmb = NULL;
  6382. }
  6383. }
  6384. static int tg3_rx_prodring_init(struct tg3 *tp,
  6385. struct tg3_rx_prodring_set *tpr)
  6386. {
  6387. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6388. GFP_KERNEL);
  6389. if (!tpr->rx_std_buffers)
  6390. return -ENOMEM;
  6391. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6392. TG3_RX_STD_RING_BYTES(tp),
  6393. &tpr->rx_std_mapping,
  6394. GFP_KERNEL);
  6395. if (!tpr->rx_std)
  6396. goto err_out;
  6397. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6398. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6399. GFP_KERNEL);
  6400. if (!tpr->rx_jmb_buffers)
  6401. goto err_out;
  6402. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6403. TG3_RX_JMB_RING_BYTES(tp),
  6404. &tpr->rx_jmb_mapping,
  6405. GFP_KERNEL);
  6406. if (!tpr->rx_jmb)
  6407. goto err_out;
  6408. }
  6409. return 0;
  6410. err_out:
  6411. tg3_rx_prodring_fini(tp, tpr);
  6412. return -ENOMEM;
  6413. }
  6414. /* Free up pending packets in all rx/tx rings.
  6415. *
  6416. * The chip has been shut down and the driver detached from
  6417. * the networking, so no interrupts or new tx packets will
  6418. * end up in the driver. tp->{tx,}lock is not held and we are not
  6419. * in an interrupt context and thus may sleep.
  6420. */
  6421. static void tg3_free_rings(struct tg3 *tp)
  6422. {
  6423. int i, j;
  6424. for (j = 0; j < tp->irq_cnt; j++) {
  6425. struct tg3_napi *tnapi = &tp->napi[j];
  6426. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6427. if (!tnapi->tx_buffers)
  6428. continue;
  6429. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6430. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6431. if (!skb)
  6432. continue;
  6433. tg3_tx_skb_unmap(tnapi, i,
  6434. skb_shinfo(skb)->nr_frags - 1);
  6435. dev_kfree_skb_any(skb);
  6436. }
  6437. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6438. }
  6439. }
  6440. /* Initialize tx/rx rings for packet processing.
  6441. *
  6442. * The chip has been shut down and the driver detached from
  6443. * the networking, so no interrupts or new tx packets will
  6444. * end up in the driver. tp->{tx,}lock are held and thus
  6445. * we may not sleep.
  6446. */
  6447. static int tg3_init_rings(struct tg3 *tp)
  6448. {
  6449. int i;
  6450. /* Free up all the SKBs. */
  6451. tg3_free_rings(tp);
  6452. for (i = 0; i < tp->irq_cnt; i++) {
  6453. struct tg3_napi *tnapi = &tp->napi[i];
  6454. tnapi->last_tag = 0;
  6455. tnapi->last_irq_tag = 0;
  6456. tnapi->hw_status->status = 0;
  6457. tnapi->hw_status->status_tag = 0;
  6458. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6459. tnapi->tx_prod = 0;
  6460. tnapi->tx_cons = 0;
  6461. if (tnapi->tx_ring)
  6462. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6463. tnapi->rx_rcb_ptr = 0;
  6464. if (tnapi->rx_rcb)
  6465. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6466. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6467. tg3_free_rings(tp);
  6468. return -ENOMEM;
  6469. }
  6470. }
  6471. return 0;
  6472. }
  6473. static void tg3_mem_tx_release(struct tg3 *tp)
  6474. {
  6475. int i;
  6476. for (i = 0; i < tp->irq_max; i++) {
  6477. struct tg3_napi *tnapi = &tp->napi[i];
  6478. if (tnapi->tx_ring) {
  6479. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6480. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6481. tnapi->tx_ring = NULL;
  6482. }
  6483. kfree(tnapi->tx_buffers);
  6484. tnapi->tx_buffers = NULL;
  6485. }
  6486. }
  6487. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6488. {
  6489. int i;
  6490. struct tg3_napi *tnapi = &tp->napi[0];
  6491. /* If multivector TSS is enabled, vector 0 does not handle
  6492. * tx interrupts. Don't allocate any resources for it.
  6493. */
  6494. if (tg3_flag(tp, ENABLE_TSS))
  6495. tnapi++;
  6496. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6497. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6498. TG3_TX_RING_SIZE, GFP_KERNEL);
  6499. if (!tnapi->tx_buffers)
  6500. goto err_out;
  6501. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6502. TG3_TX_RING_BYTES,
  6503. &tnapi->tx_desc_mapping,
  6504. GFP_KERNEL);
  6505. if (!tnapi->tx_ring)
  6506. goto err_out;
  6507. }
  6508. return 0;
  6509. err_out:
  6510. tg3_mem_tx_release(tp);
  6511. return -ENOMEM;
  6512. }
  6513. static void tg3_mem_rx_release(struct tg3 *tp)
  6514. {
  6515. int i;
  6516. for (i = 0; i < tp->irq_max; i++) {
  6517. struct tg3_napi *tnapi = &tp->napi[i];
  6518. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6519. if (!tnapi->rx_rcb)
  6520. continue;
  6521. dma_free_coherent(&tp->pdev->dev,
  6522. TG3_RX_RCB_RING_BYTES(tp),
  6523. tnapi->rx_rcb,
  6524. tnapi->rx_rcb_mapping);
  6525. tnapi->rx_rcb = NULL;
  6526. }
  6527. }
  6528. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6529. {
  6530. unsigned int i, limit;
  6531. limit = tp->rxq_cnt;
  6532. /* If RSS is enabled, we need a (dummy) producer ring
  6533. * set on vector zero. This is the true hw prodring.
  6534. */
  6535. if (tg3_flag(tp, ENABLE_RSS))
  6536. limit++;
  6537. for (i = 0; i < limit; i++) {
  6538. struct tg3_napi *tnapi = &tp->napi[i];
  6539. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6540. goto err_out;
  6541. /* If multivector RSS is enabled, vector 0
  6542. * does not handle rx or tx interrupts.
  6543. * Don't allocate any resources for it.
  6544. */
  6545. if (!i && tg3_flag(tp, ENABLE_RSS))
  6546. continue;
  6547. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6548. TG3_RX_RCB_RING_BYTES(tp),
  6549. &tnapi->rx_rcb_mapping,
  6550. GFP_KERNEL);
  6551. if (!tnapi->rx_rcb)
  6552. goto err_out;
  6553. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6554. }
  6555. return 0;
  6556. err_out:
  6557. tg3_mem_rx_release(tp);
  6558. return -ENOMEM;
  6559. }
  6560. /*
  6561. * Must not be invoked with interrupt sources disabled and
  6562. * the hardware shutdown down.
  6563. */
  6564. static void tg3_free_consistent(struct tg3 *tp)
  6565. {
  6566. int i;
  6567. for (i = 0; i < tp->irq_cnt; i++) {
  6568. struct tg3_napi *tnapi = &tp->napi[i];
  6569. if (tnapi->hw_status) {
  6570. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6571. tnapi->hw_status,
  6572. tnapi->status_mapping);
  6573. tnapi->hw_status = NULL;
  6574. }
  6575. }
  6576. tg3_mem_rx_release(tp);
  6577. tg3_mem_tx_release(tp);
  6578. if (tp->hw_stats) {
  6579. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6580. tp->hw_stats, tp->stats_mapping);
  6581. tp->hw_stats = NULL;
  6582. }
  6583. }
  6584. /*
  6585. * Must not be invoked with interrupt sources disabled and
  6586. * the hardware shutdown down. Can sleep.
  6587. */
  6588. static int tg3_alloc_consistent(struct tg3 *tp)
  6589. {
  6590. int i;
  6591. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6592. sizeof(struct tg3_hw_stats),
  6593. &tp->stats_mapping,
  6594. GFP_KERNEL);
  6595. if (!tp->hw_stats)
  6596. goto err_out;
  6597. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6598. for (i = 0; i < tp->irq_cnt; i++) {
  6599. struct tg3_napi *tnapi = &tp->napi[i];
  6600. struct tg3_hw_status *sblk;
  6601. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6602. TG3_HW_STATUS_SIZE,
  6603. &tnapi->status_mapping,
  6604. GFP_KERNEL);
  6605. if (!tnapi->hw_status)
  6606. goto err_out;
  6607. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6608. sblk = tnapi->hw_status;
  6609. if (tg3_flag(tp, ENABLE_RSS)) {
  6610. u16 *prodptr = NULL;
  6611. /*
  6612. * When RSS is enabled, the status block format changes
  6613. * slightly. The "rx_jumbo_consumer", "reserved",
  6614. * and "rx_mini_consumer" members get mapped to the
  6615. * other three rx return ring producer indexes.
  6616. */
  6617. switch (i) {
  6618. case 1:
  6619. prodptr = &sblk->idx[0].rx_producer;
  6620. break;
  6621. case 2:
  6622. prodptr = &sblk->rx_jumbo_consumer;
  6623. break;
  6624. case 3:
  6625. prodptr = &sblk->reserved;
  6626. break;
  6627. case 4:
  6628. prodptr = &sblk->rx_mini_consumer;
  6629. break;
  6630. }
  6631. tnapi->rx_rcb_prod_idx = prodptr;
  6632. } else {
  6633. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6634. }
  6635. }
  6636. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6637. goto err_out;
  6638. return 0;
  6639. err_out:
  6640. tg3_free_consistent(tp);
  6641. return -ENOMEM;
  6642. }
  6643. #define MAX_WAIT_CNT 1000
  6644. /* To stop a block, clear the enable bit and poll till it
  6645. * clears. tp->lock is held.
  6646. */
  6647. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6648. {
  6649. unsigned int i;
  6650. u32 val;
  6651. if (tg3_flag(tp, 5705_PLUS)) {
  6652. switch (ofs) {
  6653. case RCVLSC_MODE:
  6654. case DMAC_MODE:
  6655. case MBFREE_MODE:
  6656. case BUFMGR_MODE:
  6657. case MEMARB_MODE:
  6658. /* We can't enable/disable these bits of the
  6659. * 5705/5750, just say success.
  6660. */
  6661. return 0;
  6662. default:
  6663. break;
  6664. }
  6665. }
  6666. val = tr32(ofs);
  6667. val &= ~enable_bit;
  6668. tw32_f(ofs, val);
  6669. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6670. udelay(100);
  6671. val = tr32(ofs);
  6672. if ((val & enable_bit) == 0)
  6673. break;
  6674. }
  6675. if (i == MAX_WAIT_CNT && !silent) {
  6676. dev_err(&tp->pdev->dev,
  6677. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6678. ofs, enable_bit);
  6679. return -ENODEV;
  6680. }
  6681. return 0;
  6682. }
  6683. /* tp->lock is held. */
  6684. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6685. {
  6686. int i, err;
  6687. tg3_disable_ints(tp);
  6688. tp->rx_mode &= ~RX_MODE_ENABLE;
  6689. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6690. udelay(10);
  6691. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6692. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6693. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6694. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6695. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6696. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6697. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6698. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6699. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6700. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6701. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6702. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6703. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6704. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6705. tw32_f(MAC_MODE, tp->mac_mode);
  6706. udelay(40);
  6707. tp->tx_mode &= ~TX_MODE_ENABLE;
  6708. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6709. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6710. udelay(100);
  6711. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6712. break;
  6713. }
  6714. if (i >= MAX_WAIT_CNT) {
  6715. dev_err(&tp->pdev->dev,
  6716. "%s timed out, TX_MODE_ENABLE will not clear "
  6717. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6718. err |= -ENODEV;
  6719. }
  6720. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6721. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6722. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6723. tw32(FTQ_RESET, 0xffffffff);
  6724. tw32(FTQ_RESET, 0x00000000);
  6725. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6726. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6727. for (i = 0; i < tp->irq_cnt; i++) {
  6728. struct tg3_napi *tnapi = &tp->napi[i];
  6729. if (tnapi->hw_status)
  6730. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6731. }
  6732. return err;
  6733. }
  6734. /* Save PCI command register before chip reset */
  6735. static void tg3_save_pci_state(struct tg3 *tp)
  6736. {
  6737. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6738. }
  6739. /* Restore PCI state after chip reset */
  6740. static void tg3_restore_pci_state(struct tg3 *tp)
  6741. {
  6742. u32 val;
  6743. /* Re-enable indirect register accesses. */
  6744. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6745. tp->misc_host_ctrl);
  6746. /* Set MAX PCI retry to zero. */
  6747. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6748. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6749. tg3_flag(tp, PCIX_MODE))
  6750. val |= PCISTATE_RETRY_SAME_DMA;
  6751. /* Allow reads and writes to the APE register and memory space. */
  6752. if (tg3_flag(tp, ENABLE_APE))
  6753. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6754. PCISTATE_ALLOW_APE_SHMEM_WR |
  6755. PCISTATE_ALLOW_APE_PSPACE_WR;
  6756. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6757. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6758. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6759. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6760. tp->pci_cacheline_sz);
  6761. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6762. tp->pci_lat_timer);
  6763. }
  6764. /* Make sure PCI-X relaxed ordering bit is clear. */
  6765. if (tg3_flag(tp, PCIX_MODE)) {
  6766. u16 pcix_cmd;
  6767. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6768. &pcix_cmd);
  6769. pcix_cmd &= ~PCI_X_CMD_ERO;
  6770. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6771. pcix_cmd);
  6772. }
  6773. if (tg3_flag(tp, 5780_CLASS)) {
  6774. /* Chip reset on 5780 will reset MSI enable bit,
  6775. * so need to restore it.
  6776. */
  6777. if (tg3_flag(tp, USING_MSI)) {
  6778. u16 ctrl;
  6779. pci_read_config_word(tp->pdev,
  6780. tp->msi_cap + PCI_MSI_FLAGS,
  6781. &ctrl);
  6782. pci_write_config_word(tp->pdev,
  6783. tp->msi_cap + PCI_MSI_FLAGS,
  6784. ctrl | PCI_MSI_FLAGS_ENABLE);
  6785. val = tr32(MSGINT_MODE);
  6786. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6787. }
  6788. }
  6789. }
  6790. /* tp->lock is held. */
  6791. static int tg3_chip_reset(struct tg3 *tp)
  6792. {
  6793. u32 val;
  6794. void (*write_op)(struct tg3 *, u32, u32);
  6795. int i, err;
  6796. tg3_nvram_lock(tp);
  6797. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6798. /* No matching tg3_nvram_unlock() after this because
  6799. * chip reset below will undo the nvram lock.
  6800. */
  6801. tp->nvram_lock_cnt = 0;
  6802. /* GRC_MISC_CFG core clock reset will clear the memory
  6803. * enable bit in PCI register 4 and the MSI enable bit
  6804. * on some chips, so we save relevant registers here.
  6805. */
  6806. tg3_save_pci_state(tp);
  6807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6808. tg3_flag(tp, 5755_PLUS))
  6809. tw32(GRC_FASTBOOT_PC, 0);
  6810. /*
  6811. * We must avoid the readl() that normally takes place.
  6812. * It locks machines, causes machine checks, and other
  6813. * fun things. So, temporarily disable the 5701
  6814. * hardware workaround, while we do the reset.
  6815. */
  6816. write_op = tp->write32;
  6817. if (write_op == tg3_write_flush_reg32)
  6818. tp->write32 = tg3_write32;
  6819. /* Prevent the irq handler from reading or writing PCI registers
  6820. * during chip reset when the memory enable bit in the PCI command
  6821. * register may be cleared. The chip does not generate interrupt
  6822. * at this time, but the irq handler may still be called due to irq
  6823. * sharing or irqpoll.
  6824. */
  6825. tg3_flag_set(tp, CHIP_RESETTING);
  6826. for (i = 0; i < tp->irq_cnt; i++) {
  6827. struct tg3_napi *tnapi = &tp->napi[i];
  6828. if (tnapi->hw_status) {
  6829. tnapi->hw_status->status = 0;
  6830. tnapi->hw_status->status_tag = 0;
  6831. }
  6832. tnapi->last_tag = 0;
  6833. tnapi->last_irq_tag = 0;
  6834. }
  6835. smp_mb();
  6836. for (i = 0; i < tp->irq_cnt; i++)
  6837. synchronize_irq(tp->napi[i].irq_vec);
  6838. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6839. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6840. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6841. }
  6842. /* do the reset */
  6843. val = GRC_MISC_CFG_CORECLK_RESET;
  6844. if (tg3_flag(tp, PCI_EXPRESS)) {
  6845. /* Force PCIe 1.0a mode */
  6846. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6847. !tg3_flag(tp, 57765_PLUS) &&
  6848. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6849. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6850. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6851. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6852. tw32(GRC_MISC_CFG, (1 << 29));
  6853. val |= (1 << 29);
  6854. }
  6855. }
  6856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6857. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6858. tw32(GRC_VCPU_EXT_CTRL,
  6859. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6860. }
  6861. /* Manage gphy power for all CPMU absent PCIe devices. */
  6862. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6863. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6864. tw32(GRC_MISC_CFG, val);
  6865. /* restore 5701 hardware bug workaround write method */
  6866. tp->write32 = write_op;
  6867. /* Unfortunately, we have to delay before the PCI read back.
  6868. * Some 575X chips even will not respond to a PCI cfg access
  6869. * when the reset command is given to the chip.
  6870. *
  6871. * How do these hardware designers expect things to work
  6872. * properly if the PCI write is posted for a long period
  6873. * of time? It is always necessary to have some method by
  6874. * which a register read back can occur to push the write
  6875. * out which does the reset.
  6876. *
  6877. * For most tg3 variants the trick below was working.
  6878. * Ho hum...
  6879. */
  6880. udelay(120);
  6881. /* Flush PCI posted writes. The normal MMIO registers
  6882. * are inaccessible at this time so this is the only
  6883. * way to make this reliably (actually, this is no longer
  6884. * the case, see above). I tried to use indirect
  6885. * register read/write but this upset some 5701 variants.
  6886. */
  6887. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6888. udelay(120);
  6889. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6890. u16 val16;
  6891. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6892. int j;
  6893. u32 cfg_val;
  6894. /* Wait for link training to complete. */
  6895. for (j = 0; j < 5000; j++)
  6896. udelay(100);
  6897. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6898. pci_write_config_dword(tp->pdev, 0xc4,
  6899. cfg_val | (1 << 15));
  6900. }
  6901. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6902. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6903. /*
  6904. * Older PCIe devices only support the 128 byte
  6905. * MPS setting. Enforce the restriction.
  6906. */
  6907. if (!tg3_flag(tp, CPMU_PRESENT))
  6908. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6909. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6910. /* Clear error status */
  6911. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6912. PCI_EXP_DEVSTA_CED |
  6913. PCI_EXP_DEVSTA_NFED |
  6914. PCI_EXP_DEVSTA_FED |
  6915. PCI_EXP_DEVSTA_URD);
  6916. }
  6917. tg3_restore_pci_state(tp);
  6918. tg3_flag_clear(tp, CHIP_RESETTING);
  6919. tg3_flag_clear(tp, ERROR_PROCESSED);
  6920. val = 0;
  6921. if (tg3_flag(tp, 5780_CLASS))
  6922. val = tr32(MEMARB_MODE);
  6923. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6924. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6925. tg3_stop_fw(tp);
  6926. tw32(0x5000, 0x400);
  6927. }
  6928. tw32(GRC_MODE, tp->grc_mode);
  6929. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6930. val = tr32(0xc4);
  6931. tw32(0xc4, val | (1 << 15));
  6932. }
  6933. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6934. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6935. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6936. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6937. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6938. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6939. }
  6940. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6941. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6942. val = tp->mac_mode;
  6943. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6944. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6945. val = tp->mac_mode;
  6946. } else
  6947. val = 0;
  6948. tw32_f(MAC_MODE, val);
  6949. udelay(40);
  6950. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6951. err = tg3_poll_fw(tp);
  6952. if (err)
  6953. return err;
  6954. tg3_mdio_start(tp);
  6955. if (tg3_flag(tp, PCI_EXPRESS) &&
  6956. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6957. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6958. !tg3_flag(tp, 57765_PLUS)) {
  6959. val = tr32(0x7c00);
  6960. tw32(0x7c00, val | (1 << 25));
  6961. }
  6962. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6963. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6964. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6965. }
  6966. /* Reprobe ASF enable state. */
  6967. tg3_flag_clear(tp, ENABLE_ASF);
  6968. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6969. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6970. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6971. u32 nic_cfg;
  6972. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6973. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6974. tg3_flag_set(tp, ENABLE_ASF);
  6975. tp->last_event_jiffies = jiffies;
  6976. if (tg3_flag(tp, 5750_PLUS))
  6977. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6978. }
  6979. }
  6980. return 0;
  6981. }
  6982. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6983. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6984. /* tp->lock is held. */
  6985. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6986. {
  6987. int err;
  6988. tg3_stop_fw(tp);
  6989. tg3_write_sig_pre_reset(tp, kind);
  6990. tg3_abort_hw(tp, silent);
  6991. err = tg3_chip_reset(tp);
  6992. __tg3_set_mac_addr(tp, 0);
  6993. tg3_write_sig_legacy(tp, kind);
  6994. tg3_write_sig_post_reset(tp, kind);
  6995. if (tp->hw_stats) {
  6996. /* Save the stats across chip resets... */
  6997. tg3_get_nstats(tp, &tp->net_stats_prev);
  6998. tg3_get_estats(tp, &tp->estats_prev);
  6999. /* And make sure the next sample is new data */
  7000. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7001. }
  7002. if (err)
  7003. return err;
  7004. return 0;
  7005. }
  7006. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7007. {
  7008. struct tg3 *tp = netdev_priv(dev);
  7009. struct sockaddr *addr = p;
  7010. int err = 0, skip_mac_1 = 0;
  7011. if (!is_valid_ether_addr(addr->sa_data))
  7012. return -EADDRNOTAVAIL;
  7013. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7014. if (!netif_running(dev))
  7015. return 0;
  7016. if (tg3_flag(tp, ENABLE_ASF)) {
  7017. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7018. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7019. addr0_low = tr32(MAC_ADDR_0_LOW);
  7020. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7021. addr1_low = tr32(MAC_ADDR_1_LOW);
  7022. /* Skip MAC addr 1 if ASF is using it. */
  7023. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7024. !(addr1_high == 0 && addr1_low == 0))
  7025. skip_mac_1 = 1;
  7026. }
  7027. spin_lock_bh(&tp->lock);
  7028. __tg3_set_mac_addr(tp, skip_mac_1);
  7029. spin_unlock_bh(&tp->lock);
  7030. return err;
  7031. }
  7032. /* tp->lock is held. */
  7033. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7034. dma_addr_t mapping, u32 maxlen_flags,
  7035. u32 nic_addr)
  7036. {
  7037. tg3_write_mem(tp,
  7038. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7039. ((u64) mapping >> 32));
  7040. tg3_write_mem(tp,
  7041. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7042. ((u64) mapping & 0xffffffff));
  7043. tg3_write_mem(tp,
  7044. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7045. maxlen_flags);
  7046. if (!tg3_flag(tp, 5705_PLUS))
  7047. tg3_write_mem(tp,
  7048. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7049. nic_addr);
  7050. }
  7051. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7052. {
  7053. int i = 0;
  7054. if (!tg3_flag(tp, ENABLE_TSS)) {
  7055. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7056. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7057. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7058. } else {
  7059. tw32(HOSTCC_TXCOL_TICKS, 0);
  7060. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7061. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7062. for (; i < tp->txq_cnt; i++) {
  7063. u32 reg;
  7064. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7065. tw32(reg, ec->tx_coalesce_usecs);
  7066. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7067. tw32(reg, ec->tx_max_coalesced_frames);
  7068. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7069. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7070. }
  7071. }
  7072. for (; i < tp->irq_max - 1; i++) {
  7073. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7074. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7075. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7076. }
  7077. }
  7078. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7079. {
  7080. int i = 0;
  7081. u32 limit = tp->rxq_cnt;
  7082. if (!tg3_flag(tp, ENABLE_RSS)) {
  7083. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7084. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7085. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7086. limit--;
  7087. } else {
  7088. tw32(HOSTCC_RXCOL_TICKS, 0);
  7089. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7090. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7091. }
  7092. for (; i < limit; i++) {
  7093. u32 reg;
  7094. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7095. tw32(reg, ec->rx_coalesce_usecs);
  7096. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7097. tw32(reg, ec->rx_max_coalesced_frames);
  7098. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7099. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7100. }
  7101. for (; i < tp->irq_max - 1; i++) {
  7102. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7103. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7104. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7105. }
  7106. }
  7107. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7108. {
  7109. tg3_coal_tx_init(tp, ec);
  7110. tg3_coal_rx_init(tp, ec);
  7111. if (!tg3_flag(tp, 5705_PLUS)) {
  7112. u32 val = ec->stats_block_coalesce_usecs;
  7113. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7114. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7115. if (!tp->link_up)
  7116. val = 0;
  7117. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7118. }
  7119. }
  7120. /* tp->lock is held. */
  7121. static void tg3_rings_reset(struct tg3 *tp)
  7122. {
  7123. int i;
  7124. u32 stblk, txrcb, rxrcb, limit;
  7125. struct tg3_napi *tnapi = &tp->napi[0];
  7126. /* Disable all transmit rings but the first. */
  7127. if (!tg3_flag(tp, 5705_PLUS))
  7128. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7129. else if (tg3_flag(tp, 5717_PLUS))
  7130. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7131. else if (tg3_flag(tp, 57765_CLASS))
  7132. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7133. else
  7134. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7135. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7136. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7137. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7138. BDINFO_FLAGS_DISABLED);
  7139. /* Disable all receive return rings but the first. */
  7140. if (tg3_flag(tp, 5717_PLUS))
  7141. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7142. else if (!tg3_flag(tp, 5705_PLUS))
  7143. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7144. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7145. tg3_flag(tp, 57765_CLASS))
  7146. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7147. else
  7148. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7149. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7150. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7151. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7152. BDINFO_FLAGS_DISABLED);
  7153. /* Disable interrupts */
  7154. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7155. tp->napi[0].chk_msi_cnt = 0;
  7156. tp->napi[0].last_rx_cons = 0;
  7157. tp->napi[0].last_tx_cons = 0;
  7158. /* Zero mailbox registers. */
  7159. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7160. for (i = 1; i < tp->irq_max; i++) {
  7161. tp->napi[i].tx_prod = 0;
  7162. tp->napi[i].tx_cons = 0;
  7163. if (tg3_flag(tp, ENABLE_TSS))
  7164. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7165. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7166. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7167. tp->napi[i].chk_msi_cnt = 0;
  7168. tp->napi[i].last_rx_cons = 0;
  7169. tp->napi[i].last_tx_cons = 0;
  7170. }
  7171. if (!tg3_flag(tp, ENABLE_TSS))
  7172. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7173. } else {
  7174. tp->napi[0].tx_prod = 0;
  7175. tp->napi[0].tx_cons = 0;
  7176. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7177. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7178. }
  7179. /* Make sure the NIC-based send BD rings are disabled. */
  7180. if (!tg3_flag(tp, 5705_PLUS)) {
  7181. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7182. for (i = 0; i < 16; i++)
  7183. tw32_tx_mbox(mbox + i * 8, 0);
  7184. }
  7185. txrcb = NIC_SRAM_SEND_RCB;
  7186. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7187. /* Clear status block in ram. */
  7188. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7189. /* Set status block DMA address */
  7190. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7191. ((u64) tnapi->status_mapping >> 32));
  7192. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7193. ((u64) tnapi->status_mapping & 0xffffffff));
  7194. if (tnapi->tx_ring) {
  7195. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7196. (TG3_TX_RING_SIZE <<
  7197. BDINFO_FLAGS_MAXLEN_SHIFT),
  7198. NIC_SRAM_TX_BUFFER_DESC);
  7199. txrcb += TG3_BDINFO_SIZE;
  7200. }
  7201. if (tnapi->rx_rcb) {
  7202. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7203. (tp->rx_ret_ring_mask + 1) <<
  7204. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7205. rxrcb += TG3_BDINFO_SIZE;
  7206. }
  7207. stblk = HOSTCC_STATBLCK_RING1;
  7208. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7209. u64 mapping = (u64)tnapi->status_mapping;
  7210. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7211. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7212. /* Clear status block in ram. */
  7213. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7214. if (tnapi->tx_ring) {
  7215. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7216. (TG3_TX_RING_SIZE <<
  7217. BDINFO_FLAGS_MAXLEN_SHIFT),
  7218. NIC_SRAM_TX_BUFFER_DESC);
  7219. txrcb += TG3_BDINFO_SIZE;
  7220. }
  7221. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7222. ((tp->rx_ret_ring_mask + 1) <<
  7223. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7224. stblk += 8;
  7225. rxrcb += TG3_BDINFO_SIZE;
  7226. }
  7227. }
  7228. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7229. {
  7230. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7231. if (!tg3_flag(tp, 5750_PLUS) ||
  7232. tg3_flag(tp, 5780_CLASS) ||
  7233. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7234. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7235. tg3_flag(tp, 57765_PLUS))
  7236. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7237. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7238. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7239. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7240. else
  7241. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7242. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7243. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7244. val = min(nic_rep_thresh, host_rep_thresh);
  7245. tw32(RCVBDI_STD_THRESH, val);
  7246. if (tg3_flag(tp, 57765_PLUS))
  7247. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7248. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7249. return;
  7250. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7251. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7252. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7253. tw32(RCVBDI_JUMBO_THRESH, val);
  7254. if (tg3_flag(tp, 57765_PLUS))
  7255. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7256. }
  7257. static inline u32 calc_crc(unsigned char *buf, int len)
  7258. {
  7259. u32 reg;
  7260. u32 tmp;
  7261. int j, k;
  7262. reg = 0xffffffff;
  7263. for (j = 0; j < len; j++) {
  7264. reg ^= buf[j];
  7265. for (k = 0; k < 8; k++) {
  7266. tmp = reg & 0x01;
  7267. reg >>= 1;
  7268. if (tmp)
  7269. reg ^= 0xedb88320;
  7270. }
  7271. }
  7272. return ~reg;
  7273. }
  7274. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7275. {
  7276. /* accept or reject all multicast frames */
  7277. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7278. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7279. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7280. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7281. }
  7282. static void __tg3_set_rx_mode(struct net_device *dev)
  7283. {
  7284. struct tg3 *tp = netdev_priv(dev);
  7285. u32 rx_mode;
  7286. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7287. RX_MODE_KEEP_VLAN_TAG);
  7288. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7289. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7290. * flag clear.
  7291. */
  7292. if (!tg3_flag(tp, ENABLE_ASF))
  7293. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7294. #endif
  7295. if (dev->flags & IFF_PROMISC) {
  7296. /* Promiscuous mode. */
  7297. rx_mode |= RX_MODE_PROMISC;
  7298. } else if (dev->flags & IFF_ALLMULTI) {
  7299. /* Accept all multicast. */
  7300. tg3_set_multi(tp, 1);
  7301. } else if (netdev_mc_empty(dev)) {
  7302. /* Reject all multicast. */
  7303. tg3_set_multi(tp, 0);
  7304. } else {
  7305. /* Accept one or more multicast(s). */
  7306. struct netdev_hw_addr *ha;
  7307. u32 mc_filter[4] = { 0, };
  7308. u32 regidx;
  7309. u32 bit;
  7310. u32 crc;
  7311. netdev_for_each_mc_addr(ha, dev) {
  7312. crc = calc_crc(ha->addr, ETH_ALEN);
  7313. bit = ~crc & 0x7f;
  7314. regidx = (bit & 0x60) >> 5;
  7315. bit &= 0x1f;
  7316. mc_filter[regidx] |= (1 << bit);
  7317. }
  7318. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7319. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7320. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7321. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7322. }
  7323. if (rx_mode != tp->rx_mode) {
  7324. tp->rx_mode = rx_mode;
  7325. tw32_f(MAC_RX_MODE, rx_mode);
  7326. udelay(10);
  7327. }
  7328. }
  7329. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7330. {
  7331. int i;
  7332. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7333. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7334. }
  7335. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7336. {
  7337. int i;
  7338. if (!tg3_flag(tp, SUPPORT_MSIX))
  7339. return;
  7340. if (tp->rxq_cnt == 1) {
  7341. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7342. return;
  7343. }
  7344. /* Validate table against current IRQ count */
  7345. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7346. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7347. break;
  7348. }
  7349. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7350. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7351. }
  7352. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7353. {
  7354. int i = 0;
  7355. u32 reg = MAC_RSS_INDIR_TBL_0;
  7356. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7357. u32 val = tp->rss_ind_tbl[i];
  7358. i++;
  7359. for (; i % 8; i++) {
  7360. val <<= 4;
  7361. val |= tp->rss_ind_tbl[i];
  7362. }
  7363. tw32(reg, val);
  7364. reg += 4;
  7365. }
  7366. }
  7367. /* tp->lock is held. */
  7368. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7369. {
  7370. u32 val, rdmac_mode;
  7371. int i, err, limit;
  7372. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7373. tg3_disable_ints(tp);
  7374. tg3_stop_fw(tp);
  7375. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7376. if (tg3_flag(tp, INIT_COMPLETE))
  7377. tg3_abort_hw(tp, 1);
  7378. /* Enable MAC control of LPI */
  7379. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7380. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7381. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7382. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7383. tw32_f(TG3_CPMU_EEE_CTRL,
  7384. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7385. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7386. TG3_CPMU_EEEMD_LPI_IN_TX |
  7387. TG3_CPMU_EEEMD_LPI_IN_RX |
  7388. TG3_CPMU_EEEMD_EEE_ENABLE;
  7389. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7390. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7391. if (tg3_flag(tp, ENABLE_APE))
  7392. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7393. tw32_f(TG3_CPMU_EEE_MODE, val);
  7394. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7395. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7396. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7397. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7398. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7399. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7400. }
  7401. if (reset_phy)
  7402. tg3_phy_reset(tp);
  7403. err = tg3_chip_reset(tp);
  7404. if (err)
  7405. return err;
  7406. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7407. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7408. val = tr32(TG3_CPMU_CTRL);
  7409. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7410. tw32(TG3_CPMU_CTRL, val);
  7411. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7412. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7413. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7414. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7415. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7416. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7417. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7418. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7419. val = tr32(TG3_CPMU_HST_ACC);
  7420. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7421. val |= CPMU_HST_ACC_MACCLK_6_25;
  7422. tw32(TG3_CPMU_HST_ACC, val);
  7423. }
  7424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7425. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7426. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7427. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7428. tw32(PCIE_PWR_MGMT_THRESH, val);
  7429. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7430. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7431. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7432. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7433. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7434. }
  7435. if (tg3_flag(tp, L1PLLPD_EN)) {
  7436. u32 grc_mode = tr32(GRC_MODE);
  7437. /* Access the lower 1K of PL PCIE block registers. */
  7438. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7439. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7440. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7441. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7442. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7443. tw32(GRC_MODE, grc_mode);
  7444. }
  7445. if (tg3_flag(tp, 57765_CLASS)) {
  7446. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7447. u32 grc_mode = tr32(GRC_MODE);
  7448. /* Access the lower 1K of PL PCIE block registers. */
  7449. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7450. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7451. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7452. TG3_PCIE_PL_LO_PHYCTL5);
  7453. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7454. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7455. tw32(GRC_MODE, grc_mode);
  7456. }
  7457. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7458. u32 grc_mode = tr32(GRC_MODE);
  7459. /* Access the lower 1K of DL PCIE block registers. */
  7460. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7461. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7462. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7463. TG3_PCIE_DL_LO_FTSMAX);
  7464. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7465. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7466. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7467. tw32(GRC_MODE, grc_mode);
  7468. }
  7469. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7470. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7471. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7472. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7473. }
  7474. /* This works around an issue with Athlon chipsets on
  7475. * B3 tigon3 silicon. This bit has no effect on any
  7476. * other revision. But do not set this on PCI Express
  7477. * chips and don't even touch the clocks if the CPMU is present.
  7478. */
  7479. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7480. if (!tg3_flag(tp, PCI_EXPRESS))
  7481. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7482. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7483. }
  7484. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7485. tg3_flag(tp, PCIX_MODE)) {
  7486. val = tr32(TG3PCI_PCISTATE);
  7487. val |= PCISTATE_RETRY_SAME_DMA;
  7488. tw32(TG3PCI_PCISTATE, val);
  7489. }
  7490. if (tg3_flag(tp, ENABLE_APE)) {
  7491. /* Allow reads and writes to the
  7492. * APE register and memory space.
  7493. */
  7494. val = tr32(TG3PCI_PCISTATE);
  7495. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7496. PCISTATE_ALLOW_APE_SHMEM_WR |
  7497. PCISTATE_ALLOW_APE_PSPACE_WR;
  7498. tw32(TG3PCI_PCISTATE, val);
  7499. }
  7500. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7501. /* Enable some hw fixes. */
  7502. val = tr32(TG3PCI_MSI_DATA);
  7503. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7504. tw32(TG3PCI_MSI_DATA, val);
  7505. }
  7506. /* Descriptor ring init may make accesses to the
  7507. * NIC SRAM area to setup the TX descriptors, so we
  7508. * can only do this after the hardware has been
  7509. * successfully reset.
  7510. */
  7511. err = tg3_init_rings(tp);
  7512. if (err)
  7513. return err;
  7514. if (tg3_flag(tp, 57765_PLUS)) {
  7515. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7516. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7517. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7518. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7519. if (!tg3_flag(tp, 57765_CLASS) &&
  7520. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7521. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7522. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7523. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7524. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7525. /* This value is determined during the probe time DMA
  7526. * engine test, tg3_test_dma.
  7527. */
  7528. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7529. }
  7530. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7531. GRC_MODE_4X_NIC_SEND_RINGS |
  7532. GRC_MODE_NO_TX_PHDR_CSUM |
  7533. GRC_MODE_NO_RX_PHDR_CSUM);
  7534. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7535. /* Pseudo-header checksum is done by hardware logic and not
  7536. * the offload processers, so make the chip do the pseudo-
  7537. * header checksums on receive. For transmit it is more
  7538. * convenient to do the pseudo-header checksum in software
  7539. * as Linux does that on transmit for us in all cases.
  7540. */
  7541. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7542. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7543. if (tp->rxptpctl)
  7544. tw32(TG3_RX_PTP_CTL,
  7545. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7546. if (tg3_flag(tp, PTP_CAPABLE))
  7547. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7548. tw32(GRC_MODE, tp->grc_mode | val);
  7549. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7550. val = tr32(GRC_MISC_CFG);
  7551. val &= ~0xff;
  7552. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7553. tw32(GRC_MISC_CFG, val);
  7554. /* Initialize MBUF/DESC pool. */
  7555. if (tg3_flag(tp, 5750_PLUS)) {
  7556. /* Do nothing. */
  7557. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7558. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7560. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7561. else
  7562. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7563. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7564. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7565. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7566. int fw_len;
  7567. fw_len = tp->fw_len;
  7568. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7569. tw32(BUFMGR_MB_POOL_ADDR,
  7570. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7571. tw32(BUFMGR_MB_POOL_SIZE,
  7572. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7573. }
  7574. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7575. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7576. tp->bufmgr_config.mbuf_read_dma_low_water);
  7577. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7578. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7579. tw32(BUFMGR_MB_HIGH_WATER,
  7580. tp->bufmgr_config.mbuf_high_water);
  7581. } else {
  7582. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7583. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7584. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7585. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7586. tw32(BUFMGR_MB_HIGH_WATER,
  7587. tp->bufmgr_config.mbuf_high_water_jumbo);
  7588. }
  7589. tw32(BUFMGR_DMA_LOW_WATER,
  7590. tp->bufmgr_config.dma_low_water);
  7591. tw32(BUFMGR_DMA_HIGH_WATER,
  7592. tp->bufmgr_config.dma_high_water);
  7593. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7595. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7596. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7597. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7598. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7599. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7600. tw32(BUFMGR_MODE, val);
  7601. for (i = 0; i < 2000; i++) {
  7602. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7603. break;
  7604. udelay(10);
  7605. }
  7606. if (i >= 2000) {
  7607. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7608. return -ENODEV;
  7609. }
  7610. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7611. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7612. tg3_setup_rxbd_thresholds(tp);
  7613. /* Initialize TG3_BDINFO's at:
  7614. * RCVDBDI_STD_BD: standard eth size rx ring
  7615. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7616. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7617. *
  7618. * like so:
  7619. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7620. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7621. * ring attribute flags
  7622. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7623. *
  7624. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7625. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7626. *
  7627. * The size of each ring is fixed in the firmware, but the location is
  7628. * configurable.
  7629. */
  7630. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7631. ((u64) tpr->rx_std_mapping >> 32));
  7632. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7633. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7634. if (!tg3_flag(tp, 5717_PLUS))
  7635. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7636. NIC_SRAM_RX_BUFFER_DESC);
  7637. /* Disable the mini ring */
  7638. if (!tg3_flag(tp, 5705_PLUS))
  7639. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7640. BDINFO_FLAGS_DISABLED);
  7641. /* Program the jumbo buffer descriptor ring control
  7642. * blocks on those devices that have them.
  7643. */
  7644. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7645. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7646. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7647. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7648. ((u64) tpr->rx_jmb_mapping >> 32));
  7649. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7650. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7651. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7652. BDINFO_FLAGS_MAXLEN_SHIFT;
  7653. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7654. val | BDINFO_FLAGS_USE_EXT_RECV);
  7655. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7656. tg3_flag(tp, 57765_CLASS))
  7657. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7658. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7659. } else {
  7660. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7661. BDINFO_FLAGS_DISABLED);
  7662. }
  7663. if (tg3_flag(tp, 57765_PLUS)) {
  7664. val = TG3_RX_STD_RING_SIZE(tp);
  7665. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7666. val |= (TG3_RX_STD_DMA_SZ << 2);
  7667. } else
  7668. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7669. } else
  7670. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7671. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7672. tpr->rx_std_prod_idx = tp->rx_pending;
  7673. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7674. tpr->rx_jmb_prod_idx =
  7675. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7676. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7677. tg3_rings_reset(tp);
  7678. /* Initialize MAC address and backoff seed. */
  7679. __tg3_set_mac_addr(tp, 0);
  7680. /* MTU + ethernet header + FCS + optional VLAN tag */
  7681. tw32(MAC_RX_MTU_SIZE,
  7682. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7683. /* The slot time is changed by tg3_setup_phy if we
  7684. * run at gigabit with half duplex.
  7685. */
  7686. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7687. (6 << TX_LENGTHS_IPG_SHIFT) |
  7688. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7690. val |= tr32(MAC_TX_LENGTHS) &
  7691. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7692. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7693. tw32(MAC_TX_LENGTHS, val);
  7694. /* Receive rules. */
  7695. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7696. tw32(RCVLPC_CONFIG, 0x0181);
  7697. /* Calculate RDMAC_MODE setting early, we need it to determine
  7698. * the RCVLPC_STATE_ENABLE mask.
  7699. */
  7700. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7701. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7702. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7703. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7704. RDMAC_MODE_LNGREAD_ENAB);
  7705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7706. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7707. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7709. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7710. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7711. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7712. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7714. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7715. if (tg3_flag(tp, TSO_CAPABLE) &&
  7716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7717. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7718. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7719. !tg3_flag(tp, IS_5788)) {
  7720. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7721. }
  7722. }
  7723. if (tg3_flag(tp, PCI_EXPRESS))
  7724. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7725. if (tg3_flag(tp, HW_TSO_1) ||
  7726. tg3_flag(tp, HW_TSO_2) ||
  7727. tg3_flag(tp, HW_TSO_3))
  7728. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7729. if (tg3_flag(tp, 57765_PLUS) ||
  7730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7732. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7734. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7737. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7739. tg3_flag(tp, 57765_PLUS)) {
  7740. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7741. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7742. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7743. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7744. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7745. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7746. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7747. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7748. }
  7749. tw32(TG3_RDMA_RSRVCTRL_REG,
  7750. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7751. }
  7752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7754. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7755. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7756. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7757. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7758. }
  7759. /* Receive/send statistics. */
  7760. if (tg3_flag(tp, 5750_PLUS)) {
  7761. val = tr32(RCVLPC_STATS_ENABLE);
  7762. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7763. tw32(RCVLPC_STATS_ENABLE, val);
  7764. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7765. tg3_flag(tp, TSO_CAPABLE)) {
  7766. val = tr32(RCVLPC_STATS_ENABLE);
  7767. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7768. tw32(RCVLPC_STATS_ENABLE, val);
  7769. } else {
  7770. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7771. }
  7772. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7773. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7774. tw32(SNDDATAI_STATSCTRL,
  7775. (SNDDATAI_SCTRL_ENABLE |
  7776. SNDDATAI_SCTRL_FASTUPD));
  7777. /* Setup host coalescing engine. */
  7778. tw32(HOSTCC_MODE, 0);
  7779. for (i = 0; i < 2000; i++) {
  7780. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7781. break;
  7782. udelay(10);
  7783. }
  7784. __tg3_set_coalesce(tp, &tp->coal);
  7785. if (!tg3_flag(tp, 5705_PLUS)) {
  7786. /* Status/statistics block address. See tg3_timer,
  7787. * the tg3_periodic_fetch_stats call there, and
  7788. * tg3_get_stats to see how this works for 5705/5750 chips.
  7789. */
  7790. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7791. ((u64) tp->stats_mapping >> 32));
  7792. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7793. ((u64) tp->stats_mapping & 0xffffffff));
  7794. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7795. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7796. /* Clear statistics and status block memory areas */
  7797. for (i = NIC_SRAM_STATS_BLK;
  7798. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7799. i += sizeof(u32)) {
  7800. tg3_write_mem(tp, i, 0);
  7801. udelay(40);
  7802. }
  7803. }
  7804. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7805. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7806. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7807. if (!tg3_flag(tp, 5705_PLUS))
  7808. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7809. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7810. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7811. /* reset to prevent losing 1st rx packet intermittently */
  7812. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7813. udelay(10);
  7814. }
  7815. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7816. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7817. MAC_MODE_FHDE_ENABLE;
  7818. if (tg3_flag(tp, ENABLE_APE))
  7819. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7820. if (!tg3_flag(tp, 5705_PLUS) &&
  7821. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7822. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7823. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7824. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7825. udelay(40);
  7826. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7827. * If TG3_FLAG_IS_NIC is zero, we should read the
  7828. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7829. * whether used as inputs or outputs, are set by boot code after
  7830. * reset.
  7831. */
  7832. if (!tg3_flag(tp, IS_NIC)) {
  7833. u32 gpio_mask;
  7834. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7835. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7836. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7838. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7839. GRC_LCLCTRL_GPIO_OUTPUT3;
  7840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7841. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7842. tp->grc_local_ctrl &= ~gpio_mask;
  7843. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7844. /* GPIO1 must be driven high for eeprom write protect */
  7845. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7846. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7847. GRC_LCLCTRL_GPIO_OUTPUT1);
  7848. }
  7849. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7850. udelay(100);
  7851. if (tg3_flag(tp, USING_MSIX)) {
  7852. val = tr32(MSGINT_MODE);
  7853. val |= MSGINT_MODE_ENABLE;
  7854. if (tp->irq_cnt > 1)
  7855. val |= MSGINT_MODE_MULTIVEC_EN;
  7856. if (!tg3_flag(tp, 1SHOT_MSI))
  7857. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7858. tw32(MSGINT_MODE, val);
  7859. }
  7860. if (!tg3_flag(tp, 5705_PLUS)) {
  7861. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7862. udelay(40);
  7863. }
  7864. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7865. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7866. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7867. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7868. WDMAC_MODE_LNGREAD_ENAB);
  7869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7870. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7871. if (tg3_flag(tp, TSO_CAPABLE) &&
  7872. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7873. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7874. /* nothing */
  7875. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7876. !tg3_flag(tp, IS_5788)) {
  7877. val |= WDMAC_MODE_RX_ACCEL;
  7878. }
  7879. }
  7880. /* Enable host coalescing bug fix */
  7881. if (tg3_flag(tp, 5755_PLUS))
  7882. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7883. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7884. val |= WDMAC_MODE_BURST_ALL_DATA;
  7885. tw32_f(WDMAC_MODE, val);
  7886. udelay(40);
  7887. if (tg3_flag(tp, PCIX_MODE)) {
  7888. u16 pcix_cmd;
  7889. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7890. &pcix_cmd);
  7891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7892. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7893. pcix_cmd |= PCI_X_CMD_READ_2K;
  7894. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7895. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7896. pcix_cmd |= PCI_X_CMD_READ_2K;
  7897. }
  7898. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7899. pcix_cmd);
  7900. }
  7901. tw32_f(RDMAC_MODE, rdmac_mode);
  7902. udelay(40);
  7903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7904. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7905. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7906. break;
  7907. }
  7908. if (i < TG3_NUM_RDMA_CHANNELS) {
  7909. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7910. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7911. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7912. tg3_flag_set(tp, 5719_RDMA_BUG);
  7913. }
  7914. }
  7915. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7916. if (!tg3_flag(tp, 5705_PLUS))
  7917. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7919. tw32(SNDDATAC_MODE,
  7920. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7921. else
  7922. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7923. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7924. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7925. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7926. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7927. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7928. tw32(RCVDBDI_MODE, val);
  7929. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7930. if (tg3_flag(tp, HW_TSO_1) ||
  7931. tg3_flag(tp, HW_TSO_2) ||
  7932. tg3_flag(tp, HW_TSO_3))
  7933. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7934. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7935. if (tg3_flag(tp, ENABLE_TSS))
  7936. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7937. tw32(SNDBDI_MODE, val);
  7938. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7939. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7940. err = tg3_load_5701_a0_firmware_fix(tp);
  7941. if (err)
  7942. return err;
  7943. }
  7944. if (tg3_flag(tp, TSO_CAPABLE)) {
  7945. err = tg3_load_tso_firmware(tp);
  7946. if (err)
  7947. return err;
  7948. }
  7949. tp->tx_mode = TX_MODE_ENABLE;
  7950. if (tg3_flag(tp, 5755_PLUS) ||
  7951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7952. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7953. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7954. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7955. tp->tx_mode &= ~val;
  7956. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7957. }
  7958. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7959. udelay(100);
  7960. if (tg3_flag(tp, ENABLE_RSS)) {
  7961. tg3_rss_write_indir_tbl(tp);
  7962. /* Setup the "secret" hash key. */
  7963. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7964. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7965. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7966. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7967. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7968. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7969. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7970. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7971. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7972. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7973. }
  7974. tp->rx_mode = RX_MODE_ENABLE;
  7975. if (tg3_flag(tp, 5755_PLUS))
  7976. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7977. if (tg3_flag(tp, ENABLE_RSS))
  7978. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7979. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7980. RX_MODE_RSS_IPV6_HASH_EN |
  7981. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7982. RX_MODE_RSS_IPV4_HASH_EN |
  7983. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7984. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7985. udelay(10);
  7986. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7987. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7988. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7989. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7990. udelay(10);
  7991. }
  7992. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7993. udelay(10);
  7994. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7995. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7996. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7997. /* Set drive transmission level to 1.2V */
  7998. /* only if the signal pre-emphasis bit is not set */
  7999. val = tr32(MAC_SERDES_CFG);
  8000. val &= 0xfffff000;
  8001. val |= 0x880;
  8002. tw32(MAC_SERDES_CFG, val);
  8003. }
  8004. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  8005. tw32(MAC_SERDES_CFG, 0x616000);
  8006. }
  8007. /* Prevent chip from dropping frames when flow control
  8008. * is enabled.
  8009. */
  8010. if (tg3_flag(tp, 57765_CLASS))
  8011. val = 1;
  8012. else
  8013. val = 2;
  8014. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8016. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8017. /* Use hardware link auto-negotiation */
  8018. tg3_flag_set(tp, HW_AUTONEG);
  8019. }
  8020. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8022. u32 tmp;
  8023. tmp = tr32(SERDES_RX_CTRL);
  8024. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8025. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8026. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8027. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8028. }
  8029. if (!tg3_flag(tp, USE_PHYLIB)) {
  8030. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8031. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8032. err = tg3_setup_phy(tp, 0);
  8033. if (err)
  8034. return err;
  8035. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8036. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8037. u32 tmp;
  8038. /* Clear CRC stats. */
  8039. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8040. tg3_writephy(tp, MII_TG3_TEST1,
  8041. tmp | MII_TG3_TEST1_CRC_EN);
  8042. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8043. }
  8044. }
  8045. }
  8046. __tg3_set_rx_mode(tp->dev);
  8047. /* Initialize receive rules. */
  8048. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8049. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8050. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8051. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8052. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8053. limit = 8;
  8054. else
  8055. limit = 16;
  8056. if (tg3_flag(tp, ENABLE_ASF))
  8057. limit -= 4;
  8058. switch (limit) {
  8059. case 16:
  8060. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8061. case 15:
  8062. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8063. case 14:
  8064. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8065. case 13:
  8066. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8067. case 12:
  8068. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8069. case 11:
  8070. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8071. case 10:
  8072. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8073. case 9:
  8074. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8075. case 8:
  8076. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8077. case 7:
  8078. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8079. case 6:
  8080. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8081. case 5:
  8082. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8083. case 4:
  8084. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8085. case 3:
  8086. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8087. case 2:
  8088. case 1:
  8089. default:
  8090. break;
  8091. }
  8092. if (tg3_flag(tp, ENABLE_APE))
  8093. /* Write our heartbeat update interval to APE. */
  8094. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8095. APE_HOST_HEARTBEAT_INT_DISABLE);
  8096. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8097. return 0;
  8098. }
  8099. /* Called at device open time to get the chip ready for
  8100. * packet processing. Invoked with tp->lock held.
  8101. */
  8102. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8103. {
  8104. tg3_switch_clocks(tp);
  8105. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8106. return tg3_reset_hw(tp, reset_phy);
  8107. }
  8108. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8109. {
  8110. int i;
  8111. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8112. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8113. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8114. off += len;
  8115. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8116. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8117. memset(ocir, 0, TG3_OCIR_LEN);
  8118. }
  8119. }
  8120. /* sysfs attributes for hwmon */
  8121. static ssize_t tg3_show_temp(struct device *dev,
  8122. struct device_attribute *devattr, char *buf)
  8123. {
  8124. struct pci_dev *pdev = to_pci_dev(dev);
  8125. struct net_device *netdev = pci_get_drvdata(pdev);
  8126. struct tg3 *tp = netdev_priv(netdev);
  8127. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8128. u32 temperature;
  8129. spin_lock_bh(&tp->lock);
  8130. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8131. sizeof(temperature));
  8132. spin_unlock_bh(&tp->lock);
  8133. return sprintf(buf, "%u\n", temperature);
  8134. }
  8135. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8136. TG3_TEMP_SENSOR_OFFSET);
  8137. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8138. TG3_TEMP_CAUTION_OFFSET);
  8139. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8140. TG3_TEMP_MAX_OFFSET);
  8141. static struct attribute *tg3_attributes[] = {
  8142. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8143. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8144. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8145. NULL
  8146. };
  8147. static const struct attribute_group tg3_group = {
  8148. .attrs = tg3_attributes,
  8149. };
  8150. static void tg3_hwmon_close(struct tg3 *tp)
  8151. {
  8152. if (tp->hwmon_dev) {
  8153. hwmon_device_unregister(tp->hwmon_dev);
  8154. tp->hwmon_dev = NULL;
  8155. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8156. }
  8157. }
  8158. static void tg3_hwmon_open(struct tg3 *tp)
  8159. {
  8160. int i, err;
  8161. u32 size = 0;
  8162. struct pci_dev *pdev = tp->pdev;
  8163. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8164. tg3_sd_scan_scratchpad(tp, ocirs);
  8165. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8166. if (!ocirs[i].src_data_length)
  8167. continue;
  8168. size += ocirs[i].src_hdr_length;
  8169. size += ocirs[i].src_data_length;
  8170. }
  8171. if (!size)
  8172. return;
  8173. /* Register hwmon sysfs hooks */
  8174. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8175. if (err) {
  8176. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8177. return;
  8178. }
  8179. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8180. if (IS_ERR(tp->hwmon_dev)) {
  8181. tp->hwmon_dev = NULL;
  8182. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8183. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8184. }
  8185. }
  8186. #define TG3_STAT_ADD32(PSTAT, REG) \
  8187. do { u32 __val = tr32(REG); \
  8188. (PSTAT)->low += __val; \
  8189. if ((PSTAT)->low < __val) \
  8190. (PSTAT)->high += 1; \
  8191. } while (0)
  8192. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8193. {
  8194. struct tg3_hw_stats *sp = tp->hw_stats;
  8195. if (!tp->link_up)
  8196. return;
  8197. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8198. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8199. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8200. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8201. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8202. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8203. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8204. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8205. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8206. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8207. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8208. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8209. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8210. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8211. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8212. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8213. u32 val;
  8214. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8215. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8216. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8217. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8218. }
  8219. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8220. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8221. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8222. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8223. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8224. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8225. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8226. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8227. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8228. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8229. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8230. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8231. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8232. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8233. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8234. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8235. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8236. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8237. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8238. } else {
  8239. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8240. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8241. if (val) {
  8242. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8243. sp->rx_discards.low += val;
  8244. if (sp->rx_discards.low < val)
  8245. sp->rx_discards.high += 1;
  8246. }
  8247. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8248. }
  8249. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8250. }
  8251. static void tg3_chk_missed_msi(struct tg3 *tp)
  8252. {
  8253. u32 i;
  8254. for (i = 0; i < tp->irq_cnt; i++) {
  8255. struct tg3_napi *tnapi = &tp->napi[i];
  8256. if (tg3_has_work(tnapi)) {
  8257. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8258. tnapi->last_tx_cons == tnapi->tx_cons) {
  8259. if (tnapi->chk_msi_cnt < 1) {
  8260. tnapi->chk_msi_cnt++;
  8261. return;
  8262. }
  8263. tg3_msi(0, tnapi);
  8264. }
  8265. }
  8266. tnapi->chk_msi_cnt = 0;
  8267. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8268. tnapi->last_tx_cons = tnapi->tx_cons;
  8269. }
  8270. }
  8271. static void tg3_timer(unsigned long __opaque)
  8272. {
  8273. struct tg3 *tp = (struct tg3 *) __opaque;
  8274. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8275. goto restart_timer;
  8276. spin_lock(&tp->lock);
  8277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8278. tg3_flag(tp, 57765_CLASS))
  8279. tg3_chk_missed_msi(tp);
  8280. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8281. /* All of this garbage is because when using non-tagged
  8282. * IRQ status the mailbox/status_block protocol the chip
  8283. * uses with the cpu is race prone.
  8284. */
  8285. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8286. tw32(GRC_LOCAL_CTRL,
  8287. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8288. } else {
  8289. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8290. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8291. }
  8292. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8293. spin_unlock(&tp->lock);
  8294. tg3_reset_task_schedule(tp);
  8295. goto restart_timer;
  8296. }
  8297. }
  8298. /* This part only runs once per second. */
  8299. if (!--tp->timer_counter) {
  8300. if (tg3_flag(tp, 5705_PLUS))
  8301. tg3_periodic_fetch_stats(tp);
  8302. if (tp->setlpicnt && !--tp->setlpicnt)
  8303. tg3_phy_eee_enable(tp);
  8304. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8305. u32 mac_stat;
  8306. int phy_event;
  8307. mac_stat = tr32(MAC_STATUS);
  8308. phy_event = 0;
  8309. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8310. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8311. phy_event = 1;
  8312. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8313. phy_event = 1;
  8314. if (phy_event)
  8315. tg3_setup_phy(tp, 0);
  8316. } else if (tg3_flag(tp, POLL_SERDES)) {
  8317. u32 mac_stat = tr32(MAC_STATUS);
  8318. int need_setup = 0;
  8319. if (tp->link_up &&
  8320. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8321. need_setup = 1;
  8322. }
  8323. if (!tp->link_up &&
  8324. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8325. MAC_STATUS_SIGNAL_DET))) {
  8326. need_setup = 1;
  8327. }
  8328. if (need_setup) {
  8329. if (!tp->serdes_counter) {
  8330. tw32_f(MAC_MODE,
  8331. (tp->mac_mode &
  8332. ~MAC_MODE_PORT_MODE_MASK));
  8333. udelay(40);
  8334. tw32_f(MAC_MODE, tp->mac_mode);
  8335. udelay(40);
  8336. }
  8337. tg3_setup_phy(tp, 0);
  8338. }
  8339. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8340. tg3_flag(tp, 5780_CLASS)) {
  8341. tg3_serdes_parallel_detect(tp);
  8342. }
  8343. tp->timer_counter = tp->timer_multiplier;
  8344. }
  8345. /* Heartbeat is only sent once every 2 seconds.
  8346. *
  8347. * The heartbeat is to tell the ASF firmware that the host
  8348. * driver is still alive. In the event that the OS crashes,
  8349. * ASF needs to reset the hardware to free up the FIFO space
  8350. * that may be filled with rx packets destined for the host.
  8351. * If the FIFO is full, ASF will no longer function properly.
  8352. *
  8353. * Unintended resets have been reported on real time kernels
  8354. * where the timer doesn't run on time. Netpoll will also have
  8355. * same problem.
  8356. *
  8357. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8358. * to check the ring condition when the heartbeat is expiring
  8359. * before doing the reset. This will prevent most unintended
  8360. * resets.
  8361. */
  8362. if (!--tp->asf_counter) {
  8363. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8364. tg3_wait_for_event_ack(tp);
  8365. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8366. FWCMD_NICDRV_ALIVE3);
  8367. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8368. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8369. TG3_FW_UPDATE_TIMEOUT_SEC);
  8370. tg3_generate_fw_event(tp);
  8371. }
  8372. tp->asf_counter = tp->asf_multiplier;
  8373. }
  8374. spin_unlock(&tp->lock);
  8375. restart_timer:
  8376. tp->timer.expires = jiffies + tp->timer_offset;
  8377. add_timer(&tp->timer);
  8378. }
  8379. static void tg3_timer_init(struct tg3 *tp)
  8380. {
  8381. if (tg3_flag(tp, TAGGED_STATUS) &&
  8382. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8383. !tg3_flag(tp, 57765_CLASS))
  8384. tp->timer_offset = HZ;
  8385. else
  8386. tp->timer_offset = HZ / 10;
  8387. BUG_ON(tp->timer_offset > HZ);
  8388. tp->timer_multiplier = (HZ / tp->timer_offset);
  8389. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8390. TG3_FW_UPDATE_FREQ_SEC;
  8391. init_timer(&tp->timer);
  8392. tp->timer.data = (unsigned long) tp;
  8393. tp->timer.function = tg3_timer;
  8394. }
  8395. static void tg3_timer_start(struct tg3 *tp)
  8396. {
  8397. tp->asf_counter = tp->asf_multiplier;
  8398. tp->timer_counter = tp->timer_multiplier;
  8399. tp->timer.expires = jiffies + tp->timer_offset;
  8400. add_timer(&tp->timer);
  8401. }
  8402. static void tg3_timer_stop(struct tg3 *tp)
  8403. {
  8404. del_timer_sync(&tp->timer);
  8405. }
  8406. /* Restart hardware after configuration changes, self-test, etc.
  8407. * Invoked with tp->lock held.
  8408. */
  8409. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8410. __releases(tp->lock)
  8411. __acquires(tp->lock)
  8412. {
  8413. int err;
  8414. err = tg3_init_hw(tp, reset_phy);
  8415. if (err) {
  8416. netdev_err(tp->dev,
  8417. "Failed to re-initialize device, aborting\n");
  8418. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8419. tg3_full_unlock(tp);
  8420. tg3_timer_stop(tp);
  8421. tp->irq_sync = 0;
  8422. tg3_napi_enable(tp);
  8423. dev_close(tp->dev);
  8424. tg3_full_lock(tp, 0);
  8425. }
  8426. return err;
  8427. }
  8428. static void tg3_reset_task(struct work_struct *work)
  8429. {
  8430. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8431. int err;
  8432. tg3_full_lock(tp, 0);
  8433. if (!netif_running(tp->dev)) {
  8434. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8435. tg3_full_unlock(tp);
  8436. return;
  8437. }
  8438. tg3_full_unlock(tp);
  8439. tg3_phy_stop(tp);
  8440. tg3_netif_stop(tp);
  8441. tg3_full_lock(tp, 1);
  8442. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8443. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8444. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8445. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8446. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8447. }
  8448. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8449. err = tg3_init_hw(tp, 1);
  8450. if (err)
  8451. goto out;
  8452. tg3_netif_start(tp);
  8453. out:
  8454. tg3_full_unlock(tp);
  8455. if (!err)
  8456. tg3_phy_start(tp);
  8457. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8458. }
  8459. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8460. {
  8461. irq_handler_t fn;
  8462. unsigned long flags;
  8463. char *name;
  8464. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8465. if (tp->irq_cnt == 1)
  8466. name = tp->dev->name;
  8467. else {
  8468. name = &tnapi->irq_lbl[0];
  8469. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8470. name[IFNAMSIZ-1] = 0;
  8471. }
  8472. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8473. fn = tg3_msi;
  8474. if (tg3_flag(tp, 1SHOT_MSI))
  8475. fn = tg3_msi_1shot;
  8476. flags = 0;
  8477. } else {
  8478. fn = tg3_interrupt;
  8479. if (tg3_flag(tp, TAGGED_STATUS))
  8480. fn = tg3_interrupt_tagged;
  8481. flags = IRQF_SHARED;
  8482. }
  8483. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8484. }
  8485. static int tg3_test_interrupt(struct tg3 *tp)
  8486. {
  8487. struct tg3_napi *tnapi = &tp->napi[0];
  8488. struct net_device *dev = tp->dev;
  8489. int err, i, intr_ok = 0;
  8490. u32 val;
  8491. if (!netif_running(dev))
  8492. return -ENODEV;
  8493. tg3_disable_ints(tp);
  8494. free_irq(tnapi->irq_vec, tnapi);
  8495. /*
  8496. * Turn off MSI one shot mode. Otherwise this test has no
  8497. * observable way to know whether the interrupt was delivered.
  8498. */
  8499. if (tg3_flag(tp, 57765_PLUS)) {
  8500. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8501. tw32(MSGINT_MODE, val);
  8502. }
  8503. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8504. IRQF_SHARED, dev->name, tnapi);
  8505. if (err)
  8506. return err;
  8507. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8508. tg3_enable_ints(tp);
  8509. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8510. tnapi->coal_now);
  8511. for (i = 0; i < 5; i++) {
  8512. u32 int_mbox, misc_host_ctrl;
  8513. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8514. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8515. if ((int_mbox != 0) ||
  8516. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8517. intr_ok = 1;
  8518. break;
  8519. }
  8520. if (tg3_flag(tp, 57765_PLUS) &&
  8521. tnapi->hw_status->status_tag != tnapi->last_tag)
  8522. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8523. msleep(10);
  8524. }
  8525. tg3_disable_ints(tp);
  8526. free_irq(tnapi->irq_vec, tnapi);
  8527. err = tg3_request_irq(tp, 0);
  8528. if (err)
  8529. return err;
  8530. if (intr_ok) {
  8531. /* Reenable MSI one shot mode. */
  8532. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8533. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8534. tw32(MSGINT_MODE, val);
  8535. }
  8536. return 0;
  8537. }
  8538. return -EIO;
  8539. }
  8540. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8541. * successfully restored
  8542. */
  8543. static int tg3_test_msi(struct tg3 *tp)
  8544. {
  8545. int err;
  8546. u16 pci_cmd;
  8547. if (!tg3_flag(tp, USING_MSI))
  8548. return 0;
  8549. /* Turn off SERR reporting in case MSI terminates with Master
  8550. * Abort.
  8551. */
  8552. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8553. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8554. pci_cmd & ~PCI_COMMAND_SERR);
  8555. err = tg3_test_interrupt(tp);
  8556. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8557. if (!err)
  8558. return 0;
  8559. /* other failures */
  8560. if (err != -EIO)
  8561. return err;
  8562. /* MSI test failed, go back to INTx mode */
  8563. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8564. "to INTx mode. Please report this failure to the PCI "
  8565. "maintainer and include system chipset information\n");
  8566. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8567. pci_disable_msi(tp->pdev);
  8568. tg3_flag_clear(tp, USING_MSI);
  8569. tp->napi[0].irq_vec = tp->pdev->irq;
  8570. err = tg3_request_irq(tp, 0);
  8571. if (err)
  8572. return err;
  8573. /* Need to reset the chip because the MSI cycle may have terminated
  8574. * with Master Abort.
  8575. */
  8576. tg3_full_lock(tp, 1);
  8577. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8578. err = tg3_init_hw(tp, 1);
  8579. tg3_full_unlock(tp);
  8580. if (err)
  8581. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8582. return err;
  8583. }
  8584. static int tg3_request_firmware(struct tg3 *tp)
  8585. {
  8586. const __be32 *fw_data;
  8587. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8588. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8589. tp->fw_needed);
  8590. return -ENOENT;
  8591. }
  8592. fw_data = (void *)tp->fw->data;
  8593. /* Firmware blob starts with version numbers, followed by
  8594. * start address and _full_ length including BSS sections
  8595. * (which must be longer than the actual data, of course
  8596. */
  8597. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8598. if (tp->fw_len < (tp->fw->size - 12)) {
  8599. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8600. tp->fw_len, tp->fw_needed);
  8601. release_firmware(tp->fw);
  8602. tp->fw = NULL;
  8603. return -EINVAL;
  8604. }
  8605. /* We no longer need firmware; we have it. */
  8606. tp->fw_needed = NULL;
  8607. return 0;
  8608. }
  8609. static u32 tg3_irq_count(struct tg3 *tp)
  8610. {
  8611. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8612. if (irq_cnt > 1) {
  8613. /* We want as many rx rings enabled as there are cpus.
  8614. * In multiqueue MSI-X mode, the first MSI-X vector
  8615. * only deals with link interrupts, etc, so we add
  8616. * one to the number of vectors we are requesting.
  8617. */
  8618. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8619. }
  8620. return irq_cnt;
  8621. }
  8622. static bool tg3_enable_msix(struct tg3 *tp)
  8623. {
  8624. int i, rc;
  8625. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8626. tp->txq_cnt = tp->txq_req;
  8627. tp->rxq_cnt = tp->rxq_req;
  8628. if (!tp->rxq_cnt)
  8629. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8630. if (tp->rxq_cnt > tp->rxq_max)
  8631. tp->rxq_cnt = tp->rxq_max;
  8632. /* Disable multiple TX rings by default. Simple round-robin hardware
  8633. * scheduling of the TX rings can cause starvation of rings with
  8634. * small packets when other rings have TSO or jumbo packets.
  8635. */
  8636. if (!tp->txq_req)
  8637. tp->txq_cnt = 1;
  8638. tp->irq_cnt = tg3_irq_count(tp);
  8639. for (i = 0; i < tp->irq_max; i++) {
  8640. msix_ent[i].entry = i;
  8641. msix_ent[i].vector = 0;
  8642. }
  8643. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8644. if (rc < 0) {
  8645. return false;
  8646. } else if (rc != 0) {
  8647. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8648. return false;
  8649. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8650. tp->irq_cnt, rc);
  8651. tp->irq_cnt = rc;
  8652. tp->rxq_cnt = max(rc - 1, 1);
  8653. if (tp->txq_cnt)
  8654. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8655. }
  8656. for (i = 0; i < tp->irq_max; i++)
  8657. tp->napi[i].irq_vec = msix_ent[i].vector;
  8658. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8659. pci_disable_msix(tp->pdev);
  8660. return false;
  8661. }
  8662. if (tp->irq_cnt == 1)
  8663. return true;
  8664. tg3_flag_set(tp, ENABLE_RSS);
  8665. if (tp->txq_cnt > 1)
  8666. tg3_flag_set(tp, ENABLE_TSS);
  8667. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8668. return true;
  8669. }
  8670. static void tg3_ints_init(struct tg3 *tp)
  8671. {
  8672. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8673. !tg3_flag(tp, TAGGED_STATUS)) {
  8674. /* All MSI supporting chips should support tagged
  8675. * status. Assert that this is the case.
  8676. */
  8677. netdev_warn(tp->dev,
  8678. "MSI without TAGGED_STATUS? Not using MSI\n");
  8679. goto defcfg;
  8680. }
  8681. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8682. tg3_flag_set(tp, USING_MSIX);
  8683. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8684. tg3_flag_set(tp, USING_MSI);
  8685. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8686. u32 msi_mode = tr32(MSGINT_MODE);
  8687. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8688. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8689. if (!tg3_flag(tp, 1SHOT_MSI))
  8690. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8691. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8692. }
  8693. defcfg:
  8694. if (!tg3_flag(tp, USING_MSIX)) {
  8695. tp->irq_cnt = 1;
  8696. tp->napi[0].irq_vec = tp->pdev->irq;
  8697. }
  8698. if (tp->irq_cnt == 1) {
  8699. tp->txq_cnt = 1;
  8700. tp->rxq_cnt = 1;
  8701. netif_set_real_num_tx_queues(tp->dev, 1);
  8702. netif_set_real_num_rx_queues(tp->dev, 1);
  8703. }
  8704. }
  8705. static void tg3_ints_fini(struct tg3 *tp)
  8706. {
  8707. if (tg3_flag(tp, USING_MSIX))
  8708. pci_disable_msix(tp->pdev);
  8709. else if (tg3_flag(tp, USING_MSI))
  8710. pci_disable_msi(tp->pdev);
  8711. tg3_flag_clear(tp, USING_MSI);
  8712. tg3_flag_clear(tp, USING_MSIX);
  8713. tg3_flag_clear(tp, ENABLE_RSS);
  8714. tg3_flag_clear(tp, ENABLE_TSS);
  8715. }
  8716. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8717. bool init)
  8718. {
  8719. struct net_device *dev = tp->dev;
  8720. int i, err;
  8721. /*
  8722. * Setup interrupts first so we know how
  8723. * many NAPI resources to allocate
  8724. */
  8725. tg3_ints_init(tp);
  8726. tg3_rss_check_indir_tbl(tp);
  8727. /* The placement of this call is tied
  8728. * to the setup and use of Host TX descriptors.
  8729. */
  8730. err = tg3_alloc_consistent(tp);
  8731. if (err)
  8732. goto err_out1;
  8733. tg3_napi_init(tp);
  8734. tg3_napi_enable(tp);
  8735. for (i = 0; i < tp->irq_cnt; i++) {
  8736. struct tg3_napi *tnapi = &tp->napi[i];
  8737. err = tg3_request_irq(tp, i);
  8738. if (err) {
  8739. for (i--; i >= 0; i--) {
  8740. tnapi = &tp->napi[i];
  8741. free_irq(tnapi->irq_vec, tnapi);
  8742. }
  8743. goto err_out2;
  8744. }
  8745. }
  8746. tg3_full_lock(tp, 0);
  8747. err = tg3_init_hw(tp, reset_phy);
  8748. if (err) {
  8749. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8750. tg3_free_rings(tp);
  8751. }
  8752. tg3_full_unlock(tp);
  8753. if (err)
  8754. goto err_out3;
  8755. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8756. err = tg3_test_msi(tp);
  8757. if (err) {
  8758. tg3_full_lock(tp, 0);
  8759. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8760. tg3_free_rings(tp);
  8761. tg3_full_unlock(tp);
  8762. goto err_out2;
  8763. }
  8764. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8765. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8766. tw32(PCIE_TRANSACTION_CFG,
  8767. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8768. }
  8769. }
  8770. tg3_phy_start(tp);
  8771. tg3_hwmon_open(tp);
  8772. tg3_full_lock(tp, 0);
  8773. tg3_timer_start(tp);
  8774. tg3_flag_set(tp, INIT_COMPLETE);
  8775. tg3_enable_ints(tp);
  8776. if (init)
  8777. tg3_ptp_init(tp);
  8778. else
  8779. tg3_ptp_resume(tp);
  8780. tg3_full_unlock(tp);
  8781. netif_tx_start_all_queues(dev);
  8782. /*
  8783. * Reset loopback feature if it was turned on while the device was down
  8784. * make sure that it's installed properly now.
  8785. */
  8786. if (dev->features & NETIF_F_LOOPBACK)
  8787. tg3_set_loopback(dev, dev->features);
  8788. return 0;
  8789. err_out3:
  8790. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8791. struct tg3_napi *tnapi = &tp->napi[i];
  8792. free_irq(tnapi->irq_vec, tnapi);
  8793. }
  8794. err_out2:
  8795. tg3_napi_disable(tp);
  8796. tg3_napi_fini(tp);
  8797. tg3_free_consistent(tp);
  8798. err_out1:
  8799. tg3_ints_fini(tp);
  8800. return err;
  8801. }
  8802. static void tg3_stop(struct tg3 *tp)
  8803. {
  8804. int i;
  8805. tg3_reset_task_cancel(tp);
  8806. tg3_netif_stop(tp);
  8807. tg3_timer_stop(tp);
  8808. tg3_hwmon_close(tp);
  8809. tg3_phy_stop(tp);
  8810. tg3_full_lock(tp, 1);
  8811. tg3_disable_ints(tp);
  8812. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8813. tg3_free_rings(tp);
  8814. tg3_flag_clear(tp, INIT_COMPLETE);
  8815. tg3_full_unlock(tp);
  8816. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8817. struct tg3_napi *tnapi = &tp->napi[i];
  8818. free_irq(tnapi->irq_vec, tnapi);
  8819. }
  8820. tg3_ints_fini(tp);
  8821. tg3_napi_fini(tp);
  8822. tg3_free_consistent(tp);
  8823. }
  8824. static int tg3_open(struct net_device *dev)
  8825. {
  8826. struct tg3 *tp = netdev_priv(dev);
  8827. int err;
  8828. if (tp->fw_needed) {
  8829. err = tg3_request_firmware(tp);
  8830. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8831. if (err)
  8832. return err;
  8833. } else if (err) {
  8834. netdev_warn(tp->dev, "TSO capability disabled\n");
  8835. tg3_flag_clear(tp, TSO_CAPABLE);
  8836. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8837. netdev_notice(tp->dev, "TSO capability restored\n");
  8838. tg3_flag_set(tp, TSO_CAPABLE);
  8839. }
  8840. }
  8841. tg3_carrier_off(tp);
  8842. err = tg3_power_up(tp);
  8843. if (err)
  8844. return err;
  8845. tg3_full_lock(tp, 0);
  8846. tg3_disable_ints(tp);
  8847. tg3_flag_clear(tp, INIT_COMPLETE);
  8848. tg3_full_unlock(tp);
  8849. err = tg3_start(tp, true, true, true);
  8850. if (err) {
  8851. tg3_frob_aux_power(tp, false);
  8852. pci_set_power_state(tp->pdev, PCI_D3hot);
  8853. }
  8854. if (tg3_flag(tp, PTP_CAPABLE)) {
  8855. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8856. &tp->pdev->dev);
  8857. if (IS_ERR(tp->ptp_clock))
  8858. tp->ptp_clock = NULL;
  8859. }
  8860. return err;
  8861. }
  8862. static int tg3_close(struct net_device *dev)
  8863. {
  8864. struct tg3 *tp = netdev_priv(dev);
  8865. tg3_ptp_fini(tp);
  8866. tg3_stop(tp);
  8867. /* Clear stats across close / open calls */
  8868. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8869. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8870. tg3_power_down(tp);
  8871. tg3_carrier_off(tp);
  8872. return 0;
  8873. }
  8874. static inline u64 get_stat64(tg3_stat64_t *val)
  8875. {
  8876. return ((u64)val->high << 32) | ((u64)val->low);
  8877. }
  8878. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8879. {
  8880. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8881. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8882. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8884. u32 val;
  8885. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8886. tg3_writephy(tp, MII_TG3_TEST1,
  8887. val | MII_TG3_TEST1_CRC_EN);
  8888. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8889. } else
  8890. val = 0;
  8891. tp->phy_crc_errors += val;
  8892. return tp->phy_crc_errors;
  8893. }
  8894. return get_stat64(&hw_stats->rx_fcs_errors);
  8895. }
  8896. #define ESTAT_ADD(member) \
  8897. estats->member = old_estats->member + \
  8898. get_stat64(&hw_stats->member)
  8899. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8900. {
  8901. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8902. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8903. ESTAT_ADD(rx_octets);
  8904. ESTAT_ADD(rx_fragments);
  8905. ESTAT_ADD(rx_ucast_packets);
  8906. ESTAT_ADD(rx_mcast_packets);
  8907. ESTAT_ADD(rx_bcast_packets);
  8908. ESTAT_ADD(rx_fcs_errors);
  8909. ESTAT_ADD(rx_align_errors);
  8910. ESTAT_ADD(rx_xon_pause_rcvd);
  8911. ESTAT_ADD(rx_xoff_pause_rcvd);
  8912. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8913. ESTAT_ADD(rx_xoff_entered);
  8914. ESTAT_ADD(rx_frame_too_long_errors);
  8915. ESTAT_ADD(rx_jabbers);
  8916. ESTAT_ADD(rx_undersize_packets);
  8917. ESTAT_ADD(rx_in_length_errors);
  8918. ESTAT_ADD(rx_out_length_errors);
  8919. ESTAT_ADD(rx_64_or_less_octet_packets);
  8920. ESTAT_ADD(rx_65_to_127_octet_packets);
  8921. ESTAT_ADD(rx_128_to_255_octet_packets);
  8922. ESTAT_ADD(rx_256_to_511_octet_packets);
  8923. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8924. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8925. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8926. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8927. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8928. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8929. ESTAT_ADD(tx_octets);
  8930. ESTAT_ADD(tx_collisions);
  8931. ESTAT_ADD(tx_xon_sent);
  8932. ESTAT_ADD(tx_xoff_sent);
  8933. ESTAT_ADD(tx_flow_control);
  8934. ESTAT_ADD(tx_mac_errors);
  8935. ESTAT_ADD(tx_single_collisions);
  8936. ESTAT_ADD(tx_mult_collisions);
  8937. ESTAT_ADD(tx_deferred);
  8938. ESTAT_ADD(tx_excessive_collisions);
  8939. ESTAT_ADD(tx_late_collisions);
  8940. ESTAT_ADD(tx_collide_2times);
  8941. ESTAT_ADD(tx_collide_3times);
  8942. ESTAT_ADD(tx_collide_4times);
  8943. ESTAT_ADD(tx_collide_5times);
  8944. ESTAT_ADD(tx_collide_6times);
  8945. ESTAT_ADD(tx_collide_7times);
  8946. ESTAT_ADD(tx_collide_8times);
  8947. ESTAT_ADD(tx_collide_9times);
  8948. ESTAT_ADD(tx_collide_10times);
  8949. ESTAT_ADD(tx_collide_11times);
  8950. ESTAT_ADD(tx_collide_12times);
  8951. ESTAT_ADD(tx_collide_13times);
  8952. ESTAT_ADD(tx_collide_14times);
  8953. ESTAT_ADD(tx_collide_15times);
  8954. ESTAT_ADD(tx_ucast_packets);
  8955. ESTAT_ADD(tx_mcast_packets);
  8956. ESTAT_ADD(tx_bcast_packets);
  8957. ESTAT_ADD(tx_carrier_sense_errors);
  8958. ESTAT_ADD(tx_discards);
  8959. ESTAT_ADD(tx_errors);
  8960. ESTAT_ADD(dma_writeq_full);
  8961. ESTAT_ADD(dma_write_prioq_full);
  8962. ESTAT_ADD(rxbds_empty);
  8963. ESTAT_ADD(rx_discards);
  8964. ESTAT_ADD(rx_errors);
  8965. ESTAT_ADD(rx_threshold_hit);
  8966. ESTAT_ADD(dma_readq_full);
  8967. ESTAT_ADD(dma_read_prioq_full);
  8968. ESTAT_ADD(tx_comp_queue_full);
  8969. ESTAT_ADD(ring_set_send_prod_index);
  8970. ESTAT_ADD(ring_status_update);
  8971. ESTAT_ADD(nic_irqs);
  8972. ESTAT_ADD(nic_avoided_irqs);
  8973. ESTAT_ADD(nic_tx_threshold_hit);
  8974. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8975. }
  8976. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8977. {
  8978. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8979. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8980. stats->rx_packets = old_stats->rx_packets +
  8981. get_stat64(&hw_stats->rx_ucast_packets) +
  8982. get_stat64(&hw_stats->rx_mcast_packets) +
  8983. get_stat64(&hw_stats->rx_bcast_packets);
  8984. stats->tx_packets = old_stats->tx_packets +
  8985. get_stat64(&hw_stats->tx_ucast_packets) +
  8986. get_stat64(&hw_stats->tx_mcast_packets) +
  8987. get_stat64(&hw_stats->tx_bcast_packets);
  8988. stats->rx_bytes = old_stats->rx_bytes +
  8989. get_stat64(&hw_stats->rx_octets);
  8990. stats->tx_bytes = old_stats->tx_bytes +
  8991. get_stat64(&hw_stats->tx_octets);
  8992. stats->rx_errors = old_stats->rx_errors +
  8993. get_stat64(&hw_stats->rx_errors);
  8994. stats->tx_errors = old_stats->tx_errors +
  8995. get_stat64(&hw_stats->tx_errors) +
  8996. get_stat64(&hw_stats->tx_mac_errors) +
  8997. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8998. get_stat64(&hw_stats->tx_discards);
  8999. stats->multicast = old_stats->multicast +
  9000. get_stat64(&hw_stats->rx_mcast_packets);
  9001. stats->collisions = old_stats->collisions +
  9002. get_stat64(&hw_stats->tx_collisions);
  9003. stats->rx_length_errors = old_stats->rx_length_errors +
  9004. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9005. get_stat64(&hw_stats->rx_undersize_packets);
  9006. stats->rx_over_errors = old_stats->rx_over_errors +
  9007. get_stat64(&hw_stats->rxbds_empty);
  9008. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9009. get_stat64(&hw_stats->rx_align_errors);
  9010. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9011. get_stat64(&hw_stats->tx_discards);
  9012. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9013. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9014. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9015. tg3_calc_crc_errors(tp);
  9016. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9017. get_stat64(&hw_stats->rx_discards);
  9018. stats->rx_dropped = tp->rx_dropped;
  9019. stats->tx_dropped = tp->tx_dropped;
  9020. }
  9021. static int tg3_get_regs_len(struct net_device *dev)
  9022. {
  9023. return TG3_REG_BLK_SIZE;
  9024. }
  9025. static void tg3_get_regs(struct net_device *dev,
  9026. struct ethtool_regs *regs, void *_p)
  9027. {
  9028. struct tg3 *tp = netdev_priv(dev);
  9029. regs->version = 0;
  9030. memset(_p, 0, TG3_REG_BLK_SIZE);
  9031. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9032. return;
  9033. tg3_full_lock(tp, 0);
  9034. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9035. tg3_full_unlock(tp);
  9036. }
  9037. static int tg3_get_eeprom_len(struct net_device *dev)
  9038. {
  9039. struct tg3 *tp = netdev_priv(dev);
  9040. return tp->nvram_size;
  9041. }
  9042. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9043. {
  9044. struct tg3 *tp = netdev_priv(dev);
  9045. int ret;
  9046. u8 *pd;
  9047. u32 i, offset, len, b_offset, b_count;
  9048. __be32 val;
  9049. if (tg3_flag(tp, NO_NVRAM))
  9050. return -EINVAL;
  9051. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9052. return -EAGAIN;
  9053. offset = eeprom->offset;
  9054. len = eeprom->len;
  9055. eeprom->len = 0;
  9056. eeprom->magic = TG3_EEPROM_MAGIC;
  9057. if (offset & 3) {
  9058. /* adjustments to start on required 4 byte boundary */
  9059. b_offset = offset & 3;
  9060. b_count = 4 - b_offset;
  9061. if (b_count > len) {
  9062. /* i.e. offset=1 len=2 */
  9063. b_count = len;
  9064. }
  9065. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9066. if (ret)
  9067. return ret;
  9068. memcpy(data, ((char *)&val) + b_offset, b_count);
  9069. len -= b_count;
  9070. offset += b_count;
  9071. eeprom->len += b_count;
  9072. }
  9073. /* read bytes up to the last 4 byte boundary */
  9074. pd = &data[eeprom->len];
  9075. for (i = 0; i < (len - (len & 3)); i += 4) {
  9076. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9077. if (ret) {
  9078. eeprom->len += i;
  9079. return ret;
  9080. }
  9081. memcpy(pd + i, &val, 4);
  9082. }
  9083. eeprom->len += i;
  9084. if (len & 3) {
  9085. /* read last bytes not ending on 4 byte boundary */
  9086. pd = &data[eeprom->len];
  9087. b_count = len & 3;
  9088. b_offset = offset + len - b_count;
  9089. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9090. if (ret)
  9091. return ret;
  9092. memcpy(pd, &val, b_count);
  9093. eeprom->len += b_count;
  9094. }
  9095. return 0;
  9096. }
  9097. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9098. {
  9099. struct tg3 *tp = netdev_priv(dev);
  9100. int ret;
  9101. u32 offset, len, b_offset, odd_len;
  9102. u8 *buf;
  9103. __be32 start, end;
  9104. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9105. return -EAGAIN;
  9106. if (tg3_flag(tp, NO_NVRAM) ||
  9107. eeprom->magic != TG3_EEPROM_MAGIC)
  9108. return -EINVAL;
  9109. offset = eeprom->offset;
  9110. len = eeprom->len;
  9111. if ((b_offset = (offset & 3))) {
  9112. /* adjustments to start on required 4 byte boundary */
  9113. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9114. if (ret)
  9115. return ret;
  9116. len += b_offset;
  9117. offset &= ~3;
  9118. if (len < 4)
  9119. len = 4;
  9120. }
  9121. odd_len = 0;
  9122. if (len & 3) {
  9123. /* adjustments to end on required 4 byte boundary */
  9124. odd_len = 1;
  9125. len = (len + 3) & ~3;
  9126. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9127. if (ret)
  9128. return ret;
  9129. }
  9130. buf = data;
  9131. if (b_offset || odd_len) {
  9132. buf = kmalloc(len, GFP_KERNEL);
  9133. if (!buf)
  9134. return -ENOMEM;
  9135. if (b_offset)
  9136. memcpy(buf, &start, 4);
  9137. if (odd_len)
  9138. memcpy(buf+len-4, &end, 4);
  9139. memcpy(buf + b_offset, data, eeprom->len);
  9140. }
  9141. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9142. if (buf != data)
  9143. kfree(buf);
  9144. return ret;
  9145. }
  9146. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9147. {
  9148. struct tg3 *tp = netdev_priv(dev);
  9149. if (tg3_flag(tp, USE_PHYLIB)) {
  9150. struct phy_device *phydev;
  9151. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9152. return -EAGAIN;
  9153. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9154. return phy_ethtool_gset(phydev, cmd);
  9155. }
  9156. cmd->supported = (SUPPORTED_Autoneg);
  9157. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9158. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9159. SUPPORTED_1000baseT_Full);
  9160. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9161. cmd->supported |= (SUPPORTED_100baseT_Half |
  9162. SUPPORTED_100baseT_Full |
  9163. SUPPORTED_10baseT_Half |
  9164. SUPPORTED_10baseT_Full |
  9165. SUPPORTED_TP);
  9166. cmd->port = PORT_TP;
  9167. } else {
  9168. cmd->supported |= SUPPORTED_FIBRE;
  9169. cmd->port = PORT_FIBRE;
  9170. }
  9171. cmd->advertising = tp->link_config.advertising;
  9172. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9173. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9174. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9175. cmd->advertising |= ADVERTISED_Pause;
  9176. } else {
  9177. cmd->advertising |= ADVERTISED_Pause |
  9178. ADVERTISED_Asym_Pause;
  9179. }
  9180. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9181. cmd->advertising |= ADVERTISED_Asym_Pause;
  9182. }
  9183. }
  9184. if (netif_running(dev) && tp->link_up) {
  9185. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9186. cmd->duplex = tp->link_config.active_duplex;
  9187. cmd->lp_advertising = tp->link_config.rmt_adv;
  9188. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9189. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9190. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9191. else
  9192. cmd->eth_tp_mdix = ETH_TP_MDI;
  9193. }
  9194. } else {
  9195. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9196. cmd->duplex = DUPLEX_UNKNOWN;
  9197. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9198. }
  9199. cmd->phy_address = tp->phy_addr;
  9200. cmd->transceiver = XCVR_INTERNAL;
  9201. cmd->autoneg = tp->link_config.autoneg;
  9202. cmd->maxtxpkt = 0;
  9203. cmd->maxrxpkt = 0;
  9204. return 0;
  9205. }
  9206. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9207. {
  9208. struct tg3 *tp = netdev_priv(dev);
  9209. u32 speed = ethtool_cmd_speed(cmd);
  9210. if (tg3_flag(tp, USE_PHYLIB)) {
  9211. struct phy_device *phydev;
  9212. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9213. return -EAGAIN;
  9214. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9215. return phy_ethtool_sset(phydev, cmd);
  9216. }
  9217. if (cmd->autoneg != AUTONEG_ENABLE &&
  9218. cmd->autoneg != AUTONEG_DISABLE)
  9219. return -EINVAL;
  9220. if (cmd->autoneg == AUTONEG_DISABLE &&
  9221. cmd->duplex != DUPLEX_FULL &&
  9222. cmd->duplex != DUPLEX_HALF)
  9223. return -EINVAL;
  9224. if (cmd->autoneg == AUTONEG_ENABLE) {
  9225. u32 mask = ADVERTISED_Autoneg |
  9226. ADVERTISED_Pause |
  9227. ADVERTISED_Asym_Pause;
  9228. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9229. mask |= ADVERTISED_1000baseT_Half |
  9230. ADVERTISED_1000baseT_Full;
  9231. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9232. mask |= ADVERTISED_100baseT_Half |
  9233. ADVERTISED_100baseT_Full |
  9234. ADVERTISED_10baseT_Half |
  9235. ADVERTISED_10baseT_Full |
  9236. ADVERTISED_TP;
  9237. else
  9238. mask |= ADVERTISED_FIBRE;
  9239. if (cmd->advertising & ~mask)
  9240. return -EINVAL;
  9241. mask &= (ADVERTISED_1000baseT_Half |
  9242. ADVERTISED_1000baseT_Full |
  9243. ADVERTISED_100baseT_Half |
  9244. ADVERTISED_100baseT_Full |
  9245. ADVERTISED_10baseT_Half |
  9246. ADVERTISED_10baseT_Full);
  9247. cmd->advertising &= mask;
  9248. } else {
  9249. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9250. if (speed != SPEED_1000)
  9251. return -EINVAL;
  9252. if (cmd->duplex != DUPLEX_FULL)
  9253. return -EINVAL;
  9254. } else {
  9255. if (speed != SPEED_100 &&
  9256. speed != SPEED_10)
  9257. return -EINVAL;
  9258. }
  9259. }
  9260. tg3_full_lock(tp, 0);
  9261. tp->link_config.autoneg = cmd->autoneg;
  9262. if (cmd->autoneg == AUTONEG_ENABLE) {
  9263. tp->link_config.advertising = (cmd->advertising |
  9264. ADVERTISED_Autoneg);
  9265. tp->link_config.speed = SPEED_UNKNOWN;
  9266. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9267. } else {
  9268. tp->link_config.advertising = 0;
  9269. tp->link_config.speed = speed;
  9270. tp->link_config.duplex = cmd->duplex;
  9271. }
  9272. if (netif_running(dev))
  9273. tg3_setup_phy(tp, 1);
  9274. tg3_full_unlock(tp);
  9275. return 0;
  9276. }
  9277. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9278. {
  9279. struct tg3 *tp = netdev_priv(dev);
  9280. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9281. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9282. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9283. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9284. }
  9285. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9286. {
  9287. struct tg3 *tp = netdev_priv(dev);
  9288. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9289. wol->supported = WAKE_MAGIC;
  9290. else
  9291. wol->supported = 0;
  9292. wol->wolopts = 0;
  9293. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9294. wol->wolopts = WAKE_MAGIC;
  9295. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9296. }
  9297. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9298. {
  9299. struct tg3 *tp = netdev_priv(dev);
  9300. struct device *dp = &tp->pdev->dev;
  9301. if (wol->wolopts & ~WAKE_MAGIC)
  9302. return -EINVAL;
  9303. if ((wol->wolopts & WAKE_MAGIC) &&
  9304. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9305. return -EINVAL;
  9306. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9307. spin_lock_bh(&tp->lock);
  9308. if (device_may_wakeup(dp))
  9309. tg3_flag_set(tp, WOL_ENABLE);
  9310. else
  9311. tg3_flag_clear(tp, WOL_ENABLE);
  9312. spin_unlock_bh(&tp->lock);
  9313. return 0;
  9314. }
  9315. static u32 tg3_get_msglevel(struct net_device *dev)
  9316. {
  9317. struct tg3 *tp = netdev_priv(dev);
  9318. return tp->msg_enable;
  9319. }
  9320. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9321. {
  9322. struct tg3 *tp = netdev_priv(dev);
  9323. tp->msg_enable = value;
  9324. }
  9325. static int tg3_nway_reset(struct net_device *dev)
  9326. {
  9327. struct tg3 *tp = netdev_priv(dev);
  9328. int r;
  9329. if (!netif_running(dev))
  9330. return -EAGAIN;
  9331. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9332. return -EINVAL;
  9333. if (tg3_flag(tp, USE_PHYLIB)) {
  9334. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9335. return -EAGAIN;
  9336. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9337. } else {
  9338. u32 bmcr;
  9339. spin_lock_bh(&tp->lock);
  9340. r = -EINVAL;
  9341. tg3_readphy(tp, MII_BMCR, &bmcr);
  9342. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9343. ((bmcr & BMCR_ANENABLE) ||
  9344. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9345. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9346. BMCR_ANENABLE);
  9347. r = 0;
  9348. }
  9349. spin_unlock_bh(&tp->lock);
  9350. }
  9351. return r;
  9352. }
  9353. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9354. {
  9355. struct tg3 *tp = netdev_priv(dev);
  9356. ering->rx_max_pending = tp->rx_std_ring_mask;
  9357. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9358. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9359. else
  9360. ering->rx_jumbo_max_pending = 0;
  9361. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9362. ering->rx_pending = tp->rx_pending;
  9363. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9364. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9365. else
  9366. ering->rx_jumbo_pending = 0;
  9367. ering->tx_pending = tp->napi[0].tx_pending;
  9368. }
  9369. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9370. {
  9371. struct tg3 *tp = netdev_priv(dev);
  9372. int i, irq_sync = 0, err = 0;
  9373. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9374. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9375. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9376. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9377. (tg3_flag(tp, TSO_BUG) &&
  9378. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9379. return -EINVAL;
  9380. if (netif_running(dev)) {
  9381. tg3_phy_stop(tp);
  9382. tg3_netif_stop(tp);
  9383. irq_sync = 1;
  9384. }
  9385. tg3_full_lock(tp, irq_sync);
  9386. tp->rx_pending = ering->rx_pending;
  9387. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9388. tp->rx_pending > 63)
  9389. tp->rx_pending = 63;
  9390. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9391. for (i = 0; i < tp->irq_max; i++)
  9392. tp->napi[i].tx_pending = ering->tx_pending;
  9393. if (netif_running(dev)) {
  9394. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9395. err = tg3_restart_hw(tp, 1);
  9396. if (!err)
  9397. tg3_netif_start(tp);
  9398. }
  9399. tg3_full_unlock(tp);
  9400. if (irq_sync && !err)
  9401. tg3_phy_start(tp);
  9402. return err;
  9403. }
  9404. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9405. {
  9406. struct tg3 *tp = netdev_priv(dev);
  9407. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9408. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9409. epause->rx_pause = 1;
  9410. else
  9411. epause->rx_pause = 0;
  9412. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9413. epause->tx_pause = 1;
  9414. else
  9415. epause->tx_pause = 0;
  9416. }
  9417. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9418. {
  9419. struct tg3 *tp = netdev_priv(dev);
  9420. int err = 0;
  9421. if (tg3_flag(tp, USE_PHYLIB)) {
  9422. u32 newadv;
  9423. struct phy_device *phydev;
  9424. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9425. if (!(phydev->supported & SUPPORTED_Pause) ||
  9426. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9427. (epause->rx_pause != epause->tx_pause)))
  9428. return -EINVAL;
  9429. tp->link_config.flowctrl = 0;
  9430. if (epause->rx_pause) {
  9431. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9432. if (epause->tx_pause) {
  9433. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9434. newadv = ADVERTISED_Pause;
  9435. } else
  9436. newadv = ADVERTISED_Pause |
  9437. ADVERTISED_Asym_Pause;
  9438. } else if (epause->tx_pause) {
  9439. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9440. newadv = ADVERTISED_Asym_Pause;
  9441. } else
  9442. newadv = 0;
  9443. if (epause->autoneg)
  9444. tg3_flag_set(tp, PAUSE_AUTONEG);
  9445. else
  9446. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9447. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9448. u32 oldadv = phydev->advertising &
  9449. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9450. if (oldadv != newadv) {
  9451. phydev->advertising &=
  9452. ~(ADVERTISED_Pause |
  9453. ADVERTISED_Asym_Pause);
  9454. phydev->advertising |= newadv;
  9455. if (phydev->autoneg) {
  9456. /*
  9457. * Always renegotiate the link to
  9458. * inform our link partner of our
  9459. * flow control settings, even if the
  9460. * flow control is forced. Let
  9461. * tg3_adjust_link() do the final
  9462. * flow control setup.
  9463. */
  9464. return phy_start_aneg(phydev);
  9465. }
  9466. }
  9467. if (!epause->autoneg)
  9468. tg3_setup_flow_control(tp, 0, 0);
  9469. } else {
  9470. tp->link_config.advertising &=
  9471. ~(ADVERTISED_Pause |
  9472. ADVERTISED_Asym_Pause);
  9473. tp->link_config.advertising |= newadv;
  9474. }
  9475. } else {
  9476. int irq_sync = 0;
  9477. if (netif_running(dev)) {
  9478. tg3_netif_stop(tp);
  9479. irq_sync = 1;
  9480. }
  9481. tg3_full_lock(tp, irq_sync);
  9482. if (epause->autoneg)
  9483. tg3_flag_set(tp, PAUSE_AUTONEG);
  9484. else
  9485. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9486. if (epause->rx_pause)
  9487. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9488. else
  9489. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9490. if (epause->tx_pause)
  9491. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9492. else
  9493. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9494. if (netif_running(dev)) {
  9495. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9496. err = tg3_restart_hw(tp, 1);
  9497. if (!err)
  9498. tg3_netif_start(tp);
  9499. }
  9500. tg3_full_unlock(tp);
  9501. }
  9502. return err;
  9503. }
  9504. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9505. {
  9506. switch (sset) {
  9507. case ETH_SS_TEST:
  9508. return TG3_NUM_TEST;
  9509. case ETH_SS_STATS:
  9510. return TG3_NUM_STATS;
  9511. default:
  9512. return -EOPNOTSUPP;
  9513. }
  9514. }
  9515. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9516. u32 *rules __always_unused)
  9517. {
  9518. struct tg3 *tp = netdev_priv(dev);
  9519. if (!tg3_flag(tp, SUPPORT_MSIX))
  9520. return -EOPNOTSUPP;
  9521. switch (info->cmd) {
  9522. case ETHTOOL_GRXRINGS:
  9523. if (netif_running(tp->dev))
  9524. info->data = tp->rxq_cnt;
  9525. else {
  9526. info->data = num_online_cpus();
  9527. if (info->data > TG3_RSS_MAX_NUM_QS)
  9528. info->data = TG3_RSS_MAX_NUM_QS;
  9529. }
  9530. /* The first interrupt vector only
  9531. * handles link interrupts.
  9532. */
  9533. info->data -= 1;
  9534. return 0;
  9535. default:
  9536. return -EOPNOTSUPP;
  9537. }
  9538. }
  9539. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9540. {
  9541. u32 size = 0;
  9542. struct tg3 *tp = netdev_priv(dev);
  9543. if (tg3_flag(tp, SUPPORT_MSIX))
  9544. size = TG3_RSS_INDIR_TBL_SIZE;
  9545. return size;
  9546. }
  9547. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9548. {
  9549. struct tg3 *tp = netdev_priv(dev);
  9550. int i;
  9551. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9552. indir[i] = tp->rss_ind_tbl[i];
  9553. return 0;
  9554. }
  9555. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9556. {
  9557. struct tg3 *tp = netdev_priv(dev);
  9558. size_t i;
  9559. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9560. tp->rss_ind_tbl[i] = indir[i];
  9561. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9562. return 0;
  9563. /* It is legal to write the indirection
  9564. * table while the device is running.
  9565. */
  9566. tg3_full_lock(tp, 0);
  9567. tg3_rss_write_indir_tbl(tp);
  9568. tg3_full_unlock(tp);
  9569. return 0;
  9570. }
  9571. static void tg3_get_channels(struct net_device *dev,
  9572. struct ethtool_channels *channel)
  9573. {
  9574. struct tg3 *tp = netdev_priv(dev);
  9575. u32 deflt_qs = netif_get_num_default_rss_queues();
  9576. channel->max_rx = tp->rxq_max;
  9577. channel->max_tx = tp->txq_max;
  9578. if (netif_running(dev)) {
  9579. channel->rx_count = tp->rxq_cnt;
  9580. channel->tx_count = tp->txq_cnt;
  9581. } else {
  9582. if (tp->rxq_req)
  9583. channel->rx_count = tp->rxq_req;
  9584. else
  9585. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9586. if (tp->txq_req)
  9587. channel->tx_count = tp->txq_req;
  9588. else
  9589. channel->tx_count = min(deflt_qs, tp->txq_max);
  9590. }
  9591. }
  9592. static int tg3_set_channels(struct net_device *dev,
  9593. struct ethtool_channels *channel)
  9594. {
  9595. struct tg3 *tp = netdev_priv(dev);
  9596. if (!tg3_flag(tp, SUPPORT_MSIX))
  9597. return -EOPNOTSUPP;
  9598. if (channel->rx_count > tp->rxq_max ||
  9599. channel->tx_count > tp->txq_max)
  9600. return -EINVAL;
  9601. tp->rxq_req = channel->rx_count;
  9602. tp->txq_req = channel->tx_count;
  9603. if (!netif_running(dev))
  9604. return 0;
  9605. tg3_stop(tp);
  9606. tg3_carrier_off(tp);
  9607. tg3_start(tp, true, false, false);
  9608. return 0;
  9609. }
  9610. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9611. {
  9612. switch (stringset) {
  9613. case ETH_SS_STATS:
  9614. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9615. break;
  9616. case ETH_SS_TEST:
  9617. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9618. break;
  9619. default:
  9620. WARN_ON(1); /* we need a WARN() */
  9621. break;
  9622. }
  9623. }
  9624. static int tg3_set_phys_id(struct net_device *dev,
  9625. enum ethtool_phys_id_state state)
  9626. {
  9627. struct tg3 *tp = netdev_priv(dev);
  9628. if (!netif_running(tp->dev))
  9629. return -EAGAIN;
  9630. switch (state) {
  9631. case ETHTOOL_ID_ACTIVE:
  9632. return 1; /* cycle on/off once per second */
  9633. case ETHTOOL_ID_ON:
  9634. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9635. LED_CTRL_1000MBPS_ON |
  9636. LED_CTRL_100MBPS_ON |
  9637. LED_CTRL_10MBPS_ON |
  9638. LED_CTRL_TRAFFIC_OVERRIDE |
  9639. LED_CTRL_TRAFFIC_BLINK |
  9640. LED_CTRL_TRAFFIC_LED);
  9641. break;
  9642. case ETHTOOL_ID_OFF:
  9643. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9644. LED_CTRL_TRAFFIC_OVERRIDE);
  9645. break;
  9646. case ETHTOOL_ID_INACTIVE:
  9647. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9648. break;
  9649. }
  9650. return 0;
  9651. }
  9652. static void tg3_get_ethtool_stats(struct net_device *dev,
  9653. struct ethtool_stats *estats, u64 *tmp_stats)
  9654. {
  9655. struct tg3 *tp = netdev_priv(dev);
  9656. if (tp->hw_stats)
  9657. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9658. else
  9659. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9660. }
  9661. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9662. {
  9663. int i;
  9664. __be32 *buf;
  9665. u32 offset = 0, len = 0;
  9666. u32 magic, val;
  9667. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9668. return NULL;
  9669. if (magic == TG3_EEPROM_MAGIC) {
  9670. for (offset = TG3_NVM_DIR_START;
  9671. offset < TG3_NVM_DIR_END;
  9672. offset += TG3_NVM_DIRENT_SIZE) {
  9673. if (tg3_nvram_read(tp, offset, &val))
  9674. return NULL;
  9675. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9676. TG3_NVM_DIRTYPE_EXTVPD)
  9677. break;
  9678. }
  9679. if (offset != TG3_NVM_DIR_END) {
  9680. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9681. if (tg3_nvram_read(tp, offset + 4, &offset))
  9682. return NULL;
  9683. offset = tg3_nvram_logical_addr(tp, offset);
  9684. }
  9685. }
  9686. if (!offset || !len) {
  9687. offset = TG3_NVM_VPD_OFF;
  9688. len = TG3_NVM_VPD_LEN;
  9689. }
  9690. buf = kmalloc(len, GFP_KERNEL);
  9691. if (buf == NULL)
  9692. return NULL;
  9693. if (magic == TG3_EEPROM_MAGIC) {
  9694. for (i = 0; i < len; i += 4) {
  9695. /* The data is in little-endian format in NVRAM.
  9696. * Use the big-endian read routines to preserve
  9697. * the byte order as it exists in NVRAM.
  9698. */
  9699. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9700. goto error;
  9701. }
  9702. } else {
  9703. u8 *ptr;
  9704. ssize_t cnt;
  9705. unsigned int pos = 0;
  9706. ptr = (u8 *)&buf[0];
  9707. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9708. cnt = pci_read_vpd(tp->pdev, pos,
  9709. len - pos, ptr);
  9710. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9711. cnt = 0;
  9712. else if (cnt < 0)
  9713. goto error;
  9714. }
  9715. if (pos != len)
  9716. goto error;
  9717. }
  9718. *vpdlen = len;
  9719. return buf;
  9720. error:
  9721. kfree(buf);
  9722. return NULL;
  9723. }
  9724. #define NVRAM_TEST_SIZE 0x100
  9725. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9726. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9727. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9728. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9729. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9730. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9731. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9732. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9733. static int tg3_test_nvram(struct tg3 *tp)
  9734. {
  9735. u32 csum, magic, len;
  9736. __be32 *buf;
  9737. int i, j, k, err = 0, size;
  9738. if (tg3_flag(tp, NO_NVRAM))
  9739. return 0;
  9740. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9741. return -EIO;
  9742. if (magic == TG3_EEPROM_MAGIC)
  9743. size = NVRAM_TEST_SIZE;
  9744. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9745. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9746. TG3_EEPROM_SB_FORMAT_1) {
  9747. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9748. case TG3_EEPROM_SB_REVISION_0:
  9749. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9750. break;
  9751. case TG3_EEPROM_SB_REVISION_2:
  9752. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9753. break;
  9754. case TG3_EEPROM_SB_REVISION_3:
  9755. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9756. break;
  9757. case TG3_EEPROM_SB_REVISION_4:
  9758. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9759. break;
  9760. case TG3_EEPROM_SB_REVISION_5:
  9761. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9762. break;
  9763. case TG3_EEPROM_SB_REVISION_6:
  9764. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9765. break;
  9766. default:
  9767. return -EIO;
  9768. }
  9769. } else
  9770. return 0;
  9771. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9772. size = NVRAM_SELFBOOT_HW_SIZE;
  9773. else
  9774. return -EIO;
  9775. buf = kmalloc(size, GFP_KERNEL);
  9776. if (buf == NULL)
  9777. return -ENOMEM;
  9778. err = -EIO;
  9779. for (i = 0, j = 0; i < size; i += 4, j++) {
  9780. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9781. if (err)
  9782. break;
  9783. }
  9784. if (i < size)
  9785. goto out;
  9786. /* Selfboot format */
  9787. magic = be32_to_cpu(buf[0]);
  9788. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9789. TG3_EEPROM_MAGIC_FW) {
  9790. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9791. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9792. TG3_EEPROM_SB_REVISION_2) {
  9793. /* For rev 2, the csum doesn't include the MBA. */
  9794. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9795. csum8 += buf8[i];
  9796. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9797. csum8 += buf8[i];
  9798. } else {
  9799. for (i = 0; i < size; i++)
  9800. csum8 += buf8[i];
  9801. }
  9802. if (csum8 == 0) {
  9803. err = 0;
  9804. goto out;
  9805. }
  9806. err = -EIO;
  9807. goto out;
  9808. }
  9809. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9810. TG3_EEPROM_MAGIC_HW) {
  9811. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9812. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9813. u8 *buf8 = (u8 *) buf;
  9814. /* Separate the parity bits and the data bytes. */
  9815. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9816. if ((i == 0) || (i == 8)) {
  9817. int l;
  9818. u8 msk;
  9819. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9820. parity[k++] = buf8[i] & msk;
  9821. i++;
  9822. } else if (i == 16) {
  9823. int l;
  9824. u8 msk;
  9825. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9826. parity[k++] = buf8[i] & msk;
  9827. i++;
  9828. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9829. parity[k++] = buf8[i] & msk;
  9830. i++;
  9831. }
  9832. data[j++] = buf8[i];
  9833. }
  9834. err = -EIO;
  9835. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9836. u8 hw8 = hweight8(data[i]);
  9837. if ((hw8 & 0x1) && parity[i])
  9838. goto out;
  9839. else if (!(hw8 & 0x1) && !parity[i])
  9840. goto out;
  9841. }
  9842. err = 0;
  9843. goto out;
  9844. }
  9845. err = -EIO;
  9846. /* Bootstrap checksum at offset 0x10 */
  9847. csum = calc_crc((unsigned char *) buf, 0x10);
  9848. if (csum != le32_to_cpu(buf[0x10/4]))
  9849. goto out;
  9850. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9851. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9852. if (csum != le32_to_cpu(buf[0xfc/4]))
  9853. goto out;
  9854. kfree(buf);
  9855. buf = tg3_vpd_readblock(tp, &len);
  9856. if (!buf)
  9857. return -ENOMEM;
  9858. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9859. if (i > 0) {
  9860. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9861. if (j < 0)
  9862. goto out;
  9863. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9864. goto out;
  9865. i += PCI_VPD_LRDT_TAG_SIZE;
  9866. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9867. PCI_VPD_RO_KEYWORD_CHKSUM);
  9868. if (j > 0) {
  9869. u8 csum8 = 0;
  9870. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9871. for (i = 0; i <= j; i++)
  9872. csum8 += ((u8 *)buf)[i];
  9873. if (csum8)
  9874. goto out;
  9875. }
  9876. }
  9877. err = 0;
  9878. out:
  9879. kfree(buf);
  9880. return err;
  9881. }
  9882. #define TG3_SERDES_TIMEOUT_SEC 2
  9883. #define TG3_COPPER_TIMEOUT_SEC 6
  9884. static int tg3_test_link(struct tg3 *tp)
  9885. {
  9886. int i, max;
  9887. if (!netif_running(tp->dev))
  9888. return -ENODEV;
  9889. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9890. max = TG3_SERDES_TIMEOUT_SEC;
  9891. else
  9892. max = TG3_COPPER_TIMEOUT_SEC;
  9893. for (i = 0; i < max; i++) {
  9894. if (tp->link_up)
  9895. return 0;
  9896. if (msleep_interruptible(1000))
  9897. break;
  9898. }
  9899. return -EIO;
  9900. }
  9901. /* Only test the commonly used registers */
  9902. static int tg3_test_registers(struct tg3 *tp)
  9903. {
  9904. int i, is_5705, is_5750;
  9905. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9906. static struct {
  9907. u16 offset;
  9908. u16 flags;
  9909. #define TG3_FL_5705 0x1
  9910. #define TG3_FL_NOT_5705 0x2
  9911. #define TG3_FL_NOT_5788 0x4
  9912. #define TG3_FL_NOT_5750 0x8
  9913. u32 read_mask;
  9914. u32 write_mask;
  9915. } reg_tbl[] = {
  9916. /* MAC Control Registers */
  9917. { MAC_MODE, TG3_FL_NOT_5705,
  9918. 0x00000000, 0x00ef6f8c },
  9919. { MAC_MODE, TG3_FL_5705,
  9920. 0x00000000, 0x01ef6b8c },
  9921. { MAC_STATUS, TG3_FL_NOT_5705,
  9922. 0x03800107, 0x00000000 },
  9923. { MAC_STATUS, TG3_FL_5705,
  9924. 0x03800100, 0x00000000 },
  9925. { MAC_ADDR_0_HIGH, 0x0000,
  9926. 0x00000000, 0x0000ffff },
  9927. { MAC_ADDR_0_LOW, 0x0000,
  9928. 0x00000000, 0xffffffff },
  9929. { MAC_RX_MTU_SIZE, 0x0000,
  9930. 0x00000000, 0x0000ffff },
  9931. { MAC_TX_MODE, 0x0000,
  9932. 0x00000000, 0x00000070 },
  9933. { MAC_TX_LENGTHS, 0x0000,
  9934. 0x00000000, 0x00003fff },
  9935. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9936. 0x00000000, 0x000007fc },
  9937. { MAC_RX_MODE, TG3_FL_5705,
  9938. 0x00000000, 0x000007dc },
  9939. { MAC_HASH_REG_0, 0x0000,
  9940. 0x00000000, 0xffffffff },
  9941. { MAC_HASH_REG_1, 0x0000,
  9942. 0x00000000, 0xffffffff },
  9943. { MAC_HASH_REG_2, 0x0000,
  9944. 0x00000000, 0xffffffff },
  9945. { MAC_HASH_REG_3, 0x0000,
  9946. 0x00000000, 0xffffffff },
  9947. /* Receive Data and Receive BD Initiator Control Registers. */
  9948. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9949. 0x00000000, 0xffffffff },
  9950. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9951. 0x00000000, 0xffffffff },
  9952. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9953. 0x00000000, 0x00000003 },
  9954. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9955. 0x00000000, 0xffffffff },
  9956. { RCVDBDI_STD_BD+0, 0x0000,
  9957. 0x00000000, 0xffffffff },
  9958. { RCVDBDI_STD_BD+4, 0x0000,
  9959. 0x00000000, 0xffffffff },
  9960. { RCVDBDI_STD_BD+8, 0x0000,
  9961. 0x00000000, 0xffff0002 },
  9962. { RCVDBDI_STD_BD+0xc, 0x0000,
  9963. 0x00000000, 0xffffffff },
  9964. /* Receive BD Initiator Control Registers. */
  9965. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9966. 0x00000000, 0xffffffff },
  9967. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9968. 0x00000000, 0x000003ff },
  9969. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9970. 0x00000000, 0xffffffff },
  9971. /* Host Coalescing Control Registers. */
  9972. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9973. 0x00000000, 0x00000004 },
  9974. { HOSTCC_MODE, TG3_FL_5705,
  9975. 0x00000000, 0x000000f6 },
  9976. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9977. 0x00000000, 0xffffffff },
  9978. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9979. 0x00000000, 0x000003ff },
  9980. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9981. 0x00000000, 0xffffffff },
  9982. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9983. 0x00000000, 0x000003ff },
  9984. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9985. 0x00000000, 0xffffffff },
  9986. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9987. 0x00000000, 0x000000ff },
  9988. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9989. 0x00000000, 0xffffffff },
  9990. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9991. 0x00000000, 0x000000ff },
  9992. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9993. 0x00000000, 0xffffffff },
  9994. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9995. 0x00000000, 0xffffffff },
  9996. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9997. 0x00000000, 0xffffffff },
  9998. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9999. 0x00000000, 0x000000ff },
  10000. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10001. 0x00000000, 0xffffffff },
  10002. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10003. 0x00000000, 0x000000ff },
  10004. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10005. 0x00000000, 0xffffffff },
  10006. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10007. 0x00000000, 0xffffffff },
  10008. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10009. 0x00000000, 0xffffffff },
  10010. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10011. 0x00000000, 0xffffffff },
  10012. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10013. 0x00000000, 0xffffffff },
  10014. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10015. 0xffffffff, 0x00000000 },
  10016. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10017. 0xffffffff, 0x00000000 },
  10018. /* Buffer Manager Control Registers. */
  10019. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10020. 0x00000000, 0x007fff80 },
  10021. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10022. 0x00000000, 0x007fffff },
  10023. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10024. 0x00000000, 0x0000003f },
  10025. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10026. 0x00000000, 0x000001ff },
  10027. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10028. 0x00000000, 0x000001ff },
  10029. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10030. 0xffffffff, 0x00000000 },
  10031. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10032. 0xffffffff, 0x00000000 },
  10033. /* Mailbox Registers */
  10034. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10035. 0x00000000, 0x000001ff },
  10036. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10037. 0x00000000, 0x000001ff },
  10038. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10039. 0x00000000, 0x000007ff },
  10040. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10041. 0x00000000, 0x000001ff },
  10042. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10043. };
  10044. is_5705 = is_5750 = 0;
  10045. if (tg3_flag(tp, 5705_PLUS)) {
  10046. is_5705 = 1;
  10047. if (tg3_flag(tp, 5750_PLUS))
  10048. is_5750 = 1;
  10049. }
  10050. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10051. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10052. continue;
  10053. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10054. continue;
  10055. if (tg3_flag(tp, IS_5788) &&
  10056. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10057. continue;
  10058. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10059. continue;
  10060. offset = (u32) reg_tbl[i].offset;
  10061. read_mask = reg_tbl[i].read_mask;
  10062. write_mask = reg_tbl[i].write_mask;
  10063. /* Save the original register content */
  10064. save_val = tr32(offset);
  10065. /* Determine the read-only value. */
  10066. read_val = save_val & read_mask;
  10067. /* Write zero to the register, then make sure the read-only bits
  10068. * are not changed and the read/write bits are all zeros.
  10069. */
  10070. tw32(offset, 0);
  10071. val = tr32(offset);
  10072. /* Test the read-only and read/write bits. */
  10073. if (((val & read_mask) != read_val) || (val & write_mask))
  10074. goto out;
  10075. /* Write ones to all the bits defined by RdMask and WrMask, then
  10076. * make sure the read-only bits are not changed and the
  10077. * read/write bits are all ones.
  10078. */
  10079. tw32(offset, read_mask | write_mask);
  10080. val = tr32(offset);
  10081. /* Test the read-only bits. */
  10082. if ((val & read_mask) != read_val)
  10083. goto out;
  10084. /* Test the read/write bits. */
  10085. if ((val & write_mask) != write_mask)
  10086. goto out;
  10087. tw32(offset, save_val);
  10088. }
  10089. return 0;
  10090. out:
  10091. if (netif_msg_hw(tp))
  10092. netdev_err(tp->dev,
  10093. "Register test failed at offset %x\n", offset);
  10094. tw32(offset, save_val);
  10095. return -EIO;
  10096. }
  10097. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10098. {
  10099. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10100. int i;
  10101. u32 j;
  10102. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10103. for (j = 0; j < len; j += 4) {
  10104. u32 val;
  10105. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10106. tg3_read_mem(tp, offset + j, &val);
  10107. if (val != test_pattern[i])
  10108. return -EIO;
  10109. }
  10110. }
  10111. return 0;
  10112. }
  10113. static int tg3_test_memory(struct tg3 *tp)
  10114. {
  10115. static struct mem_entry {
  10116. u32 offset;
  10117. u32 len;
  10118. } mem_tbl_570x[] = {
  10119. { 0x00000000, 0x00b50},
  10120. { 0x00002000, 0x1c000},
  10121. { 0xffffffff, 0x00000}
  10122. }, mem_tbl_5705[] = {
  10123. { 0x00000100, 0x0000c},
  10124. { 0x00000200, 0x00008},
  10125. { 0x00004000, 0x00800},
  10126. { 0x00006000, 0x01000},
  10127. { 0x00008000, 0x02000},
  10128. { 0x00010000, 0x0e000},
  10129. { 0xffffffff, 0x00000}
  10130. }, mem_tbl_5755[] = {
  10131. { 0x00000200, 0x00008},
  10132. { 0x00004000, 0x00800},
  10133. { 0x00006000, 0x00800},
  10134. { 0x00008000, 0x02000},
  10135. { 0x00010000, 0x0c000},
  10136. { 0xffffffff, 0x00000}
  10137. }, mem_tbl_5906[] = {
  10138. { 0x00000200, 0x00008},
  10139. { 0x00004000, 0x00400},
  10140. { 0x00006000, 0x00400},
  10141. { 0x00008000, 0x01000},
  10142. { 0x00010000, 0x01000},
  10143. { 0xffffffff, 0x00000}
  10144. }, mem_tbl_5717[] = {
  10145. { 0x00000200, 0x00008},
  10146. { 0x00010000, 0x0a000},
  10147. { 0x00020000, 0x13c00},
  10148. { 0xffffffff, 0x00000}
  10149. }, mem_tbl_57765[] = {
  10150. { 0x00000200, 0x00008},
  10151. { 0x00004000, 0x00800},
  10152. { 0x00006000, 0x09800},
  10153. { 0x00010000, 0x0a000},
  10154. { 0xffffffff, 0x00000}
  10155. };
  10156. struct mem_entry *mem_tbl;
  10157. int err = 0;
  10158. int i;
  10159. if (tg3_flag(tp, 5717_PLUS))
  10160. mem_tbl = mem_tbl_5717;
  10161. else if (tg3_flag(tp, 57765_CLASS))
  10162. mem_tbl = mem_tbl_57765;
  10163. else if (tg3_flag(tp, 5755_PLUS))
  10164. mem_tbl = mem_tbl_5755;
  10165. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10166. mem_tbl = mem_tbl_5906;
  10167. else if (tg3_flag(tp, 5705_PLUS))
  10168. mem_tbl = mem_tbl_5705;
  10169. else
  10170. mem_tbl = mem_tbl_570x;
  10171. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10172. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10173. if (err)
  10174. break;
  10175. }
  10176. return err;
  10177. }
  10178. #define TG3_TSO_MSS 500
  10179. #define TG3_TSO_IP_HDR_LEN 20
  10180. #define TG3_TSO_TCP_HDR_LEN 20
  10181. #define TG3_TSO_TCP_OPT_LEN 12
  10182. static const u8 tg3_tso_header[] = {
  10183. 0x08, 0x00,
  10184. 0x45, 0x00, 0x00, 0x00,
  10185. 0x00, 0x00, 0x40, 0x00,
  10186. 0x40, 0x06, 0x00, 0x00,
  10187. 0x0a, 0x00, 0x00, 0x01,
  10188. 0x0a, 0x00, 0x00, 0x02,
  10189. 0x0d, 0x00, 0xe0, 0x00,
  10190. 0x00, 0x00, 0x01, 0x00,
  10191. 0x00, 0x00, 0x02, 0x00,
  10192. 0x80, 0x10, 0x10, 0x00,
  10193. 0x14, 0x09, 0x00, 0x00,
  10194. 0x01, 0x01, 0x08, 0x0a,
  10195. 0x11, 0x11, 0x11, 0x11,
  10196. 0x11, 0x11, 0x11, 0x11,
  10197. };
  10198. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10199. {
  10200. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10201. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10202. u32 budget;
  10203. struct sk_buff *skb;
  10204. u8 *tx_data, *rx_data;
  10205. dma_addr_t map;
  10206. int num_pkts, tx_len, rx_len, i, err;
  10207. struct tg3_rx_buffer_desc *desc;
  10208. struct tg3_napi *tnapi, *rnapi;
  10209. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10210. tnapi = &tp->napi[0];
  10211. rnapi = &tp->napi[0];
  10212. if (tp->irq_cnt > 1) {
  10213. if (tg3_flag(tp, ENABLE_RSS))
  10214. rnapi = &tp->napi[1];
  10215. if (tg3_flag(tp, ENABLE_TSS))
  10216. tnapi = &tp->napi[1];
  10217. }
  10218. coal_now = tnapi->coal_now | rnapi->coal_now;
  10219. err = -EIO;
  10220. tx_len = pktsz;
  10221. skb = netdev_alloc_skb(tp->dev, tx_len);
  10222. if (!skb)
  10223. return -ENOMEM;
  10224. tx_data = skb_put(skb, tx_len);
  10225. memcpy(tx_data, tp->dev->dev_addr, 6);
  10226. memset(tx_data + 6, 0x0, 8);
  10227. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10228. if (tso_loopback) {
  10229. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10230. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10231. TG3_TSO_TCP_OPT_LEN;
  10232. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10233. sizeof(tg3_tso_header));
  10234. mss = TG3_TSO_MSS;
  10235. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10236. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10237. /* Set the total length field in the IP header */
  10238. iph->tot_len = htons((u16)(mss + hdr_len));
  10239. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10240. TXD_FLAG_CPU_POST_DMA);
  10241. if (tg3_flag(tp, HW_TSO_1) ||
  10242. tg3_flag(tp, HW_TSO_2) ||
  10243. tg3_flag(tp, HW_TSO_3)) {
  10244. struct tcphdr *th;
  10245. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10246. th = (struct tcphdr *)&tx_data[val];
  10247. th->check = 0;
  10248. } else
  10249. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10250. if (tg3_flag(tp, HW_TSO_3)) {
  10251. mss |= (hdr_len & 0xc) << 12;
  10252. if (hdr_len & 0x10)
  10253. base_flags |= 0x00000010;
  10254. base_flags |= (hdr_len & 0x3e0) << 5;
  10255. } else if (tg3_flag(tp, HW_TSO_2))
  10256. mss |= hdr_len << 9;
  10257. else if (tg3_flag(tp, HW_TSO_1) ||
  10258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10259. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10260. } else {
  10261. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10262. }
  10263. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10264. } else {
  10265. num_pkts = 1;
  10266. data_off = ETH_HLEN;
  10267. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10268. tx_len > VLAN_ETH_FRAME_LEN)
  10269. base_flags |= TXD_FLAG_JMB_PKT;
  10270. }
  10271. for (i = data_off; i < tx_len; i++)
  10272. tx_data[i] = (u8) (i & 0xff);
  10273. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10274. if (pci_dma_mapping_error(tp->pdev, map)) {
  10275. dev_kfree_skb(skb);
  10276. return -EIO;
  10277. }
  10278. val = tnapi->tx_prod;
  10279. tnapi->tx_buffers[val].skb = skb;
  10280. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10281. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10282. rnapi->coal_now);
  10283. udelay(10);
  10284. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10285. budget = tg3_tx_avail(tnapi);
  10286. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10287. base_flags | TXD_FLAG_END, mss, 0)) {
  10288. tnapi->tx_buffers[val].skb = NULL;
  10289. dev_kfree_skb(skb);
  10290. return -EIO;
  10291. }
  10292. tnapi->tx_prod++;
  10293. /* Sync BD data before updating mailbox */
  10294. wmb();
  10295. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10296. tr32_mailbox(tnapi->prodmbox);
  10297. udelay(10);
  10298. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10299. for (i = 0; i < 35; i++) {
  10300. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10301. coal_now);
  10302. udelay(10);
  10303. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10304. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10305. if ((tx_idx == tnapi->tx_prod) &&
  10306. (rx_idx == (rx_start_idx + num_pkts)))
  10307. break;
  10308. }
  10309. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10310. dev_kfree_skb(skb);
  10311. if (tx_idx != tnapi->tx_prod)
  10312. goto out;
  10313. if (rx_idx != rx_start_idx + num_pkts)
  10314. goto out;
  10315. val = data_off;
  10316. while (rx_idx != rx_start_idx) {
  10317. desc = &rnapi->rx_rcb[rx_start_idx++];
  10318. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10319. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10320. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10321. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10322. goto out;
  10323. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10324. - ETH_FCS_LEN;
  10325. if (!tso_loopback) {
  10326. if (rx_len != tx_len)
  10327. goto out;
  10328. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10329. if (opaque_key != RXD_OPAQUE_RING_STD)
  10330. goto out;
  10331. } else {
  10332. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10333. goto out;
  10334. }
  10335. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10336. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10337. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10338. goto out;
  10339. }
  10340. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10341. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10342. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10343. mapping);
  10344. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10345. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10346. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10347. mapping);
  10348. } else
  10349. goto out;
  10350. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10351. PCI_DMA_FROMDEVICE);
  10352. rx_data += TG3_RX_OFFSET(tp);
  10353. for (i = data_off; i < rx_len; i++, val++) {
  10354. if (*(rx_data + i) != (u8) (val & 0xff))
  10355. goto out;
  10356. }
  10357. }
  10358. err = 0;
  10359. /* tg3_free_rings will unmap and free the rx_data */
  10360. out:
  10361. return err;
  10362. }
  10363. #define TG3_STD_LOOPBACK_FAILED 1
  10364. #define TG3_JMB_LOOPBACK_FAILED 2
  10365. #define TG3_TSO_LOOPBACK_FAILED 4
  10366. #define TG3_LOOPBACK_FAILED \
  10367. (TG3_STD_LOOPBACK_FAILED | \
  10368. TG3_JMB_LOOPBACK_FAILED | \
  10369. TG3_TSO_LOOPBACK_FAILED)
  10370. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10371. {
  10372. int err = -EIO;
  10373. u32 eee_cap;
  10374. u32 jmb_pkt_sz = 9000;
  10375. if (tp->dma_limit)
  10376. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10377. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10378. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10379. if (!netif_running(tp->dev)) {
  10380. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10381. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10382. if (do_extlpbk)
  10383. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10384. goto done;
  10385. }
  10386. err = tg3_reset_hw(tp, 1);
  10387. if (err) {
  10388. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10389. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10390. if (do_extlpbk)
  10391. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10392. goto done;
  10393. }
  10394. if (tg3_flag(tp, ENABLE_RSS)) {
  10395. int i;
  10396. /* Reroute all rx packets to the 1st queue */
  10397. for (i = MAC_RSS_INDIR_TBL_0;
  10398. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10399. tw32(i, 0x0);
  10400. }
  10401. /* HW errata - mac loopback fails in some cases on 5780.
  10402. * Normal traffic and PHY loopback are not affected by
  10403. * errata. Also, the MAC loopback test is deprecated for
  10404. * all newer ASIC revisions.
  10405. */
  10406. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10407. !tg3_flag(tp, CPMU_PRESENT)) {
  10408. tg3_mac_loopback(tp, true);
  10409. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10410. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10411. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10412. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10413. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10414. tg3_mac_loopback(tp, false);
  10415. }
  10416. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10417. !tg3_flag(tp, USE_PHYLIB)) {
  10418. int i;
  10419. tg3_phy_lpbk_set(tp, 0, false);
  10420. /* Wait for link */
  10421. for (i = 0; i < 100; i++) {
  10422. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10423. break;
  10424. mdelay(1);
  10425. }
  10426. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10427. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10428. if (tg3_flag(tp, TSO_CAPABLE) &&
  10429. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10430. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10431. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10432. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10433. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10434. if (do_extlpbk) {
  10435. tg3_phy_lpbk_set(tp, 0, true);
  10436. /* All link indications report up, but the hardware
  10437. * isn't really ready for about 20 msec. Double it
  10438. * to be sure.
  10439. */
  10440. mdelay(40);
  10441. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10442. data[TG3_EXT_LOOPB_TEST] |=
  10443. TG3_STD_LOOPBACK_FAILED;
  10444. if (tg3_flag(tp, TSO_CAPABLE) &&
  10445. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10446. data[TG3_EXT_LOOPB_TEST] |=
  10447. TG3_TSO_LOOPBACK_FAILED;
  10448. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10449. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10450. data[TG3_EXT_LOOPB_TEST] |=
  10451. TG3_JMB_LOOPBACK_FAILED;
  10452. }
  10453. /* Re-enable gphy autopowerdown. */
  10454. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10455. tg3_phy_toggle_apd(tp, true);
  10456. }
  10457. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10458. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10459. done:
  10460. tp->phy_flags |= eee_cap;
  10461. return err;
  10462. }
  10463. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10464. u64 *data)
  10465. {
  10466. struct tg3 *tp = netdev_priv(dev);
  10467. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10468. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10469. tg3_power_up(tp)) {
  10470. etest->flags |= ETH_TEST_FL_FAILED;
  10471. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10472. return;
  10473. }
  10474. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10475. if (tg3_test_nvram(tp) != 0) {
  10476. etest->flags |= ETH_TEST_FL_FAILED;
  10477. data[TG3_NVRAM_TEST] = 1;
  10478. }
  10479. if (!doextlpbk && tg3_test_link(tp)) {
  10480. etest->flags |= ETH_TEST_FL_FAILED;
  10481. data[TG3_LINK_TEST] = 1;
  10482. }
  10483. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10484. int err, err2 = 0, irq_sync = 0;
  10485. if (netif_running(dev)) {
  10486. tg3_phy_stop(tp);
  10487. tg3_netif_stop(tp);
  10488. irq_sync = 1;
  10489. }
  10490. tg3_full_lock(tp, irq_sync);
  10491. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10492. err = tg3_nvram_lock(tp);
  10493. tg3_halt_cpu(tp, RX_CPU_BASE);
  10494. if (!tg3_flag(tp, 5705_PLUS))
  10495. tg3_halt_cpu(tp, TX_CPU_BASE);
  10496. if (!err)
  10497. tg3_nvram_unlock(tp);
  10498. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10499. tg3_phy_reset(tp);
  10500. if (tg3_test_registers(tp) != 0) {
  10501. etest->flags |= ETH_TEST_FL_FAILED;
  10502. data[TG3_REGISTER_TEST] = 1;
  10503. }
  10504. if (tg3_test_memory(tp) != 0) {
  10505. etest->flags |= ETH_TEST_FL_FAILED;
  10506. data[TG3_MEMORY_TEST] = 1;
  10507. }
  10508. if (doextlpbk)
  10509. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10510. if (tg3_test_loopback(tp, data, doextlpbk))
  10511. etest->flags |= ETH_TEST_FL_FAILED;
  10512. tg3_full_unlock(tp);
  10513. if (tg3_test_interrupt(tp) != 0) {
  10514. etest->flags |= ETH_TEST_FL_FAILED;
  10515. data[TG3_INTERRUPT_TEST] = 1;
  10516. }
  10517. tg3_full_lock(tp, 0);
  10518. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10519. if (netif_running(dev)) {
  10520. tg3_flag_set(tp, INIT_COMPLETE);
  10521. err2 = tg3_restart_hw(tp, 1);
  10522. if (!err2)
  10523. tg3_netif_start(tp);
  10524. }
  10525. tg3_full_unlock(tp);
  10526. if (irq_sync && !err2)
  10527. tg3_phy_start(tp);
  10528. }
  10529. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10530. tg3_power_down(tp);
  10531. }
  10532. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10533. struct ifreq *ifr, int cmd)
  10534. {
  10535. struct tg3 *tp = netdev_priv(dev);
  10536. struct hwtstamp_config stmpconf;
  10537. if (!tg3_flag(tp, PTP_CAPABLE))
  10538. return -EINVAL;
  10539. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10540. return -EFAULT;
  10541. if (stmpconf.flags)
  10542. return -EINVAL;
  10543. switch (stmpconf.tx_type) {
  10544. case HWTSTAMP_TX_ON:
  10545. tg3_flag_set(tp, TX_TSTAMP_EN);
  10546. break;
  10547. case HWTSTAMP_TX_OFF:
  10548. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10549. break;
  10550. default:
  10551. return -ERANGE;
  10552. }
  10553. switch (stmpconf.rx_filter) {
  10554. case HWTSTAMP_FILTER_NONE:
  10555. tp->rxptpctl = 0;
  10556. break;
  10557. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10558. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10559. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10560. break;
  10561. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10562. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10563. TG3_RX_PTP_CTL_SYNC_EVNT;
  10564. break;
  10565. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10566. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10567. TG3_RX_PTP_CTL_DELAY_REQ;
  10568. break;
  10569. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10570. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10571. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10572. break;
  10573. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10574. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10575. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10576. break;
  10577. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10578. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10579. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10580. break;
  10581. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10582. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10583. TG3_RX_PTP_CTL_SYNC_EVNT;
  10584. break;
  10585. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10586. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10587. TG3_RX_PTP_CTL_SYNC_EVNT;
  10588. break;
  10589. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10590. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10591. TG3_RX_PTP_CTL_SYNC_EVNT;
  10592. break;
  10593. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10594. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10595. TG3_RX_PTP_CTL_DELAY_REQ;
  10596. break;
  10597. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10598. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10599. TG3_RX_PTP_CTL_DELAY_REQ;
  10600. break;
  10601. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10602. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10603. TG3_RX_PTP_CTL_DELAY_REQ;
  10604. break;
  10605. default:
  10606. return -ERANGE;
  10607. }
  10608. if (netif_running(dev) && tp->rxptpctl)
  10609. tw32(TG3_RX_PTP_CTL,
  10610. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10611. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10612. -EFAULT : 0;
  10613. }
  10614. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10615. {
  10616. struct mii_ioctl_data *data = if_mii(ifr);
  10617. struct tg3 *tp = netdev_priv(dev);
  10618. int err;
  10619. if (tg3_flag(tp, USE_PHYLIB)) {
  10620. struct phy_device *phydev;
  10621. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10622. return -EAGAIN;
  10623. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10624. return phy_mii_ioctl(phydev, ifr, cmd);
  10625. }
  10626. switch (cmd) {
  10627. case SIOCGMIIPHY:
  10628. data->phy_id = tp->phy_addr;
  10629. /* fallthru */
  10630. case SIOCGMIIREG: {
  10631. u32 mii_regval;
  10632. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10633. break; /* We have no PHY */
  10634. if (!netif_running(dev))
  10635. return -EAGAIN;
  10636. spin_lock_bh(&tp->lock);
  10637. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10638. spin_unlock_bh(&tp->lock);
  10639. data->val_out = mii_regval;
  10640. return err;
  10641. }
  10642. case SIOCSMIIREG:
  10643. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10644. break; /* We have no PHY */
  10645. if (!netif_running(dev))
  10646. return -EAGAIN;
  10647. spin_lock_bh(&tp->lock);
  10648. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10649. spin_unlock_bh(&tp->lock);
  10650. return err;
  10651. case SIOCSHWTSTAMP:
  10652. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10653. default:
  10654. /* do nothing */
  10655. break;
  10656. }
  10657. return -EOPNOTSUPP;
  10658. }
  10659. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10660. {
  10661. struct tg3 *tp = netdev_priv(dev);
  10662. memcpy(ec, &tp->coal, sizeof(*ec));
  10663. return 0;
  10664. }
  10665. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10666. {
  10667. struct tg3 *tp = netdev_priv(dev);
  10668. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10669. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10670. if (!tg3_flag(tp, 5705_PLUS)) {
  10671. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10672. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10673. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10674. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10675. }
  10676. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10677. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10678. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10679. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10680. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10681. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10682. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10683. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10684. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10685. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10686. return -EINVAL;
  10687. /* No rx interrupts will be generated if both are zero */
  10688. if ((ec->rx_coalesce_usecs == 0) &&
  10689. (ec->rx_max_coalesced_frames == 0))
  10690. return -EINVAL;
  10691. /* No tx interrupts will be generated if both are zero */
  10692. if ((ec->tx_coalesce_usecs == 0) &&
  10693. (ec->tx_max_coalesced_frames == 0))
  10694. return -EINVAL;
  10695. /* Only copy relevant parameters, ignore all others. */
  10696. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10697. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10698. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10699. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10700. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10701. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10702. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10703. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10704. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10705. if (netif_running(dev)) {
  10706. tg3_full_lock(tp, 0);
  10707. __tg3_set_coalesce(tp, &tp->coal);
  10708. tg3_full_unlock(tp);
  10709. }
  10710. return 0;
  10711. }
  10712. static const struct ethtool_ops tg3_ethtool_ops = {
  10713. .get_settings = tg3_get_settings,
  10714. .set_settings = tg3_set_settings,
  10715. .get_drvinfo = tg3_get_drvinfo,
  10716. .get_regs_len = tg3_get_regs_len,
  10717. .get_regs = tg3_get_regs,
  10718. .get_wol = tg3_get_wol,
  10719. .set_wol = tg3_set_wol,
  10720. .get_msglevel = tg3_get_msglevel,
  10721. .set_msglevel = tg3_set_msglevel,
  10722. .nway_reset = tg3_nway_reset,
  10723. .get_link = ethtool_op_get_link,
  10724. .get_eeprom_len = tg3_get_eeprom_len,
  10725. .get_eeprom = tg3_get_eeprom,
  10726. .set_eeprom = tg3_set_eeprom,
  10727. .get_ringparam = tg3_get_ringparam,
  10728. .set_ringparam = tg3_set_ringparam,
  10729. .get_pauseparam = tg3_get_pauseparam,
  10730. .set_pauseparam = tg3_set_pauseparam,
  10731. .self_test = tg3_self_test,
  10732. .get_strings = tg3_get_strings,
  10733. .set_phys_id = tg3_set_phys_id,
  10734. .get_ethtool_stats = tg3_get_ethtool_stats,
  10735. .get_coalesce = tg3_get_coalesce,
  10736. .set_coalesce = tg3_set_coalesce,
  10737. .get_sset_count = tg3_get_sset_count,
  10738. .get_rxnfc = tg3_get_rxnfc,
  10739. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10740. .get_rxfh_indir = tg3_get_rxfh_indir,
  10741. .set_rxfh_indir = tg3_set_rxfh_indir,
  10742. .get_channels = tg3_get_channels,
  10743. .set_channels = tg3_set_channels,
  10744. .get_ts_info = tg3_get_ts_info,
  10745. };
  10746. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10747. struct rtnl_link_stats64 *stats)
  10748. {
  10749. struct tg3 *tp = netdev_priv(dev);
  10750. spin_lock_bh(&tp->lock);
  10751. if (!tp->hw_stats) {
  10752. spin_unlock_bh(&tp->lock);
  10753. return &tp->net_stats_prev;
  10754. }
  10755. tg3_get_nstats(tp, stats);
  10756. spin_unlock_bh(&tp->lock);
  10757. return stats;
  10758. }
  10759. static void tg3_set_rx_mode(struct net_device *dev)
  10760. {
  10761. struct tg3 *tp = netdev_priv(dev);
  10762. if (!netif_running(dev))
  10763. return;
  10764. tg3_full_lock(tp, 0);
  10765. __tg3_set_rx_mode(dev);
  10766. tg3_full_unlock(tp);
  10767. }
  10768. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10769. int new_mtu)
  10770. {
  10771. dev->mtu = new_mtu;
  10772. if (new_mtu > ETH_DATA_LEN) {
  10773. if (tg3_flag(tp, 5780_CLASS)) {
  10774. netdev_update_features(dev);
  10775. tg3_flag_clear(tp, TSO_CAPABLE);
  10776. } else {
  10777. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10778. }
  10779. } else {
  10780. if (tg3_flag(tp, 5780_CLASS)) {
  10781. tg3_flag_set(tp, TSO_CAPABLE);
  10782. netdev_update_features(dev);
  10783. }
  10784. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10785. }
  10786. }
  10787. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10788. {
  10789. struct tg3 *tp = netdev_priv(dev);
  10790. int err, reset_phy = 0;
  10791. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10792. return -EINVAL;
  10793. if (!netif_running(dev)) {
  10794. /* We'll just catch it later when the
  10795. * device is up'd.
  10796. */
  10797. tg3_set_mtu(dev, tp, new_mtu);
  10798. return 0;
  10799. }
  10800. tg3_phy_stop(tp);
  10801. tg3_netif_stop(tp);
  10802. tg3_full_lock(tp, 1);
  10803. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10804. tg3_set_mtu(dev, tp, new_mtu);
  10805. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10806. * breaks all requests to 256 bytes.
  10807. */
  10808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10809. reset_phy = 1;
  10810. err = tg3_restart_hw(tp, reset_phy);
  10811. if (!err)
  10812. tg3_netif_start(tp);
  10813. tg3_full_unlock(tp);
  10814. if (!err)
  10815. tg3_phy_start(tp);
  10816. return err;
  10817. }
  10818. static const struct net_device_ops tg3_netdev_ops = {
  10819. .ndo_open = tg3_open,
  10820. .ndo_stop = tg3_close,
  10821. .ndo_start_xmit = tg3_start_xmit,
  10822. .ndo_get_stats64 = tg3_get_stats64,
  10823. .ndo_validate_addr = eth_validate_addr,
  10824. .ndo_set_rx_mode = tg3_set_rx_mode,
  10825. .ndo_set_mac_address = tg3_set_mac_addr,
  10826. .ndo_do_ioctl = tg3_ioctl,
  10827. .ndo_tx_timeout = tg3_tx_timeout,
  10828. .ndo_change_mtu = tg3_change_mtu,
  10829. .ndo_fix_features = tg3_fix_features,
  10830. .ndo_set_features = tg3_set_features,
  10831. #ifdef CONFIG_NET_POLL_CONTROLLER
  10832. .ndo_poll_controller = tg3_poll_controller,
  10833. #endif
  10834. };
  10835. static void tg3_get_eeprom_size(struct tg3 *tp)
  10836. {
  10837. u32 cursize, val, magic;
  10838. tp->nvram_size = EEPROM_CHIP_SIZE;
  10839. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10840. return;
  10841. if ((magic != TG3_EEPROM_MAGIC) &&
  10842. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10843. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10844. return;
  10845. /*
  10846. * Size the chip by reading offsets at increasing powers of two.
  10847. * When we encounter our validation signature, we know the addressing
  10848. * has wrapped around, and thus have our chip size.
  10849. */
  10850. cursize = 0x10;
  10851. while (cursize < tp->nvram_size) {
  10852. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10853. return;
  10854. if (val == magic)
  10855. break;
  10856. cursize <<= 1;
  10857. }
  10858. tp->nvram_size = cursize;
  10859. }
  10860. static void tg3_get_nvram_size(struct tg3 *tp)
  10861. {
  10862. u32 val;
  10863. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10864. return;
  10865. /* Selfboot format */
  10866. if (val != TG3_EEPROM_MAGIC) {
  10867. tg3_get_eeprom_size(tp);
  10868. return;
  10869. }
  10870. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10871. if (val != 0) {
  10872. /* This is confusing. We want to operate on the
  10873. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10874. * call will read from NVRAM and byteswap the data
  10875. * according to the byteswapping settings for all
  10876. * other register accesses. This ensures the data we
  10877. * want will always reside in the lower 16-bits.
  10878. * However, the data in NVRAM is in LE format, which
  10879. * means the data from the NVRAM read will always be
  10880. * opposite the endianness of the CPU. The 16-bit
  10881. * byteswap then brings the data to CPU endianness.
  10882. */
  10883. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10884. return;
  10885. }
  10886. }
  10887. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10888. }
  10889. static void tg3_get_nvram_info(struct tg3 *tp)
  10890. {
  10891. u32 nvcfg1;
  10892. nvcfg1 = tr32(NVRAM_CFG1);
  10893. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10894. tg3_flag_set(tp, FLASH);
  10895. } else {
  10896. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10897. tw32(NVRAM_CFG1, nvcfg1);
  10898. }
  10899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10900. tg3_flag(tp, 5780_CLASS)) {
  10901. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10902. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10903. tp->nvram_jedecnum = JEDEC_ATMEL;
  10904. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10905. tg3_flag_set(tp, NVRAM_BUFFERED);
  10906. break;
  10907. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10908. tp->nvram_jedecnum = JEDEC_ATMEL;
  10909. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10910. break;
  10911. case FLASH_VENDOR_ATMEL_EEPROM:
  10912. tp->nvram_jedecnum = JEDEC_ATMEL;
  10913. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10914. tg3_flag_set(tp, NVRAM_BUFFERED);
  10915. break;
  10916. case FLASH_VENDOR_ST:
  10917. tp->nvram_jedecnum = JEDEC_ST;
  10918. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10919. tg3_flag_set(tp, NVRAM_BUFFERED);
  10920. break;
  10921. case FLASH_VENDOR_SAIFUN:
  10922. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10923. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10924. break;
  10925. case FLASH_VENDOR_SST_SMALL:
  10926. case FLASH_VENDOR_SST_LARGE:
  10927. tp->nvram_jedecnum = JEDEC_SST;
  10928. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10929. break;
  10930. }
  10931. } else {
  10932. tp->nvram_jedecnum = JEDEC_ATMEL;
  10933. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10934. tg3_flag_set(tp, NVRAM_BUFFERED);
  10935. }
  10936. }
  10937. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10938. {
  10939. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10940. case FLASH_5752PAGE_SIZE_256:
  10941. tp->nvram_pagesize = 256;
  10942. break;
  10943. case FLASH_5752PAGE_SIZE_512:
  10944. tp->nvram_pagesize = 512;
  10945. break;
  10946. case FLASH_5752PAGE_SIZE_1K:
  10947. tp->nvram_pagesize = 1024;
  10948. break;
  10949. case FLASH_5752PAGE_SIZE_2K:
  10950. tp->nvram_pagesize = 2048;
  10951. break;
  10952. case FLASH_5752PAGE_SIZE_4K:
  10953. tp->nvram_pagesize = 4096;
  10954. break;
  10955. case FLASH_5752PAGE_SIZE_264:
  10956. tp->nvram_pagesize = 264;
  10957. break;
  10958. case FLASH_5752PAGE_SIZE_528:
  10959. tp->nvram_pagesize = 528;
  10960. break;
  10961. }
  10962. }
  10963. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  10964. {
  10965. u32 nvcfg1;
  10966. nvcfg1 = tr32(NVRAM_CFG1);
  10967. /* NVRAM protection for TPM */
  10968. if (nvcfg1 & (1 << 27))
  10969. tg3_flag_set(tp, PROTECTED_NVRAM);
  10970. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10971. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10972. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10973. tp->nvram_jedecnum = JEDEC_ATMEL;
  10974. tg3_flag_set(tp, NVRAM_BUFFERED);
  10975. break;
  10976. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10977. tp->nvram_jedecnum = JEDEC_ATMEL;
  10978. tg3_flag_set(tp, NVRAM_BUFFERED);
  10979. tg3_flag_set(tp, FLASH);
  10980. break;
  10981. case FLASH_5752VENDOR_ST_M45PE10:
  10982. case FLASH_5752VENDOR_ST_M45PE20:
  10983. case FLASH_5752VENDOR_ST_M45PE40:
  10984. tp->nvram_jedecnum = JEDEC_ST;
  10985. tg3_flag_set(tp, NVRAM_BUFFERED);
  10986. tg3_flag_set(tp, FLASH);
  10987. break;
  10988. }
  10989. if (tg3_flag(tp, FLASH)) {
  10990. tg3_nvram_get_pagesize(tp, nvcfg1);
  10991. } else {
  10992. /* For eeprom, set pagesize to maximum eeprom size */
  10993. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10994. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10995. tw32(NVRAM_CFG1, nvcfg1);
  10996. }
  10997. }
  10998. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  10999. {
  11000. u32 nvcfg1, protect = 0;
  11001. nvcfg1 = tr32(NVRAM_CFG1);
  11002. /* NVRAM protection for TPM */
  11003. if (nvcfg1 & (1 << 27)) {
  11004. tg3_flag_set(tp, PROTECTED_NVRAM);
  11005. protect = 1;
  11006. }
  11007. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11008. switch (nvcfg1) {
  11009. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11010. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11011. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11012. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11013. tp->nvram_jedecnum = JEDEC_ATMEL;
  11014. tg3_flag_set(tp, NVRAM_BUFFERED);
  11015. tg3_flag_set(tp, FLASH);
  11016. tp->nvram_pagesize = 264;
  11017. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11018. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11019. tp->nvram_size = (protect ? 0x3e200 :
  11020. TG3_NVRAM_SIZE_512KB);
  11021. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11022. tp->nvram_size = (protect ? 0x1f200 :
  11023. TG3_NVRAM_SIZE_256KB);
  11024. else
  11025. tp->nvram_size = (protect ? 0x1f200 :
  11026. TG3_NVRAM_SIZE_128KB);
  11027. break;
  11028. case FLASH_5752VENDOR_ST_M45PE10:
  11029. case FLASH_5752VENDOR_ST_M45PE20:
  11030. case FLASH_5752VENDOR_ST_M45PE40:
  11031. tp->nvram_jedecnum = JEDEC_ST;
  11032. tg3_flag_set(tp, NVRAM_BUFFERED);
  11033. tg3_flag_set(tp, FLASH);
  11034. tp->nvram_pagesize = 256;
  11035. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11036. tp->nvram_size = (protect ?
  11037. TG3_NVRAM_SIZE_64KB :
  11038. TG3_NVRAM_SIZE_128KB);
  11039. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11040. tp->nvram_size = (protect ?
  11041. TG3_NVRAM_SIZE_64KB :
  11042. TG3_NVRAM_SIZE_256KB);
  11043. else
  11044. tp->nvram_size = (protect ?
  11045. TG3_NVRAM_SIZE_128KB :
  11046. TG3_NVRAM_SIZE_512KB);
  11047. break;
  11048. }
  11049. }
  11050. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11051. {
  11052. u32 nvcfg1;
  11053. nvcfg1 = tr32(NVRAM_CFG1);
  11054. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11055. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11056. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11057. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11058. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11059. tp->nvram_jedecnum = JEDEC_ATMEL;
  11060. tg3_flag_set(tp, NVRAM_BUFFERED);
  11061. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11062. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11063. tw32(NVRAM_CFG1, nvcfg1);
  11064. break;
  11065. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11066. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11067. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11068. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11069. tp->nvram_jedecnum = JEDEC_ATMEL;
  11070. tg3_flag_set(tp, NVRAM_BUFFERED);
  11071. tg3_flag_set(tp, FLASH);
  11072. tp->nvram_pagesize = 264;
  11073. break;
  11074. case FLASH_5752VENDOR_ST_M45PE10:
  11075. case FLASH_5752VENDOR_ST_M45PE20:
  11076. case FLASH_5752VENDOR_ST_M45PE40:
  11077. tp->nvram_jedecnum = JEDEC_ST;
  11078. tg3_flag_set(tp, NVRAM_BUFFERED);
  11079. tg3_flag_set(tp, FLASH);
  11080. tp->nvram_pagesize = 256;
  11081. break;
  11082. }
  11083. }
  11084. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11085. {
  11086. u32 nvcfg1, protect = 0;
  11087. nvcfg1 = tr32(NVRAM_CFG1);
  11088. /* NVRAM protection for TPM */
  11089. if (nvcfg1 & (1 << 27)) {
  11090. tg3_flag_set(tp, PROTECTED_NVRAM);
  11091. protect = 1;
  11092. }
  11093. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11094. switch (nvcfg1) {
  11095. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11096. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11097. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11098. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11099. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11100. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11101. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11102. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11103. tp->nvram_jedecnum = JEDEC_ATMEL;
  11104. tg3_flag_set(tp, NVRAM_BUFFERED);
  11105. tg3_flag_set(tp, FLASH);
  11106. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11107. tp->nvram_pagesize = 256;
  11108. break;
  11109. case FLASH_5761VENDOR_ST_A_M45PE20:
  11110. case FLASH_5761VENDOR_ST_A_M45PE40:
  11111. case FLASH_5761VENDOR_ST_A_M45PE80:
  11112. case FLASH_5761VENDOR_ST_A_M45PE16:
  11113. case FLASH_5761VENDOR_ST_M_M45PE20:
  11114. case FLASH_5761VENDOR_ST_M_M45PE40:
  11115. case FLASH_5761VENDOR_ST_M_M45PE80:
  11116. case FLASH_5761VENDOR_ST_M_M45PE16:
  11117. tp->nvram_jedecnum = JEDEC_ST;
  11118. tg3_flag_set(tp, NVRAM_BUFFERED);
  11119. tg3_flag_set(tp, FLASH);
  11120. tp->nvram_pagesize = 256;
  11121. break;
  11122. }
  11123. if (protect) {
  11124. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11125. } else {
  11126. switch (nvcfg1) {
  11127. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11128. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11129. case FLASH_5761VENDOR_ST_A_M45PE16:
  11130. case FLASH_5761VENDOR_ST_M_M45PE16:
  11131. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11132. break;
  11133. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11134. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11135. case FLASH_5761VENDOR_ST_A_M45PE80:
  11136. case FLASH_5761VENDOR_ST_M_M45PE80:
  11137. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11138. break;
  11139. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11140. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11141. case FLASH_5761VENDOR_ST_A_M45PE40:
  11142. case FLASH_5761VENDOR_ST_M_M45PE40:
  11143. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11144. break;
  11145. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11146. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11147. case FLASH_5761VENDOR_ST_A_M45PE20:
  11148. case FLASH_5761VENDOR_ST_M_M45PE20:
  11149. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11150. break;
  11151. }
  11152. }
  11153. }
  11154. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11155. {
  11156. tp->nvram_jedecnum = JEDEC_ATMEL;
  11157. tg3_flag_set(tp, NVRAM_BUFFERED);
  11158. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11159. }
  11160. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11161. {
  11162. u32 nvcfg1;
  11163. nvcfg1 = tr32(NVRAM_CFG1);
  11164. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11165. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11166. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11167. tp->nvram_jedecnum = JEDEC_ATMEL;
  11168. tg3_flag_set(tp, NVRAM_BUFFERED);
  11169. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11170. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11171. tw32(NVRAM_CFG1, nvcfg1);
  11172. return;
  11173. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11174. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11175. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11176. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11177. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11178. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11179. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11180. tp->nvram_jedecnum = JEDEC_ATMEL;
  11181. tg3_flag_set(tp, NVRAM_BUFFERED);
  11182. tg3_flag_set(tp, FLASH);
  11183. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11184. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11185. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11186. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11187. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11188. break;
  11189. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11190. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11191. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11192. break;
  11193. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11194. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11195. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11196. break;
  11197. }
  11198. break;
  11199. case FLASH_5752VENDOR_ST_M45PE10:
  11200. case FLASH_5752VENDOR_ST_M45PE20:
  11201. case FLASH_5752VENDOR_ST_M45PE40:
  11202. tp->nvram_jedecnum = JEDEC_ST;
  11203. tg3_flag_set(tp, NVRAM_BUFFERED);
  11204. tg3_flag_set(tp, FLASH);
  11205. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11206. case FLASH_5752VENDOR_ST_M45PE10:
  11207. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11208. break;
  11209. case FLASH_5752VENDOR_ST_M45PE20:
  11210. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11211. break;
  11212. case FLASH_5752VENDOR_ST_M45PE40:
  11213. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11214. break;
  11215. }
  11216. break;
  11217. default:
  11218. tg3_flag_set(tp, NO_NVRAM);
  11219. return;
  11220. }
  11221. tg3_nvram_get_pagesize(tp, nvcfg1);
  11222. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11223. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11224. }
  11225. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11226. {
  11227. u32 nvcfg1;
  11228. nvcfg1 = tr32(NVRAM_CFG1);
  11229. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11230. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11231. case FLASH_5717VENDOR_MICRO_EEPROM:
  11232. tp->nvram_jedecnum = JEDEC_ATMEL;
  11233. tg3_flag_set(tp, NVRAM_BUFFERED);
  11234. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11235. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11236. tw32(NVRAM_CFG1, nvcfg1);
  11237. return;
  11238. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11239. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11240. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11241. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11242. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11243. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11244. case FLASH_5717VENDOR_ATMEL_45USPT:
  11245. tp->nvram_jedecnum = JEDEC_ATMEL;
  11246. tg3_flag_set(tp, NVRAM_BUFFERED);
  11247. tg3_flag_set(tp, FLASH);
  11248. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11249. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11250. /* Detect size with tg3_nvram_get_size() */
  11251. break;
  11252. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11253. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11254. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11255. break;
  11256. default:
  11257. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11258. break;
  11259. }
  11260. break;
  11261. case FLASH_5717VENDOR_ST_M_M25PE10:
  11262. case FLASH_5717VENDOR_ST_A_M25PE10:
  11263. case FLASH_5717VENDOR_ST_M_M45PE10:
  11264. case FLASH_5717VENDOR_ST_A_M45PE10:
  11265. case FLASH_5717VENDOR_ST_M_M25PE20:
  11266. case FLASH_5717VENDOR_ST_A_M25PE20:
  11267. case FLASH_5717VENDOR_ST_M_M45PE20:
  11268. case FLASH_5717VENDOR_ST_A_M45PE20:
  11269. case FLASH_5717VENDOR_ST_25USPT:
  11270. case FLASH_5717VENDOR_ST_45USPT:
  11271. tp->nvram_jedecnum = JEDEC_ST;
  11272. tg3_flag_set(tp, NVRAM_BUFFERED);
  11273. tg3_flag_set(tp, FLASH);
  11274. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11275. case FLASH_5717VENDOR_ST_M_M25PE20:
  11276. case FLASH_5717VENDOR_ST_M_M45PE20:
  11277. /* Detect size with tg3_nvram_get_size() */
  11278. break;
  11279. case FLASH_5717VENDOR_ST_A_M25PE20:
  11280. case FLASH_5717VENDOR_ST_A_M45PE20:
  11281. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11282. break;
  11283. default:
  11284. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11285. break;
  11286. }
  11287. break;
  11288. default:
  11289. tg3_flag_set(tp, NO_NVRAM);
  11290. return;
  11291. }
  11292. tg3_nvram_get_pagesize(tp, nvcfg1);
  11293. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11294. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11295. }
  11296. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11297. {
  11298. u32 nvcfg1, nvmpinstrp;
  11299. nvcfg1 = tr32(NVRAM_CFG1);
  11300. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11301. switch (nvmpinstrp) {
  11302. case FLASH_5720_EEPROM_HD:
  11303. case FLASH_5720_EEPROM_LD:
  11304. tp->nvram_jedecnum = JEDEC_ATMEL;
  11305. tg3_flag_set(tp, NVRAM_BUFFERED);
  11306. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11307. tw32(NVRAM_CFG1, nvcfg1);
  11308. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11309. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11310. else
  11311. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11312. return;
  11313. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11314. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11315. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11316. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11317. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11318. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11319. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11320. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11321. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11322. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11323. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11324. case FLASH_5720VENDOR_ATMEL_45USPT:
  11325. tp->nvram_jedecnum = JEDEC_ATMEL;
  11326. tg3_flag_set(tp, NVRAM_BUFFERED);
  11327. tg3_flag_set(tp, FLASH);
  11328. switch (nvmpinstrp) {
  11329. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11330. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11331. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11332. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11333. break;
  11334. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11335. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11336. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11337. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11338. break;
  11339. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11340. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11341. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11342. break;
  11343. default:
  11344. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11345. break;
  11346. }
  11347. break;
  11348. case FLASH_5720VENDOR_M_ST_M25PE10:
  11349. case FLASH_5720VENDOR_M_ST_M45PE10:
  11350. case FLASH_5720VENDOR_A_ST_M25PE10:
  11351. case FLASH_5720VENDOR_A_ST_M45PE10:
  11352. case FLASH_5720VENDOR_M_ST_M25PE20:
  11353. case FLASH_5720VENDOR_M_ST_M45PE20:
  11354. case FLASH_5720VENDOR_A_ST_M25PE20:
  11355. case FLASH_5720VENDOR_A_ST_M45PE20:
  11356. case FLASH_5720VENDOR_M_ST_M25PE40:
  11357. case FLASH_5720VENDOR_M_ST_M45PE40:
  11358. case FLASH_5720VENDOR_A_ST_M25PE40:
  11359. case FLASH_5720VENDOR_A_ST_M45PE40:
  11360. case FLASH_5720VENDOR_M_ST_M25PE80:
  11361. case FLASH_5720VENDOR_M_ST_M45PE80:
  11362. case FLASH_5720VENDOR_A_ST_M25PE80:
  11363. case FLASH_5720VENDOR_A_ST_M45PE80:
  11364. case FLASH_5720VENDOR_ST_25USPT:
  11365. case FLASH_5720VENDOR_ST_45USPT:
  11366. tp->nvram_jedecnum = JEDEC_ST;
  11367. tg3_flag_set(tp, NVRAM_BUFFERED);
  11368. tg3_flag_set(tp, FLASH);
  11369. switch (nvmpinstrp) {
  11370. case FLASH_5720VENDOR_M_ST_M25PE20:
  11371. case FLASH_5720VENDOR_M_ST_M45PE20:
  11372. case FLASH_5720VENDOR_A_ST_M25PE20:
  11373. case FLASH_5720VENDOR_A_ST_M45PE20:
  11374. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11375. break;
  11376. case FLASH_5720VENDOR_M_ST_M25PE40:
  11377. case FLASH_5720VENDOR_M_ST_M45PE40:
  11378. case FLASH_5720VENDOR_A_ST_M25PE40:
  11379. case FLASH_5720VENDOR_A_ST_M45PE40:
  11380. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11381. break;
  11382. case FLASH_5720VENDOR_M_ST_M25PE80:
  11383. case FLASH_5720VENDOR_M_ST_M45PE80:
  11384. case FLASH_5720VENDOR_A_ST_M25PE80:
  11385. case FLASH_5720VENDOR_A_ST_M45PE80:
  11386. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11387. break;
  11388. default:
  11389. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11390. break;
  11391. }
  11392. break;
  11393. default:
  11394. tg3_flag_set(tp, NO_NVRAM);
  11395. return;
  11396. }
  11397. tg3_nvram_get_pagesize(tp, nvcfg1);
  11398. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11399. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11400. }
  11401. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11402. static void tg3_nvram_init(struct tg3 *tp)
  11403. {
  11404. tw32_f(GRC_EEPROM_ADDR,
  11405. (EEPROM_ADDR_FSM_RESET |
  11406. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11407. EEPROM_ADDR_CLKPERD_SHIFT)));
  11408. msleep(1);
  11409. /* Enable seeprom accesses. */
  11410. tw32_f(GRC_LOCAL_CTRL,
  11411. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11412. udelay(100);
  11413. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11414. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11415. tg3_flag_set(tp, NVRAM);
  11416. if (tg3_nvram_lock(tp)) {
  11417. netdev_warn(tp->dev,
  11418. "Cannot get nvram lock, %s failed\n",
  11419. __func__);
  11420. return;
  11421. }
  11422. tg3_enable_nvram_access(tp);
  11423. tp->nvram_size = 0;
  11424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11425. tg3_get_5752_nvram_info(tp);
  11426. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11427. tg3_get_5755_nvram_info(tp);
  11428. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11430. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11431. tg3_get_5787_nvram_info(tp);
  11432. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11433. tg3_get_5761_nvram_info(tp);
  11434. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11435. tg3_get_5906_nvram_info(tp);
  11436. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11437. tg3_flag(tp, 57765_CLASS))
  11438. tg3_get_57780_nvram_info(tp);
  11439. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11441. tg3_get_5717_nvram_info(tp);
  11442. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11443. tg3_get_5720_nvram_info(tp);
  11444. else
  11445. tg3_get_nvram_info(tp);
  11446. if (tp->nvram_size == 0)
  11447. tg3_get_nvram_size(tp);
  11448. tg3_disable_nvram_access(tp);
  11449. tg3_nvram_unlock(tp);
  11450. } else {
  11451. tg3_flag_clear(tp, NVRAM);
  11452. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11453. tg3_get_eeprom_size(tp);
  11454. }
  11455. }
  11456. struct subsys_tbl_ent {
  11457. u16 subsys_vendor, subsys_devid;
  11458. u32 phy_id;
  11459. };
  11460. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11461. /* Broadcom boards. */
  11462. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11463. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11464. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11465. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11466. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11467. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11468. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11469. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11470. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11471. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11472. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11473. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11474. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11475. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11476. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11477. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11478. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11479. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11480. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11481. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11482. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11483. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11484. /* 3com boards. */
  11485. { TG3PCI_SUBVENDOR_ID_3COM,
  11486. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11487. { TG3PCI_SUBVENDOR_ID_3COM,
  11488. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11489. { TG3PCI_SUBVENDOR_ID_3COM,
  11490. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11491. { TG3PCI_SUBVENDOR_ID_3COM,
  11492. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11493. { TG3PCI_SUBVENDOR_ID_3COM,
  11494. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11495. /* DELL boards. */
  11496. { TG3PCI_SUBVENDOR_ID_DELL,
  11497. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11498. { TG3PCI_SUBVENDOR_ID_DELL,
  11499. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11500. { TG3PCI_SUBVENDOR_ID_DELL,
  11501. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11502. { TG3PCI_SUBVENDOR_ID_DELL,
  11503. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11504. /* Compaq boards. */
  11505. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11506. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11507. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11508. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11509. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11510. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11511. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11512. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11513. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11514. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11515. /* IBM boards. */
  11516. { TG3PCI_SUBVENDOR_ID_IBM,
  11517. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11518. };
  11519. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11520. {
  11521. int i;
  11522. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11523. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11524. tp->pdev->subsystem_vendor) &&
  11525. (subsys_id_to_phy_id[i].subsys_devid ==
  11526. tp->pdev->subsystem_device))
  11527. return &subsys_id_to_phy_id[i];
  11528. }
  11529. return NULL;
  11530. }
  11531. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11532. {
  11533. u32 val;
  11534. tp->phy_id = TG3_PHY_ID_INVALID;
  11535. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11536. /* Assume an onboard device and WOL capable by default. */
  11537. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11538. tg3_flag_set(tp, WOL_CAP);
  11539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11540. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11541. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11542. tg3_flag_set(tp, IS_NIC);
  11543. }
  11544. val = tr32(VCPU_CFGSHDW);
  11545. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11546. tg3_flag_set(tp, ASPM_WORKAROUND);
  11547. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11548. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11549. tg3_flag_set(tp, WOL_ENABLE);
  11550. device_set_wakeup_enable(&tp->pdev->dev, true);
  11551. }
  11552. goto done;
  11553. }
  11554. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11555. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11556. u32 nic_cfg, led_cfg;
  11557. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11558. int eeprom_phy_serdes = 0;
  11559. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11560. tp->nic_sram_data_cfg = nic_cfg;
  11561. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11562. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11563. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11564. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11565. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11566. (ver > 0) && (ver < 0x100))
  11567. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11569. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11570. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11571. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11572. eeprom_phy_serdes = 1;
  11573. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11574. if (nic_phy_id != 0) {
  11575. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11576. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11577. eeprom_phy_id = (id1 >> 16) << 10;
  11578. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11579. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11580. } else
  11581. eeprom_phy_id = 0;
  11582. tp->phy_id = eeprom_phy_id;
  11583. if (eeprom_phy_serdes) {
  11584. if (!tg3_flag(tp, 5705_PLUS))
  11585. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11586. else
  11587. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11588. }
  11589. if (tg3_flag(tp, 5750_PLUS))
  11590. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11591. SHASTA_EXT_LED_MODE_MASK);
  11592. else
  11593. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11594. switch (led_cfg) {
  11595. default:
  11596. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11597. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11598. break;
  11599. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11600. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11601. break;
  11602. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11603. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11604. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11605. * read on some older 5700/5701 bootcode.
  11606. */
  11607. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11608. ASIC_REV_5700 ||
  11609. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11610. ASIC_REV_5701)
  11611. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11612. break;
  11613. case SHASTA_EXT_LED_SHARED:
  11614. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11615. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11616. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11617. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11618. LED_CTRL_MODE_PHY_2);
  11619. break;
  11620. case SHASTA_EXT_LED_MAC:
  11621. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11622. break;
  11623. case SHASTA_EXT_LED_COMBO:
  11624. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11625. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11626. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11627. LED_CTRL_MODE_PHY_2);
  11628. break;
  11629. }
  11630. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11632. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11633. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11634. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11635. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11636. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11637. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11638. if ((tp->pdev->subsystem_vendor ==
  11639. PCI_VENDOR_ID_ARIMA) &&
  11640. (tp->pdev->subsystem_device == 0x205a ||
  11641. tp->pdev->subsystem_device == 0x2063))
  11642. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11643. } else {
  11644. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11645. tg3_flag_set(tp, IS_NIC);
  11646. }
  11647. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11648. tg3_flag_set(tp, ENABLE_ASF);
  11649. if (tg3_flag(tp, 5750_PLUS))
  11650. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11651. }
  11652. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11653. tg3_flag(tp, 5750_PLUS))
  11654. tg3_flag_set(tp, ENABLE_APE);
  11655. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11656. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11657. tg3_flag_clear(tp, WOL_CAP);
  11658. if (tg3_flag(tp, WOL_CAP) &&
  11659. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11660. tg3_flag_set(tp, WOL_ENABLE);
  11661. device_set_wakeup_enable(&tp->pdev->dev, true);
  11662. }
  11663. if (cfg2 & (1 << 17))
  11664. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11665. /* serdes signal pre-emphasis in register 0x590 set by */
  11666. /* bootcode if bit 18 is set */
  11667. if (cfg2 & (1 << 18))
  11668. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11669. if ((tg3_flag(tp, 57765_PLUS) ||
  11670. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11671. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11672. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11673. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11674. if (tg3_flag(tp, PCI_EXPRESS) &&
  11675. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11676. !tg3_flag(tp, 57765_PLUS)) {
  11677. u32 cfg3;
  11678. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11679. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11680. tg3_flag_set(tp, ASPM_WORKAROUND);
  11681. }
  11682. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11683. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11684. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11685. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11686. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11687. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11688. }
  11689. done:
  11690. if (tg3_flag(tp, WOL_CAP))
  11691. device_set_wakeup_enable(&tp->pdev->dev,
  11692. tg3_flag(tp, WOL_ENABLE));
  11693. else
  11694. device_set_wakeup_capable(&tp->pdev->dev, false);
  11695. }
  11696. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11697. {
  11698. int i;
  11699. u32 val;
  11700. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11701. tw32(OTP_CTRL, cmd);
  11702. /* Wait for up to 1 ms for command to execute. */
  11703. for (i = 0; i < 100; i++) {
  11704. val = tr32(OTP_STATUS);
  11705. if (val & OTP_STATUS_CMD_DONE)
  11706. break;
  11707. udelay(10);
  11708. }
  11709. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11710. }
  11711. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11712. * configuration is a 32-bit value that straddles the alignment boundary.
  11713. * We do two 32-bit reads and then shift and merge the results.
  11714. */
  11715. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11716. {
  11717. u32 bhalf_otp, thalf_otp;
  11718. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11719. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11720. return 0;
  11721. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11722. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11723. return 0;
  11724. thalf_otp = tr32(OTP_READ_DATA);
  11725. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11726. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11727. return 0;
  11728. bhalf_otp = tr32(OTP_READ_DATA);
  11729. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11730. }
  11731. static void tg3_phy_init_link_config(struct tg3 *tp)
  11732. {
  11733. u32 adv = ADVERTISED_Autoneg;
  11734. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11735. adv |= ADVERTISED_1000baseT_Half |
  11736. ADVERTISED_1000baseT_Full;
  11737. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11738. adv |= ADVERTISED_100baseT_Half |
  11739. ADVERTISED_100baseT_Full |
  11740. ADVERTISED_10baseT_Half |
  11741. ADVERTISED_10baseT_Full |
  11742. ADVERTISED_TP;
  11743. else
  11744. adv |= ADVERTISED_FIBRE;
  11745. tp->link_config.advertising = adv;
  11746. tp->link_config.speed = SPEED_UNKNOWN;
  11747. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11748. tp->link_config.autoneg = AUTONEG_ENABLE;
  11749. tp->link_config.active_speed = SPEED_UNKNOWN;
  11750. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11751. tp->old_link = -1;
  11752. }
  11753. static int tg3_phy_probe(struct tg3 *tp)
  11754. {
  11755. u32 hw_phy_id_1, hw_phy_id_2;
  11756. u32 hw_phy_id, hw_phy_id_masked;
  11757. int err;
  11758. /* flow control autonegotiation is default behavior */
  11759. tg3_flag_set(tp, PAUSE_AUTONEG);
  11760. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11761. if (tg3_flag(tp, ENABLE_APE)) {
  11762. switch (tp->pci_fn) {
  11763. case 0:
  11764. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11765. break;
  11766. case 1:
  11767. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11768. break;
  11769. case 2:
  11770. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11771. break;
  11772. case 3:
  11773. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11774. break;
  11775. }
  11776. }
  11777. if (tg3_flag(tp, USE_PHYLIB))
  11778. return tg3_phy_init(tp);
  11779. /* Reading the PHY ID register can conflict with ASF
  11780. * firmware access to the PHY hardware.
  11781. */
  11782. err = 0;
  11783. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11784. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11785. } else {
  11786. /* Now read the physical PHY_ID from the chip and verify
  11787. * that it is sane. If it doesn't look good, we fall back
  11788. * to either the hard-coded table based PHY_ID and failing
  11789. * that the value found in the eeprom area.
  11790. */
  11791. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11792. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11793. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11794. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11795. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11796. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11797. }
  11798. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11799. tp->phy_id = hw_phy_id;
  11800. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11801. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11802. else
  11803. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11804. } else {
  11805. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11806. /* Do nothing, phy ID already set up in
  11807. * tg3_get_eeprom_hw_cfg().
  11808. */
  11809. } else {
  11810. struct subsys_tbl_ent *p;
  11811. /* No eeprom signature? Try the hardcoded
  11812. * subsys device table.
  11813. */
  11814. p = tg3_lookup_by_subsys(tp);
  11815. if (!p)
  11816. return -ENODEV;
  11817. tp->phy_id = p->phy_id;
  11818. if (!tp->phy_id ||
  11819. tp->phy_id == TG3_PHY_ID_BCM8002)
  11820. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11821. }
  11822. }
  11823. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11824. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11826. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11827. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11828. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11829. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11830. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11831. tg3_phy_init_link_config(tp);
  11832. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11833. !tg3_flag(tp, ENABLE_APE) &&
  11834. !tg3_flag(tp, ENABLE_ASF)) {
  11835. u32 bmsr, dummy;
  11836. tg3_readphy(tp, MII_BMSR, &bmsr);
  11837. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11838. (bmsr & BMSR_LSTATUS))
  11839. goto skip_phy_reset;
  11840. err = tg3_phy_reset(tp);
  11841. if (err)
  11842. return err;
  11843. tg3_phy_set_wirespeed(tp);
  11844. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11845. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11846. tp->link_config.flowctrl);
  11847. tg3_writephy(tp, MII_BMCR,
  11848. BMCR_ANENABLE | BMCR_ANRESTART);
  11849. }
  11850. }
  11851. skip_phy_reset:
  11852. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11853. err = tg3_init_5401phy_dsp(tp);
  11854. if (err)
  11855. return err;
  11856. err = tg3_init_5401phy_dsp(tp);
  11857. }
  11858. return err;
  11859. }
  11860. static void tg3_read_vpd(struct tg3 *tp)
  11861. {
  11862. u8 *vpd_data;
  11863. unsigned int block_end, rosize, len;
  11864. u32 vpdlen;
  11865. int j, i = 0;
  11866. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11867. if (!vpd_data)
  11868. goto out_no_vpd;
  11869. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11870. if (i < 0)
  11871. goto out_not_found;
  11872. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11873. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11874. i += PCI_VPD_LRDT_TAG_SIZE;
  11875. if (block_end > vpdlen)
  11876. goto out_not_found;
  11877. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11878. PCI_VPD_RO_KEYWORD_MFR_ID);
  11879. if (j > 0) {
  11880. len = pci_vpd_info_field_size(&vpd_data[j]);
  11881. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11882. if (j + len > block_end || len != 4 ||
  11883. memcmp(&vpd_data[j], "1028", 4))
  11884. goto partno;
  11885. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11886. PCI_VPD_RO_KEYWORD_VENDOR0);
  11887. if (j < 0)
  11888. goto partno;
  11889. len = pci_vpd_info_field_size(&vpd_data[j]);
  11890. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11891. if (j + len > block_end)
  11892. goto partno;
  11893. memcpy(tp->fw_ver, &vpd_data[j], len);
  11894. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11895. }
  11896. partno:
  11897. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11898. PCI_VPD_RO_KEYWORD_PARTNO);
  11899. if (i < 0)
  11900. goto out_not_found;
  11901. len = pci_vpd_info_field_size(&vpd_data[i]);
  11902. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11903. if (len > TG3_BPN_SIZE ||
  11904. (len + i) > vpdlen)
  11905. goto out_not_found;
  11906. memcpy(tp->board_part_number, &vpd_data[i], len);
  11907. out_not_found:
  11908. kfree(vpd_data);
  11909. if (tp->board_part_number[0])
  11910. return;
  11911. out_no_vpd:
  11912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11913. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11914. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  11915. strcpy(tp->board_part_number, "BCM5717");
  11916. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11917. strcpy(tp->board_part_number, "BCM5718");
  11918. else
  11919. goto nomatch;
  11920. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11921. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11922. strcpy(tp->board_part_number, "BCM57780");
  11923. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11924. strcpy(tp->board_part_number, "BCM57760");
  11925. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11926. strcpy(tp->board_part_number, "BCM57790");
  11927. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11928. strcpy(tp->board_part_number, "BCM57788");
  11929. else
  11930. goto nomatch;
  11931. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11932. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11933. strcpy(tp->board_part_number, "BCM57761");
  11934. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11935. strcpy(tp->board_part_number, "BCM57765");
  11936. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11937. strcpy(tp->board_part_number, "BCM57781");
  11938. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11939. strcpy(tp->board_part_number, "BCM57785");
  11940. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11941. strcpy(tp->board_part_number, "BCM57791");
  11942. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11943. strcpy(tp->board_part_number, "BCM57795");
  11944. else
  11945. goto nomatch;
  11946. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11947. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11948. strcpy(tp->board_part_number, "BCM57762");
  11949. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11950. strcpy(tp->board_part_number, "BCM57766");
  11951. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11952. strcpy(tp->board_part_number, "BCM57782");
  11953. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11954. strcpy(tp->board_part_number, "BCM57786");
  11955. else
  11956. goto nomatch;
  11957. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11958. strcpy(tp->board_part_number, "BCM95906");
  11959. } else {
  11960. nomatch:
  11961. strcpy(tp->board_part_number, "none");
  11962. }
  11963. }
  11964. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11965. {
  11966. u32 val;
  11967. if (tg3_nvram_read(tp, offset, &val) ||
  11968. (val & 0xfc000000) != 0x0c000000 ||
  11969. tg3_nvram_read(tp, offset + 4, &val) ||
  11970. val != 0)
  11971. return 0;
  11972. return 1;
  11973. }
  11974. static void tg3_read_bc_ver(struct tg3 *tp)
  11975. {
  11976. u32 val, offset, start, ver_offset;
  11977. int i, dst_off;
  11978. bool newver = false;
  11979. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11980. tg3_nvram_read(tp, 0x4, &start))
  11981. return;
  11982. offset = tg3_nvram_logical_addr(tp, offset);
  11983. if (tg3_nvram_read(tp, offset, &val))
  11984. return;
  11985. if ((val & 0xfc000000) == 0x0c000000) {
  11986. if (tg3_nvram_read(tp, offset + 4, &val))
  11987. return;
  11988. if (val == 0)
  11989. newver = true;
  11990. }
  11991. dst_off = strlen(tp->fw_ver);
  11992. if (newver) {
  11993. if (TG3_VER_SIZE - dst_off < 16 ||
  11994. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11995. return;
  11996. offset = offset + ver_offset - start;
  11997. for (i = 0; i < 16; i += 4) {
  11998. __be32 v;
  11999. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12000. return;
  12001. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12002. }
  12003. } else {
  12004. u32 major, minor;
  12005. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12006. return;
  12007. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12008. TG3_NVM_BCVER_MAJSFT;
  12009. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12010. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12011. "v%d.%02d", major, minor);
  12012. }
  12013. }
  12014. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12015. {
  12016. u32 val, major, minor;
  12017. /* Use native endian representation */
  12018. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12019. return;
  12020. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12021. TG3_NVM_HWSB_CFG1_MAJSFT;
  12022. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12023. TG3_NVM_HWSB_CFG1_MINSFT;
  12024. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12025. }
  12026. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12027. {
  12028. u32 offset, major, minor, build;
  12029. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12030. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12031. return;
  12032. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12033. case TG3_EEPROM_SB_REVISION_0:
  12034. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12035. break;
  12036. case TG3_EEPROM_SB_REVISION_2:
  12037. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12038. break;
  12039. case TG3_EEPROM_SB_REVISION_3:
  12040. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12041. break;
  12042. case TG3_EEPROM_SB_REVISION_4:
  12043. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12044. break;
  12045. case TG3_EEPROM_SB_REVISION_5:
  12046. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12047. break;
  12048. case TG3_EEPROM_SB_REVISION_6:
  12049. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12050. break;
  12051. default:
  12052. return;
  12053. }
  12054. if (tg3_nvram_read(tp, offset, &val))
  12055. return;
  12056. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12057. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12058. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12059. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12060. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12061. if (minor > 99 || build > 26)
  12062. return;
  12063. offset = strlen(tp->fw_ver);
  12064. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12065. " v%d.%02d", major, minor);
  12066. if (build > 0) {
  12067. offset = strlen(tp->fw_ver);
  12068. if (offset < TG3_VER_SIZE - 1)
  12069. tp->fw_ver[offset] = 'a' + build - 1;
  12070. }
  12071. }
  12072. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12073. {
  12074. u32 val, offset, start;
  12075. int i, vlen;
  12076. for (offset = TG3_NVM_DIR_START;
  12077. offset < TG3_NVM_DIR_END;
  12078. offset += TG3_NVM_DIRENT_SIZE) {
  12079. if (tg3_nvram_read(tp, offset, &val))
  12080. return;
  12081. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12082. break;
  12083. }
  12084. if (offset == TG3_NVM_DIR_END)
  12085. return;
  12086. if (!tg3_flag(tp, 5705_PLUS))
  12087. start = 0x08000000;
  12088. else if (tg3_nvram_read(tp, offset - 4, &start))
  12089. return;
  12090. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12091. !tg3_fw_img_is_valid(tp, offset) ||
  12092. tg3_nvram_read(tp, offset + 8, &val))
  12093. return;
  12094. offset += val - start;
  12095. vlen = strlen(tp->fw_ver);
  12096. tp->fw_ver[vlen++] = ',';
  12097. tp->fw_ver[vlen++] = ' ';
  12098. for (i = 0; i < 4; i++) {
  12099. __be32 v;
  12100. if (tg3_nvram_read_be32(tp, offset, &v))
  12101. return;
  12102. offset += sizeof(v);
  12103. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12104. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12105. break;
  12106. }
  12107. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12108. vlen += sizeof(v);
  12109. }
  12110. }
  12111. static void tg3_probe_ncsi(struct tg3 *tp)
  12112. {
  12113. u32 apedata;
  12114. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12115. if (apedata != APE_SEG_SIG_MAGIC)
  12116. return;
  12117. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12118. if (!(apedata & APE_FW_STATUS_READY))
  12119. return;
  12120. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12121. tg3_flag_set(tp, APE_HAS_NCSI);
  12122. }
  12123. static void tg3_read_dash_ver(struct tg3 *tp)
  12124. {
  12125. int vlen;
  12126. u32 apedata;
  12127. char *fwtype;
  12128. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12129. if (tg3_flag(tp, APE_HAS_NCSI))
  12130. fwtype = "NCSI";
  12131. else
  12132. fwtype = "DASH";
  12133. vlen = strlen(tp->fw_ver);
  12134. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12135. fwtype,
  12136. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12137. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12138. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12139. (apedata & APE_FW_VERSION_BLDMSK));
  12140. }
  12141. static void tg3_read_fw_ver(struct tg3 *tp)
  12142. {
  12143. u32 val;
  12144. bool vpd_vers = false;
  12145. if (tp->fw_ver[0] != 0)
  12146. vpd_vers = true;
  12147. if (tg3_flag(tp, NO_NVRAM)) {
  12148. strcat(tp->fw_ver, "sb");
  12149. return;
  12150. }
  12151. if (tg3_nvram_read(tp, 0, &val))
  12152. return;
  12153. if (val == TG3_EEPROM_MAGIC)
  12154. tg3_read_bc_ver(tp);
  12155. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12156. tg3_read_sb_ver(tp, val);
  12157. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12158. tg3_read_hwsb_ver(tp);
  12159. if (tg3_flag(tp, ENABLE_ASF)) {
  12160. if (tg3_flag(tp, ENABLE_APE)) {
  12161. tg3_probe_ncsi(tp);
  12162. if (!vpd_vers)
  12163. tg3_read_dash_ver(tp);
  12164. } else if (!vpd_vers) {
  12165. tg3_read_mgmtfw_ver(tp);
  12166. }
  12167. }
  12168. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12169. }
  12170. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12171. {
  12172. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12173. return TG3_RX_RET_MAX_SIZE_5717;
  12174. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12175. return TG3_RX_RET_MAX_SIZE_5700;
  12176. else
  12177. return TG3_RX_RET_MAX_SIZE_5705;
  12178. }
  12179. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12180. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12181. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12182. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12183. { },
  12184. };
  12185. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12186. {
  12187. struct pci_dev *peer;
  12188. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12189. for (func = 0; func < 8; func++) {
  12190. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12191. if (peer && peer != tp->pdev)
  12192. break;
  12193. pci_dev_put(peer);
  12194. }
  12195. /* 5704 can be configured in single-port mode, set peer to
  12196. * tp->pdev in that case.
  12197. */
  12198. if (!peer) {
  12199. peer = tp->pdev;
  12200. return peer;
  12201. }
  12202. /*
  12203. * We don't need to keep the refcount elevated; there's no way
  12204. * to remove one half of this device without removing the other
  12205. */
  12206. pci_dev_put(peer);
  12207. return peer;
  12208. }
  12209. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12210. {
  12211. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  12213. u32 reg;
  12214. /* All devices that use the alternate
  12215. * ASIC REV location have a CPMU.
  12216. */
  12217. tg3_flag_set(tp, CPMU_PRESENT);
  12218. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12219. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12220. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12221. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12222. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  12223. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12224. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12225. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12226. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12227. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12228. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12229. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12230. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12231. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12232. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12233. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12234. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12235. else
  12236. reg = TG3PCI_PRODID_ASICREV;
  12237. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12238. }
  12239. /* Wrong chip ID in 5752 A0. This code can be removed later
  12240. * as A0 is not in production.
  12241. */
  12242. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  12243. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12244. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  12245. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12246. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12248. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12249. tg3_flag_set(tp, 5717_PLUS);
  12250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  12251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  12252. tg3_flag_set(tp, 57765_CLASS);
  12253. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  12254. tg3_flag_set(tp, 57765_PLUS);
  12255. /* Intentionally exclude ASIC_REV_5906 */
  12256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12257. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12259. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12261. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12262. tg3_flag(tp, 57765_PLUS))
  12263. tg3_flag_set(tp, 5755_PLUS);
  12264. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  12265. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12266. tg3_flag_set(tp, 5780_CLASS);
  12267. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12268. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  12270. tg3_flag(tp, 5755_PLUS) ||
  12271. tg3_flag(tp, 5780_CLASS))
  12272. tg3_flag_set(tp, 5750_PLUS);
  12273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12274. tg3_flag(tp, 5750_PLUS))
  12275. tg3_flag_set(tp, 5705_PLUS);
  12276. }
  12277. static bool tg3_10_100_only_device(struct tg3 *tp,
  12278. const struct pci_device_id *ent)
  12279. {
  12280. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12281. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12282. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12283. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12284. return true;
  12285. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  12287. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12288. return true;
  12289. } else {
  12290. return true;
  12291. }
  12292. }
  12293. return false;
  12294. }
  12295. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12296. {
  12297. u32 misc_ctrl_reg;
  12298. u32 pci_state_reg, grc_misc_cfg;
  12299. u32 val;
  12300. u16 pci_cmd;
  12301. int err;
  12302. /* Force memory write invalidate off. If we leave it on,
  12303. * then on 5700_BX chips we have to enable a workaround.
  12304. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12305. * to match the cacheline size. The Broadcom driver have this
  12306. * workaround but turns MWI off all the times so never uses
  12307. * it. This seems to suggest that the workaround is insufficient.
  12308. */
  12309. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12310. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12311. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12312. /* Important! -- Make sure register accesses are byteswapped
  12313. * correctly. Also, for those chips that require it, make
  12314. * sure that indirect register accesses are enabled before
  12315. * the first operation.
  12316. */
  12317. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12318. &misc_ctrl_reg);
  12319. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12320. MISC_HOST_CTRL_CHIPREV);
  12321. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12322. tp->misc_host_ctrl);
  12323. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12324. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12325. * we need to disable memory and use config. cycles
  12326. * only to access all registers. The 5702/03 chips
  12327. * can mistakenly decode the special cycles from the
  12328. * ICH chipsets as memory write cycles, causing corruption
  12329. * of register and memory space. Only certain ICH bridges
  12330. * will drive special cycles with non-zero data during the
  12331. * address phase which can fall within the 5703's address
  12332. * range. This is not an ICH bug as the PCI spec allows
  12333. * non-zero address during special cycles. However, only
  12334. * these ICH bridges are known to drive non-zero addresses
  12335. * during special cycles.
  12336. *
  12337. * Since special cycles do not cross PCI bridges, we only
  12338. * enable this workaround if the 5703 is on the secondary
  12339. * bus of these ICH bridges.
  12340. */
  12341. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12342. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12343. static struct tg3_dev_id {
  12344. u32 vendor;
  12345. u32 device;
  12346. u32 rev;
  12347. } ich_chipsets[] = {
  12348. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12349. PCI_ANY_ID },
  12350. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12351. PCI_ANY_ID },
  12352. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12353. 0xa },
  12354. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12355. PCI_ANY_ID },
  12356. { },
  12357. };
  12358. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12359. struct pci_dev *bridge = NULL;
  12360. while (pci_id->vendor != 0) {
  12361. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12362. bridge);
  12363. if (!bridge) {
  12364. pci_id++;
  12365. continue;
  12366. }
  12367. if (pci_id->rev != PCI_ANY_ID) {
  12368. if (bridge->revision > pci_id->rev)
  12369. continue;
  12370. }
  12371. if (bridge->subordinate &&
  12372. (bridge->subordinate->number ==
  12373. tp->pdev->bus->number)) {
  12374. tg3_flag_set(tp, ICH_WORKAROUND);
  12375. pci_dev_put(bridge);
  12376. break;
  12377. }
  12378. }
  12379. }
  12380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12381. static struct tg3_dev_id {
  12382. u32 vendor;
  12383. u32 device;
  12384. } bridge_chipsets[] = {
  12385. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12386. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12387. { },
  12388. };
  12389. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12390. struct pci_dev *bridge = NULL;
  12391. while (pci_id->vendor != 0) {
  12392. bridge = pci_get_device(pci_id->vendor,
  12393. pci_id->device,
  12394. bridge);
  12395. if (!bridge) {
  12396. pci_id++;
  12397. continue;
  12398. }
  12399. if (bridge->subordinate &&
  12400. (bridge->subordinate->number <=
  12401. tp->pdev->bus->number) &&
  12402. (bridge->subordinate->busn_res.end >=
  12403. tp->pdev->bus->number)) {
  12404. tg3_flag_set(tp, 5701_DMA_BUG);
  12405. pci_dev_put(bridge);
  12406. break;
  12407. }
  12408. }
  12409. }
  12410. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12411. * DMA addresses > 40-bit. This bridge may have other additional
  12412. * 57xx devices behind it in some 4-port NIC designs for example.
  12413. * Any tg3 device found behind the bridge will also need the 40-bit
  12414. * DMA workaround.
  12415. */
  12416. if (tg3_flag(tp, 5780_CLASS)) {
  12417. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12418. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12419. } else {
  12420. struct pci_dev *bridge = NULL;
  12421. do {
  12422. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12423. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12424. bridge);
  12425. if (bridge && bridge->subordinate &&
  12426. (bridge->subordinate->number <=
  12427. tp->pdev->bus->number) &&
  12428. (bridge->subordinate->busn_res.end >=
  12429. tp->pdev->bus->number)) {
  12430. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12431. pci_dev_put(bridge);
  12432. break;
  12433. }
  12434. } while (bridge);
  12435. }
  12436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12438. tp->pdev_peer = tg3_find_peer(tp);
  12439. /* Determine TSO capabilities */
  12440. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12441. ; /* Do nothing. HW bug. */
  12442. else if (tg3_flag(tp, 57765_PLUS))
  12443. tg3_flag_set(tp, HW_TSO_3);
  12444. else if (tg3_flag(tp, 5755_PLUS) ||
  12445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12446. tg3_flag_set(tp, HW_TSO_2);
  12447. else if (tg3_flag(tp, 5750_PLUS)) {
  12448. tg3_flag_set(tp, HW_TSO_1);
  12449. tg3_flag_set(tp, TSO_BUG);
  12450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12451. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12452. tg3_flag_clear(tp, TSO_BUG);
  12453. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12454. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12455. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12456. tg3_flag_set(tp, TSO_BUG);
  12457. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12458. tp->fw_needed = FIRMWARE_TG3TSO5;
  12459. else
  12460. tp->fw_needed = FIRMWARE_TG3TSO;
  12461. }
  12462. /* Selectively allow TSO based on operating conditions */
  12463. if (tg3_flag(tp, HW_TSO_1) ||
  12464. tg3_flag(tp, HW_TSO_2) ||
  12465. tg3_flag(tp, HW_TSO_3) ||
  12466. tp->fw_needed) {
  12467. /* For firmware TSO, assume ASF is disabled.
  12468. * We'll disable TSO later if we discover ASF
  12469. * is enabled in tg3_get_eeprom_hw_cfg().
  12470. */
  12471. tg3_flag_set(tp, TSO_CAPABLE);
  12472. } else {
  12473. tg3_flag_clear(tp, TSO_CAPABLE);
  12474. tg3_flag_clear(tp, TSO_BUG);
  12475. tp->fw_needed = NULL;
  12476. }
  12477. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12478. tp->fw_needed = FIRMWARE_TG3;
  12479. tp->irq_max = 1;
  12480. if (tg3_flag(tp, 5750_PLUS)) {
  12481. tg3_flag_set(tp, SUPPORT_MSI);
  12482. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12483. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12484. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12485. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12486. tp->pdev_peer == tp->pdev))
  12487. tg3_flag_clear(tp, SUPPORT_MSI);
  12488. if (tg3_flag(tp, 5755_PLUS) ||
  12489. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12490. tg3_flag_set(tp, 1SHOT_MSI);
  12491. }
  12492. if (tg3_flag(tp, 57765_PLUS)) {
  12493. tg3_flag_set(tp, SUPPORT_MSIX);
  12494. tp->irq_max = TG3_IRQ_MAX_VECS;
  12495. }
  12496. }
  12497. tp->txq_max = 1;
  12498. tp->rxq_max = 1;
  12499. if (tp->irq_max > 1) {
  12500. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12501. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12504. tp->txq_max = tp->irq_max - 1;
  12505. }
  12506. if (tg3_flag(tp, 5755_PLUS) ||
  12507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12508. tg3_flag_set(tp, SHORT_DMA_BUG);
  12509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12510. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12513. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12514. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12515. if (tg3_flag(tp, 57765_PLUS) &&
  12516. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12517. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12518. if (!tg3_flag(tp, 5705_PLUS) ||
  12519. tg3_flag(tp, 5780_CLASS) ||
  12520. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12521. tg3_flag_set(tp, JUMBO_CAPABLE);
  12522. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12523. &pci_state_reg);
  12524. if (pci_is_pcie(tp->pdev)) {
  12525. u16 lnkctl;
  12526. tg3_flag_set(tp, PCI_EXPRESS);
  12527. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12528. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12529. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12530. ASIC_REV_5906) {
  12531. tg3_flag_clear(tp, HW_TSO_2);
  12532. tg3_flag_clear(tp, TSO_CAPABLE);
  12533. }
  12534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12536. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12537. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12538. tg3_flag_set(tp, CLKREQ_BUG);
  12539. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12540. tg3_flag_set(tp, L1PLLPD_EN);
  12541. }
  12542. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12543. /* BCM5785 devices are effectively PCIe devices, and should
  12544. * follow PCIe codepaths, but do not have a PCIe capabilities
  12545. * section.
  12546. */
  12547. tg3_flag_set(tp, PCI_EXPRESS);
  12548. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12549. tg3_flag(tp, 5780_CLASS)) {
  12550. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12551. if (!tp->pcix_cap) {
  12552. dev_err(&tp->pdev->dev,
  12553. "Cannot find PCI-X capability, aborting\n");
  12554. return -EIO;
  12555. }
  12556. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12557. tg3_flag_set(tp, PCIX_MODE);
  12558. }
  12559. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12560. * reordering to the mailbox registers done by the host
  12561. * controller can cause major troubles. We read back from
  12562. * every mailbox register write to force the writes to be
  12563. * posted to the chip in order.
  12564. */
  12565. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12566. !tg3_flag(tp, PCI_EXPRESS))
  12567. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12568. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12569. &tp->pci_cacheline_sz);
  12570. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12571. &tp->pci_lat_timer);
  12572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12573. tp->pci_lat_timer < 64) {
  12574. tp->pci_lat_timer = 64;
  12575. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12576. tp->pci_lat_timer);
  12577. }
  12578. /* Important! -- It is critical that the PCI-X hw workaround
  12579. * situation is decided before the first MMIO register access.
  12580. */
  12581. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12582. /* 5700 BX chips need to have their TX producer index
  12583. * mailboxes written twice to workaround a bug.
  12584. */
  12585. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12586. /* If we are in PCI-X mode, enable register write workaround.
  12587. *
  12588. * The workaround is to use indirect register accesses
  12589. * for all chip writes not to mailbox registers.
  12590. */
  12591. if (tg3_flag(tp, PCIX_MODE)) {
  12592. u32 pm_reg;
  12593. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12594. /* The chip can have it's power management PCI config
  12595. * space registers clobbered due to this bug.
  12596. * So explicitly force the chip into D0 here.
  12597. */
  12598. pci_read_config_dword(tp->pdev,
  12599. tp->pm_cap + PCI_PM_CTRL,
  12600. &pm_reg);
  12601. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12602. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12603. pci_write_config_dword(tp->pdev,
  12604. tp->pm_cap + PCI_PM_CTRL,
  12605. pm_reg);
  12606. /* Also, force SERR#/PERR# in PCI command. */
  12607. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12608. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12609. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12610. }
  12611. }
  12612. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12613. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12614. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12615. tg3_flag_set(tp, PCI_32BIT);
  12616. /* Chip-specific fixup from Broadcom driver */
  12617. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12618. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12619. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12620. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12621. }
  12622. /* Default fast path register access methods */
  12623. tp->read32 = tg3_read32;
  12624. tp->write32 = tg3_write32;
  12625. tp->read32_mbox = tg3_read32;
  12626. tp->write32_mbox = tg3_write32;
  12627. tp->write32_tx_mbox = tg3_write32;
  12628. tp->write32_rx_mbox = tg3_write32;
  12629. /* Various workaround register access methods */
  12630. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12631. tp->write32 = tg3_write_indirect_reg32;
  12632. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12633. (tg3_flag(tp, PCI_EXPRESS) &&
  12634. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12635. /*
  12636. * Back to back register writes can cause problems on these
  12637. * chips, the workaround is to read back all reg writes
  12638. * except those to mailbox regs.
  12639. *
  12640. * See tg3_write_indirect_reg32().
  12641. */
  12642. tp->write32 = tg3_write_flush_reg32;
  12643. }
  12644. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12645. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12646. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12647. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12648. }
  12649. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12650. tp->read32 = tg3_read_indirect_reg32;
  12651. tp->write32 = tg3_write_indirect_reg32;
  12652. tp->read32_mbox = tg3_read_indirect_mbox;
  12653. tp->write32_mbox = tg3_write_indirect_mbox;
  12654. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12655. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12656. iounmap(tp->regs);
  12657. tp->regs = NULL;
  12658. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12659. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12660. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12661. }
  12662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12663. tp->read32_mbox = tg3_read32_mbox_5906;
  12664. tp->write32_mbox = tg3_write32_mbox_5906;
  12665. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12666. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12667. }
  12668. if (tp->write32 == tg3_write_indirect_reg32 ||
  12669. (tg3_flag(tp, PCIX_MODE) &&
  12670. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12671. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12672. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12673. /* The memory arbiter has to be enabled in order for SRAM accesses
  12674. * to succeed. Normally on powerup the tg3 chip firmware will make
  12675. * sure it is enabled, but other entities such as system netboot
  12676. * code might disable it.
  12677. */
  12678. val = tr32(MEMARB_MODE);
  12679. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12680. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12682. tg3_flag(tp, 5780_CLASS)) {
  12683. if (tg3_flag(tp, PCIX_MODE)) {
  12684. pci_read_config_dword(tp->pdev,
  12685. tp->pcix_cap + PCI_X_STATUS,
  12686. &val);
  12687. tp->pci_fn = val & 0x7;
  12688. }
  12689. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12690. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12691. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12692. NIC_SRAM_CPMUSTAT_SIG) {
  12693. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12694. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12695. }
  12696. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12698. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12699. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12700. NIC_SRAM_CPMUSTAT_SIG) {
  12701. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12702. TG3_CPMU_STATUS_FSHFT_5719;
  12703. }
  12704. }
  12705. /* Get eeprom hw config before calling tg3_set_power_state().
  12706. * In particular, the TG3_FLAG_IS_NIC flag must be
  12707. * determined before calling tg3_set_power_state() so that
  12708. * we know whether or not to switch out of Vaux power.
  12709. * When the flag is set, it means that GPIO1 is used for eeprom
  12710. * write protect and also implies that it is a LOM where GPIOs
  12711. * are not used to switch power.
  12712. */
  12713. tg3_get_eeprom_hw_cfg(tp);
  12714. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12715. tg3_flag_clear(tp, TSO_CAPABLE);
  12716. tg3_flag_clear(tp, TSO_BUG);
  12717. tp->fw_needed = NULL;
  12718. }
  12719. if (tg3_flag(tp, ENABLE_APE)) {
  12720. /* Allow reads and writes to the
  12721. * APE register and memory space.
  12722. */
  12723. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12724. PCISTATE_ALLOW_APE_SHMEM_WR |
  12725. PCISTATE_ALLOW_APE_PSPACE_WR;
  12726. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12727. pci_state_reg);
  12728. tg3_ape_lock_init(tp);
  12729. }
  12730. /* Set up tp->grc_local_ctrl before calling
  12731. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12732. * will bring 5700's external PHY out of reset.
  12733. * It is also used as eeprom write protect on LOMs.
  12734. */
  12735. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12737. tg3_flag(tp, EEPROM_WRITE_PROT))
  12738. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12739. GRC_LCLCTRL_GPIO_OUTPUT1);
  12740. /* Unused GPIO3 must be driven as output on 5752 because there
  12741. * are no pull-up resistors on unused GPIO pins.
  12742. */
  12743. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12744. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12747. tg3_flag(tp, 57765_CLASS))
  12748. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12749. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12750. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12751. /* Turn off the debug UART. */
  12752. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12753. if (tg3_flag(tp, IS_NIC))
  12754. /* Keep VMain power. */
  12755. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12756. GRC_LCLCTRL_GPIO_OUTPUT0;
  12757. }
  12758. /* Switch out of Vaux if it is a NIC */
  12759. tg3_pwrsrc_switch_to_vmain(tp);
  12760. /* Derive initial jumbo mode from MTU assigned in
  12761. * ether_setup() via the alloc_etherdev() call
  12762. */
  12763. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12764. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12765. /* Determine WakeOnLan speed to use. */
  12766. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12767. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12768. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12769. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12770. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12771. } else {
  12772. tg3_flag_set(tp, WOL_SPEED_100MB);
  12773. }
  12774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12775. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12776. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12778. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12779. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12780. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12781. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12782. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12783. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12784. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12785. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12786. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12787. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12788. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12789. if (tg3_flag(tp, 5705_PLUS) &&
  12790. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12791. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12792. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12793. !tg3_flag(tp, 57765_PLUS)) {
  12794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12798. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12799. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12800. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12801. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12802. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12803. } else
  12804. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12805. }
  12806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12807. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12808. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12809. if (tp->phy_otp == 0)
  12810. tp->phy_otp = TG3_OTP_DEFAULT;
  12811. }
  12812. if (tg3_flag(tp, CPMU_PRESENT))
  12813. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12814. else
  12815. tp->mi_mode = MAC_MI_MODE_BASE;
  12816. tp->coalesce_mode = 0;
  12817. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12818. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12819. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12820. /* Set these bits to enable statistics workaround. */
  12821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12822. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12823. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12824. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12825. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12826. }
  12827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12829. tg3_flag_set(tp, USE_PHYLIB);
  12830. err = tg3_mdio_init(tp);
  12831. if (err)
  12832. return err;
  12833. /* Initialize data/descriptor byte/word swapping. */
  12834. val = tr32(GRC_MODE);
  12835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12836. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12837. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12838. GRC_MODE_B2HRX_ENABLE |
  12839. GRC_MODE_HTX2B_ENABLE |
  12840. GRC_MODE_HOST_STACKUP);
  12841. else
  12842. val &= GRC_MODE_HOST_STACKUP;
  12843. tw32(GRC_MODE, val | tp->grc_mode);
  12844. tg3_switch_clocks(tp);
  12845. /* Clear this out for sanity. */
  12846. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12847. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12848. &pci_state_reg);
  12849. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12850. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12851. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12852. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12853. chiprevid == CHIPREV_ID_5701_B0 ||
  12854. chiprevid == CHIPREV_ID_5701_B2 ||
  12855. chiprevid == CHIPREV_ID_5701_B5) {
  12856. void __iomem *sram_base;
  12857. /* Write some dummy words into the SRAM status block
  12858. * area, see if it reads back correctly. If the return
  12859. * value is bad, force enable the PCIX workaround.
  12860. */
  12861. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12862. writel(0x00000000, sram_base);
  12863. writel(0x00000000, sram_base + 4);
  12864. writel(0xffffffff, sram_base + 4);
  12865. if (readl(sram_base) != 0x00000000)
  12866. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12867. }
  12868. }
  12869. udelay(50);
  12870. tg3_nvram_init(tp);
  12871. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12872. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12874. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12875. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12876. tg3_flag_set(tp, IS_5788);
  12877. if (!tg3_flag(tp, IS_5788) &&
  12878. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12879. tg3_flag_set(tp, TAGGED_STATUS);
  12880. if (tg3_flag(tp, TAGGED_STATUS)) {
  12881. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12882. HOSTCC_MODE_CLRTICK_TXBD);
  12883. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12884. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12885. tp->misc_host_ctrl);
  12886. }
  12887. /* Preserve the APE MAC_MODE bits */
  12888. if (tg3_flag(tp, ENABLE_APE))
  12889. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12890. else
  12891. tp->mac_mode = 0;
  12892. if (tg3_10_100_only_device(tp, ent))
  12893. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12894. err = tg3_phy_probe(tp);
  12895. if (err) {
  12896. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12897. /* ... but do not return immediately ... */
  12898. tg3_mdio_fini(tp);
  12899. }
  12900. tg3_read_vpd(tp);
  12901. tg3_read_fw_ver(tp);
  12902. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12903. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12904. } else {
  12905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12906. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12907. else
  12908. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12909. }
  12910. /* 5700 {AX,BX} chips have a broken status block link
  12911. * change bit implementation, so we must use the
  12912. * status register in those cases.
  12913. */
  12914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12915. tg3_flag_set(tp, USE_LINKCHG_REG);
  12916. else
  12917. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12918. /* The led_ctrl is set during tg3_phy_probe, here we might
  12919. * have to force the link status polling mechanism based
  12920. * upon subsystem IDs.
  12921. */
  12922. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12924. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12925. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12926. tg3_flag_set(tp, USE_LINKCHG_REG);
  12927. }
  12928. /* For all SERDES we poll the MAC status register. */
  12929. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12930. tg3_flag_set(tp, POLL_SERDES);
  12931. else
  12932. tg3_flag_clear(tp, POLL_SERDES);
  12933. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12934. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12936. tg3_flag(tp, PCIX_MODE)) {
  12937. tp->rx_offset = NET_SKB_PAD;
  12938. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12939. tp->rx_copy_thresh = ~(u16)0;
  12940. #endif
  12941. }
  12942. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12943. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12944. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12945. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12946. /* Increment the rx prod index on the rx std ring by at most
  12947. * 8 for these chips to workaround hw errata.
  12948. */
  12949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12952. tp->rx_std_max_post = 8;
  12953. if (tg3_flag(tp, ASPM_WORKAROUND))
  12954. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12955. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12956. return err;
  12957. }
  12958. #ifdef CONFIG_SPARC
  12959. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  12960. {
  12961. struct net_device *dev = tp->dev;
  12962. struct pci_dev *pdev = tp->pdev;
  12963. struct device_node *dp = pci_device_to_OF_node(pdev);
  12964. const unsigned char *addr;
  12965. int len;
  12966. addr = of_get_property(dp, "local-mac-address", &len);
  12967. if (addr && len == 6) {
  12968. memcpy(dev->dev_addr, addr, 6);
  12969. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12970. return 0;
  12971. }
  12972. return -ENODEV;
  12973. }
  12974. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12975. {
  12976. struct net_device *dev = tp->dev;
  12977. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12978. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12979. return 0;
  12980. }
  12981. #endif
  12982. static int tg3_get_device_address(struct tg3 *tp)
  12983. {
  12984. struct net_device *dev = tp->dev;
  12985. u32 hi, lo, mac_offset;
  12986. int addr_ok = 0;
  12987. #ifdef CONFIG_SPARC
  12988. if (!tg3_get_macaddr_sparc(tp))
  12989. return 0;
  12990. #endif
  12991. mac_offset = 0x7c;
  12992. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12993. tg3_flag(tp, 5780_CLASS)) {
  12994. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12995. mac_offset = 0xcc;
  12996. if (tg3_nvram_lock(tp))
  12997. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12998. else
  12999. tg3_nvram_unlock(tp);
  13000. } else if (tg3_flag(tp, 5717_PLUS)) {
  13001. if (tp->pci_fn & 1)
  13002. mac_offset = 0xcc;
  13003. if (tp->pci_fn > 1)
  13004. mac_offset += 0x18c;
  13005. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  13006. mac_offset = 0x10;
  13007. /* First try to get it from MAC address mailbox. */
  13008. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13009. if ((hi >> 16) == 0x484b) {
  13010. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13011. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13012. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13013. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13014. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13015. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13016. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13017. /* Some old bootcode may report a 0 MAC address in SRAM */
  13018. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13019. }
  13020. if (!addr_ok) {
  13021. /* Next, try NVRAM. */
  13022. if (!tg3_flag(tp, NO_NVRAM) &&
  13023. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13024. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13025. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13026. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13027. }
  13028. /* Finally just fetch it out of the MAC control regs. */
  13029. else {
  13030. hi = tr32(MAC_ADDR_0_HIGH);
  13031. lo = tr32(MAC_ADDR_0_LOW);
  13032. dev->dev_addr[5] = lo & 0xff;
  13033. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13034. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13035. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13036. dev->dev_addr[1] = hi & 0xff;
  13037. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13038. }
  13039. }
  13040. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13041. #ifdef CONFIG_SPARC
  13042. if (!tg3_get_default_macaddr_sparc(tp))
  13043. return 0;
  13044. #endif
  13045. return -EINVAL;
  13046. }
  13047. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  13048. return 0;
  13049. }
  13050. #define BOUNDARY_SINGLE_CACHELINE 1
  13051. #define BOUNDARY_MULTI_CACHELINE 2
  13052. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13053. {
  13054. int cacheline_size;
  13055. u8 byte;
  13056. int goal;
  13057. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13058. if (byte == 0)
  13059. cacheline_size = 1024;
  13060. else
  13061. cacheline_size = (int) byte * 4;
  13062. /* On 5703 and later chips, the boundary bits have no
  13063. * effect.
  13064. */
  13065. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13066. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  13067. !tg3_flag(tp, PCI_EXPRESS))
  13068. goto out;
  13069. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13070. goal = BOUNDARY_MULTI_CACHELINE;
  13071. #else
  13072. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13073. goal = BOUNDARY_SINGLE_CACHELINE;
  13074. #else
  13075. goal = 0;
  13076. #endif
  13077. #endif
  13078. if (tg3_flag(tp, 57765_PLUS)) {
  13079. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13080. goto out;
  13081. }
  13082. if (!goal)
  13083. goto out;
  13084. /* PCI controllers on most RISC systems tend to disconnect
  13085. * when a device tries to burst across a cache-line boundary.
  13086. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13087. *
  13088. * Unfortunately, for PCI-E there are only limited
  13089. * write-side controls for this, and thus for reads
  13090. * we will still get the disconnects. We'll also waste
  13091. * these PCI cycles for both read and write for chips
  13092. * other than 5700 and 5701 which do not implement the
  13093. * boundary bits.
  13094. */
  13095. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13096. switch (cacheline_size) {
  13097. case 16:
  13098. case 32:
  13099. case 64:
  13100. case 128:
  13101. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13102. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13103. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13104. } else {
  13105. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13106. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13107. }
  13108. break;
  13109. case 256:
  13110. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13111. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13112. break;
  13113. default:
  13114. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13115. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13116. break;
  13117. }
  13118. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13119. switch (cacheline_size) {
  13120. case 16:
  13121. case 32:
  13122. case 64:
  13123. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13124. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13125. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13126. break;
  13127. }
  13128. /* fallthrough */
  13129. case 128:
  13130. default:
  13131. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13132. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13133. break;
  13134. }
  13135. } else {
  13136. switch (cacheline_size) {
  13137. case 16:
  13138. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13139. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13140. DMA_RWCTRL_WRITE_BNDRY_16);
  13141. break;
  13142. }
  13143. /* fallthrough */
  13144. case 32:
  13145. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13146. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13147. DMA_RWCTRL_WRITE_BNDRY_32);
  13148. break;
  13149. }
  13150. /* fallthrough */
  13151. case 64:
  13152. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13153. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13154. DMA_RWCTRL_WRITE_BNDRY_64);
  13155. break;
  13156. }
  13157. /* fallthrough */
  13158. case 128:
  13159. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13160. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13161. DMA_RWCTRL_WRITE_BNDRY_128);
  13162. break;
  13163. }
  13164. /* fallthrough */
  13165. case 256:
  13166. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13167. DMA_RWCTRL_WRITE_BNDRY_256);
  13168. break;
  13169. case 512:
  13170. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13171. DMA_RWCTRL_WRITE_BNDRY_512);
  13172. break;
  13173. case 1024:
  13174. default:
  13175. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13176. DMA_RWCTRL_WRITE_BNDRY_1024);
  13177. break;
  13178. }
  13179. }
  13180. out:
  13181. return val;
  13182. }
  13183. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13184. int size, int to_device)
  13185. {
  13186. struct tg3_internal_buffer_desc test_desc;
  13187. u32 sram_dma_descs;
  13188. int i, ret;
  13189. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13190. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13191. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13192. tw32(RDMAC_STATUS, 0);
  13193. tw32(WDMAC_STATUS, 0);
  13194. tw32(BUFMGR_MODE, 0);
  13195. tw32(FTQ_RESET, 0);
  13196. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13197. test_desc.addr_lo = buf_dma & 0xffffffff;
  13198. test_desc.nic_mbuf = 0x00002100;
  13199. test_desc.len = size;
  13200. /*
  13201. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13202. * the *second* time the tg3 driver was getting loaded after an
  13203. * initial scan.
  13204. *
  13205. * Broadcom tells me:
  13206. * ...the DMA engine is connected to the GRC block and a DMA
  13207. * reset may affect the GRC block in some unpredictable way...
  13208. * The behavior of resets to individual blocks has not been tested.
  13209. *
  13210. * Broadcom noted the GRC reset will also reset all sub-components.
  13211. */
  13212. if (to_device) {
  13213. test_desc.cqid_sqid = (13 << 8) | 2;
  13214. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13215. udelay(40);
  13216. } else {
  13217. test_desc.cqid_sqid = (16 << 8) | 7;
  13218. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13219. udelay(40);
  13220. }
  13221. test_desc.flags = 0x00000005;
  13222. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13223. u32 val;
  13224. val = *(((u32 *)&test_desc) + i);
  13225. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13226. sram_dma_descs + (i * sizeof(u32)));
  13227. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13228. }
  13229. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13230. if (to_device)
  13231. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13232. else
  13233. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13234. ret = -ENODEV;
  13235. for (i = 0; i < 40; i++) {
  13236. u32 val;
  13237. if (to_device)
  13238. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13239. else
  13240. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13241. if ((val & 0xffff) == sram_dma_descs) {
  13242. ret = 0;
  13243. break;
  13244. }
  13245. udelay(100);
  13246. }
  13247. return ret;
  13248. }
  13249. #define TEST_BUFFER_SIZE 0x2000
  13250. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13251. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13252. { },
  13253. };
  13254. static int tg3_test_dma(struct tg3 *tp)
  13255. {
  13256. dma_addr_t buf_dma;
  13257. u32 *buf, saved_dma_rwctrl;
  13258. int ret = 0;
  13259. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13260. &buf_dma, GFP_KERNEL);
  13261. if (!buf) {
  13262. ret = -ENOMEM;
  13263. goto out_nofree;
  13264. }
  13265. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13266. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13267. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13268. if (tg3_flag(tp, 57765_PLUS))
  13269. goto out;
  13270. if (tg3_flag(tp, PCI_EXPRESS)) {
  13271. /* DMA read watermark not used on PCIE */
  13272. tp->dma_rwctrl |= 0x00180000;
  13273. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  13275. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  13276. tp->dma_rwctrl |= 0x003f0000;
  13277. else
  13278. tp->dma_rwctrl |= 0x003f000f;
  13279. } else {
  13280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  13282. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13283. u32 read_water = 0x7;
  13284. /* If the 5704 is behind the EPB bridge, we can
  13285. * do the less restrictive ONE_DMA workaround for
  13286. * better performance.
  13287. */
  13288. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13290. tp->dma_rwctrl |= 0x8000;
  13291. else if (ccval == 0x6 || ccval == 0x7)
  13292. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  13294. read_water = 4;
  13295. /* Set bit 23 to enable PCIX hw bug fix */
  13296. tp->dma_rwctrl |=
  13297. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13298. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13299. (1 << 23);
  13300. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  13301. /* 5780 always in PCIX mode */
  13302. tp->dma_rwctrl |= 0x00144000;
  13303. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  13304. /* 5714 always in PCIX mode */
  13305. tp->dma_rwctrl |= 0x00148000;
  13306. } else {
  13307. tp->dma_rwctrl |= 0x001b000f;
  13308. }
  13309. }
  13310. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13312. tp->dma_rwctrl &= 0xfffffff0;
  13313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13315. /* Remove this if it causes problems for some boards. */
  13316. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13317. /* On 5700/5701 chips, we need to set this bit.
  13318. * Otherwise the chip will issue cacheline transactions
  13319. * to streamable DMA memory with not all the byte
  13320. * enables turned on. This is an error on several
  13321. * RISC PCI controllers, in particular sparc64.
  13322. *
  13323. * On 5703/5704 chips, this bit has been reassigned
  13324. * a different meaning. In particular, it is used
  13325. * on those chips to enable a PCI-X workaround.
  13326. */
  13327. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13328. }
  13329. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13330. #if 0
  13331. /* Unneeded, already done by tg3_get_invariants. */
  13332. tg3_switch_clocks(tp);
  13333. #endif
  13334. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13335. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13336. goto out;
  13337. /* It is best to perform DMA test with maximum write burst size
  13338. * to expose the 5700/5701 write DMA bug.
  13339. */
  13340. saved_dma_rwctrl = tp->dma_rwctrl;
  13341. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13342. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13343. while (1) {
  13344. u32 *p = buf, i;
  13345. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13346. p[i] = i;
  13347. /* Send the buffer to the chip. */
  13348. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13349. if (ret) {
  13350. dev_err(&tp->pdev->dev,
  13351. "%s: Buffer write failed. err = %d\n",
  13352. __func__, ret);
  13353. break;
  13354. }
  13355. #if 0
  13356. /* validate data reached card RAM correctly. */
  13357. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13358. u32 val;
  13359. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13360. if (le32_to_cpu(val) != p[i]) {
  13361. dev_err(&tp->pdev->dev,
  13362. "%s: Buffer corrupted on device! "
  13363. "(%d != %d)\n", __func__, val, i);
  13364. /* ret = -ENODEV here? */
  13365. }
  13366. p[i] = 0;
  13367. }
  13368. #endif
  13369. /* Now read it back. */
  13370. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13371. if (ret) {
  13372. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13373. "err = %d\n", __func__, ret);
  13374. break;
  13375. }
  13376. /* Verify it. */
  13377. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13378. if (p[i] == i)
  13379. continue;
  13380. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13381. DMA_RWCTRL_WRITE_BNDRY_16) {
  13382. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13383. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13384. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13385. break;
  13386. } else {
  13387. dev_err(&tp->pdev->dev,
  13388. "%s: Buffer corrupted on read back! "
  13389. "(%d != %d)\n", __func__, p[i], i);
  13390. ret = -ENODEV;
  13391. goto out;
  13392. }
  13393. }
  13394. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13395. /* Success. */
  13396. ret = 0;
  13397. break;
  13398. }
  13399. }
  13400. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13401. DMA_RWCTRL_WRITE_BNDRY_16) {
  13402. /* DMA test passed without adjusting DMA boundary,
  13403. * now look for chipsets that are known to expose the
  13404. * DMA bug without failing the test.
  13405. */
  13406. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13407. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13408. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13409. } else {
  13410. /* Safe to use the calculated DMA boundary. */
  13411. tp->dma_rwctrl = saved_dma_rwctrl;
  13412. }
  13413. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13414. }
  13415. out:
  13416. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13417. out_nofree:
  13418. return ret;
  13419. }
  13420. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13421. {
  13422. if (tg3_flag(tp, 57765_PLUS)) {
  13423. tp->bufmgr_config.mbuf_read_dma_low_water =
  13424. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13425. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13426. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13427. tp->bufmgr_config.mbuf_high_water =
  13428. DEFAULT_MB_HIGH_WATER_57765;
  13429. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13430. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13431. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13432. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13433. tp->bufmgr_config.mbuf_high_water_jumbo =
  13434. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13435. } else if (tg3_flag(tp, 5705_PLUS)) {
  13436. tp->bufmgr_config.mbuf_read_dma_low_water =
  13437. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13438. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13439. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13440. tp->bufmgr_config.mbuf_high_water =
  13441. DEFAULT_MB_HIGH_WATER_5705;
  13442. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13443. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13444. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13445. tp->bufmgr_config.mbuf_high_water =
  13446. DEFAULT_MB_HIGH_WATER_5906;
  13447. }
  13448. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13449. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13450. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13451. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13452. tp->bufmgr_config.mbuf_high_water_jumbo =
  13453. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13454. } else {
  13455. tp->bufmgr_config.mbuf_read_dma_low_water =
  13456. DEFAULT_MB_RDMA_LOW_WATER;
  13457. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13458. DEFAULT_MB_MACRX_LOW_WATER;
  13459. tp->bufmgr_config.mbuf_high_water =
  13460. DEFAULT_MB_HIGH_WATER;
  13461. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13462. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13463. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13464. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13465. tp->bufmgr_config.mbuf_high_water_jumbo =
  13466. DEFAULT_MB_HIGH_WATER_JUMBO;
  13467. }
  13468. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13469. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13470. }
  13471. static char *tg3_phy_string(struct tg3 *tp)
  13472. {
  13473. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13474. case TG3_PHY_ID_BCM5400: return "5400";
  13475. case TG3_PHY_ID_BCM5401: return "5401";
  13476. case TG3_PHY_ID_BCM5411: return "5411";
  13477. case TG3_PHY_ID_BCM5701: return "5701";
  13478. case TG3_PHY_ID_BCM5703: return "5703";
  13479. case TG3_PHY_ID_BCM5704: return "5704";
  13480. case TG3_PHY_ID_BCM5705: return "5705";
  13481. case TG3_PHY_ID_BCM5750: return "5750";
  13482. case TG3_PHY_ID_BCM5752: return "5752";
  13483. case TG3_PHY_ID_BCM5714: return "5714";
  13484. case TG3_PHY_ID_BCM5780: return "5780";
  13485. case TG3_PHY_ID_BCM5755: return "5755";
  13486. case TG3_PHY_ID_BCM5787: return "5787";
  13487. case TG3_PHY_ID_BCM5784: return "5784";
  13488. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13489. case TG3_PHY_ID_BCM5906: return "5906";
  13490. case TG3_PHY_ID_BCM5761: return "5761";
  13491. case TG3_PHY_ID_BCM5718C: return "5718C";
  13492. case TG3_PHY_ID_BCM5718S: return "5718S";
  13493. case TG3_PHY_ID_BCM57765: return "57765";
  13494. case TG3_PHY_ID_BCM5719C: return "5719C";
  13495. case TG3_PHY_ID_BCM5720C: return "5720C";
  13496. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13497. case 0: return "serdes";
  13498. default: return "unknown";
  13499. }
  13500. }
  13501. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13502. {
  13503. if (tg3_flag(tp, PCI_EXPRESS)) {
  13504. strcpy(str, "PCI Express");
  13505. return str;
  13506. } else if (tg3_flag(tp, PCIX_MODE)) {
  13507. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13508. strcpy(str, "PCIX:");
  13509. if ((clock_ctrl == 7) ||
  13510. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13511. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13512. strcat(str, "133MHz");
  13513. else if (clock_ctrl == 0)
  13514. strcat(str, "33MHz");
  13515. else if (clock_ctrl == 2)
  13516. strcat(str, "50MHz");
  13517. else if (clock_ctrl == 4)
  13518. strcat(str, "66MHz");
  13519. else if (clock_ctrl == 6)
  13520. strcat(str, "100MHz");
  13521. } else {
  13522. strcpy(str, "PCI:");
  13523. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13524. strcat(str, "66MHz");
  13525. else
  13526. strcat(str, "33MHz");
  13527. }
  13528. if (tg3_flag(tp, PCI_32BIT))
  13529. strcat(str, ":32-bit");
  13530. else
  13531. strcat(str, ":64-bit");
  13532. return str;
  13533. }
  13534. static void tg3_init_coal(struct tg3 *tp)
  13535. {
  13536. struct ethtool_coalesce *ec = &tp->coal;
  13537. memset(ec, 0, sizeof(*ec));
  13538. ec->cmd = ETHTOOL_GCOALESCE;
  13539. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13540. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13541. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13542. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13543. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13544. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13545. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13546. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13547. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13548. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13549. HOSTCC_MODE_CLRTICK_TXBD)) {
  13550. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13551. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13552. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13553. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13554. }
  13555. if (tg3_flag(tp, 5705_PLUS)) {
  13556. ec->rx_coalesce_usecs_irq = 0;
  13557. ec->tx_coalesce_usecs_irq = 0;
  13558. ec->stats_block_coalesce_usecs = 0;
  13559. }
  13560. }
  13561. static int tg3_init_one(struct pci_dev *pdev,
  13562. const struct pci_device_id *ent)
  13563. {
  13564. struct net_device *dev;
  13565. struct tg3 *tp;
  13566. int i, err, pm_cap;
  13567. u32 sndmbx, rcvmbx, intmbx;
  13568. char str[40];
  13569. u64 dma_mask, persist_dma_mask;
  13570. netdev_features_t features = 0;
  13571. printk_once(KERN_INFO "%s\n", version);
  13572. err = pci_enable_device(pdev);
  13573. if (err) {
  13574. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13575. return err;
  13576. }
  13577. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13578. if (err) {
  13579. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13580. goto err_out_disable_pdev;
  13581. }
  13582. pci_set_master(pdev);
  13583. /* Find power-management capability. */
  13584. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13585. if (pm_cap == 0) {
  13586. dev_err(&pdev->dev,
  13587. "Cannot find Power Management capability, aborting\n");
  13588. err = -EIO;
  13589. goto err_out_free_res;
  13590. }
  13591. err = pci_set_power_state(pdev, PCI_D0);
  13592. if (err) {
  13593. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13594. goto err_out_free_res;
  13595. }
  13596. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13597. if (!dev) {
  13598. err = -ENOMEM;
  13599. goto err_out_power_down;
  13600. }
  13601. SET_NETDEV_DEV(dev, &pdev->dev);
  13602. tp = netdev_priv(dev);
  13603. tp->pdev = pdev;
  13604. tp->dev = dev;
  13605. tp->pm_cap = pm_cap;
  13606. tp->rx_mode = TG3_DEF_RX_MODE;
  13607. tp->tx_mode = TG3_DEF_TX_MODE;
  13608. if (tg3_debug > 0)
  13609. tp->msg_enable = tg3_debug;
  13610. else
  13611. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13612. /* The word/byte swap controls here control register access byte
  13613. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13614. * setting below.
  13615. */
  13616. tp->misc_host_ctrl =
  13617. MISC_HOST_CTRL_MASK_PCI_INT |
  13618. MISC_HOST_CTRL_WORD_SWAP |
  13619. MISC_HOST_CTRL_INDIR_ACCESS |
  13620. MISC_HOST_CTRL_PCISTATE_RW;
  13621. /* The NONFRM (non-frame) byte/word swap controls take effect
  13622. * on descriptor entries, anything which isn't packet data.
  13623. *
  13624. * The StrongARM chips on the board (one for tx, one for rx)
  13625. * are running in big-endian mode.
  13626. */
  13627. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13628. GRC_MODE_WSWAP_NONFRM_DATA);
  13629. #ifdef __BIG_ENDIAN
  13630. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13631. #endif
  13632. spin_lock_init(&tp->lock);
  13633. spin_lock_init(&tp->indirect_lock);
  13634. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13635. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13636. if (!tp->regs) {
  13637. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13638. err = -ENOMEM;
  13639. goto err_out_free_dev;
  13640. }
  13641. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13642. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13643. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13644. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13645. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13646. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13647. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13648. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13649. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13650. tg3_flag_set(tp, ENABLE_APE);
  13651. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13652. if (!tp->aperegs) {
  13653. dev_err(&pdev->dev,
  13654. "Cannot map APE registers, aborting\n");
  13655. err = -ENOMEM;
  13656. goto err_out_iounmap;
  13657. }
  13658. }
  13659. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13660. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13661. dev->ethtool_ops = &tg3_ethtool_ops;
  13662. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13663. dev->netdev_ops = &tg3_netdev_ops;
  13664. dev->irq = pdev->irq;
  13665. err = tg3_get_invariants(tp, ent);
  13666. if (err) {
  13667. dev_err(&pdev->dev,
  13668. "Problem fetching invariants of chip, aborting\n");
  13669. goto err_out_apeunmap;
  13670. }
  13671. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13672. * device behind the EPB cannot support DMA addresses > 40-bit.
  13673. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13674. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13675. * do DMA address check in tg3_start_xmit().
  13676. */
  13677. if (tg3_flag(tp, IS_5788))
  13678. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13679. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13680. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13681. #ifdef CONFIG_HIGHMEM
  13682. dma_mask = DMA_BIT_MASK(64);
  13683. #endif
  13684. } else
  13685. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13686. /* Configure DMA attributes. */
  13687. if (dma_mask > DMA_BIT_MASK(32)) {
  13688. err = pci_set_dma_mask(pdev, dma_mask);
  13689. if (!err) {
  13690. features |= NETIF_F_HIGHDMA;
  13691. err = pci_set_consistent_dma_mask(pdev,
  13692. persist_dma_mask);
  13693. if (err < 0) {
  13694. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13695. "DMA for consistent allocations\n");
  13696. goto err_out_apeunmap;
  13697. }
  13698. }
  13699. }
  13700. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13701. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13702. if (err) {
  13703. dev_err(&pdev->dev,
  13704. "No usable DMA configuration, aborting\n");
  13705. goto err_out_apeunmap;
  13706. }
  13707. }
  13708. tg3_init_bufmgr_config(tp);
  13709. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13710. /* 5700 B0 chips do not support checksumming correctly due
  13711. * to hardware bugs.
  13712. */
  13713. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13714. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13715. if (tg3_flag(tp, 5755_PLUS))
  13716. features |= NETIF_F_IPV6_CSUM;
  13717. }
  13718. /* TSO is on by default on chips that support hardware TSO.
  13719. * Firmware TSO on older chips gives lower performance, so it
  13720. * is off by default, but can be enabled using ethtool.
  13721. */
  13722. if ((tg3_flag(tp, HW_TSO_1) ||
  13723. tg3_flag(tp, HW_TSO_2) ||
  13724. tg3_flag(tp, HW_TSO_3)) &&
  13725. (features & NETIF_F_IP_CSUM))
  13726. features |= NETIF_F_TSO;
  13727. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13728. if (features & NETIF_F_IPV6_CSUM)
  13729. features |= NETIF_F_TSO6;
  13730. if (tg3_flag(tp, HW_TSO_3) ||
  13731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13732. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13733. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13734. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13735. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13736. features |= NETIF_F_TSO_ECN;
  13737. }
  13738. dev->features |= features;
  13739. dev->vlan_features |= features;
  13740. /*
  13741. * Add loopback capability only for a subset of devices that support
  13742. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13743. * loopback for the remaining devices.
  13744. */
  13745. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13746. !tg3_flag(tp, CPMU_PRESENT))
  13747. /* Add the loopback capability */
  13748. features |= NETIF_F_LOOPBACK;
  13749. dev->hw_features |= features;
  13750. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13751. !tg3_flag(tp, TSO_CAPABLE) &&
  13752. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13753. tg3_flag_set(tp, MAX_RXPEND_64);
  13754. tp->rx_pending = 63;
  13755. }
  13756. err = tg3_get_device_address(tp);
  13757. if (err) {
  13758. dev_err(&pdev->dev,
  13759. "Could not obtain valid ethernet address, aborting\n");
  13760. goto err_out_apeunmap;
  13761. }
  13762. /*
  13763. * Reset chip in case UNDI or EFI driver did not shutdown
  13764. * DMA self test will enable WDMAC and we'll see (spurious)
  13765. * pending DMA on the PCI bus at that point.
  13766. */
  13767. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13768. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13769. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13770. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13771. }
  13772. err = tg3_test_dma(tp);
  13773. if (err) {
  13774. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13775. goto err_out_apeunmap;
  13776. }
  13777. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13778. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13779. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13780. for (i = 0; i < tp->irq_max; i++) {
  13781. struct tg3_napi *tnapi = &tp->napi[i];
  13782. tnapi->tp = tp;
  13783. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13784. tnapi->int_mbox = intmbx;
  13785. if (i <= 4)
  13786. intmbx += 0x8;
  13787. else
  13788. intmbx += 0x4;
  13789. tnapi->consmbox = rcvmbx;
  13790. tnapi->prodmbox = sndmbx;
  13791. if (i)
  13792. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13793. else
  13794. tnapi->coal_now = HOSTCC_MODE_NOW;
  13795. if (!tg3_flag(tp, SUPPORT_MSIX))
  13796. break;
  13797. /*
  13798. * If we support MSIX, we'll be using RSS. If we're using
  13799. * RSS, the first vector only handles link interrupts and the
  13800. * remaining vectors handle rx and tx interrupts. Reuse the
  13801. * mailbox values for the next iteration. The values we setup
  13802. * above are still useful for the single vectored mode.
  13803. */
  13804. if (!i)
  13805. continue;
  13806. rcvmbx += 0x8;
  13807. if (sndmbx & 0x4)
  13808. sndmbx -= 0x4;
  13809. else
  13810. sndmbx += 0xc;
  13811. }
  13812. tg3_init_coal(tp);
  13813. pci_set_drvdata(pdev, dev);
  13814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  13815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  13816. tg3_flag_set(tp, PTP_CAPABLE);
  13817. if (tg3_flag(tp, 5717_PLUS)) {
  13818. /* Resume a low-power mode */
  13819. tg3_frob_aux_power(tp, false);
  13820. }
  13821. tg3_timer_init(tp);
  13822. err = register_netdev(dev);
  13823. if (err) {
  13824. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13825. goto err_out_apeunmap;
  13826. }
  13827. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13828. tp->board_part_number,
  13829. tp->pci_chip_rev_id,
  13830. tg3_bus_string(tp, str),
  13831. dev->dev_addr);
  13832. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13833. struct phy_device *phydev;
  13834. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13835. netdev_info(dev,
  13836. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13837. phydev->drv->name, dev_name(&phydev->dev));
  13838. } else {
  13839. char *ethtype;
  13840. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13841. ethtype = "10/100Base-TX";
  13842. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13843. ethtype = "1000Base-SX";
  13844. else
  13845. ethtype = "10/100/1000Base-T";
  13846. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13847. "(WireSpeed[%d], EEE[%d])\n",
  13848. tg3_phy_string(tp), ethtype,
  13849. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13850. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13851. }
  13852. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13853. (dev->features & NETIF_F_RXCSUM) != 0,
  13854. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13855. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13856. tg3_flag(tp, ENABLE_ASF) != 0,
  13857. tg3_flag(tp, TSO_CAPABLE) != 0);
  13858. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13859. tp->dma_rwctrl,
  13860. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13861. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13862. pci_save_state(pdev);
  13863. return 0;
  13864. err_out_apeunmap:
  13865. if (tp->aperegs) {
  13866. iounmap(tp->aperegs);
  13867. tp->aperegs = NULL;
  13868. }
  13869. err_out_iounmap:
  13870. if (tp->regs) {
  13871. iounmap(tp->regs);
  13872. tp->regs = NULL;
  13873. }
  13874. err_out_free_dev:
  13875. free_netdev(dev);
  13876. err_out_power_down:
  13877. pci_set_power_state(pdev, PCI_D3hot);
  13878. err_out_free_res:
  13879. pci_release_regions(pdev);
  13880. err_out_disable_pdev:
  13881. pci_disable_device(pdev);
  13882. pci_set_drvdata(pdev, NULL);
  13883. return err;
  13884. }
  13885. static void tg3_remove_one(struct pci_dev *pdev)
  13886. {
  13887. struct net_device *dev = pci_get_drvdata(pdev);
  13888. if (dev) {
  13889. struct tg3 *tp = netdev_priv(dev);
  13890. release_firmware(tp->fw);
  13891. tg3_reset_task_cancel(tp);
  13892. if (tg3_flag(tp, USE_PHYLIB)) {
  13893. tg3_phy_fini(tp);
  13894. tg3_mdio_fini(tp);
  13895. }
  13896. unregister_netdev(dev);
  13897. if (tp->aperegs) {
  13898. iounmap(tp->aperegs);
  13899. tp->aperegs = NULL;
  13900. }
  13901. if (tp->regs) {
  13902. iounmap(tp->regs);
  13903. tp->regs = NULL;
  13904. }
  13905. free_netdev(dev);
  13906. pci_release_regions(pdev);
  13907. pci_disable_device(pdev);
  13908. pci_set_drvdata(pdev, NULL);
  13909. }
  13910. }
  13911. #ifdef CONFIG_PM_SLEEP
  13912. static int tg3_suspend(struct device *device)
  13913. {
  13914. struct pci_dev *pdev = to_pci_dev(device);
  13915. struct net_device *dev = pci_get_drvdata(pdev);
  13916. struct tg3 *tp = netdev_priv(dev);
  13917. int err;
  13918. if (!netif_running(dev))
  13919. return 0;
  13920. tg3_reset_task_cancel(tp);
  13921. tg3_phy_stop(tp);
  13922. tg3_netif_stop(tp);
  13923. tg3_timer_stop(tp);
  13924. tg3_full_lock(tp, 1);
  13925. tg3_disable_ints(tp);
  13926. tg3_full_unlock(tp);
  13927. netif_device_detach(dev);
  13928. tg3_full_lock(tp, 0);
  13929. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13930. tg3_flag_clear(tp, INIT_COMPLETE);
  13931. tg3_full_unlock(tp);
  13932. err = tg3_power_down_prepare(tp);
  13933. if (err) {
  13934. int err2;
  13935. tg3_full_lock(tp, 0);
  13936. tg3_flag_set(tp, INIT_COMPLETE);
  13937. err2 = tg3_restart_hw(tp, 1);
  13938. if (err2)
  13939. goto out;
  13940. tg3_timer_start(tp);
  13941. netif_device_attach(dev);
  13942. tg3_netif_start(tp);
  13943. out:
  13944. tg3_full_unlock(tp);
  13945. if (!err2)
  13946. tg3_phy_start(tp);
  13947. }
  13948. return err;
  13949. }
  13950. static int tg3_resume(struct device *device)
  13951. {
  13952. struct pci_dev *pdev = to_pci_dev(device);
  13953. struct net_device *dev = pci_get_drvdata(pdev);
  13954. struct tg3 *tp = netdev_priv(dev);
  13955. int err;
  13956. if (!netif_running(dev))
  13957. return 0;
  13958. netif_device_attach(dev);
  13959. tg3_full_lock(tp, 0);
  13960. tg3_flag_set(tp, INIT_COMPLETE);
  13961. err = tg3_restart_hw(tp, 1);
  13962. if (err)
  13963. goto out;
  13964. tg3_timer_start(tp);
  13965. tg3_netif_start(tp);
  13966. out:
  13967. tg3_full_unlock(tp);
  13968. if (!err)
  13969. tg3_phy_start(tp);
  13970. return err;
  13971. }
  13972. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13973. #define TG3_PM_OPS (&tg3_pm_ops)
  13974. #else
  13975. #define TG3_PM_OPS NULL
  13976. #endif /* CONFIG_PM_SLEEP */
  13977. /**
  13978. * tg3_io_error_detected - called when PCI error is detected
  13979. * @pdev: Pointer to PCI device
  13980. * @state: The current pci connection state
  13981. *
  13982. * This function is called after a PCI bus error affecting
  13983. * this device has been detected.
  13984. */
  13985. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13986. pci_channel_state_t state)
  13987. {
  13988. struct net_device *netdev = pci_get_drvdata(pdev);
  13989. struct tg3 *tp = netdev_priv(netdev);
  13990. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13991. netdev_info(netdev, "PCI I/O error detected\n");
  13992. rtnl_lock();
  13993. if (!netif_running(netdev))
  13994. goto done;
  13995. tg3_phy_stop(tp);
  13996. tg3_netif_stop(tp);
  13997. tg3_timer_stop(tp);
  13998. /* Want to make sure that the reset task doesn't run */
  13999. tg3_reset_task_cancel(tp);
  14000. netif_device_detach(netdev);
  14001. /* Clean up software state, even if MMIO is blocked */
  14002. tg3_full_lock(tp, 0);
  14003. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14004. tg3_full_unlock(tp);
  14005. done:
  14006. if (state == pci_channel_io_perm_failure)
  14007. err = PCI_ERS_RESULT_DISCONNECT;
  14008. else
  14009. pci_disable_device(pdev);
  14010. rtnl_unlock();
  14011. return err;
  14012. }
  14013. /**
  14014. * tg3_io_slot_reset - called after the pci bus has been reset.
  14015. * @pdev: Pointer to PCI device
  14016. *
  14017. * Restart the card from scratch, as if from a cold-boot.
  14018. * At this point, the card has exprienced a hard reset,
  14019. * followed by fixups by BIOS, and has its config space
  14020. * set up identically to what it was at cold boot.
  14021. */
  14022. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14023. {
  14024. struct net_device *netdev = pci_get_drvdata(pdev);
  14025. struct tg3 *tp = netdev_priv(netdev);
  14026. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14027. int err;
  14028. rtnl_lock();
  14029. if (pci_enable_device(pdev)) {
  14030. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14031. goto done;
  14032. }
  14033. pci_set_master(pdev);
  14034. pci_restore_state(pdev);
  14035. pci_save_state(pdev);
  14036. if (!netif_running(netdev)) {
  14037. rc = PCI_ERS_RESULT_RECOVERED;
  14038. goto done;
  14039. }
  14040. err = tg3_power_up(tp);
  14041. if (err)
  14042. goto done;
  14043. rc = PCI_ERS_RESULT_RECOVERED;
  14044. done:
  14045. rtnl_unlock();
  14046. return rc;
  14047. }
  14048. /**
  14049. * tg3_io_resume - called when traffic can start flowing again.
  14050. * @pdev: Pointer to PCI device
  14051. *
  14052. * This callback is called when the error recovery driver tells
  14053. * us that its OK to resume normal operation.
  14054. */
  14055. static void tg3_io_resume(struct pci_dev *pdev)
  14056. {
  14057. struct net_device *netdev = pci_get_drvdata(pdev);
  14058. struct tg3 *tp = netdev_priv(netdev);
  14059. int err;
  14060. rtnl_lock();
  14061. if (!netif_running(netdev))
  14062. goto done;
  14063. tg3_full_lock(tp, 0);
  14064. tg3_flag_set(tp, INIT_COMPLETE);
  14065. err = tg3_restart_hw(tp, 1);
  14066. if (err) {
  14067. tg3_full_unlock(tp);
  14068. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14069. goto done;
  14070. }
  14071. netif_device_attach(netdev);
  14072. tg3_timer_start(tp);
  14073. tg3_netif_start(tp);
  14074. tg3_full_unlock(tp);
  14075. tg3_phy_start(tp);
  14076. done:
  14077. rtnl_unlock();
  14078. }
  14079. static const struct pci_error_handlers tg3_err_handler = {
  14080. .error_detected = tg3_io_error_detected,
  14081. .slot_reset = tg3_io_slot_reset,
  14082. .resume = tg3_io_resume
  14083. };
  14084. static struct pci_driver tg3_driver = {
  14085. .name = DRV_MODULE_NAME,
  14086. .id_table = tg3_pci_tbl,
  14087. .probe = tg3_init_one,
  14088. .remove = tg3_remove_one,
  14089. .err_handler = &tg3_err_handler,
  14090. .driver.pm = TG3_PM_OPS,
  14091. };
  14092. static int __init tg3_init(void)
  14093. {
  14094. return pci_register_driver(&tg3_driver);
  14095. }
  14096. static void __exit tg3_cleanup(void)
  14097. {
  14098. pci_unregister_driver(&tg3_driver);
  14099. }
  14100. module_init(tg3_init);
  14101. module_exit(tg3_cleanup);