atl1e_main.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534
  1. /*
  2. * Copyright(c) 2007 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1e.h"
  22. #define DRV_VERSION "1.0.0.7-NAPI"
  23. char atl1e_driver_name[] = "ATL1E";
  24. char atl1e_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L1E 0x1026
  26. /*
  27. * atl1e_pci_tbl - PCI Device ID Table
  28. *
  29. * Wildcard entries (PCI_ANY_ID) should come last
  30. * Last entry must be all 0s
  31. *
  32. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  33. * Class, Class Mask, private data (not used) }
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(atl1e_pci_tbl) = {
  36. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1E)},
  37. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, 0x1066)},
  38. /* required last entry */
  39. { 0 }
  40. };
  41. MODULE_DEVICE_TABLE(pci, atl1e_pci_tbl);
  42. MODULE_AUTHOR("Atheros Corporation, <xiong.huang@atheros.com>, Jie Yang <jie.yang@atheros.com>");
  43. MODULE_DESCRIPTION("Atheros 1000M Ethernet Network Driver");
  44. MODULE_LICENSE("GPL");
  45. MODULE_VERSION(DRV_VERSION);
  46. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter);
  47. static const u16
  48. atl1e_rx_page_vld_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  49. {
  50. {REG_HOST_RXF0_PAGE0_VLD, REG_HOST_RXF0_PAGE1_VLD},
  51. {REG_HOST_RXF1_PAGE0_VLD, REG_HOST_RXF1_PAGE1_VLD},
  52. {REG_HOST_RXF2_PAGE0_VLD, REG_HOST_RXF2_PAGE1_VLD},
  53. {REG_HOST_RXF3_PAGE0_VLD, REG_HOST_RXF3_PAGE1_VLD}
  54. };
  55. static const u16 atl1e_rx_page_hi_addr_regs[AT_MAX_RECEIVE_QUEUE] =
  56. {
  57. REG_RXF0_BASE_ADDR_HI,
  58. REG_RXF1_BASE_ADDR_HI,
  59. REG_RXF2_BASE_ADDR_HI,
  60. REG_RXF3_BASE_ADDR_HI
  61. };
  62. static const u16
  63. atl1e_rx_page_lo_addr_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  64. {
  65. {REG_HOST_RXF0_PAGE0_LO, REG_HOST_RXF0_PAGE1_LO},
  66. {REG_HOST_RXF1_PAGE0_LO, REG_HOST_RXF1_PAGE1_LO},
  67. {REG_HOST_RXF2_PAGE0_LO, REG_HOST_RXF2_PAGE1_LO},
  68. {REG_HOST_RXF3_PAGE0_LO, REG_HOST_RXF3_PAGE1_LO}
  69. };
  70. static const u16
  71. atl1e_rx_page_write_offset_regs[AT_MAX_RECEIVE_QUEUE][AT_PAGE_NUM_PER_QUEUE] =
  72. {
  73. {REG_HOST_RXF0_MB0_LO, REG_HOST_RXF0_MB1_LO},
  74. {REG_HOST_RXF1_MB0_LO, REG_HOST_RXF1_MB1_LO},
  75. {REG_HOST_RXF2_MB0_LO, REG_HOST_RXF2_MB1_LO},
  76. {REG_HOST_RXF3_MB0_LO, REG_HOST_RXF3_MB1_LO}
  77. };
  78. static const u16 atl1e_pay_load_size[] = {
  79. 128, 256, 512, 1024, 2048, 4096,
  80. };
  81. /**
  82. * atl1e_irq_enable - Enable default interrupt generation settings
  83. * @adapter: board private structure
  84. */
  85. static inline void atl1e_irq_enable(struct atl1e_adapter *adapter)
  86. {
  87. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  88. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  89. AT_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  90. AT_WRITE_FLUSH(&adapter->hw);
  91. }
  92. }
  93. /**
  94. * atl1e_irq_disable - Mask off interrupt generation on the NIC
  95. * @adapter: board private structure
  96. */
  97. static inline void atl1e_irq_disable(struct atl1e_adapter *adapter)
  98. {
  99. atomic_inc(&adapter->irq_sem);
  100. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  101. AT_WRITE_FLUSH(&adapter->hw);
  102. synchronize_irq(adapter->pdev->irq);
  103. }
  104. /**
  105. * atl1e_irq_reset - reset interrupt confiure on the NIC
  106. * @adapter: board private structure
  107. */
  108. static inline void atl1e_irq_reset(struct atl1e_adapter *adapter)
  109. {
  110. atomic_set(&adapter->irq_sem, 0);
  111. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  112. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  113. AT_WRITE_FLUSH(&adapter->hw);
  114. }
  115. /**
  116. * atl1e_phy_config - Timer Call-back
  117. * @data: pointer to netdev cast into an unsigned long
  118. */
  119. static void atl1e_phy_config(unsigned long data)
  120. {
  121. struct atl1e_adapter *adapter = (struct atl1e_adapter *) data;
  122. struct atl1e_hw *hw = &adapter->hw;
  123. unsigned long flags;
  124. spin_lock_irqsave(&adapter->mdio_lock, flags);
  125. atl1e_restart_autoneg(hw);
  126. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  127. }
  128. void atl1e_reinit_locked(struct atl1e_adapter *adapter)
  129. {
  130. WARN_ON(in_interrupt());
  131. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  132. msleep(1);
  133. atl1e_down(adapter);
  134. atl1e_up(adapter);
  135. clear_bit(__AT_RESETTING, &adapter->flags);
  136. }
  137. static void atl1e_reset_task(struct work_struct *work)
  138. {
  139. struct atl1e_adapter *adapter;
  140. adapter = container_of(work, struct atl1e_adapter, reset_task);
  141. atl1e_reinit_locked(adapter);
  142. }
  143. static int atl1e_check_link(struct atl1e_adapter *adapter)
  144. {
  145. struct atl1e_hw *hw = &adapter->hw;
  146. struct net_device *netdev = adapter->netdev;
  147. int err = 0;
  148. u16 speed, duplex, phy_data;
  149. /* MII_BMSR must read twice */
  150. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  151. atl1e_read_phy_reg(hw, MII_BMSR, &phy_data);
  152. if ((phy_data & BMSR_LSTATUS) == 0) {
  153. /* link down */
  154. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  155. u32 value;
  156. /* disable rx */
  157. value = AT_READ_REG(hw, REG_MAC_CTRL);
  158. value &= ~MAC_CTRL_RX_EN;
  159. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  160. adapter->link_speed = SPEED_0;
  161. netif_carrier_off(netdev);
  162. netif_stop_queue(netdev);
  163. }
  164. } else {
  165. /* Link Up */
  166. err = atl1e_get_speed_and_duplex(hw, &speed, &duplex);
  167. if (unlikely(err))
  168. return err;
  169. /* link result is our setting */
  170. if (adapter->link_speed != speed ||
  171. adapter->link_duplex != duplex) {
  172. adapter->link_speed = speed;
  173. adapter->link_duplex = duplex;
  174. atl1e_setup_mac_ctrl(adapter);
  175. netdev_info(netdev,
  176. "NIC Link is Up <%d Mbps %s Duplex>\n",
  177. adapter->link_speed,
  178. adapter->link_duplex == FULL_DUPLEX ?
  179. "Full" : "Half");
  180. }
  181. if (!netif_carrier_ok(netdev)) {
  182. /* Link down -> Up */
  183. netif_carrier_on(netdev);
  184. netif_wake_queue(netdev);
  185. }
  186. }
  187. return 0;
  188. }
  189. /**
  190. * atl1e_link_chg_task - deal with link change event Out of interrupt context
  191. * @netdev: network interface device structure
  192. */
  193. static void atl1e_link_chg_task(struct work_struct *work)
  194. {
  195. struct atl1e_adapter *adapter;
  196. unsigned long flags;
  197. adapter = container_of(work, struct atl1e_adapter, link_chg_task);
  198. spin_lock_irqsave(&adapter->mdio_lock, flags);
  199. atl1e_check_link(adapter);
  200. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  201. }
  202. static void atl1e_link_chg_event(struct atl1e_adapter *adapter)
  203. {
  204. struct net_device *netdev = adapter->netdev;
  205. u16 phy_data = 0;
  206. u16 link_up = 0;
  207. spin_lock(&adapter->mdio_lock);
  208. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  209. atl1e_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  210. spin_unlock(&adapter->mdio_lock);
  211. link_up = phy_data & BMSR_LSTATUS;
  212. /* notify upper layer link down ASAP */
  213. if (!link_up) {
  214. if (netif_carrier_ok(netdev)) {
  215. /* old link state: Up */
  216. netdev_info(netdev, "NIC Link is Down\n");
  217. adapter->link_speed = SPEED_0;
  218. netif_stop_queue(netdev);
  219. }
  220. }
  221. schedule_work(&adapter->link_chg_task);
  222. }
  223. static void atl1e_del_timer(struct atl1e_adapter *adapter)
  224. {
  225. del_timer_sync(&adapter->phy_config_timer);
  226. }
  227. static void atl1e_cancel_work(struct atl1e_adapter *adapter)
  228. {
  229. cancel_work_sync(&adapter->reset_task);
  230. cancel_work_sync(&adapter->link_chg_task);
  231. }
  232. /**
  233. * atl1e_tx_timeout - Respond to a Tx Hang
  234. * @netdev: network interface device structure
  235. */
  236. static void atl1e_tx_timeout(struct net_device *netdev)
  237. {
  238. struct atl1e_adapter *adapter = netdev_priv(netdev);
  239. /* Do the reset outside of interrupt context */
  240. schedule_work(&adapter->reset_task);
  241. }
  242. /**
  243. * atl1e_set_multi - Multicast and Promiscuous mode set
  244. * @netdev: network interface device structure
  245. *
  246. * The set_multi entry point is called whenever the multicast address
  247. * list or the network interface flags are updated. This routine is
  248. * responsible for configuring the hardware for proper multicast,
  249. * promiscuous mode, and all-multi behavior.
  250. */
  251. static void atl1e_set_multi(struct net_device *netdev)
  252. {
  253. struct atl1e_adapter *adapter = netdev_priv(netdev);
  254. struct atl1e_hw *hw = &adapter->hw;
  255. struct netdev_hw_addr *ha;
  256. u32 mac_ctrl_data = 0;
  257. u32 hash_value;
  258. /* Check for Promiscuous and All Multicast modes */
  259. mac_ctrl_data = AT_READ_REG(hw, REG_MAC_CTRL);
  260. if (netdev->flags & IFF_PROMISC) {
  261. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  262. } else if (netdev->flags & IFF_ALLMULTI) {
  263. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  264. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  265. } else {
  266. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  267. }
  268. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  269. /* clear the old settings from the multicast hash table */
  270. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  271. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  272. /* comoute mc addresses' hash value ,and put it into hash table */
  273. netdev_for_each_mc_addr(ha, netdev) {
  274. hash_value = atl1e_hash_mc_addr(hw, ha->addr);
  275. atl1e_hash_set(hw, hash_value);
  276. }
  277. }
  278. static void __atl1e_vlan_mode(netdev_features_t features, u32 *mac_ctrl_data)
  279. {
  280. if (features & NETIF_F_HW_VLAN_RX) {
  281. /* enable VLAN tag insert/strip */
  282. *mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  283. } else {
  284. /* disable VLAN tag insert/strip */
  285. *mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  286. }
  287. }
  288. static void atl1e_vlan_mode(struct net_device *netdev,
  289. netdev_features_t features)
  290. {
  291. struct atl1e_adapter *adapter = netdev_priv(netdev);
  292. u32 mac_ctrl_data = 0;
  293. netdev_dbg(adapter->netdev, "%s\n", __func__);
  294. atl1e_irq_disable(adapter);
  295. mac_ctrl_data = AT_READ_REG(&adapter->hw, REG_MAC_CTRL);
  296. __atl1e_vlan_mode(features, &mac_ctrl_data);
  297. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  298. atl1e_irq_enable(adapter);
  299. }
  300. static void atl1e_restore_vlan(struct atl1e_adapter *adapter)
  301. {
  302. netdev_dbg(adapter->netdev, "%s\n", __func__);
  303. atl1e_vlan_mode(adapter->netdev, adapter->netdev->features);
  304. }
  305. /**
  306. * atl1e_set_mac - Change the Ethernet Address of the NIC
  307. * @netdev: network interface device structure
  308. * @p: pointer to an address structure
  309. *
  310. * Returns 0 on success, negative on failure
  311. */
  312. static int atl1e_set_mac_addr(struct net_device *netdev, void *p)
  313. {
  314. struct atl1e_adapter *adapter = netdev_priv(netdev);
  315. struct sockaddr *addr = p;
  316. if (!is_valid_ether_addr(addr->sa_data))
  317. return -EADDRNOTAVAIL;
  318. if (netif_running(netdev))
  319. return -EBUSY;
  320. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  321. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  322. atl1e_hw_set_mac_addr(&adapter->hw);
  323. return 0;
  324. }
  325. static netdev_features_t atl1e_fix_features(struct net_device *netdev,
  326. netdev_features_t features)
  327. {
  328. /*
  329. * Since there is no support for separate rx/tx vlan accel
  330. * enable/disable make sure tx flag is always in same state as rx.
  331. */
  332. if (features & NETIF_F_HW_VLAN_RX)
  333. features |= NETIF_F_HW_VLAN_TX;
  334. else
  335. features &= ~NETIF_F_HW_VLAN_TX;
  336. return features;
  337. }
  338. static int atl1e_set_features(struct net_device *netdev,
  339. netdev_features_t features)
  340. {
  341. netdev_features_t changed = netdev->features ^ features;
  342. if (changed & NETIF_F_HW_VLAN_RX)
  343. atl1e_vlan_mode(netdev, features);
  344. return 0;
  345. }
  346. /**
  347. * atl1e_change_mtu - Change the Maximum Transfer Unit
  348. * @netdev: network interface device structure
  349. * @new_mtu: new value for maximum frame size
  350. *
  351. * Returns 0 on success, negative on failure
  352. */
  353. static int atl1e_change_mtu(struct net_device *netdev, int new_mtu)
  354. {
  355. struct atl1e_adapter *adapter = netdev_priv(netdev);
  356. int old_mtu = netdev->mtu;
  357. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  358. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  359. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  360. netdev_warn(adapter->netdev, "invalid MTU setting\n");
  361. return -EINVAL;
  362. }
  363. /* set MTU */
  364. if (old_mtu != new_mtu && netif_running(netdev)) {
  365. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  366. msleep(1);
  367. netdev->mtu = new_mtu;
  368. adapter->hw.max_frame_size = new_mtu;
  369. adapter->hw.rx_jumbo_th = (max_frame + 7) >> 3;
  370. atl1e_down(adapter);
  371. atl1e_up(adapter);
  372. clear_bit(__AT_RESETTING, &adapter->flags);
  373. }
  374. return 0;
  375. }
  376. /*
  377. * caller should hold mdio_lock
  378. */
  379. static int atl1e_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  380. {
  381. struct atl1e_adapter *adapter = netdev_priv(netdev);
  382. u16 result;
  383. atl1e_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  384. return result;
  385. }
  386. static void atl1e_mdio_write(struct net_device *netdev, int phy_id,
  387. int reg_num, int val)
  388. {
  389. struct atl1e_adapter *adapter = netdev_priv(netdev);
  390. atl1e_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  391. }
  392. static int atl1e_mii_ioctl(struct net_device *netdev,
  393. struct ifreq *ifr, int cmd)
  394. {
  395. struct atl1e_adapter *adapter = netdev_priv(netdev);
  396. struct mii_ioctl_data *data = if_mii(ifr);
  397. unsigned long flags;
  398. int retval = 0;
  399. if (!netif_running(netdev))
  400. return -EINVAL;
  401. spin_lock_irqsave(&adapter->mdio_lock, flags);
  402. switch (cmd) {
  403. case SIOCGMIIPHY:
  404. data->phy_id = 0;
  405. break;
  406. case SIOCGMIIREG:
  407. if (atl1e_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  408. &data->val_out)) {
  409. retval = -EIO;
  410. goto out;
  411. }
  412. break;
  413. case SIOCSMIIREG:
  414. if (data->reg_num & ~(0x1F)) {
  415. retval = -EFAULT;
  416. goto out;
  417. }
  418. netdev_dbg(adapter->netdev, "<atl1e_mii_ioctl> write %x %x\n",
  419. data->reg_num, data->val_in);
  420. if (atl1e_write_phy_reg(&adapter->hw,
  421. data->reg_num, data->val_in)) {
  422. retval = -EIO;
  423. goto out;
  424. }
  425. break;
  426. default:
  427. retval = -EOPNOTSUPP;
  428. break;
  429. }
  430. out:
  431. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  432. return retval;
  433. }
  434. static int atl1e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  435. {
  436. switch (cmd) {
  437. case SIOCGMIIPHY:
  438. case SIOCGMIIREG:
  439. case SIOCSMIIREG:
  440. return atl1e_mii_ioctl(netdev, ifr, cmd);
  441. default:
  442. return -EOPNOTSUPP;
  443. }
  444. }
  445. static void atl1e_setup_pcicmd(struct pci_dev *pdev)
  446. {
  447. u16 cmd;
  448. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  449. cmd &= ~(PCI_COMMAND_INTX_DISABLE | PCI_COMMAND_IO);
  450. cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  451. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  452. /*
  453. * some motherboards BIOS(PXE/EFI) driver may set PME
  454. * while they transfer control to OS (Windows/Linux)
  455. * so we should clear this bit before NIC work normally
  456. */
  457. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  458. msleep(1);
  459. }
  460. /**
  461. * atl1e_alloc_queues - Allocate memory for all rings
  462. * @adapter: board private structure to initialize
  463. *
  464. */
  465. static int atl1e_alloc_queues(struct atl1e_adapter *adapter)
  466. {
  467. return 0;
  468. }
  469. /**
  470. * atl1e_sw_init - Initialize general software structures (struct atl1e_adapter)
  471. * @adapter: board private structure to initialize
  472. *
  473. * atl1e_sw_init initializes the Adapter private data structure.
  474. * Fields are initialized based on PCI device information and
  475. * OS network device settings (MTU size).
  476. */
  477. static int atl1e_sw_init(struct atl1e_adapter *adapter)
  478. {
  479. struct atl1e_hw *hw = &adapter->hw;
  480. struct pci_dev *pdev = adapter->pdev;
  481. u32 phy_status_data = 0;
  482. adapter->wol = 0;
  483. adapter->link_speed = SPEED_0; /* hardware init */
  484. adapter->link_duplex = FULL_DUPLEX;
  485. adapter->num_rx_queues = 1;
  486. /* PCI config space info */
  487. hw->vendor_id = pdev->vendor;
  488. hw->device_id = pdev->device;
  489. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  490. hw->subsystem_id = pdev->subsystem_device;
  491. hw->revision_id = pdev->revision;
  492. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  493. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  494. /* nic type */
  495. if (hw->revision_id >= 0xF0) {
  496. hw->nic_type = athr_l2e_revB;
  497. } else {
  498. if (phy_status_data & PHY_STATUS_100M)
  499. hw->nic_type = athr_l1e;
  500. else
  501. hw->nic_type = athr_l2e_revA;
  502. }
  503. phy_status_data = AT_READ_REG(hw, REG_PHY_STATUS);
  504. if (phy_status_data & PHY_STATUS_EMI_CA)
  505. hw->emi_ca = true;
  506. else
  507. hw->emi_ca = false;
  508. hw->phy_configured = false;
  509. hw->preamble_len = 7;
  510. hw->max_frame_size = adapter->netdev->mtu;
  511. hw->rx_jumbo_th = (hw->max_frame_size + ETH_HLEN +
  512. VLAN_HLEN + ETH_FCS_LEN + 7) >> 3;
  513. hw->rrs_type = atl1e_rrs_disable;
  514. hw->indirect_tab = 0;
  515. hw->base_cpu = 0;
  516. /* need confirm */
  517. hw->ict = 50000; /* 100ms */
  518. hw->smb_timer = 200000; /* 200ms */
  519. hw->tpd_burst = 5;
  520. hw->rrd_thresh = 1;
  521. hw->tpd_thresh = adapter->tx_ring.count / 2;
  522. hw->rx_count_down = 4; /* 2us resolution */
  523. hw->tx_count_down = hw->imt * 4 / 3;
  524. hw->dmar_block = atl1e_dma_req_1024;
  525. hw->dmaw_block = atl1e_dma_req_1024;
  526. hw->dmar_dly_cnt = 15;
  527. hw->dmaw_dly_cnt = 4;
  528. if (atl1e_alloc_queues(adapter)) {
  529. netdev_err(adapter->netdev, "Unable to allocate memory for queues\n");
  530. return -ENOMEM;
  531. }
  532. atomic_set(&adapter->irq_sem, 1);
  533. spin_lock_init(&adapter->mdio_lock);
  534. spin_lock_init(&adapter->tx_lock);
  535. set_bit(__AT_DOWN, &adapter->flags);
  536. return 0;
  537. }
  538. /**
  539. * atl1e_clean_tx_ring - Free Tx-skb
  540. * @adapter: board private structure
  541. */
  542. static void atl1e_clean_tx_ring(struct atl1e_adapter *adapter)
  543. {
  544. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  545. struct atl1e_tx_buffer *tx_buffer = NULL;
  546. struct pci_dev *pdev = adapter->pdev;
  547. u16 index, ring_count;
  548. if (tx_ring->desc == NULL || tx_ring->tx_buffer == NULL)
  549. return;
  550. ring_count = tx_ring->count;
  551. /* first unmmap dma */
  552. for (index = 0; index < ring_count; index++) {
  553. tx_buffer = &tx_ring->tx_buffer[index];
  554. if (tx_buffer->dma) {
  555. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  556. pci_unmap_single(pdev, tx_buffer->dma,
  557. tx_buffer->length, PCI_DMA_TODEVICE);
  558. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  559. pci_unmap_page(pdev, tx_buffer->dma,
  560. tx_buffer->length, PCI_DMA_TODEVICE);
  561. tx_buffer->dma = 0;
  562. }
  563. }
  564. /* second free skb */
  565. for (index = 0; index < ring_count; index++) {
  566. tx_buffer = &tx_ring->tx_buffer[index];
  567. if (tx_buffer->skb) {
  568. dev_kfree_skb_any(tx_buffer->skb);
  569. tx_buffer->skb = NULL;
  570. }
  571. }
  572. /* Zero out Tx-buffers */
  573. memset(tx_ring->desc, 0, sizeof(struct atl1e_tpd_desc) *
  574. ring_count);
  575. memset(tx_ring->tx_buffer, 0, sizeof(struct atl1e_tx_buffer) *
  576. ring_count);
  577. }
  578. /**
  579. * atl1e_clean_rx_ring - Free rx-reservation skbs
  580. * @adapter: board private structure
  581. */
  582. static void atl1e_clean_rx_ring(struct atl1e_adapter *adapter)
  583. {
  584. struct atl1e_rx_ring *rx_ring =
  585. &adapter->rx_ring;
  586. struct atl1e_rx_page_desc *rx_page_desc = rx_ring->rx_page_desc;
  587. u16 i, j;
  588. if (adapter->ring_vir_addr == NULL)
  589. return;
  590. /* Zero out the descriptor ring */
  591. for (i = 0; i < adapter->num_rx_queues; i++) {
  592. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  593. if (rx_page_desc[i].rx_page[j].addr != NULL) {
  594. memset(rx_page_desc[i].rx_page[j].addr, 0,
  595. rx_ring->real_page_size);
  596. }
  597. }
  598. }
  599. }
  600. static void atl1e_cal_ring_size(struct atl1e_adapter *adapter, u32 *ring_size)
  601. {
  602. *ring_size = ((u32)(adapter->tx_ring.count *
  603. sizeof(struct atl1e_tpd_desc) + 7
  604. /* tx ring, qword align */
  605. + adapter->rx_ring.real_page_size * AT_PAGE_NUM_PER_QUEUE *
  606. adapter->num_rx_queues + 31
  607. /* rx ring, 32 bytes align */
  608. + (1 + AT_PAGE_NUM_PER_QUEUE * adapter->num_rx_queues) *
  609. sizeof(u32) + 3));
  610. /* tx, rx cmd, dword align */
  611. }
  612. static void atl1e_init_ring_resources(struct atl1e_adapter *adapter)
  613. {
  614. struct atl1e_rx_ring *rx_ring = NULL;
  615. rx_ring = &adapter->rx_ring;
  616. rx_ring->real_page_size = adapter->rx_ring.page_size
  617. + adapter->hw.max_frame_size
  618. + ETH_HLEN + VLAN_HLEN
  619. + ETH_FCS_LEN;
  620. rx_ring->real_page_size = roundup(rx_ring->real_page_size, 32);
  621. atl1e_cal_ring_size(adapter, &adapter->ring_size);
  622. adapter->ring_vir_addr = NULL;
  623. adapter->rx_ring.desc = NULL;
  624. rwlock_init(&adapter->tx_ring.tx_lock);
  625. }
  626. /*
  627. * Read / Write Ptr Initialize:
  628. */
  629. static void atl1e_init_ring_ptrs(struct atl1e_adapter *adapter)
  630. {
  631. struct atl1e_tx_ring *tx_ring = NULL;
  632. struct atl1e_rx_ring *rx_ring = NULL;
  633. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  634. int i, j;
  635. tx_ring = &adapter->tx_ring;
  636. rx_ring = &adapter->rx_ring;
  637. rx_page_desc = rx_ring->rx_page_desc;
  638. tx_ring->next_to_use = 0;
  639. atomic_set(&tx_ring->next_to_clean, 0);
  640. for (i = 0; i < adapter->num_rx_queues; i++) {
  641. rx_page_desc[i].rx_using = 0;
  642. rx_page_desc[i].rx_nxseq = 0;
  643. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  644. *rx_page_desc[i].rx_page[j].write_offset_addr = 0;
  645. rx_page_desc[i].rx_page[j].read_offset = 0;
  646. }
  647. }
  648. }
  649. /**
  650. * atl1e_free_ring_resources - Free Tx / RX descriptor Resources
  651. * @adapter: board private structure
  652. *
  653. * Free all transmit software resources
  654. */
  655. static void atl1e_free_ring_resources(struct atl1e_adapter *adapter)
  656. {
  657. struct pci_dev *pdev = adapter->pdev;
  658. atl1e_clean_tx_ring(adapter);
  659. atl1e_clean_rx_ring(adapter);
  660. if (adapter->ring_vir_addr) {
  661. pci_free_consistent(pdev, adapter->ring_size,
  662. adapter->ring_vir_addr, adapter->ring_dma);
  663. adapter->ring_vir_addr = NULL;
  664. }
  665. if (adapter->tx_ring.tx_buffer) {
  666. kfree(adapter->tx_ring.tx_buffer);
  667. adapter->tx_ring.tx_buffer = NULL;
  668. }
  669. }
  670. /**
  671. * atl1e_setup_mem_resources - allocate Tx / RX descriptor resources
  672. * @adapter: board private structure
  673. *
  674. * Return 0 on success, negative on failure
  675. */
  676. static int atl1e_setup_ring_resources(struct atl1e_adapter *adapter)
  677. {
  678. struct pci_dev *pdev = adapter->pdev;
  679. struct atl1e_tx_ring *tx_ring;
  680. struct atl1e_rx_ring *rx_ring;
  681. struct atl1e_rx_page_desc *rx_page_desc;
  682. int size, i, j;
  683. u32 offset = 0;
  684. int err = 0;
  685. if (adapter->ring_vir_addr != NULL)
  686. return 0; /* alloced already */
  687. tx_ring = &adapter->tx_ring;
  688. rx_ring = &adapter->rx_ring;
  689. /* real ring DMA buffer */
  690. size = adapter->ring_size;
  691. adapter->ring_vir_addr = pci_alloc_consistent(pdev,
  692. adapter->ring_size, &adapter->ring_dma);
  693. if (adapter->ring_vir_addr == NULL) {
  694. netdev_err(adapter->netdev,
  695. "pci_alloc_consistent failed, size = D%d\n", size);
  696. return -ENOMEM;
  697. }
  698. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  699. rx_page_desc = rx_ring->rx_page_desc;
  700. /* Init TPD Ring */
  701. tx_ring->dma = roundup(adapter->ring_dma, 8);
  702. offset = tx_ring->dma - adapter->ring_dma;
  703. tx_ring->desc = adapter->ring_vir_addr + offset;
  704. size = sizeof(struct atl1e_tx_buffer) * (tx_ring->count);
  705. tx_ring->tx_buffer = kzalloc(size, GFP_KERNEL);
  706. if (tx_ring->tx_buffer == NULL) {
  707. netdev_err(adapter->netdev, "kzalloc failed, size = D%d\n",
  708. size);
  709. err = -ENOMEM;
  710. goto failed;
  711. }
  712. /* Init RXF-Pages */
  713. offset += (sizeof(struct atl1e_tpd_desc) * tx_ring->count);
  714. offset = roundup(offset, 32);
  715. for (i = 0; i < adapter->num_rx_queues; i++) {
  716. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  717. rx_page_desc[i].rx_page[j].dma =
  718. adapter->ring_dma + offset;
  719. rx_page_desc[i].rx_page[j].addr =
  720. adapter->ring_vir_addr + offset;
  721. offset += rx_ring->real_page_size;
  722. }
  723. }
  724. /* Init CMB dma address */
  725. tx_ring->cmb_dma = adapter->ring_dma + offset;
  726. tx_ring->cmb = adapter->ring_vir_addr + offset;
  727. offset += sizeof(u32);
  728. for (i = 0; i < adapter->num_rx_queues; i++) {
  729. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  730. rx_page_desc[i].rx_page[j].write_offset_dma =
  731. adapter->ring_dma + offset;
  732. rx_page_desc[i].rx_page[j].write_offset_addr =
  733. adapter->ring_vir_addr + offset;
  734. offset += sizeof(u32);
  735. }
  736. }
  737. if (unlikely(offset > adapter->ring_size)) {
  738. netdev_err(adapter->netdev, "offset(%d) > ring size(%d) !!\n",
  739. offset, adapter->ring_size);
  740. err = -1;
  741. goto failed;
  742. }
  743. return 0;
  744. failed:
  745. if (adapter->ring_vir_addr != NULL) {
  746. pci_free_consistent(pdev, adapter->ring_size,
  747. adapter->ring_vir_addr, adapter->ring_dma);
  748. adapter->ring_vir_addr = NULL;
  749. }
  750. return err;
  751. }
  752. static inline void atl1e_configure_des_ring(struct atl1e_adapter *adapter)
  753. {
  754. struct atl1e_hw *hw = &adapter->hw;
  755. struct atl1e_rx_ring *rx_ring = &adapter->rx_ring;
  756. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  757. struct atl1e_rx_page_desc *rx_page_desc = NULL;
  758. int i, j;
  759. AT_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  760. (u32)((adapter->ring_dma & AT_DMA_HI_ADDR_MASK) >> 32));
  761. AT_WRITE_REG(hw, REG_TPD_BASE_ADDR_LO,
  762. (u32)((tx_ring->dma) & AT_DMA_LO_ADDR_MASK));
  763. AT_WRITE_REG(hw, REG_TPD_RING_SIZE, (u16)(tx_ring->count));
  764. AT_WRITE_REG(hw, REG_HOST_TX_CMB_LO,
  765. (u32)((tx_ring->cmb_dma) & AT_DMA_LO_ADDR_MASK));
  766. rx_page_desc = rx_ring->rx_page_desc;
  767. /* RXF Page Physical address / Page Length */
  768. for (i = 0; i < AT_MAX_RECEIVE_QUEUE; i++) {
  769. AT_WRITE_REG(hw, atl1e_rx_page_hi_addr_regs[i],
  770. (u32)((adapter->ring_dma &
  771. AT_DMA_HI_ADDR_MASK) >> 32));
  772. for (j = 0; j < AT_PAGE_NUM_PER_QUEUE; j++) {
  773. u32 page_phy_addr;
  774. u32 offset_phy_addr;
  775. page_phy_addr = rx_page_desc[i].rx_page[j].dma;
  776. offset_phy_addr =
  777. rx_page_desc[i].rx_page[j].write_offset_dma;
  778. AT_WRITE_REG(hw, atl1e_rx_page_lo_addr_regs[i][j],
  779. page_phy_addr & AT_DMA_LO_ADDR_MASK);
  780. AT_WRITE_REG(hw, atl1e_rx_page_write_offset_regs[i][j],
  781. offset_phy_addr & AT_DMA_LO_ADDR_MASK);
  782. AT_WRITE_REGB(hw, atl1e_rx_page_vld_regs[i][j], 1);
  783. }
  784. }
  785. /* Page Length */
  786. AT_WRITE_REG(hw, REG_HOST_RXFPAGE_SIZE, rx_ring->page_size);
  787. /* Load all of base address above */
  788. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  789. }
  790. static inline void atl1e_configure_tx(struct atl1e_adapter *adapter)
  791. {
  792. struct atl1e_hw *hw = &adapter->hw;
  793. u32 dev_ctrl_data = 0;
  794. u32 max_pay_load = 0;
  795. u32 jumbo_thresh = 0;
  796. u32 extra_size = 0; /* Jumbo frame threshold in QWORD unit */
  797. /* configure TXQ param */
  798. if (hw->nic_type != athr_l2e_revB) {
  799. extra_size = ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN;
  800. if (hw->max_frame_size <= 1500) {
  801. jumbo_thresh = hw->max_frame_size + extra_size;
  802. } else if (hw->max_frame_size < 6*1024) {
  803. jumbo_thresh =
  804. (hw->max_frame_size + extra_size) * 2 / 3;
  805. } else {
  806. jumbo_thresh = (hw->max_frame_size + extra_size) / 2;
  807. }
  808. AT_WRITE_REG(hw, REG_TX_EARLY_TH, (jumbo_thresh + 7) >> 3);
  809. }
  810. dev_ctrl_data = AT_READ_REG(hw, REG_DEVICE_CTRL);
  811. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_PAYLOAD_SHIFT)) &
  812. DEVICE_CTRL_MAX_PAYLOAD_MASK;
  813. hw->dmaw_block = min_t(u32, max_pay_load, hw->dmaw_block);
  814. max_pay_load = ((dev_ctrl_data >> DEVICE_CTRL_MAX_RREQ_SZ_SHIFT)) &
  815. DEVICE_CTRL_MAX_RREQ_SZ_MASK;
  816. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  817. if (hw->nic_type != athr_l2e_revB)
  818. AT_WRITE_REGW(hw, REG_TXQ_CTRL + 2,
  819. atl1e_pay_load_size[hw->dmar_block]);
  820. /* enable TXQ */
  821. AT_WRITE_REGW(hw, REG_TXQ_CTRL,
  822. (((u16)hw->tpd_burst & TXQ_CTRL_NUM_TPD_BURST_MASK)
  823. << TXQ_CTRL_NUM_TPD_BURST_SHIFT)
  824. | TXQ_CTRL_ENH_MODE | TXQ_CTRL_EN);
  825. }
  826. static inline void atl1e_configure_rx(struct atl1e_adapter *adapter)
  827. {
  828. struct atl1e_hw *hw = &adapter->hw;
  829. u32 rxf_len = 0;
  830. u32 rxf_low = 0;
  831. u32 rxf_high = 0;
  832. u32 rxf_thresh_data = 0;
  833. u32 rxq_ctrl_data = 0;
  834. if (hw->nic_type != athr_l2e_revB) {
  835. AT_WRITE_REGW(hw, REG_RXQ_JMBOSZ_RRDTIM,
  836. (u16)((hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK) <<
  837. RXQ_JMBOSZ_TH_SHIFT |
  838. (1 & RXQ_JMBO_LKAH_MASK) <<
  839. RXQ_JMBO_LKAH_SHIFT));
  840. rxf_len = AT_READ_REG(hw, REG_SRAM_RXF_LEN);
  841. rxf_high = rxf_len * 4 / 5;
  842. rxf_low = rxf_len / 5;
  843. rxf_thresh_data = ((rxf_high & RXQ_RXF_PAUSE_TH_HI_MASK)
  844. << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  845. ((rxf_low & RXQ_RXF_PAUSE_TH_LO_MASK)
  846. << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  847. AT_WRITE_REG(hw, REG_RXQ_RXF_PAUSE_THRESH, rxf_thresh_data);
  848. }
  849. /* RRS */
  850. AT_WRITE_REG(hw, REG_IDT_TABLE, hw->indirect_tab);
  851. AT_WRITE_REG(hw, REG_BASE_CPU_NUMBER, hw->base_cpu);
  852. if (hw->rrs_type & atl1e_rrs_ipv4)
  853. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4;
  854. if (hw->rrs_type & atl1e_rrs_ipv4_tcp)
  855. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV4_TCP;
  856. if (hw->rrs_type & atl1e_rrs_ipv6)
  857. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6;
  858. if (hw->rrs_type & atl1e_rrs_ipv6_tcp)
  859. rxq_ctrl_data |= RXQ_CTRL_HASH_TYPE_IPV6_TCP;
  860. if (hw->rrs_type != atl1e_rrs_disable)
  861. rxq_ctrl_data |=
  862. (RXQ_CTRL_HASH_ENABLE | RXQ_CTRL_RSS_MODE_MQUESINT);
  863. rxq_ctrl_data |= RXQ_CTRL_IPV6_XSUM_VERIFY_EN | RXQ_CTRL_PBA_ALIGN_32 |
  864. RXQ_CTRL_CUT_THRU_EN | RXQ_CTRL_EN;
  865. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  866. }
  867. static inline void atl1e_configure_dma(struct atl1e_adapter *adapter)
  868. {
  869. struct atl1e_hw *hw = &adapter->hw;
  870. u32 dma_ctrl_data = 0;
  871. dma_ctrl_data = DMA_CTRL_RXCMB_EN;
  872. dma_ctrl_data |= (((u32)hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  873. << DMA_CTRL_DMAR_BURST_LEN_SHIFT;
  874. dma_ctrl_data |= (((u32)hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  875. << DMA_CTRL_DMAW_BURST_LEN_SHIFT;
  876. dma_ctrl_data |= DMA_CTRL_DMAR_REQ_PRI | DMA_CTRL_DMAR_OUT_ORDER;
  877. dma_ctrl_data |= (((u32)hw->dmar_dly_cnt) & DMA_CTRL_DMAR_DLY_CNT_MASK)
  878. << DMA_CTRL_DMAR_DLY_CNT_SHIFT;
  879. dma_ctrl_data |= (((u32)hw->dmaw_dly_cnt) & DMA_CTRL_DMAW_DLY_CNT_MASK)
  880. << DMA_CTRL_DMAW_DLY_CNT_SHIFT;
  881. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  882. }
  883. static void atl1e_setup_mac_ctrl(struct atl1e_adapter *adapter)
  884. {
  885. u32 value;
  886. struct atl1e_hw *hw = &adapter->hw;
  887. struct net_device *netdev = adapter->netdev;
  888. /* Config MAC CTRL Register */
  889. value = MAC_CTRL_TX_EN |
  890. MAC_CTRL_RX_EN ;
  891. if (FULL_DUPLEX == adapter->link_duplex)
  892. value |= MAC_CTRL_DUPLX;
  893. value |= ((u32)((SPEED_1000 == adapter->link_speed) ?
  894. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  895. MAC_CTRL_SPEED_SHIFT);
  896. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  897. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  898. value |= (((u32)adapter->hw.preamble_len &
  899. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  900. __atl1e_vlan_mode(netdev->features, &value);
  901. value |= MAC_CTRL_BC_EN;
  902. if (netdev->flags & IFF_PROMISC)
  903. value |= MAC_CTRL_PROMIS_EN;
  904. if (netdev->flags & IFF_ALLMULTI)
  905. value |= MAC_CTRL_MC_ALL_EN;
  906. AT_WRITE_REG(hw, REG_MAC_CTRL, value);
  907. }
  908. /**
  909. * atl1e_configure - Configure Transmit&Receive Unit after Reset
  910. * @adapter: board private structure
  911. *
  912. * Configure the Tx /Rx unit of the MAC after a reset.
  913. */
  914. static int atl1e_configure(struct atl1e_adapter *adapter)
  915. {
  916. struct atl1e_hw *hw = &adapter->hw;
  917. u32 intr_status_data = 0;
  918. /* clear interrupt status */
  919. AT_WRITE_REG(hw, REG_ISR, ~0);
  920. /* 1. set MAC Address */
  921. atl1e_hw_set_mac_addr(hw);
  922. /* 2. Init the Multicast HASH table done by set_muti */
  923. /* 3. Clear any WOL status */
  924. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  925. /* 4. Descripter Ring BaseMem/Length/Read ptr/Write ptr
  926. * TPD Ring/SMB/RXF0 Page CMBs, they use the same
  927. * High 32bits memory */
  928. atl1e_configure_des_ring(adapter);
  929. /* 5. set Interrupt Moderator Timer */
  930. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, hw->imt);
  931. AT_WRITE_REGW(hw, REG_IRQ_MODU_TIMER2_INIT, hw->imt);
  932. AT_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_LED_MODE |
  933. MASTER_CTRL_ITIMER_EN | MASTER_CTRL_ITIMER2_EN);
  934. /* 6. rx/tx threshold to trig interrupt */
  935. AT_WRITE_REGW(hw, REG_TRIG_RRD_THRESH, hw->rrd_thresh);
  936. AT_WRITE_REGW(hw, REG_TRIG_TPD_THRESH, hw->tpd_thresh);
  937. AT_WRITE_REGW(hw, REG_TRIG_RXTIMER, hw->rx_count_down);
  938. AT_WRITE_REGW(hw, REG_TRIG_TXTIMER, hw->tx_count_down);
  939. /* 7. set Interrupt Clear Timer */
  940. AT_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, hw->ict);
  941. /* 8. set MTU */
  942. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  943. VLAN_HLEN + ETH_FCS_LEN);
  944. /* 9. config TXQ early tx threshold */
  945. atl1e_configure_tx(adapter);
  946. /* 10. config RXQ */
  947. atl1e_configure_rx(adapter);
  948. /* 11. config DMA Engine */
  949. atl1e_configure_dma(adapter);
  950. /* 12. smb timer to trig interrupt */
  951. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER, hw->smb_timer);
  952. intr_status_data = AT_READ_REG(hw, REG_ISR);
  953. if (unlikely((intr_status_data & ISR_PHY_LINKDOWN) != 0)) {
  954. netdev_err(adapter->netdev,
  955. "atl1e_configure failed, PCIE phy link down\n");
  956. return -1;
  957. }
  958. AT_WRITE_REG(hw, REG_ISR, 0x7fffffff);
  959. return 0;
  960. }
  961. /**
  962. * atl1e_get_stats - Get System Network Statistics
  963. * @netdev: network interface device structure
  964. *
  965. * Returns the address of the device statistics structure.
  966. * The statistics are actually updated from the timer callback.
  967. */
  968. static struct net_device_stats *atl1e_get_stats(struct net_device *netdev)
  969. {
  970. struct atl1e_adapter *adapter = netdev_priv(netdev);
  971. struct atl1e_hw_stats *hw_stats = &adapter->hw_stats;
  972. struct net_device_stats *net_stats = &netdev->stats;
  973. net_stats->rx_packets = hw_stats->rx_ok;
  974. net_stats->tx_packets = hw_stats->tx_ok;
  975. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  976. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  977. net_stats->multicast = hw_stats->rx_mcast;
  978. net_stats->collisions = hw_stats->tx_1_col +
  979. hw_stats->tx_2_col * 2 +
  980. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  981. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  982. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  983. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  984. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  985. net_stats->rx_length_errors = hw_stats->rx_len_err;
  986. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  987. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  988. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  989. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  990. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  991. hw_stats->tx_underrun + hw_stats->tx_trunc;
  992. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  993. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  994. net_stats->tx_window_errors = hw_stats->tx_late_col;
  995. return net_stats;
  996. }
  997. static void atl1e_update_hw_stats(struct atl1e_adapter *adapter)
  998. {
  999. u16 hw_reg_addr = 0;
  1000. unsigned long *stats_item = NULL;
  1001. /* update rx status */
  1002. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1003. stats_item = &adapter->hw_stats.rx_ok;
  1004. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1005. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1006. stats_item++;
  1007. hw_reg_addr += 4;
  1008. }
  1009. /* update tx status */
  1010. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1011. stats_item = &adapter->hw_stats.tx_ok;
  1012. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1013. *stats_item += AT_READ_REG(&adapter->hw, hw_reg_addr);
  1014. stats_item++;
  1015. hw_reg_addr += 4;
  1016. }
  1017. }
  1018. static inline void atl1e_clear_phy_int(struct atl1e_adapter *adapter)
  1019. {
  1020. u16 phy_data;
  1021. spin_lock(&adapter->mdio_lock);
  1022. atl1e_read_phy_reg(&adapter->hw, MII_INT_STATUS, &phy_data);
  1023. spin_unlock(&adapter->mdio_lock);
  1024. }
  1025. static bool atl1e_clean_tx_irq(struct atl1e_adapter *adapter)
  1026. {
  1027. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1028. struct atl1e_tx_buffer *tx_buffer = NULL;
  1029. u16 hw_next_to_clean = AT_READ_REGW(&adapter->hw, REG_TPD_CONS_IDX);
  1030. u16 next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1031. while (next_to_clean != hw_next_to_clean) {
  1032. tx_buffer = &tx_ring->tx_buffer[next_to_clean];
  1033. if (tx_buffer->dma) {
  1034. if (tx_buffer->flags & ATL1E_TX_PCIMAP_SINGLE)
  1035. pci_unmap_single(adapter->pdev, tx_buffer->dma,
  1036. tx_buffer->length, PCI_DMA_TODEVICE);
  1037. else if (tx_buffer->flags & ATL1E_TX_PCIMAP_PAGE)
  1038. pci_unmap_page(adapter->pdev, tx_buffer->dma,
  1039. tx_buffer->length, PCI_DMA_TODEVICE);
  1040. tx_buffer->dma = 0;
  1041. }
  1042. if (tx_buffer->skb) {
  1043. dev_kfree_skb_irq(tx_buffer->skb);
  1044. tx_buffer->skb = NULL;
  1045. }
  1046. if (++next_to_clean == tx_ring->count)
  1047. next_to_clean = 0;
  1048. }
  1049. atomic_set(&tx_ring->next_to_clean, next_to_clean);
  1050. if (netif_queue_stopped(adapter->netdev) &&
  1051. netif_carrier_ok(adapter->netdev)) {
  1052. netif_wake_queue(adapter->netdev);
  1053. }
  1054. return true;
  1055. }
  1056. /**
  1057. * atl1e_intr - Interrupt Handler
  1058. * @irq: interrupt number
  1059. * @data: pointer to a network interface device structure
  1060. */
  1061. static irqreturn_t atl1e_intr(int irq, void *data)
  1062. {
  1063. struct net_device *netdev = data;
  1064. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1065. struct atl1e_hw *hw = &adapter->hw;
  1066. int max_ints = AT_MAX_INT_WORK;
  1067. int handled = IRQ_NONE;
  1068. u32 status;
  1069. do {
  1070. status = AT_READ_REG(hw, REG_ISR);
  1071. if ((status & IMR_NORMAL_MASK) == 0 ||
  1072. (status & ISR_DIS_INT) != 0) {
  1073. if (max_ints != AT_MAX_INT_WORK)
  1074. handled = IRQ_HANDLED;
  1075. break;
  1076. }
  1077. /* link event */
  1078. if (status & ISR_GPHY)
  1079. atl1e_clear_phy_int(adapter);
  1080. /* Ack ISR */
  1081. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1082. handled = IRQ_HANDLED;
  1083. /* check if PCIE PHY Link down */
  1084. if (status & ISR_PHY_LINKDOWN) {
  1085. netdev_err(adapter->netdev,
  1086. "pcie phy linkdown %x\n", status);
  1087. if (netif_running(adapter->netdev)) {
  1088. /* reset MAC */
  1089. atl1e_irq_reset(adapter);
  1090. schedule_work(&adapter->reset_task);
  1091. break;
  1092. }
  1093. }
  1094. /* check if DMA read/write error */
  1095. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  1096. netdev_err(adapter->netdev,
  1097. "PCIE DMA RW error (status = 0x%x)\n",
  1098. status);
  1099. atl1e_irq_reset(adapter);
  1100. schedule_work(&adapter->reset_task);
  1101. break;
  1102. }
  1103. if (status & ISR_SMB)
  1104. atl1e_update_hw_stats(adapter);
  1105. /* link event */
  1106. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1107. netdev->stats.tx_carrier_errors++;
  1108. atl1e_link_chg_event(adapter);
  1109. break;
  1110. }
  1111. /* transmit event */
  1112. if (status & ISR_TX_EVENT)
  1113. atl1e_clean_tx_irq(adapter);
  1114. if (status & ISR_RX_EVENT) {
  1115. /*
  1116. * disable rx interrupts, without
  1117. * the synchronize_irq bit
  1118. */
  1119. AT_WRITE_REG(hw, REG_IMR,
  1120. IMR_NORMAL_MASK & ~ISR_RX_EVENT);
  1121. AT_WRITE_FLUSH(hw);
  1122. if (likely(napi_schedule_prep(
  1123. &adapter->napi)))
  1124. __napi_schedule(&adapter->napi);
  1125. }
  1126. } while (--max_ints > 0);
  1127. /* re-enable Interrupt*/
  1128. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1129. return handled;
  1130. }
  1131. static inline void atl1e_rx_checksum(struct atl1e_adapter *adapter,
  1132. struct sk_buff *skb, struct atl1e_recv_ret_status *prrs)
  1133. {
  1134. u8 *packet = (u8 *)(prrs + 1);
  1135. struct iphdr *iph;
  1136. u16 head_len = ETH_HLEN;
  1137. u16 pkt_flags;
  1138. u16 err_flags;
  1139. skb_checksum_none_assert(skb);
  1140. pkt_flags = prrs->pkt_flag;
  1141. err_flags = prrs->err_flag;
  1142. if (((pkt_flags & RRS_IS_IPV4) || (pkt_flags & RRS_IS_IPV6)) &&
  1143. ((pkt_flags & RRS_IS_TCP) || (pkt_flags & RRS_IS_UDP))) {
  1144. if (pkt_flags & RRS_IS_IPV4) {
  1145. if (pkt_flags & RRS_IS_802_3)
  1146. head_len += 8;
  1147. iph = (struct iphdr *) (packet + head_len);
  1148. if (iph->frag_off != 0 && !(pkt_flags & RRS_IS_IP_DF))
  1149. goto hw_xsum;
  1150. }
  1151. if (!(err_flags & (RRS_ERR_IP_CSUM | RRS_ERR_L4_CSUM))) {
  1152. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1153. return;
  1154. }
  1155. }
  1156. hw_xsum :
  1157. return;
  1158. }
  1159. static struct atl1e_rx_page *atl1e_get_rx_page(struct atl1e_adapter *adapter,
  1160. u8 que)
  1161. {
  1162. struct atl1e_rx_page_desc *rx_page_desc =
  1163. (struct atl1e_rx_page_desc *) adapter->rx_ring.rx_page_desc;
  1164. u8 rx_using = rx_page_desc[que].rx_using;
  1165. return &(rx_page_desc[que].rx_page[rx_using]);
  1166. }
  1167. static void atl1e_clean_rx_irq(struct atl1e_adapter *adapter, u8 que,
  1168. int *work_done, int work_to_do)
  1169. {
  1170. struct net_device *netdev = adapter->netdev;
  1171. struct atl1e_rx_ring *rx_ring = &adapter->rx_ring;
  1172. struct atl1e_rx_page_desc *rx_page_desc =
  1173. (struct atl1e_rx_page_desc *) rx_ring->rx_page_desc;
  1174. struct sk_buff *skb = NULL;
  1175. struct atl1e_rx_page *rx_page = atl1e_get_rx_page(adapter, que);
  1176. u32 packet_size, write_offset;
  1177. struct atl1e_recv_ret_status *prrs;
  1178. write_offset = *(rx_page->write_offset_addr);
  1179. if (likely(rx_page->read_offset < write_offset)) {
  1180. do {
  1181. if (*work_done >= work_to_do)
  1182. break;
  1183. (*work_done)++;
  1184. /* get new packet's rrs */
  1185. prrs = (struct atl1e_recv_ret_status *) (rx_page->addr +
  1186. rx_page->read_offset);
  1187. /* check sequence number */
  1188. if (prrs->seq_num != rx_page_desc[que].rx_nxseq) {
  1189. netdev_err(netdev,
  1190. "rx sequence number error (rx=%d) (expect=%d)\n",
  1191. prrs->seq_num,
  1192. rx_page_desc[que].rx_nxseq);
  1193. rx_page_desc[que].rx_nxseq++;
  1194. /* just for debug use */
  1195. AT_WRITE_REG(&adapter->hw, REG_DEBUG_DATA0,
  1196. (((u32)prrs->seq_num) << 16) |
  1197. rx_page_desc[que].rx_nxseq);
  1198. goto fatal_err;
  1199. }
  1200. rx_page_desc[que].rx_nxseq++;
  1201. /* error packet */
  1202. if (prrs->pkt_flag & RRS_IS_ERR_FRAME) {
  1203. if (prrs->err_flag & (RRS_ERR_BAD_CRC |
  1204. RRS_ERR_DRIBBLE | RRS_ERR_CODE |
  1205. RRS_ERR_TRUNC)) {
  1206. /* hardware error, discard this packet*/
  1207. netdev_err(netdev,
  1208. "rx packet desc error %x\n",
  1209. *((u32 *)prrs + 1));
  1210. goto skip_pkt;
  1211. }
  1212. }
  1213. packet_size = ((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1214. RRS_PKT_SIZE_MASK) - 4; /* CRC */
  1215. skb = netdev_alloc_skb_ip_align(netdev, packet_size);
  1216. if (skb == NULL) {
  1217. netdev_warn(netdev,
  1218. "Memory squeeze, deferring packet\n");
  1219. goto skip_pkt;
  1220. }
  1221. memcpy(skb->data, (u8 *)(prrs + 1), packet_size);
  1222. skb_put(skb, packet_size);
  1223. skb->protocol = eth_type_trans(skb, netdev);
  1224. atl1e_rx_checksum(adapter, skb, prrs);
  1225. if (prrs->pkt_flag & RRS_IS_VLAN_TAG) {
  1226. u16 vlan_tag = (prrs->vtag >> 4) |
  1227. ((prrs->vtag & 7) << 13) |
  1228. ((prrs->vtag & 8) << 9);
  1229. netdev_dbg(netdev,
  1230. "RXD VLAN TAG<RRD>=0x%04x\n",
  1231. prrs->vtag);
  1232. __vlan_hwaccel_put_tag(skb, vlan_tag);
  1233. }
  1234. netif_receive_skb(skb);
  1235. skip_pkt:
  1236. /* skip current packet whether it's ok or not. */
  1237. rx_page->read_offset +=
  1238. (((u32)((prrs->word1 >> RRS_PKT_SIZE_SHIFT) &
  1239. RRS_PKT_SIZE_MASK) +
  1240. sizeof(struct atl1e_recv_ret_status) + 31) &
  1241. 0xFFFFFFE0);
  1242. if (rx_page->read_offset >= rx_ring->page_size) {
  1243. /* mark this page clean */
  1244. u16 reg_addr;
  1245. u8 rx_using;
  1246. rx_page->read_offset =
  1247. *(rx_page->write_offset_addr) = 0;
  1248. rx_using = rx_page_desc[que].rx_using;
  1249. reg_addr =
  1250. atl1e_rx_page_vld_regs[que][rx_using];
  1251. AT_WRITE_REGB(&adapter->hw, reg_addr, 1);
  1252. rx_page_desc[que].rx_using ^= 1;
  1253. rx_page = atl1e_get_rx_page(adapter, que);
  1254. }
  1255. write_offset = *(rx_page->write_offset_addr);
  1256. } while (rx_page->read_offset < write_offset);
  1257. }
  1258. return;
  1259. fatal_err:
  1260. if (!test_bit(__AT_DOWN, &adapter->flags))
  1261. schedule_work(&adapter->reset_task);
  1262. }
  1263. /**
  1264. * atl1e_clean - NAPI Rx polling callback
  1265. */
  1266. static int atl1e_clean(struct napi_struct *napi, int budget)
  1267. {
  1268. struct atl1e_adapter *adapter =
  1269. container_of(napi, struct atl1e_adapter, napi);
  1270. u32 imr_data;
  1271. int work_done = 0;
  1272. /* Keep link state information with original netdev */
  1273. if (!netif_carrier_ok(adapter->netdev))
  1274. goto quit_polling;
  1275. atl1e_clean_rx_irq(adapter, 0, &work_done, budget);
  1276. /* If no Tx and not enough Rx work done, exit the polling mode */
  1277. if (work_done < budget) {
  1278. quit_polling:
  1279. napi_complete(napi);
  1280. imr_data = AT_READ_REG(&adapter->hw, REG_IMR);
  1281. AT_WRITE_REG(&adapter->hw, REG_IMR, imr_data | ISR_RX_EVENT);
  1282. /* test debug */
  1283. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1284. atomic_dec(&adapter->irq_sem);
  1285. netdev_err(adapter->netdev,
  1286. "atl1e_clean is called when AT_DOWN\n");
  1287. }
  1288. /* reenable RX intr */
  1289. /*atl1e_irq_enable(adapter); */
  1290. }
  1291. return work_done;
  1292. }
  1293. #ifdef CONFIG_NET_POLL_CONTROLLER
  1294. /*
  1295. * Polling 'interrupt' - used by things like netconsole to send skbs
  1296. * without having to re-enable interrupts. It's not called while
  1297. * the interrupt routine is executing.
  1298. */
  1299. static void atl1e_netpoll(struct net_device *netdev)
  1300. {
  1301. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1302. disable_irq(adapter->pdev->irq);
  1303. atl1e_intr(adapter->pdev->irq, netdev);
  1304. enable_irq(adapter->pdev->irq);
  1305. }
  1306. #endif
  1307. static inline u16 atl1e_tpd_avail(struct atl1e_adapter *adapter)
  1308. {
  1309. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1310. u16 next_to_use = 0;
  1311. u16 next_to_clean = 0;
  1312. next_to_clean = atomic_read(&tx_ring->next_to_clean);
  1313. next_to_use = tx_ring->next_to_use;
  1314. return (u16)(next_to_clean > next_to_use) ?
  1315. (next_to_clean - next_to_use - 1) :
  1316. (tx_ring->count + next_to_clean - next_to_use - 1);
  1317. }
  1318. /*
  1319. * get next usable tpd
  1320. * Note: should call atl1e_tdp_avail to make sure
  1321. * there is enough tpd to use
  1322. */
  1323. static struct atl1e_tpd_desc *atl1e_get_tpd(struct atl1e_adapter *adapter)
  1324. {
  1325. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1326. u16 next_to_use = 0;
  1327. next_to_use = tx_ring->next_to_use;
  1328. if (++tx_ring->next_to_use == tx_ring->count)
  1329. tx_ring->next_to_use = 0;
  1330. memset(&tx_ring->desc[next_to_use], 0, sizeof(struct atl1e_tpd_desc));
  1331. return &tx_ring->desc[next_to_use];
  1332. }
  1333. static struct atl1e_tx_buffer *
  1334. atl1e_get_tx_buffer(struct atl1e_adapter *adapter, struct atl1e_tpd_desc *tpd)
  1335. {
  1336. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1337. return &tx_ring->tx_buffer[tpd - tx_ring->desc];
  1338. }
  1339. /* Calculate the transmit packet descript needed*/
  1340. static u16 atl1e_cal_tdp_req(const struct sk_buff *skb)
  1341. {
  1342. int i = 0;
  1343. u16 tpd_req = 1;
  1344. u16 fg_size = 0;
  1345. u16 proto_hdr_len = 0;
  1346. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1347. fg_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1348. tpd_req += ((fg_size + MAX_TX_BUF_LEN - 1) >> MAX_TX_BUF_SHIFT);
  1349. }
  1350. if (skb_is_gso(skb)) {
  1351. if (skb->protocol == htons(ETH_P_IP) ||
  1352. (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6)) {
  1353. proto_hdr_len = skb_transport_offset(skb) +
  1354. tcp_hdrlen(skb);
  1355. if (proto_hdr_len < skb_headlen(skb)) {
  1356. tpd_req += ((skb_headlen(skb) - proto_hdr_len +
  1357. MAX_TX_BUF_LEN - 1) >>
  1358. MAX_TX_BUF_SHIFT);
  1359. }
  1360. }
  1361. }
  1362. return tpd_req;
  1363. }
  1364. static int atl1e_tso_csum(struct atl1e_adapter *adapter,
  1365. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1366. {
  1367. u8 hdr_len;
  1368. u32 real_len;
  1369. unsigned short offload_type;
  1370. int err;
  1371. if (skb_is_gso(skb)) {
  1372. if (skb_header_cloned(skb)) {
  1373. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1374. if (unlikely(err))
  1375. return -1;
  1376. }
  1377. offload_type = skb_shinfo(skb)->gso_type;
  1378. if (offload_type & SKB_GSO_TCPV4) {
  1379. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1380. + ntohs(ip_hdr(skb)->tot_len));
  1381. if (real_len < skb->len)
  1382. pskb_trim(skb, real_len);
  1383. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1384. if (unlikely(skb->len == hdr_len)) {
  1385. /* only xsum need */
  1386. netdev_warn(adapter->netdev,
  1387. "IPV4 tso with zero data??\n");
  1388. goto check_sum;
  1389. } else {
  1390. ip_hdr(skb)->check = 0;
  1391. ip_hdr(skb)->tot_len = 0;
  1392. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1393. ip_hdr(skb)->saddr,
  1394. ip_hdr(skb)->daddr,
  1395. 0, IPPROTO_TCP, 0);
  1396. tpd->word3 |= (ip_hdr(skb)->ihl &
  1397. TDP_V4_IPHL_MASK) <<
  1398. TPD_V4_IPHL_SHIFT;
  1399. tpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1400. TPD_TCPHDRLEN_MASK) <<
  1401. TPD_TCPHDRLEN_SHIFT;
  1402. tpd->word3 |= ((skb_shinfo(skb)->gso_size) &
  1403. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1404. tpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1405. }
  1406. return 0;
  1407. }
  1408. }
  1409. check_sum:
  1410. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1411. u8 css, cso;
  1412. cso = skb_checksum_start_offset(skb);
  1413. if (unlikely(cso & 0x1)) {
  1414. netdev_err(adapter->netdev,
  1415. "payload offset should not ant event number\n");
  1416. return -1;
  1417. } else {
  1418. css = cso + skb->csum_offset;
  1419. tpd->word3 |= (cso & TPD_PLOADOFFSET_MASK) <<
  1420. TPD_PLOADOFFSET_SHIFT;
  1421. tpd->word3 |= (css & TPD_CCSUMOFFSET_MASK) <<
  1422. TPD_CCSUMOFFSET_SHIFT;
  1423. tpd->word3 |= 1 << TPD_CC_SEGMENT_EN_SHIFT;
  1424. }
  1425. }
  1426. return 0;
  1427. }
  1428. static void atl1e_tx_map(struct atl1e_adapter *adapter,
  1429. struct sk_buff *skb, struct atl1e_tpd_desc *tpd)
  1430. {
  1431. struct atl1e_tpd_desc *use_tpd = NULL;
  1432. struct atl1e_tx_buffer *tx_buffer = NULL;
  1433. u16 buf_len = skb_headlen(skb);
  1434. u16 map_len = 0;
  1435. u16 mapped_len = 0;
  1436. u16 hdr_len = 0;
  1437. u16 nr_frags;
  1438. u16 f;
  1439. int segment;
  1440. nr_frags = skb_shinfo(skb)->nr_frags;
  1441. segment = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1442. if (segment) {
  1443. /* TSO */
  1444. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1445. use_tpd = tpd;
  1446. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1447. tx_buffer->length = map_len;
  1448. tx_buffer->dma = pci_map_single(adapter->pdev,
  1449. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1450. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1451. mapped_len += map_len;
  1452. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1453. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1454. ((cpu_to_le32(tx_buffer->length) &
  1455. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1456. }
  1457. while (mapped_len < buf_len) {
  1458. /* mapped_len == 0, means we should use the first tpd,
  1459. which is given by caller */
  1460. if (mapped_len == 0) {
  1461. use_tpd = tpd;
  1462. } else {
  1463. use_tpd = atl1e_get_tpd(adapter);
  1464. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1465. }
  1466. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1467. tx_buffer->skb = NULL;
  1468. tx_buffer->length = map_len =
  1469. ((buf_len - mapped_len) >= MAX_TX_BUF_LEN) ?
  1470. MAX_TX_BUF_LEN : (buf_len - mapped_len);
  1471. tx_buffer->dma =
  1472. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1473. map_len, PCI_DMA_TODEVICE);
  1474. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_SINGLE);
  1475. mapped_len += map_len;
  1476. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1477. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1478. ((cpu_to_le32(tx_buffer->length) &
  1479. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1480. }
  1481. for (f = 0; f < nr_frags; f++) {
  1482. const struct skb_frag_struct *frag;
  1483. u16 i;
  1484. u16 seg_num;
  1485. frag = &skb_shinfo(skb)->frags[f];
  1486. buf_len = skb_frag_size(frag);
  1487. seg_num = (buf_len + MAX_TX_BUF_LEN - 1) / MAX_TX_BUF_LEN;
  1488. for (i = 0; i < seg_num; i++) {
  1489. use_tpd = atl1e_get_tpd(adapter);
  1490. memcpy(use_tpd, tpd, sizeof(struct atl1e_tpd_desc));
  1491. tx_buffer = atl1e_get_tx_buffer(adapter, use_tpd);
  1492. BUG_ON(tx_buffer->skb);
  1493. tx_buffer->skb = NULL;
  1494. tx_buffer->length =
  1495. (buf_len > MAX_TX_BUF_LEN) ?
  1496. MAX_TX_BUF_LEN : buf_len;
  1497. buf_len -= tx_buffer->length;
  1498. tx_buffer->dma = skb_frag_dma_map(&adapter->pdev->dev,
  1499. frag,
  1500. (i * MAX_TX_BUF_LEN),
  1501. tx_buffer->length,
  1502. DMA_TO_DEVICE);
  1503. ATL1E_SET_PCIMAP_TYPE(tx_buffer, ATL1E_TX_PCIMAP_PAGE);
  1504. use_tpd->buffer_addr = cpu_to_le64(tx_buffer->dma);
  1505. use_tpd->word2 = (use_tpd->word2 & (~TPD_BUFLEN_MASK)) |
  1506. ((cpu_to_le32(tx_buffer->length) &
  1507. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT);
  1508. }
  1509. }
  1510. if ((tpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK)
  1511. /* note this one is a tcp header */
  1512. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  1513. /* The last tpd */
  1514. use_tpd->word3 |= 1 << TPD_EOP_SHIFT;
  1515. /* The last buffer info contain the skb address,
  1516. so it will be free after unmap */
  1517. tx_buffer->skb = skb;
  1518. }
  1519. static void atl1e_tx_queue(struct atl1e_adapter *adapter, u16 count,
  1520. struct atl1e_tpd_desc *tpd)
  1521. {
  1522. struct atl1e_tx_ring *tx_ring = &adapter->tx_ring;
  1523. /* Force memory writes to complete before letting h/w
  1524. * know there are new descriptors to fetch. (Only
  1525. * applicable for weak-ordered memory model archs,
  1526. * such as IA-64). */
  1527. wmb();
  1528. AT_WRITE_REG(&adapter->hw, REG_MB_TPD_PROD_IDX, tx_ring->next_to_use);
  1529. }
  1530. static netdev_tx_t atl1e_xmit_frame(struct sk_buff *skb,
  1531. struct net_device *netdev)
  1532. {
  1533. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1534. unsigned long flags;
  1535. u16 tpd_req = 1;
  1536. struct atl1e_tpd_desc *tpd;
  1537. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1538. dev_kfree_skb_any(skb);
  1539. return NETDEV_TX_OK;
  1540. }
  1541. if (unlikely(skb->len <= 0)) {
  1542. dev_kfree_skb_any(skb);
  1543. return NETDEV_TX_OK;
  1544. }
  1545. tpd_req = atl1e_cal_tdp_req(skb);
  1546. if (!spin_trylock_irqsave(&adapter->tx_lock, flags))
  1547. return NETDEV_TX_LOCKED;
  1548. if (atl1e_tpd_avail(adapter) < tpd_req) {
  1549. /* no enough descriptor, just stop queue */
  1550. netif_stop_queue(netdev);
  1551. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1552. return NETDEV_TX_BUSY;
  1553. }
  1554. tpd = atl1e_get_tpd(adapter);
  1555. if (vlan_tx_tag_present(skb)) {
  1556. u16 vlan_tag = vlan_tx_tag_get(skb);
  1557. u16 atl1e_vlan_tag;
  1558. tpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  1559. AT_VLAN_TAG_TO_TPD_TAG(vlan_tag, atl1e_vlan_tag);
  1560. tpd->word2 |= (atl1e_vlan_tag & TPD_VLANTAG_MASK) <<
  1561. TPD_VLAN_SHIFT;
  1562. }
  1563. if (skb->protocol == htons(ETH_P_8021Q))
  1564. tpd->word3 |= 1 << TPD_VL_TAGGED_SHIFT;
  1565. if (skb_network_offset(skb) != ETH_HLEN)
  1566. tpd->word3 |= 1 << TPD_ETHTYPE_SHIFT; /* 802.3 frame */
  1567. /* do TSO and check sum */
  1568. if (atl1e_tso_csum(adapter, skb, tpd) != 0) {
  1569. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1570. dev_kfree_skb_any(skb);
  1571. return NETDEV_TX_OK;
  1572. }
  1573. atl1e_tx_map(adapter, skb, tpd);
  1574. atl1e_tx_queue(adapter, tpd_req, tpd);
  1575. netdev->trans_start = jiffies; /* NETIF_F_LLTX driver :( */
  1576. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1577. return NETDEV_TX_OK;
  1578. }
  1579. static void atl1e_free_irq(struct atl1e_adapter *adapter)
  1580. {
  1581. struct net_device *netdev = adapter->netdev;
  1582. free_irq(adapter->pdev->irq, netdev);
  1583. if (adapter->have_msi)
  1584. pci_disable_msi(adapter->pdev);
  1585. }
  1586. static int atl1e_request_irq(struct atl1e_adapter *adapter)
  1587. {
  1588. struct pci_dev *pdev = adapter->pdev;
  1589. struct net_device *netdev = adapter->netdev;
  1590. int flags = 0;
  1591. int err = 0;
  1592. adapter->have_msi = true;
  1593. err = pci_enable_msi(pdev);
  1594. if (err) {
  1595. netdev_dbg(netdev,
  1596. "Unable to allocate MSI interrupt Error: %d\n", err);
  1597. adapter->have_msi = false;
  1598. }
  1599. if (!adapter->have_msi)
  1600. flags |= IRQF_SHARED;
  1601. err = request_irq(pdev->irq, atl1e_intr, flags, netdev->name, netdev);
  1602. if (err) {
  1603. netdev_dbg(adapter->netdev,
  1604. "Unable to allocate interrupt Error: %d\n", err);
  1605. if (adapter->have_msi)
  1606. pci_disable_msi(pdev);
  1607. return err;
  1608. }
  1609. netdev_dbg(netdev, "atl1e_request_irq OK\n");
  1610. return err;
  1611. }
  1612. int atl1e_up(struct atl1e_adapter *adapter)
  1613. {
  1614. struct net_device *netdev = adapter->netdev;
  1615. int err = 0;
  1616. u32 val;
  1617. /* hardware has been reset, we need to reload some things */
  1618. err = atl1e_init_hw(&adapter->hw);
  1619. if (err) {
  1620. err = -EIO;
  1621. return err;
  1622. }
  1623. atl1e_init_ring_ptrs(adapter);
  1624. atl1e_set_multi(netdev);
  1625. atl1e_restore_vlan(adapter);
  1626. if (atl1e_configure(adapter)) {
  1627. err = -EIO;
  1628. goto err_up;
  1629. }
  1630. clear_bit(__AT_DOWN, &adapter->flags);
  1631. napi_enable(&adapter->napi);
  1632. atl1e_irq_enable(adapter);
  1633. val = AT_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  1634. AT_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  1635. val | MASTER_CTRL_MANUAL_INT);
  1636. err_up:
  1637. return err;
  1638. }
  1639. void atl1e_down(struct atl1e_adapter *adapter)
  1640. {
  1641. struct net_device *netdev = adapter->netdev;
  1642. /* signal that we're down so the interrupt handler does not
  1643. * reschedule our watchdog timer */
  1644. set_bit(__AT_DOWN, &adapter->flags);
  1645. netif_stop_queue(netdev);
  1646. /* reset MAC to disable all RX/TX */
  1647. atl1e_reset_hw(&adapter->hw);
  1648. msleep(1);
  1649. napi_disable(&adapter->napi);
  1650. atl1e_del_timer(adapter);
  1651. atl1e_irq_disable(adapter);
  1652. netif_carrier_off(netdev);
  1653. adapter->link_speed = SPEED_0;
  1654. adapter->link_duplex = -1;
  1655. atl1e_clean_tx_ring(adapter);
  1656. atl1e_clean_rx_ring(adapter);
  1657. }
  1658. /**
  1659. * atl1e_open - Called when a network interface is made active
  1660. * @netdev: network interface device structure
  1661. *
  1662. * Returns 0 on success, negative value on failure
  1663. *
  1664. * The open entry point is called when a network interface is made
  1665. * active by the system (IFF_UP). At this point all resources needed
  1666. * for transmit and receive operations are allocated, the interrupt
  1667. * handler is registered with the OS, the watchdog timer is started,
  1668. * and the stack is notified that the interface is ready.
  1669. */
  1670. static int atl1e_open(struct net_device *netdev)
  1671. {
  1672. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1673. int err;
  1674. /* disallow open during test */
  1675. if (test_bit(__AT_TESTING, &adapter->flags))
  1676. return -EBUSY;
  1677. /* allocate rx/tx dma buffer & descriptors */
  1678. atl1e_init_ring_resources(adapter);
  1679. err = atl1e_setup_ring_resources(adapter);
  1680. if (unlikely(err))
  1681. return err;
  1682. err = atl1e_request_irq(adapter);
  1683. if (unlikely(err))
  1684. goto err_req_irq;
  1685. err = atl1e_up(adapter);
  1686. if (unlikely(err))
  1687. goto err_up;
  1688. return 0;
  1689. err_up:
  1690. atl1e_free_irq(adapter);
  1691. err_req_irq:
  1692. atl1e_free_ring_resources(adapter);
  1693. atl1e_reset_hw(&adapter->hw);
  1694. return err;
  1695. }
  1696. /**
  1697. * atl1e_close - Disables a network interface
  1698. * @netdev: network interface device structure
  1699. *
  1700. * Returns 0, this is not allowed to fail
  1701. *
  1702. * The close entry point is called when an interface is de-activated
  1703. * by the OS. The hardware is still under the drivers control, but
  1704. * needs to be disabled. A global MAC reset is issued to stop the
  1705. * hardware, and all transmit and receive resources are freed.
  1706. */
  1707. static int atl1e_close(struct net_device *netdev)
  1708. {
  1709. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1710. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1711. atl1e_down(adapter);
  1712. atl1e_free_irq(adapter);
  1713. atl1e_free_ring_resources(adapter);
  1714. return 0;
  1715. }
  1716. static int atl1e_suspend(struct pci_dev *pdev, pm_message_t state)
  1717. {
  1718. struct net_device *netdev = pci_get_drvdata(pdev);
  1719. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1720. struct atl1e_hw *hw = &adapter->hw;
  1721. u32 ctrl = 0;
  1722. u32 mac_ctrl_data = 0;
  1723. u32 wol_ctrl_data = 0;
  1724. u16 mii_advertise_data = 0;
  1725. u16 mii_bmsr_data = 0;
  1726. u16 mii_intr_status_data = 0;
  1727. u32 wufc = adapter->wol;
  1728. u32 i;
  1729. #ifdef CONFIG_PM
  1730. int retval = 0;
  1731. #endif
  1732. if (netif_running(netdev)) {
  1733. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  1734. atl1e_down(adapter);
  1735. }
  1736. netif_device_detach(netdev);
  1737. #ifdef CONFIG_PM
  1738. retval = pci_save_state(pdev);
  1739. if (retval)
  1740. return retval;
  1741. #endif
  1742. if (wufc) {
  1743. /* get link status */
  1744. atl1e_read_phy_reg(hw, MII_BMSR, &mii_bmsr_data);
  1745. atl1e_read_phy_reg(hw, MII_BMSR, &mii_bmsr_data);
  1746. mii_advertise_data = ADVERTISE_10HALF;
  1747. if ((atl1e_write_phy_reg(hw, MII_CTRL1000, 0) != 0) ||
  1748. (atl1e_write_phy_reg(hw,
  1749. MII_ADVERTISE, mii_advertise_data) != 0) ||
  1750. (atl1e_phy_commit(hw)) != 0) {
  1751. netdev_dbg(adapter->netdev, "set phy register failed\n");
  1752. goto wol_dis;
  1753. }
  1754. hw->phy_configured = false; /* re-init PHY when resume */
  1755. /* turn on magic packet wol */
  1756. if (wufc & AT_WUFC_MAG)
  1757. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  1758. if (wufc & AT_WUFC_LNKC) {
  1759. /* if orignal link status is link, just wait for retrive link */
  1760. if (mii_bmsr_data & BMSR_LSTATUS) {
  1761. for (i = 0; i < AT_SUSPEND_LINK_TIMEOUT; i++) {
  1762. msleep(100);
  1763. atl1e_read_phy_reg(hw, MII_BMSR,
  1764. &mii_bmsr_data);
  1765. if (mii_bmsr_data & BMSR_LSTATUS)
  1766. break;
  1767. }
  1768. if ((mii_bmsr_data & BMSR_LSTATUS) == 0)
  1769. netdev_dbg(adapter->netdev,
  1770. "Link may change when suspend\n");
  1771. }
  1772. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  1773. /* only link up can wake up */
  1774. if (atl1e_write_phy_reg(hw, MII_INT_CTRL, 0x400) != 0) {
  1775. netdev_dbg(adapter->netdev,
  1776. "read write phy register failed\n");
  1777. goto wol_dis;
  1778. }
  1779. }
  1780. /* clear phy interrupt */
  1781. atl1e_read_phy_reg(hw, MII_INT_STATUS, &mii_intr_status_data);
  1782. /* Config MAC Ctrl register */
  1783. mac_ctrl_data = MAC_CTRL_RX_EN;
  1784. /* set to 10/100M halt duplex */
  1785. mac_ctrl_data |= MAC_CTRL_SPEED_10_100 << MAC_CTRL_SPEED_SHIFT;
  1786. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  1787. MAC_CTRL_PRMLEN_MASK) <<
  1788. MAC_CTRL_PRMLEN_SHIFT);
  1789. __atl1e_vlan_mode(netdev->features, &mac_ctrl_data);
  1790. /* magic packet maybe Broadcast&multicast&Unicast frame */
  1791. if (wufc & AT_WUFC_MAG)
  1792. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1793. netdev_dbg(adapter->netdev, "suspend MAC=0x%x\n",
  1794. mac_ctrl_data);
  1795. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  1796. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1797. /* pcie patch */
  1798. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1799. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1800. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1801. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1802. goto suspend_exit;
  1803. }
  1804. wol_dis:
  1805. /* WOL disabled */
  1806. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1807. /* pcie patch */
  1808. ctrl = AT_READ_REG(hw, REG_PCIE_PHYMISC);
  1809. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1810. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1811. atl1e_force_ps(hw);
  1812. hw->phy_configured = false; /* re-init PHY when resume */
  1813. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1814. suspend_exit:
  1815. if (netif_running(netdev))
  1816. atl1e_free_irq(adapter);
  1817. pci_disable_device(pdev);
  1818. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1819. return 0;
  1820. }
  1821. #ifdef CONFIG_PM
  1822. static int atl1e_resume(struct pci_dev *pdev)
  1823. {
  1824. struct net_device *netdev = pci_get_drvdata(pdev);
  1825. struct atl1e_adapter *adapter = netdev_priv(netdev);
  1826. u32 err;
  1827. pci_set_power_state(pdev, PCI_D0);
  1828. pci_restore_state(pdev);
  1829. err = pci_enable_device(pdev);
  1830. if (err) {
  1831. netdev_err(adapter->netdev,
  1832. "Cannot enable PCI device from suspend\n");
  1833. return err;
  1834. }
  1835. pci_set_master(pdev);
  1836. AT_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1837. pci_enable_wake(pdev, PCI_D3hot, 0);
  1838. pci_enable_wake(pdev, PCI_D3cold, 0);
  1839. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1840. if (netif_running(netdev)) {
  1841. err = atl1e_request_irq(adapter);
  1842. if (err)
  1843. return err;
  1844. }
  1845. atl1e_reset_hw(&adapter->hw);
  1846. if (netif_running(netdev))
  1847. atl1e_up(adapter);
  1848. netif_device_attach(netdev);
  1849. return 0;
  1850. }
  1851. #endif
  1852. static void atl1e_shutdown(struct pci_dev *pdev)
  1853. {
  1854. atl1e_suspend(pdev, PMSG_SUSPEND);
  1855. }
  1856. static const struct net_device_ops atl1e_netdev_ops = {
  1857. .ndo_open = atl1e_open,
  1858. .ndo_stop = atl1e_close,
  1859. .ndo_start_xmit = atl1e_xmit_frame,
  1860. .ndo_get_stats = atl1e_get_stats,
  1861. .ndo_set_rx_mode = atl1e_set_multi,
  1862. .ndo_validate_addr = eth_validate_addr,
  1863. .ndo_set_mac_address = atl1e_set_mac_addr,
  1864. .ndo_fix_features = atl1e_fix_features,
  1865. .ndo_set_features = atl1e_set_features,
  1866. .ndo_change_mtu = atl1e_change_mtu,
  1867. .ndo_do_ioctl = atl1e_ioctl,
  1868. .ndo_tx_timeout = atl1e_tx_timeout,
  1869. #ifdef CONFIG_NET_POLL_CONTROLLER
  1870. .ndo_poll_controller = atl1e_netpoll,
  1871. #endif
  1872. };
  1873. static int atl1e_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  1874. {
  1875. SET_NETDEV_DEV(netdev, &pdev->dev);
  1876. pci_set_drvdata(pdev, netdev);
  1877. netdev->netdev_ops = &atl1e_netdev_ops;
  1878. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  1879. atl1e_set_ethtool_ops(netdev);
  1880. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO |
  1881. NETIF_F_HW_VLAN_RX;
  1882. netdev->features = netdev->hw_features | NETIF_F_LLTX |
  1883. NETIF_F_HW_VLAN_TX;
  1884. return 0;
  1885. }
  1886. /**
  1887. * atl1e_probe - Device Initialization Routine
  1888. * @pdev: PCI device information struct
  1889. * @ent: entry in atl1e_pci_tbl
  1890. *
  1891. * Returns 0 on success, negative on failure
  1892. *
  1893. * atl1e_probe initializes an adapter identified by a pci_dev structure.
  1894. * The OS initialization, configuring of the adapter private structure,
  1895. * and a hardware reset occur.
  1896. */
  1897. static int atl1e_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1898. {
  1899. struct net_device *netdev;
  1900. struct atl1e_adapter *adapter = NULL;
  1901. static int cards_found;
  1902. int err = 0;
  1903. err = pci_enable_device(pdev);
  1904. if (err) {
  1905. dev_err(&pdev->dev, "cannot enable PCI device\n");
  1906. return err;
  1907. }
  1908. /*
  1909. * The atl1e chip can DMA to 64-bit addresses, but it uses a single
  1910. * shared register for the high 32 bits, so only a single, aligned,
  1911. * 4 GB physical address range can be used at a time.
  1912. *
  1913. * Supporting 64-bit DMA on this hardware is more trouble than it's
  1914. * worth. It is far easier to limit to 32-bit DMA than update
  1915. * various kernel subsystems to support the mechanics required by a
  1916. * fixed-high-32-bit system.
  1917. */
  1918. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  1919. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  1920. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  1921. goto err_dma;
  1922. }
  1923. err = pci_request_regions(pdev, atl1e_driver_name);
  1924. if (err) {
  1925. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  1926. goto err_pci_reg;
  1927. }
  1928. pci_set_master(pdev);
  1929. netdev = alloc_etherdev(sizeof(struct atl1e_adapter));
  1930. if (netdev == NULL) {
  1931. err = -ENOMEM;
  1932. goto err_alloc_etherdev;
  1933. }
  1934. err = atl1e_init_netdev(netdev, pdev);
  1935. if (err) {
  1936. netdev_err(netdev, "init netdevice failed\n");
  1937. goto err_init_netdev;
  1938. }
  1939. adapter = netdev_priv(netdev);
  1940. adapter->bd_number = cards_found;
  1941. adapter->netdev = netdev;
  1942. adapter->pdev = pdev;
  1943. adapter->hw.adapter = adapter;
  1944. adapter->hw.hw_addr = pci_iomap(pdev, BAR_0, 0);
  1945. if (!adapter->hw.hw_addr) {
  1946. err = -EIO;
  1947. netdev_err(netdev, "cannot map device registers\n");
  1948. goto err_ioremap;
  1949. }
  1950. /* init mii data */
  1951. adapter->mii.dev = netdev;
  1952. adapter->mii.mdio_read = atl1e_mdio_read;
  1953. adapter->mii.mdio_write = atl1e_mdio_write;
  1954. adapter->mii.phy_id_mask = 0x1f;
  1955. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  1956. netif_napi_add(netdev, &adapter->napi, atl1e_clean, 64);
  1957. init_timer(&adapter->phy_config_timer);
  1958. adapter->phy_config_timer.function = atl1e_phy_config;
  1959. adapter->phy_config_timer.data = (unsigned long) adapter;
  1960. /* get user settings */
  1961. atl1e_check_options(adapter);
  1962. /*
  1963. * Mark all PCI regions associated with PCI device
  1964. * pdev as being reserved by owner atl1e_driver_name
  1965. * Enables bus-mastering on the device and calls
  1966. * pcibios_set_master to do the needed arch specific settings
  1967. */
  1968. atl1e_setup_pcicmd(pdev);
  1969. /* setup the private structure */
  1970. err = atl1e_sw_init(adapter);
  1971. if (err) {
  1972. netdev_err(netdev, "net device private data init failed\n");
  1973. goto err_sw_init;
  1974. }
  1975. /* Init GPHY as early as possible due to power saving issue */
  1976. atl1e_phy_init(&adapter->hw);
  1977. /* reset the controller to
  1978. * put the device in a known good starting state */
  1979. err = atl1e_reset_hw(&adapter->hw);
  1980. if (err) {
  1981. err = -EIO;
  1982. goto err_reset;
  1983. }
  1984. if (atl1e_read_mac_addr(&adapter->hw) != 0) {
  1985. err = -EIO;
  1986. netdev_err(netdev, "get mac address failed\n");
  1987. goto err_eeprom;
  1988. }
  1989. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1990. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1991. netdev_dbg(netdev, "mac address : %pM\n", adapter->hw.mac_addr);
  1992. INIT_WORK(&adapter->reset_task, atl1e_reset_task);
  1993. INIT_WORK(&adapter->link_chg_task, atl1e_link_chg_task);
  1994. err = register_netdev(netdev);
  1995. if (err) {
  1996. netdev_err(netdev, "register netdevice failed\n");
  1997. goto err_register;
  1998. }
  1999. /* assume we have no link for now */
  2000. netif_stop_queue(netdev);
  2001. netif_carrier_off(netdev);
  2002. cards_found++;
  2003. return 0;
  2004. err_reset:
  2005. err_register:
  2006. err_sw_init:
  2007. err_eeprom:
  2008. iounmap(adapter->hw.hw_addr);
  2009. err_init_netdev:
  2010. err_ioremap:
  2011. free_netdev(netdev);
  2012. err_alloc_etherdev:
  2013. pci_release_regions(pdev);
  2014. err_pci_reg:
  2015. err_dma:
  2016. pci_disable_device(pdev);
  2017. return err;
  2018. }
  2019. /**
  2020. * atl1e_remove - Device Removal Routine
  2021. * @pdev: PCI device information struct
  2022. *
  2023. * atl1e_remove is called by the PCI subsystem to alert the driver
  2024. * that it should release a PCI device. The could be caused by a
  2025. * Hot-Plug event, or because the driver is going to be removed from
  2026. * memory.
  2027. */
  2028. static void atl1e_remove(struct pci_dev *pdev)
  2029. {
  2030. struct net_device *netdev = pci_get_drvdata(pdev);
  2031. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2032. /*
  2033. * flush_scheduled work may reschedule our watchdog task, so
  2034. * explicitly disable watchdog tasks from being rescheduled
  2035. */
  2036. set_bit(__AT_DOWN, &adapter->flags);
  2037. atl1e_del_timer(adapter);
  2038. atl1e_cancel_work(adapter);
  2039. unregister_netdev(netdev);
  2040. atl1e_free_ring_resources(adapter);
  2041. atl1e_force_ps(&adapter->hw);
  2042. iounmap(adapter->hw.hw_addr);
  2043. pci_release_regions(pdev);
  2044. free_netdev(netdev);
  2045. pci_disable_device(pdev);
  2046. }
  2047. /**
  2048. * atl1e_io_error_detected - called when PCI error is detected
  2049. * @pdev: Pointer to PCI device
  2050. * @state: The current pci connection state
  2051. *
  2052. * This function is called after a PCI bus error affecting
  2053. * this device has been detected.
  2054. */
  2055. static pci_ers_result_t
  2056. atl1e_io_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  2057. {
  2058. struct net_device *netdev = pci_get_drvdata(pdev);
  2059. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2060. netif_device_detach(netdev);
  2061. if (state == pci_channel_io_perm_failure)
  2062. return PCI_ERS_RESULT_DISCONNECT;
  2063. if (netif_running(netdev))
  2064. atl1e_down(adapter);
  2065. pci_disable_device(pdev);
  2066. /* Request a slot slot reset. */
  2067. return PCI_ERS_RESULT_NEED_RESET;
  2068. }
  2069. /**
  2070. * atl1e_io_slot_reset - called after the pci bus has been reset.
  2071. * @pdev: Pointer to PCI device
  2072. *
  2073. * Restart the card from scratch, as if from a cold-boot. Implementation
  2074. * resembles the first-half of the e1000_resume routine.
  2075. */
  2076. static pci_ers_result_t atl1e_io_slot_reset(struct pci_dev *pdev)
  2077. {
  2078. struct net_device *netdev = pci_get_drvdata(pdev);
  2079. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2080. if (pci_enable_device(pdev)) {
  2081. netdev_err(adapter->netdev,
  2082. "Cannot re-enable PCI device after reset\n");
  2083. return PCI_ERS_RESULT_DISCONNECT;
  2084. }
  2085. pci_set_master(pdev);
  2086. pci_enable_wake(pdev, PCI_D3hot, 0);
  2087. pci_enable_wake(pdev, PCI_D3cold, 0);
  2088. atl1e_reset_hw(&adapter->hw);
  2089. return PCI_ERS_RESULT_RECOVERED;
  2090. }
  2091. /**
  2092. * atl1e_io_resume - called when traffic can start flowing again.
  2093. * @pdev: Pointer to PCI device
  2094. *
  2095. * This callback is called when the error recovery driver tells us that
  2096. * its OK to resume normal operation. Implementation resembles the
  2097. * second-half of the atl1e_resume routine.
  2098. */
  2099. static void atl1e_io_resume(struct pci_dev *pdev)
  2100. {
  2101. struct net_device *netdev = pci_get_drvdata(pdev);
  2102. struct atl1e_adapter *adapter = netdev_priv(netdev);
  2103. if (netif_running(netdev)) {
  2104. if (atl1e_up(adapter)) {
  2105. netdev_err(adapter->netdev,
  2106. "can't bring device back up after reset\n");
  2107. return;
  2108. }
  2109. }
  2110. netif_device_attach(netdev);
  2111. }
  2112. static const struct pci_error_handlers atl1e_err_handler = {
  2113. .error_detected = atl1e_io_error_detected,
  2114. .slot_reset = atl1e_io_slot_reset,
  2115. .resume = atl1e_io_resume,
  2116. };
  2117. static struct pci_driver atl1e_driver = {
  2118. .name = atl1e_driver_name,
  2119. .id_table = atl1e_pci_tbl,
  2120. .probe = atl1e_probe,
  2121. .remove = atl1e_remove,
  2122. /* Power Management Hooks */
  2123. #ifdef CONFIG_PM
  2124. .suspend = atl1e_suspend,
  2125. .resume = atl1e_resume,
  2126. #endif
  2127. .shutdown = atl1e_shutdown,
  2128. .err_handler = &atl1e_err_handler
  2129. };
  2130. /**
  2131. * atl1e_init_module - Driver Registration Routine
  2132. *
  2133. * atl1e_init_module is the first routine called when the driver is
  2134. * loaded. All it does is register with the PCI subsystem.
  2135. */
  2136. static int __init atl1e_init_module(void)
  2137. {
  2138. return pci_register_driver(&atl1e_driver);
  2139. }
  2140. /**
  2141. * atl1e_exit_module - Driver Exit Cleanup Routine
  2142. *
  2143. * atl1e_exit_module is called just before the driver is removed
  2144. * from memory.
  2145. */
  2146. static void __exit atl1e_exit_module(void)
  2147. {
  2148. pci_unregister_driver(&atl1e_driver);
  2149. }
  2150. module_init(atl1e_init_module);
  2151. module_exit(atl1e_exit_module);