flexcan.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/pinctrl/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN error and status register (ESR) bits */
  90. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  91. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  92. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  93. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  94. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  95. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  96. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  97. #define FLEXCAN_ESR_STF_ERR BIT(10)
  98. #define FLEXCAN_ESR_TX_WRN BIT(9)
  99. #define FLEXCAN_ESR_RX_WRN BIT(8)
  100. #define FLEXCAN_ESR_IDLE BIT(7)
  101. #define FLEXCAN_ESR_TXRX BIT(6)
  102. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  103. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  107. #define FLEXCAN_ESR_ERR_INT BIT(1)
  108. #define FLEXCAN_ESR_WAK_INT BIT(0)
  109. #define FLEXCAN_ESR_ERR_BUS \
  110. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  111. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  112. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  113. #define FLEXCAN_ESR_ERR_STATE \
  114. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  115. #define FLEXCAN_ESR_ERR_ALL \
  116. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  117. #define FLEXCAN_ESR_ALL_INT \
  118. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  119. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  120. /* FLEXCAN interrupt flag register (IFLAG) bits */
  121. #define FLEXCAN_TX_BUF_ID 8
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CNT_SRR BIT(22)
  132. #define FLEXCAN_MB_CNT_IDE BIT(21)
  133. #define FLEXCAN_MB_CNT_RTR BIT(20)
  134. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  135. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  136. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  137. /*
  138. * FLEXCAN hardware feature flags
  139. *
  140. * Below is some version info we got:
  141. * SOC Version IP-Version Glitch- [TR]WRN_INT
  142. * Filter? connected?
  143. * MX25 FlexCAN2 03.00.00.00 no no
  144. * MX28 FlexCAN2 03.00.04.00 yes yes
  145. * MX35 FlexCAN2 03.00.00.00 no no
  146. * MX53 FlexCAN2 03.00.00.00 yes no
  147. * MX6s FlexCAN3 10.00.12.00 yes yes
  148. *
  149. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  150. */
  151. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  152. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  153. /* Structure of the message buffer */
  154. struct flexcan_mb {
  155. u32 can_ctrl;
  156. u32 can_id;
  157. u32 data[2];
  158. };
  159. /* Structure of the hardware registers */
  160. struct flexcan_regs {
  161. u32 mcr; /* 0x00 */
  162. u32 ctrl; /* 0x04 */
  163. u32 timer; /* 0x08 */
  164. u32 _reserved1; /* 0x0c */
  165. u32 rxgmask; /* 0x10 */
  166. u32 rx14mask; /* 0x14 */
  167. u32 rx15mask; /* 0x18 */
  168. u32 ecr; /* 0x1c */
  169. u32 esr; /* 0x20 */
  170. u32 imask2; /* 0x24 */
  171. u32 imask1; /* 0x28 */
  172. u32 iflag2; /* 0x2c */
  173. u32 iflag1; /* 0x30 */
  174. u32 crl2; /* 0x34 */
  175. u32 esr2; /* 0x38 */
  176. u32 imeur; /* 0x3c */
  177. u32 lrfr; /* 0x40 */
  178. u32 crcr; /* 0x44 */
  179. u32 rxfgmask; /* 0x48 */
  180. u32 rxfir; /* 0x4c */
  181. u32 _reserved3[12];
  182. struct flexcan_mb cantxfg[64];
  183. };
  184. struct flexcan_devtype_data {
  185. u32 features; /* hardware controller features */
  186. };
  187. struct flexcan_priv {
  188. struct can_priv can;
  189. struct net_device *dev;
  190. struct napi_struct napi;
  191. void __iomem *base;
  192. u32 reg_esr;
  193. u32 reg_ctrl_default;
  194. struct clk *clk_ipg;
  195. struct clk *clk_per;
  196. struct flexcan_platform_data *pdata;
  197. const struct flexcan_devtype_data *devtype_data;
  198. };
  199. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  200. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  201. };
  202. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  203. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  204. .features = FLEXCAN_HAS_V10_FEATURES,
  205. };
  206. static const struct can_bittiming_const flexcan_bittiming_const = {
  207. .name = DRV_NAME,
  208. .tseg1_min = 4,
  209. .tseg1_max = 16,
  210. .tseg2_min = 2,
  211. .tseg2_max = 8,
  212. .sjw_max = 4,
  213. .brp_min = 1,
  214. .brp_max = 256,
  215. .brp_inc = 1,
  216. };
  217. /*
  218. * Abstract off the read/write for arm versus ppc.
  219. */
  220. #if defined(__BIG_ENDIAN)
  221. static inline u32 flexcan_read(void __iomem *addr)
  222. {
  223. return in_be32(addr);
  224. }
  225. static inline void flexcan_write(u32 val, void __iomem *addr)
  226. {
  227. out_be32(addr, val);
  228. }
  229. #else
  230. static inline u32 flexcan_read(void __iomem *addr)
  231. {
  232. return readl(addr);
  233. }
  234. static inline void flexcan_write(u32 val, void __iomem *addr)
  235. {
  236. writel(val, addr);
  237. }
  238. #endif
  239. /*
  240. * Swtich transceiver on or off
  241. */
  242. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  243. {
  244. if (priv->pdata && priv->pdata->transceiver_switch)
  245. priv->pdata->transceiver_switch(on);
  246. }
  247. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  248. u32 reg_esr)
  249. {
  250. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  251. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  252. }
  253. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  254. {
  255. struct flexcan_regs __iomem *regs = priv->base;
  256. u32 reg;
  257. reg = flexcan_read(&regs->mcr);
  258. reg &= ~FLEXCAN_MCR_MDIS;
  259. flexcan_write(reg, &regs->mcr);
  260. udelay(10);
  261. }
  262. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  263. {
  264. struct flexcan_regs __iomem *regs = priv->base;
  265. u32 reg;
  266. reg = flexcan_read(&regs->mcr);
  267. reg |= FLEXCAN_MCR_MDIS;
  268. flexcan_write(reg, &regs->mcr);
  269. }
  270. static int flexcan_get_berr_counter(const struct net_device *dev,
  271. struct can_berr_counter *bec)
  272. {
  273. const struct flexcan_priv *priv = netdev_priv(dev);
  274. struct flexcan_regs __iomem *regs = priv->base;
  275. u32 reg = flexcan_read(&regs->ecr);
  276. bec->txerr = (reg >> 0) & 0xff;
  277. bec->rxerr = (reg >> 8) & 0xff;
  278. return 0;
  279. }
  280. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  281. {
  282. const struct flexcan_priv *priv = netdev_priv(dev);
  283. struct flexcan_regs __iomem *regs = priv->base;
  284. struct can_frame *cf = (struct can_frame *)skb->data;
  285. u32 can_id;
  286. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  287. if (can_dropped_invalid_skb(dev, skb))
  288. return NETDEV_TX_OK;
  289. netif_stop_queue(dev);
  290. if (cf->can_id & CAN_EFF_FLAG) {
  291. can_id = cf->can_id & CAN_EFF_MASK;
  292. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  293. } else {
  294. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  295. }
  296. if (cf->can_id & CAN_RTR_FLAG)
  297. ctrl |= FLEXCAN_MB_CNT_RTR;
  298. if (cf->can_dlc > 0) {
  299. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  300. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  301. }
  302. if (cf->can_dlc > 3) {
  303. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  304. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  305. }
  306. can_put_echo_skb(skb, dev, 0);
  307. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  308. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  309. return NETDEV_TX_OK;
  310. }
  311. static void do_bus_err(struct net_device *dev,
  312. struct can_frame *cf, u32 reg_esr)
  313. {
  314. struct flexcan_priv *priv = netdev_priv(dev);
  315. int rx_errors = 0, tx_errors = 0;
  316. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  317. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  318. netdev_dbg(dev, "BIT1_ERR irq\n");
  319. cf->data[2] |= CAN_ERR_PROT_BIT1;
  320. tx_errors = 1;
  321. }
  322. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  323. netdev_dbg(dev, "BIT0_ERR irq\n");
  324. cf->data[2] |= CAN_ERR_PROT_BIT0;
  325. tx_errors = 1;
  326. }
  327. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  328. netdev_dbg(dev, "ACK_ERR irq\n");
  329. cf->can_id |= CAN_ERR_ACK;
  330. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  331. tx_errors = 1;
  332. }
  333. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  334. netdev_dbg(dev, "CRC_ERR irq\n");
  335. cf->data[2] |= CAN_ERR_PROT_BIT;
  336. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  337. rx_errors = 1;
  338. }
  339. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  340. netdev_dbg(dev, "FRM_ERR irq\n");
  341. cf->data[2] |= CAN_ERR_PROT_FORM;
  342. rx_errors = 1;
  343. }
  344. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  345. netdev_dbg(dev, "STF_ERR irq\n");
  346. cf->data[2] |= CAN_ERR_PROT_STUFF;
  347. rx_errors = 1;
  348. }
  349. priv->can.can_stats.bus_error++;
  350. if (rx_errors)
  351. dev->stats.rx_errors++;
  352. if (tx_errors)
  353. dev->stats.tx_errors++;
  354. }
  355. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  356. {
  357. struct sk_buff *skb;
  358. struct can_frame *cf;
  359. skb = alloc_can_err_skb(dev, &cf);
  360. if (unlikely(!skb))
  361. return 0;
  362. do_bus_err(dev, cf, reg_esr);
  363. netif_receive_skb(skb);
  364. dev->stats.rx_packets++;
  365. dev->stats.rx_bytes += cf->can_dlc;
  366. return 1;
  367. }
  368. static void do_state(struct net_device *dev,
  369. struct can_frame *cf, enum can_state new_state)
  370. {
  371. struct flexcan_priv *priv = netdev_priv(dev);
  372. struct can_berr_counter bec;
  373. flexcan_get_berr_counter(dev, &bec);
  374. switch (priv->can.state) {
  375. case CAN_STATE_ERROR_ACTIVE:
  376. /*
  377. * from: ERROR_ACTIVE
  378. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  379. * => : there was a warning int
  380. */
  381. if (new_state >= CAN_STATE_ERROR_WARNING &&
  382. new_state <= CAN_STATE_BUS_OFF) {
  383. netdev_dbg(dev, "Error Warning IRQ\n");
  384. priv->can.can_stats.error_warning++;
  385. cf->can_id |= CAN_ERR_CRTL;
  386. cf->data[1] = (bec.txerr > bec.rxerr) ?
  387. CAN_ERR_CRTL_TX_WARNING :
  388. CAN_ERR_CRTL_RX_WARNING;
  389. }
  390. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  391. /*
  392. * from: ERROR_ACTIVE, ERROR_WARNING
  393. * to : ERROR_PASSIVE, BUS_OFF
  394. * => : error passive int
  395. */
  396. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  397. new_state <= CAN_STATE_BUS_OFF) {
  398. netdev_dbg(dev, "Error Passive IRQ\n");
  399. priv->can.can_stats.error_passive++;
  400. cf->can_id |= CAN_ERR_CRTL;
  401. cf->data[1] = (bec.txerr > bec.rxerr) ?
  402. CAN_ERR_CRTL_TX_PASSIVE :
  403. CAN_ERR_CRTL_RX_PASSIVE;
  404. }
  405. break;
  406. case CAN_STATE_BUS_OFF:
  407. netdev_err(dev, "BUG! "
  408. "hardware recovered automatically from BUS_OFF\n");
  409. break;
  410. default:
  411. break;
  412. }
  413. /* process state changes depending on the new state */
  414. switch (new_state) {
  415. case CAN_STATE_ERROR_ACTIVE:
  416. netdev_dbg(dev, "Error Active\n");
  417. cf->can_id |= CAN_ERR_PROT;
  418. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  419. break;
  420. case CAN_STATE_BUS_OFF:
  421. cf->can_id |= CAN_ERR_BUSOFF;
  422. can_bus_off(dev);
  423. break;
  424. default:
  425. break;
  426. }
  427. }
  428. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  429. {
  430. struct flexcan_priv *priv = netdev_priv(dev);
  431. struct sk_buff *skb;
  432. struct can_frame *cf;
  433. enum can_state new_state;
  434. int flt;
  435. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  436. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  437. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  438. FLEXCAN_ESR_RX_WRN))))
  439. new_state = CAN_STATE_ERROR_ACTIVE;
  440. else
  441. new_state = CAN_STATE_ERROR_WARNING;
  442. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  443. new_state = CAN_STATE_ERROR_PASSIVE;
  444. else
  445. new_state = CAN_STATE_BUS_OFF;
  446. /* state hasn't changed */
  447. if (likely(new_state == priv->can.state))
  448. return 0;
  449. skb = alloc_can_err_skb(dev, &cf);
  450. if (unlikely(!skb))
  451. return 0;
  452. do_state(dev, cf, new_state);
  453. priv->can.state = new_state;
  454. netif_receive_skb(skb);
  455. dev->stats.rx_packets++;
  456. dev->stats.rx_bytes += cf->can_dlc;
  457. return 1;
  458. }
  459. static void flexcan_read_fifo(const struct net_device *dev,
  460. struct can_frame *cf)
  461. {
  462. const struct flexcan_priv *priv = netdev_priv(dev);
  463. struct flexcan_regs __iomem *regs = priv->base;
  464. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  465. u32 reg_ctrl, reg_id;
  466. reg_ctrl = flexcan_read(&mb->can_ctrl);
  467. reg_id = flexcan_read(&mb->can_id);
  468. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  469. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  470. else
  471. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  472. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  473. cf->can_id |= CAN_RTR_FLAG;
  474. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  475. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  476. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  477. /* mark as read */
  478. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  479. flexcan_read(&regs->timer);
  480. }
  481. static int flexcan_read_frame(struct net_device *dev)
  482. {
  483. struct net_device_stats *stats = &dev->stats;
  484. struct can_frame *cf;
  485. struct sk_buff *skb;
  486. skb = alloc_can_skb(dev, &cf);
  487. if (unlikely(!skb)) {
  488. stats->rx_dropped++;
  489. return 0;
  490. }
  491. flexcan_read_fifo(dev, cf);
  492. netif_receive_skb(skb);
  493. stats->rx_packets++;
  494. stats->rx_bytes += cf->can_dlc;
  495. return 1;
  496. }
  497. static int flexcan_poll(struct napi_struct *napi, int quota)
  498. {
  499. struct net_device *dev = napi->dev;
  500. const struct flexcan_priv *priv = netdev_priv(dev);
  501. struct flexcan_regs __iomem *regs = priv->base;
  502. u32 reg_iflag1, reg_esr;
  503. int work_done = 0;
  504. /*
  505. * The error bits are cleared on read,
  506. * use saved value from irq handler.
  507. */
  508. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  509. /* handle state changes */
  510. work_done += flexcan_poll_state(dev, reg_esr);
  511. /* handle RX-FIFO */
  512. reg_iflag1 = flexcan_read(&regs->iflag1);
  513. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  514. work_done < quota) {
  515. work_done += flexcan_read_frame(dev);
  516. reg_iflag1 = flexcan_read(&regs->iflag1);
  517. }
  518. /* report bus errors */
  519. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  520. work_done += flexcan_poll_bus_err(dev, reg_esr);
  521. if (work_done < quota) {
  522. napi_complete(napi);
  523. /* enable IRQs */
  524. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  525. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  526. }
  527. return work_done;
  528. }
  529. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  530. {
  531. struct net_device *dev = dev_id;
  532. struct net_device_stats *stats = &dev->stats;
  533. struct flexcan_priv *priv = netdev_priv(dev);
  534. struct flexcan_regs __iomem *regs = priv->base;
  535. u32 reg_iflag1, reg_esr;
  536. reg_iflag1 = flexcan_read(&regs->iflag1);
  537. reg_esr = flexcan_read(&regs->esr);
  538. /* ACK all bus error and state change IRQ sources */
  539. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  540. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  541. /*
  542. * schedule NAPI in case of:
  543. * - rx IRQ
  544. * - state change IRQ
  545. * - bus error IRQ and bus error reporting is activated
  546. */
  547. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  548. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  549. flexcan_has_and_handle_berr(priv, reg_esr)) {
  550. /*
  551. * The error bits are cleared on read,
  552. * save them for later use.
  553. */
  554. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  555. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  556. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  557. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  558. &regs->ctrl);
  559. napi_schedule(&priv->napi);
  560. }
  561. /* FIFO overflow */
  562. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  563. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  564. dev->stats.rx_over_errors++;
  565. dev->stats.rx_errors++;
  566. }
  567. /* transmission complete interrupt */
  568. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  569. stats->tx_bytes += can_get_echo_skb(dev, 0);
  570. stats->tx_packets++;
  571. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  572. netif_wake_queue(dev);
  573. }
  574. return IRQ_HANDLED;
  575. }
  576. static void flexcan_set_bittiming(struct net_device *dev)
  577. {
  578. const struct flexcan_priv *priv = netdev_priv(dev);
  579. const struct can_bittiming *bt = &priv->can.bittiming;
  580. struct flexcan_regs __iomem *regs = priv->base;
  581. u32 reg;
  582. reg = flexcan_read(&regs->ctrl);
  583. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  584. FLEXCAN_CTRL_RJW(0x3) |
  585. FLEXCAN_CTRL_PSEG1(0x7) |
  586. FLEXCAN_CTRL_PSEG2(0x7) |
  587. FLEXCAN_CTRL_PROPSEG(0x7) |
  588. FLEXCAN_CTRL_LPB |
  589. FLEXCAN_CTRL_SMP |
  590. FLEXCAN_CTRL_LOM);
  591. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  592. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  593. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  594. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  595. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  596. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  597. reg |= FLEXCAN_CTRL_LPB;
  598. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  599. reg |= FLEXCAN_CTRL_LOM;
  600. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  601. reg |= FLEXCAN_CTRL_SMP;
  602. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  603. flexcan_write(reg, &regs->ctrl);
  604. /* print chip status */
  605. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  606. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  607. }
  608. /*
  609. * flexcan_chip_start
  610. *
  611. * this functions is entered with clocks enabled
  612. *
  613. */
  614. static int flexcan_chip_start(struct net_device *dev)
  615. {
  616. struct flexcan_priv *priv = netdev_priv(dev);
  617. struct flexcan_regs __iomem *regs = priv->base;
  618. unsigned int i;
  619. int err;
  620. u32 reg_mcr, reg_ctrl;
  621. /* enable module */
  622. flexcan_chip_enable(priv);
  623. /* soft reset */
  624. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  625. udelay(10);
  626. reg_mcr = flexcan_read(&regs->mcr);
  627. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  628. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  629. reg_mcr);
  630. err = -ENODEV;
  631. goto out;
  632. }
  633. flexcan_set_bittiming(dev);
  634. /*
  635. * MCR
  636. *
  637. * enable freeze
  638. * enable fifo
  639. * halt now
  640. * only supervisor access
  641. * enable warning int
  642. * choose format C
  643. * disable local echo
  644. *
  645. */
  646. reg_mcr = flexcan_read(&regs->mcr);
  647. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  648. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  649. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS;
  650. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  651. flexcan_write(reg_mcr, &regs->mcr);
  652. /*
  653. * CTRL
  654. *
  655. * disable timer sync feature
  656. *
  657. * disable auto busoff recovery
  658. * transmit lowest buffer first
  659. *
  660. * enable tx and rx warning interrupt
  661. * enable bus off interrupt
  662. * (== FLEXCAN_CTRL_ERR_STATE)
  663. */
  664. reg_ctrl = flexcan_read(&regs->ctrl);
  665. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  666. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  667. FLEXCAN_CTRL_ERR_STATE;
  668. /*
  669. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  670. * on most Flexcan cores, too. Otherwise we don't get
  671. * any error warning or passive interrupts.
  672. */
  673. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  674. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  675. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  676. /* save for later use */
  677. priv->reg_ctrl_default = reg_ctrl;
  678. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  679. flexcan_write(reg_ctrl, &regs->ctrl);
  680. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  681. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  682. flexcan_write(0, &regs->cantxfg[i].can_id);
  683. flexcan_write(0, &regs->cantxfg[i].data[0]);
  684. flexcan_write(0, &regs->cantxfg[i].data[1]);
  685. /* put MB into rx queue */
  686. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  687. &regs->cantxfg[i].can_ctrl);
  688. }
  689. /* acceptance mask/acceptance code (accept everything) */
  690. flexcan_write(0x0, &regs->rxgmask);
  691. flexcan_write(0x0, &regs->rx14mask);
  692. flexcan_write(0x0, &regs->rx15mask);
  693. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  694. flexcan_write(0x0, &regs->rxfgmask);
  695. flexcan_transceiver_switch(priv, 1);
  696. /* synchronize with the can bus */
  697. reg_mcr = flexcan_read(&regs->mcr);
  698. reg_mcr &= ~FLEXCAN_MCR_HALT;
  699. flexcan_write(reg_mcr, &regs->mcr);
  700. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  701. /* enable FIFO interrupts */
  702. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  703. /* print chip status */
  704. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  705. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  706. return 0;
  707. out:
  708. flexcan_chip_disable(priv);
  709. return err;
  710. }
  711. /*
  712. * flexcan_chip_stop
  713. *
  714. * this functions is entered with clocks enabled
  715. *
  716. */
  717. static void flexcan_chip_stop(struct net_device *dev)
  718. {
  719. struct flexcan_priv *priv = netdev_priv(dev);
  720. struct flexcan_regs __iomem *regs = priv->base;
  721. u32 reg;
  722. /* Disable all interrupts */
  723. flexcan_write(0, &regs->imask1);
  724. /* Disable + halt module */
  725. reg = flexcan_read(&regs->mcr);
  726. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  727. flexcan_write(reg, &regs->mcr);
  728. flexcan_transceiver_switch(priv, 0);
  729. priv->can.state = CAN_STATE_STOPPED;
  730. return;
  731. }
  732. static int flexcan_open(struct net_device *dev)
  733. {
  734. struct flexcan_priv *priv = netdev_priv(dev);
  735. int err;
  736. clk_prepare_enable(priv->clk_ipg);
  737. clk_prepare_enable(priv->clk_per);
  738. err = open_candev(dev);
  739. if (err)
  740. goto out;
  741. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  742. if (err)
  743. goto out_close;
  744. /* start chip and queuing */
  745. err = flexcan_chip_start(dev);
  746. if (err)
  747. goto out_close;
  748. napi_enable(&priv->napi);
  749. netif_start_queue(dev);
  750. return 0;
  751. out_close:
  752. close_candev(dev);
  753. out:
  754. clk_disable_unprepare(priv->clk_per);
  755. clk_disable_unprepare(priv->clk_ipg);
  756. return err;
  757. }
  758. static int flexcan_close(struct net_device *dev)
  759. {
  760. struct flexcan_priv *priv = netdev_priv(dev);
  761. netif_stop_queue(dev);
  762. napi_disable(&priv->napi);
  763. flexcan_chip_stop(dev);
  764. free_irq(dev->irq, dev);
  765. clk_disable_unprepare(priv->clk_per);
  766. clk_disable_unprepare(priv->clk_ipg);
  767. close_candev(dev);
  768. return 0;
  769. }
  770. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  771. {
  772. int err;
  773. switch (mode) {
  774. case CAN_MODE_START:
  775. err = flexcan_chip_start(dev);
  776. if (err)
  777. return err;
  778. netif_wake_queue(dev);
  779. break;
  780. default:
  781. return -EOPNOTSUPP;
  782. }
  783. return 0;
  784. }
  785. static const struct net_device_ops flexcan_netdev_ops = {
  786. .ndo_open = flexcan_open,
  787. .ndo_stop = flexcan_close,
  788. .ndo_start_xmit = flexcan_start_xmit,
  789. };
  790. static int register_flexcandev(struct net_device *dev)
  791. {
  792. struct flexcan_priv *priv = netdev_priv(dev);
  793. struct flexcan_regs __iomem *regs = priv->base;
  794. u32 reg, err;
  795. clk_prepare_enable(priv->clk_ipg);
  796. clk_prepare_enable(priv->clk_per);
  797. /* select "bus clock", chip must be disabled */
  798. flexcan_chip_disable(priv);
  799. reg = flexcan_read(&regs->ctrl);
  800. reg |= FLEXCAN_CTRL_CLK_SRC;
  801. flexcan_write(reg, &regs->ctrl);
  802. flexcan_chip_enable(priv);
  803. /* set freeze, halt and activate FIFO, restrict register access */
  804. reg = flexcan_read(&regs->mcr);
  805. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  806. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  807. flexcan_write(reg, &regs->mcr);
  808. /*
  809. * Currently we only support newer versions of this core
  810. * featuring a RX FIFO. Older cores found on some Coldfire
  811. * derivates are not yet supported.
  812. */
  813. reg = flexcan_read(&regs->mcr);
  814. if (!(reg & FLEXCAN_MCR_FEN)) {
  815. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  816. err = -ENODEV;
  817. goto out;
  818. }
  819. err = register_candev(dev);
  820. out:
  821. /* disable core and turn off clocks */
  822. flexcan_chip_disable(priv);
  823. clk_disable_unprepare(priv->clk_per);
  824. clk_disable_unprepare(priv->clk_ipg);
  825. return err;
  826. }
  827. static void unregister_flexcandev(struct net_device *dev)
  828. {
  829. unregister_candev(dev);
  830. }
  831. static const struct of_device_id flexcan_of_match[] = {
  832. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  833. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  834. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  835. { /* sentinel */ },
  836. };
  837. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  838. static const struct platform_device_id flexcan_id_table[] = {
  839. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  840. { /* sentinel */ },
  841. };
  842. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  843. static int flexcan_probe(struct platform_device *pdev)
  844. {
  845. const struct of_device_id *of_id;
  846. const struct flexcan_devtype_data *devtype_data;
  847. struct net_device *dev;
  848. struct flexcan_priv *priv;
  849. struct resource *mem;
  850. struct clk *clk_ipg = NULL, *clk_per = NULL;
  851. struct pinctrl *pinctrl;
  852. void __iomem *base;
  853. resource_size_t mem_size;
  854. int err, irq;
  855. u32 clock_freq = 0;
  856. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  857. if (IS_ERR(pinctrl))
  858. return PTR_ERR(pinctrl);
  859. if (pdev->dev.of_node)
  860. of_property_read_u32(pdev->dev.of_node,
  861. "clock-frequency", &clock_freq);
  862. if (!clock_freq) {
  863. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  864. if (IS_ERR(clk_ipg)) {
  865. dev_err(&pdev->dev, "no ipg clock defined\n");
  866. err = PTR_ERR(clk_ipg);
  867. goto failed_clock;
  868. }
  869. clock_freq = clk_get_rate(clk_ipg);
  870. clk_per = devm_clk_get(&pdev->dev, "per");
  871. if (IS_ERR(clk_per)) {
  872. dev_err(&pdev->dev, "no per clock defined\n");
  873. err = PTR_ERR(clk_per);
  874. goto failed_clock;
  875. }
  876. }
  877. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  878. irq = platform_get_irq(pdev, 0);
  879. if (!mem || irq <= 0) {
  880. err = -ENODEV;
  881. goto failed_get;
  882. }
  883. mem_size = resource_size(mem);
  884. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  885. err = -EBUSY;
  886. goto failed_get;
  887. }
  888. base = ioremap(mem->start, mem_size);
  889. if (!base) {
  890. err = -ENOMEM;
  891. goto failed_map;
  892. }
  893. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  894. if (!dev) {
  895. err = -ENOMEM;
  896. goto failed_alloc;
  897. }
  898. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  899. if (of_id) {
  900. devtype_data = of_id->data;
  901. } else if (pdev->id_entry->driver_data) {
  902. devtype_data = (struct flexcan_devtype_data *)
  903. pdev->id_entry->driver_data;
  904. } else {
  905. err = -ENODEV;
  906. goto failed_devtype;
  907. }
  908. dev->netdev_ops = &flexcan_netdev_ops;
  909. dev->irq = irq;
  910. dev->flags |= IFF_ECHO;
  911. priv = netdev_priv(dev);
  912. priv->can.clock.freq = clock_freq;
  913. priv->can.bittiming_const = &flexcan_bittiming_const;
  914. priv->can.do_set_mode = flexcan_set_mode;
  915. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  916. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  917. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  918. CAN_CTRLMODE_BERR_REPORTING;
  919. priv->base = base;
  920. priv->dev = dev;
  921. priv->clk_ipg = clk_ipg;
  922. priv->clk_per = clk_per;
  923. priv->pdata = pdev->dev.platform_data;
  924. priv->devtype_data = devtype_data;
  925. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  926. dev_set_drvdata(&pdev->dev, dev);
  927. SET_NETDEV_DEV(dev, &pdev->dev);
  928. err = register_flexcandev(dev);
  929. if (err) {
  930. dev_err(&pdev->dev, "registering netdev failed\n");
  931. goto failed_register;
  932. }
  933. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  934. priv->base, dev->irq);
  935. return 0;
  936. failed_register:
  937. failed_devtype:
  938. free_candev(dev);
  939. failed_alloc:
  940. iounmap(base);
  941. failed_map:
  942. release_mem_region(mem->start, mem_size);
  943. failed_get:
  944. failed_clock:
  945. return err;
  946. }
  947. static int flexcan_remove(struct platform_device *pdev)
  948. {
  949. struct net_device *dev = platform_get_drvdata(pdev);
  950. struct flexcan_priv *priv = netdev_priv(dev);
  951. struct resource *mem;
  952. unregister_flexcandev(dev);
  953. platform_set_drvdata(pdev, NULL);
  954. iounmap(priv->base);
  955. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  956. release_mem_region(mem->start, resource_size(mem));
  957. free_candev(dev);
  958. return 0;
  959. }
  960. #ifdef CONFIG_PM
  961. static int flexcan_suspend(struct platform_device *pdev, pm_message_t state)
  962. {
  963. struct net_device *dev = platform_get_drvdata(pdev);
  964. struct flexcan_priv *priv = netdev_priv(dev);
  965. flexcan_chip_disable(priv);
  966. if (netif_running(dev)) {
  967. netif_stop_queue(dev);
  968. netif_device_detach(dev);
  969. }
  970. priv->can.state = CAN_STATE_SLEEPING;
  971. return 0;
  972. }
  973. static int flexcan_resume(struct platform_device *pdev)
  974. {
  975. struct net_device *dev = platform_get_drvdata(pdev);
  976. struct flexcan_priv *priv = netdev_priv(dev);
  977. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  978. if (netif_running(dev)) {
  979. netif_device_attach(dev);
  980. netif_start_queue(dev);
  981. }
  982. flexcan_chip_enable(priv);
  983. return 0;
  984. }
  985. #else
  986. #define flexcan_suspend NULL
  987. #define flexcan_resume NULL
  988. #endif
  989. static struct platform_driver flexcan_driver = {
  990. .driver = {
  991. .name = DRV_NAME,
  992. .owner = THIS_MODULE,
  993. .of_match_table = flexcan_of_match,
  994. },
  995. .probe = flexcan_probe,
  996. .remove = flexcan_remove,
  997. .suspend = flexcan_suspend,
  998. .resume = flexcan_resume,
  999. .id_table = flexcan_id_table,
  1000. };
  1001. module_platform_driver(flexcan_driver);
  1002. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1003. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1004. MODULE_LICENSE("GPL v2");
  1005. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");