gpmi-lib.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337
  1. /*
  2. * Freescale GPMI NAND Flash Driver
  3. *
  4. * Copyright (C) 2008-2011 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2008 Embedded Alley Solutions, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. */
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include "gpmi-nand.h"
  24. #include "gpmi-regs.h"
  25. #include "bch-regs.h"
  26. static struct timing_threshod timing_default_threshold = {
  27. .max_data_setup_cycles = (BM_GPMI_TIMING0_DATA_SETUP >>
  28. BP_GPMI_TIMING0_DATA_SETUP),
  29. .internal_data_setup_in_ns = 0,
  30. .max_sample_delay_factor = (BM_GPMI_CTRL1_RDN_DELAY >>
  31. BP_GPMI_CTRL1_RDN_DELAY),
  32. .max_dll_clock_period_in_ns = 32,
  33. .max_dll_delay_in_ns = 16,
  34. };
  35. #define MXS_SET_ADDR 0x4
  36. #define MXS_CLR_ADDR 0x8
  37. /*
  38. * Clear the bit and poll it cleared. This is usually called with
  39. * a reset address and mask being either SFTRST(bit 31) or CLKGATE
  40. * (bit 30).
  41. */
  42. static int clear_poll_bit(void __iomem *addr, u32 mask)
  43. {
  44. int timeout = 0x400;
  45. /* clear the bit */
  46. writel(mask, addr + MXS_CLR_ADDR);
  47. /*
  48. * SFTRST needs 3 GPMI clocks to settle, the reference manual
  49. * recommends to wait 1us.
  50. */
  51. udelay(1);
  52. /* poll the bit becoming clear */
  53. while ((readl(addr) & mask) && --timeout)
  54. /* nothing */;
  55. return !timeout;
  56. }
  57. #define MODULE_CLKGATE (1 << 30)
  58. #define MODULE_SFTRST (1 << 31)
  59. /*
  60. * The current mxs_reset_block() will do two things:
  61. * [1] enable the module.
  62. * [2] reset the module.
  63. *
  64. * In most of the cases, it's ok.
  65. * But in MX23, there is a hardware bug in the BCH block (see erratum #2847).
  66. * If you try to soft reset the BCH block, it becomes unusable until
  67. * the next hard reset. This case occurs in the NAND boot mode. When the board
  68. * boots by NAND, the ROM of the chip will initialize the BCH blocks itself.
  69. * So If the driver tries to reset the BCH again, the BCH will not work anymore.
  70. * You will see a DMA timeout in this case. The bug has been fixed
  71. * in the following chips, such as MX28.
  72. *
  73. * To avoid this bug, just add a new parameter `just_enable` for
  74. * the mxs_reset_block(), and rewrite it here.
  75. */
  76. static int gpmi_reset_block(void __iomem *reset_addr, bool just_enable)
  77. {
  78. int ret;
  79. int timeout = 0x400;
  80. /* clear and poll SFTRST */
  81. ret = clear_poll_bit(reset_addr, MODULE_SFTRST);
  82. if (unlikely(ret))
  83. goto error;
  84. /* clear CLKGATE */
  85. writel(MODULE_CLKGATE, reset_addr + MXS_CLR_ADDR);
  86. if (!just_enable) {
  87. /* set SFTRST to reset the block */
  88. writel(MODULE_SFTRST, reset_addr + MXS_SET_ADDR);
  89. udelay(1);
  90. /* poll CLKGATE becoming set */
  91. while ((!(readl(reset_addr) & MODULE_CLKGATE)) && --timeout)
  92. /* nothing */;
  93. if (unlikely(!timeout))
  94. goto error;
  95. }
  96. /* clear and poll SFTRST */
  97. ret = clear_poll_bit(reset_addr, MODULE_SFTRST);
  98. if (unlikely(ret))
  99. goto error;
  100. /* clear and poll CLKGATE */
  101. ret = clear_poll_bit(reset_addr, MODULE_CLKGATE);
  102. if (unlikely(ret))
  103. goto error;
  104. return 0;
  105. error:
  106. pr_err("%s(%p): module reset timeout\n", __func__, reset_addr);
  107. return -ETIMEDOUT;
  108. }
  109. static int __gpmi_enable_clk(struct gpmi_nand_data *this, bool v)
  110. {
  111. struct clk *clk;
  112. int ret;
  113. int i;
  114. for (i = 0; i < GPMI_CLK_MAX; i++) {
  115. clk = this->resources.clock[i];
  116. if (!clk)
  117. break;
  118. if (v) {
  119. ret = clk_prepare_enable(clk);
  120. if (ret)
  121. goto err_clk;
  122. } else {
  123. clk_disable_unprepare(clk);
  124. }
  125. }
  126. return 0;
  127. err_clk:
  128. for (; i > 0; i--)
  129. clk_disable_unprepare(this->resources.clock[i - 1]);
  130. return ret;
  131. }
  132. #define gpmi_enable_clk(x) __gpmi_enable_clk(x, true)
  133. #define gpmi_disable_clk(x) __gpmi_enable_clk(x, false)
  134. int gpmi_init(struct gpmi_nand_data *this)
  135. {
  136. struct resources *r = &this->resources;
  137. int ret;
  138. ret = gpmi_enable_clk(this);
  139. if (ret)
  140. goto err_out;
  141. ret = gpmi_reset_block(r->gpmi_regs, false);
  142. if (ret)
  143. goto err_out;
  144. /*
  145. * Reset BCH here, too. We got failures otherwise :(
  146. * See later BCH reset for explanation of MX23 handling
  147. */
  148. ret = gpmi_reset_block(r->bch_regs, GPMI_IS_MX23(this));
  149. if (ret)
  150. goto err_out;
  151. /* Choose NAND mode. */
  152. writel(BM_GPMI_CTRL1_GPMI_MODE, r->gpmi_regs + HW_GPMI_CTRL1_CLR);
  153. /* Set the IRQ polarity. */
  154. writel(BM_GPMI_CTRL1_ATA_IRQRDY_POLARITY,
  155. r->gpmi_regs + HW_GPMI_CTRL1_SET);
  156. /* Disable Write-Protection. */
  157. writel(BM_GPMI_CTRL1_DEV_RESET, r->gpmi_regs + HW_GPMI_CTRL1_SET);
  158. /* Select BCH ECC. */
  159. writel(BM_GPMI_CTRL1_BCH_MODE, r->gpmi_regs + HW_GPMI_CTRL1_SET);
  160. gpmi_disable_clk(this);
  161. return 0;
  162. err_out:
  163. return ret;
  164. }
  165. /* This function is very useful. It is called only when the bug occur. */
  166. void gpmi_dump_info(struct gpmi_nand_data *this)
  167. {
  168. struct resources *r = &this->resources;
  169. struct bch_geometry *geo = &this->bch_geometry;
  170. u32 reg;
  171. int i;
  172. pr_err("Show GPMI registers :\n");
  173. for (i = 0; i <= HW_GPMI_DEBUG / 0x10 + 1; i++) {
  174. reg = readl(r->gpmi_regs + i * 0x10);
  175. pr_err("offset 0x%.3x : 0x%.8x\n", i * 0x10, reg);
  176. }
  177. /* start to print out the BCH info */
  178. pr_err("BCH Geometry :\n");
  179. pr_err("GF length : %u\n", geo->gf_len);
  180. pr_err("ECC Strength : %u\n", geo->ecc_strength);
  181. pr_err("Page Size in Bytes : %u\n", geo->page_size);
  182. pr_err("Metadata Size in Bytes : %u\n", geo->metadata_size);
  183. pr_err("ECC Chunk Size in Bytes: %u\n", geo->ecc_chunk_size);
  184. pr_err("ECC Chunk Count : %u\n", geo->ecc_chunk_count);
  185. pr_err("Payload Size in Bytes : %u\n", geo->payload_size);
  186. pr_err("Auxiliary Size in Bytes: %u\n", geo->auxiliary_size);
  187. pr_err("Auxiliary Status Offset: %u\n", geo->auxiliary_status_offset);
  188. pr_err("Block Mark Byte Offset : %u\n", geo->block_mark_byte_offset);
  189. pr_err("Block Mark Bit Offset : %u\n", geo->block_mark_bit_offset);
  190. }
  191. /* Configures the geometry for BCH. */
  192. int bch_set_geometry(struct gpmi_nand_data *this)
  193. {
  194. struct resources *r = &this->resources;
  195. struct bch_geometry *bch_geo = &this->bch_geometry;
  196. unsigned int block_count;
  197. unsigned int block_size;
  198. unsigned int metadata_size;
  199. unsigned int ecc_strength;
  200. unsigned int page_size;
  201. int ret;
  202. if (common_nfc_set_geometry(this))
  203. return !0;
  204. block_count = bch_geo->ecc_chunk_count - 1;
  205. block_size = bch_geo->ecc_chunk_size;
  206. metadata_size = bch_geo->metadata_size;
  207. ecc_strength = bch_geo->ecc_strength >> 1;
  208. page_size = bch_geo->page_size;
  209. ret = gpmi_enable_clk(this);
  210. if (ret)
  211. goto err_out;
  212. /*
  213. * Due to erratum #2847 of the MX23, the BCH cannot be soft reset on this
  214. * chip, otherwise it will lock up. So we skip resetting BCH on the MX23.
  215. * On the other hand, the MX28 needs the reset, because one case has been
  216. * seen where the BCH produced ECC errors constantly after 10000
  217. * consecutive reboots. The latter case has not been seen on the MX23 yet,
  218. * still we don't know if it could happen there as well.
  219. */
  220. ret = gpmi_reset_block(r->bch_regs, GPMI_IS_MX23(this));
  221. if (ret)
  222. goto err_out;
  223. /* Configure layout 0. */
  224. writel(BF_BCH_FLASH0LAYOUT0_NBLOCKS(block_count)
  225. | BF_BCH_FLASH0LAYOUT0_META_SIZE(metadata_size)
  226. | BF_BCH_FLASH0LAYOUT0_ECC0(ecc_strength, this)
  227. | BF_BCH_FLASH0LAYOUT0_DATA0_SIZE(block_size, this),
  228. r->bch_regs + HW_BCH_FLASH0LAYOUT0);
  229. writel(BF_BCH_FLASH0LAYOUT1_PAGE_SIZE(page_size)
  230. | BF_BCH_FLASH0LAYOUT1_ECCN(ecc_strength, this)
  231. | BF_BCH_FLASH0LAYOUT1_DATAN_SIZE(block_size, this),
  232. r->bch_regs + HW_BCH_FLASH0LAYOUT1);
  233. /* Set *all* chip selects to use layout 0. */
  234. writel(0, r->bch_regs + HW_BCH_LAYOUTSELECT);
  235. /* Enable interrupts. */
  236. writel(BM_BCH_CTRL_COMPLETE_IRQ_EN,
  237. r->bch_regs + HW_BCH_CTRL_SET);
  238. gpmi_disable_clk(this);
  239. return 0;
  240. err_out:
  241. return ret;
  242. }
  243. /* Converts time in nanoseconds to cycles. */
  244. static unsigned int ns_to_cycles(unsigned int time,
  245. unsigned int period, unsigned int min)
  246. {
  247. unsigned int k;
  248. k = (time + period - 1) / period;
  249. return max(k, min);
  250. }
  251. #define DEF_MIN_PROP_DELAY 5
  252. #define DEF_MAX_PROP_DELAY 9
  253. /* Apply timing to current hardware conditions. */
  254. static int gpmi_nfc_compute_hardware_timing(struct gpmi_nand_data *this,
  255. struct gpmi_nfc_hardware_timing *hw)
  256. {
  257. struct timing_threshod *nfc = &timing_default_threshold;
  258. struct resources *r = &this->resources;
  259. struct nand_chip *nand = &this->nand;
  260. struct nand_timing target = this->timing;
  261. bool improved_timing_is_available;
  262. unsigned long clock_frequency_in_hz;
  263. unsigned int clock_period_in_ns;
  264. bool dll_use_half_periods;
  265. unsigned int dll_delay_shift;
  266. unsigned int max_sample_delay_in_ns;
  267. unsigned int address_setup_in_cycles;
  268. unsigned int data_setup_in_ns;
  269. unsigned int data_setup_in_cycles;
  270. unsigned int data_hold_in_cycles;
  271. int ideal_sample_delay_in_ns;
  272. unsigned int sample_delay_factor;
  273. int tEYE;
  274. unsigned int min_prop_delay_in_ns = DEF_MIN_PROP_DELAY;
  275. unsigned int max_prop_delay_in_ns = DEF_MAX_PROP_DELAY;
  276. /*
  277. * If there are multiple chips, we need to relax the timings to allow
  278. * for signal distortion due to higher capacitance.
  279. */
  280. if (nand->numchips > 2) {
  281. target.data_setup_in_ns += 10;
  282. target.data_hold_in_ns += 10;
  283. target.address_setup_in_ns += 10;
  284. } else if (nand->numchips > 1) {
  285. target.data_setup_in_ns += 5;
  286. target.data_hold_in_ns += 5;
  287. target.address_setup_in_ns += 5;
  288. }
  289. /* Check if improved timing information is available. */
  290. improved_timing_is_available =
  291. (target.tREA_in_ns >= 0) &&
  292. (target.tRLOH_in_ns >= 0) &&
  293. (target.tRHOH_in_ns >= 0) ;
  294. /* Inspect the clock. */
  295. nfc->clock_frequency_in_hz = clk_get_rate(r->clock[0]);
  296. clock_frequency_in_hz = nfc->clock_frequency_in_hz;
  297. clock_period_in_ns = NSEC_PER_SEC / clock_frequency_in_hz;
  298. /*
  299. * The NFC quantizes setup and hold parameters in terms of clock cycles.
  300. * Here, we quantize the setup and hold timing parameters to the
  301. * next-highest clock period to make sure we apply at least the
  302. * specified times.
  303. *
  304. * For data setup and data hold, the hardware interprets a value of zero
  305. * as the largest possible delay. This is not what's intended by a zero
  306. * in the input parameter, so we impose a minimum of one cycle.
  307. */
  308. data_setup_in_cycles = ns_to_cycles(target.data_setup_in_ns,
  309. clock_period_in_ns, 1);
  310. data_hold_in_cycles = ns_to_cycles(target.data_hold_in_ns,
  311. clock_period_in_ns, 1);
  312. address_setup_in_cycles = ns_to_cycles(target.address_setup_in_ns,
  313. clock_period_in_ns, 0);
  314. /*
  315. * The clock's period affects the sample delay in a number of ways:
  316. *
  317. * (1) The NFC HAL tells us the maximum clock period the sample delay
  318. * DLL can tolerate. If the clock period is greater than half that
  319. * maximum, we must configure the DLL to be driven by half periods.
  320. *
  321. * (2) We need to convert from an ideal sample delay, in ns, to a
  322. * "sample delay factor," which the NFC uses. This factor depends on
  323. * whether we're driving the DLL with full or half periods.
  324. * Paraphrasing the reference manual:
  325. *
  326. * AD = SDF x 0.125 x RP
  327. *
  328. * where:
  329. *
  330. * AD is the applied delay, in ns.
  331. * SDF is the sample delay factor, which is dimensionless.
  332. * RP is the reference period, in ns, which is a full clock period
  333. * if the DLL is being driven by full periods, or half that if
  334. * the DLL is being driven by half periods.
  335. *
  336. * Let's re-arrange this in a way that's more useful to us:
  337. *
  338. * 8
  339. * SDF = AD x ----
  340. * RP
  341. *
  342. * The reference period is either the clock period or half that, so this
  343. * is:
  344. *
  345. * 8 AD x DDF
  346. * SDF = AD x ----- = --------
  347. * f x P P
  348. *
  349. * where:
  350. *
  351. * f is 1 or 1/2, depending on how we're driving the DLL.
  352. * P is the clock period.
  353. * DDF is the DLL Delay Factor, a dimensionless value that
  354. * incorporates all the constants in the conversion.
  355. *
  356. * DDF will be either 8 or 16, both of which are powers of two. We can
  357. * reduce the cost of this conversion by using bit shifts instead of
  358. * multiplication or division. Thus:
  359. *
  360. * AD << DDS
  361. * SDF = ---------
  362. * P
  363. *
  364. * or
  365. *
  366. * AD = (SDF >> DDS) x P
  367. *
  368. * where:
  369. *
  370. * DDS is the DLL Delay Shift, the logarithm to base 2 of the DDF.
  371. */
  372. if (clock_period_in_ns > (nfc->max_dll_clock_period_in_ns >> 1)) {
  373. dll_use_half_periods = true;
  374. dll_delay_shift = 3 + 1;
  375. } else {
  376. dll_use_half_periods = false;
  377. dll_delay_shift = 3;
  378. }
  379. /*
  380. * Compute the maximum sample delay the NFC allows, under current
  381. * conditions. If the clock is running too slowly, no sample delay is
  382. * possible.
  383. */
  384. if (clock_period_in_ns > nfc->max_dll_clock_period_in_ns)
  385. max_sample_delay_in_ns = 0;
  386. else {
  387. /*
  388. * Compute the delay implied by the largest sample delay factor
  389. * the NFC allows.
  390. */
  391. max_sample_delay_in_ns =
  392. (nfc->max_sample_delay_factor * clock_period_in_ns) >>
  393. dll_delay_shift;
  394. /*
  395. * Check if the implied sample delay larger than the NFC
  396. * actually allows.
  397. */
  398. if (max_sample_delay_in_ns > nfc->max_dll_delay_in_ns)
  399. max_sample_delay_in_ns = nfc->max_dll_delay_in_ns;
  400. }
  401. /*
  402. * Check if improved timing information is available. If not, we have to
  403. * use a less-sophisticated algorithm.
  404. */
  405. if (!improved_timing_is_available) {
  406. /*
  407. * Fold the read setup time required by the NFC into the ideal
  408. * sample delay.
  409. */
  410. ideal_sample_delay_in_ns = target.gpmi_sample_delay_in_ns +
  411. nfc->internal_data_setup_in_ns;
  412. /*
  413. * The ideal sample delay may be greater than the maximum
  414. * allowed by the NFC. If so, we can trade off sample delay time
  415. * for more data setup time.
  416. *
  417. * In each iteration of the following loop, we add a cycle to
  418. * the data setup time and subtract a corresponding amount from
  419. * the sample delay until we've satisified the constraints or
  420. * can't do any better.
  421. */
  422. while ((ideal_sample_delay_in_ns > max_sample_delay_in_ns) &&
  423. (data_setup_in_cycles < nfc->max_data_setup_cycles)) {
  424. data_setup_in_cycles++;
  425. ideal_sample_delay_in_ns -= clock_period_in_ns;
  426. if (ideal_sample_delay_in_ns < 0)
  427. ideal_sample_delay_in_ns = 0;
  428. }
  429. /*
  430. * Compute the sample delay factor that corresponds most closely
  431. * to the ideal sample delay. If the result is too large for the
  432. * NFC, use the maximum value.
  433. *
  434. * Notice that we use the ns_to_cycles function to compute the
  435. * sample delay factor. We do this because the form of the
  436. * computation is the same as that for calculating cycles.
  437. */
  438. sample_delay_factor =
  439. ns_to_cycles(
  440. ideal_sample_delay_in_ns << dll_delay_shift,
  441. clock_period_in_ns, 0);
  442. if (sample_delay_factor > nfc->max_sample_delay_factor)
  443. sample_delay_factor = nfc->max_sample_delay_factor;
  444. /* Skip to the part where we return our results. */
  445. goto return_results;
  446. }
  447. /*
  448. * If control arrives here, we have more detailed timing information,
  449. * so we can use a better algorithm.
  450. */
  451. /*
  452. * Fold the read setup time required by the NFC into the maximum
  453. * propagation delay.
  454. */
  455. max_prop_delay_in_ns += nfc->internal_data_setup_in_ns;
  456. /*
  457. * Earlier, we computed the number of clock cycles required to satisfy
  458. * the data setup time. Now, we need to know the actual nanoseconds.
  459. */
  460. data_setup_in_ns = clock_period_in_ns * data_setup_in_cycles;
  461. /*
  462. * Compute tEYE, the width of the data eye when reading from the NAND
  463. * Flash. The eye width is fundamentally determined by the data setup
  464. * time, perturbed by propagation delays and some characteristics of the
  465. * NAND Flash device.
  466. *
  467. * start of the eye = max_prop_delay + tREA
  468. * end of the eye = min_prop_delay + tRHOH + data_setup
  469. */
  470. tEYE = (int)min_prop_delay_in_ns + (int)target.tRHOH_in_ns +
  471. (int)data_setup_in_ns;
  472. tEYE -= (int)max_prop_delay_in_ns + (int)target.tREA_in_ns;
  473. /*
  474. * The eye must be open. If it's not, we can try to open it by
  475. * increasing its main forcer, the data setup time.
  476. *
  477. * In each iteration of the following loop, we increase the data setup
  478. * time by a single clock cycle. We do this until either the eye is
  479. * open or we run into NFC limits.
  480. */
  481. while ((tEYE <= 0) &&
  482. (data_setup_in_cycles < nfc->max_data_setup_cycles)) {
  483. /* Give a cycle to data setup. */
  484. data_setup_in_cycles++;
  485. /* Synchronize the data setup time with the cycles. */
  486. data_setup_in_ns += clock_period_in_ns;
  487. /* Adjust tEYE accordingly. */
  488. tEYE += clock_period_in_ns;
  489. }
  490. /*
  491. * When control arrives here, the eye is open. The ideal time to sample
  492. * the data is in the center of the eye:
  493. *
  494. * end of the eye + start of the eye
  495. * --------------------------------- - data_setup
  496. * 2
  497. *
  498. * After some algebra, this simplifies to the code immediately below.
  499. */
  500. ideal_sample_delay_in_ns =
  501. ((int)max_prop_delay_in_ns +
  502. (int)target.tREA_in_ns +
  503. (int)min_prop_delay_in_ns +
  504. (int)target.tRHOH_in_ns -
  505. (int)data_setup_in_ns) >> 1;
  506. /*
  507. * The following figure illustrates some aspects of a NAND Flash read:
  508. *
  509. *
  510. * __ _____________________________________
  511. * RDN \_________________/
  512. *
  513. * <---- tEYE ----->
  514. * /-----------------\
  515. * Read Data ----------------------------< >---------
  516. * \-----------------/
  517. * ^ ^ ^ ^
  518. * | | | |
  519. * |<--Data Setup -->|<--Delay Time -->| |
  520. * | | | |
  521. * | | |
  522. * | |<-- Quantized Delay Time -->|
  523. * | | |
  524. *
  525. *
  526. * We have some issues we must now address:
  527. *
  528. * (1) The *ideal* sample delay time must not be negative. If it is, we
  529. * jam it to zero.
  530. *
  531. * (2) The *ideal* sample delay time must not be greater than that
  532. * allowed by the NFC. If it is, we can increase the data setup
  533. * time, which will reduce the delay between the end of the data
  534. * setup and the center of the eye. It will also make the eye
  535. * larger, which might help with the next issue...
  536. *
  537. * (3) The *quantized* sample delay time must not fall either before the
  538. * eye opens or after it closes (the latter is the problem
  539. * illustrated in the above figure).
  540. */
  541. /* Jam a negative ideal sample delay to zero. */
  542. if (ideal_sample_delay_in_ns < 0)
  543. ideal_sample_delay_in_ns = 0;
  544. /*
  545. * Extend the data setup as needed to reduce the ideal sample delay
  546. * below the maximum permitted by the NFC.
  547. */
  548. while ((ideal_sample_delay_in_ns > max_sample_delay_in_ns) &&
  549. (data_setup_in_cycles < nfc->max_data_setup_cycles)) {
  550. /* Give a cycle to data setup. */
  551. data_setup_in_cycles++;
  552. /* Synchronize the data setup time with the cycles. */
  553. data_setup_in_ns += clock_period_in_ns;
  554. /* Adjust tEYE accordingly. */
  555. tEYE += clock_period_in_ns;
  556. /*
  557. * Decrease the ideal sample delay by one half cycle, to keep it
  558. * in the middle of the eye.
  559. */
  560. ideal_sample_delay_in_ns -= (clock_period_in_ns >> 1);
  561. /* Jam a negative ideal sample delay to zero. */
  562. if (ideal_sample_delay_in_ns < 0)
  563. ideal_sample_delay_in_ns = 0;
  564. }
  565. /*
  566. * Compute the sample delay factor that corresponds to the ideal sample
  567. * delay. If the result is too large, then use the maximum allowed
  568. * value.
  569. *
  570. * Notice that we use the ns_to_cycles function to compute the sample
  571. * delay factor. We do this because the form of the computation is the
  572. * same as that for calculating cycles.
  573. */
  574. sample_delay_factor =
  575. ns_to_cycles(ideal_sample_delay_in_ns << dll_delay_shift,
  576. clock_period_in_ns, 0);
  577. if (sample_delay_factor > nfc->max_sample_delay_factor)
  578. sample_delay_factor = nfc->max_sample_delay_factor;
  579. /*
  580. * These macros conveniently encapsulate a computation we'll use to
  581. * continuously evaluate whether or not the data sample delay is inside
  582. * the eye.
  583. */
  584. #define IDEAL_DELAY ((int) ideal_sample_delay_in_ns)
  585. #define QUANTIZED_DELAY \
  586. ((int) ((sample_delay_factor * clock_period_in_ns) >> \
  587. dll_delay_shift))
  588. #define DELAY_ERROR (abs(QUANTIZED_DELAY - IDEAL_DELAY))
  589. #define SAMPLE_IS_NOT_WITHIN_THE_EYE (DELAY_ERROR > (tEYE >> 1))
  590. /*
  591. * While the quantized sample time falls outside the eye, reduce the
  592. * sample delay or extend the data setup to move the sampling point back
  593. * toward the eye. Do not allow the number of data setup cycles to
  594. * exceed the maximum allowed by the NFC.
  595. */
  596. while (SAMPLE_IS_NOT_WITHIN_THE_EYE &&
  597. (data_setup_in_cycles < nfc->max_data_setup_cycles)) {
  598. /*
  599. * If control arrives here, the quantized sample delay falls
  600. * outside the eye. Check if it's before the eye opens, or after
  601. * the eye closes.
  602. */
  603. if (QUANTIZED_DELAY > IDEAL_DELAY) {
  604. /*
  605. * If control arrives here, the quantized sample delay
  606. * falls after the eye closes. Decrease the quantized
  607. * delay time and then go back to re-evaluate.
  608. */
  609. if (sample_delay_factor != 0)
  610. sample_delay_factor--;
  611. continue;
  612. }
  613. /*
  614. * If control arrives here, the quantized sample delay falls
  615. * before the eye opens. Shift the sample point by increasing
  616. * data setup time. This will also make the eye larger.
  617. */
  618. /* Give a cycle to data setup. */
  619. data_setup_in_cycles++;
  620. /* Synchronize the data setup time with the cycles. */
  621. data_setup_in_ns += clock_period_in_ns;
  622. /* Adjust tEYE accordingly. */
  623. tEYE += clock_period_in_ns;
  624. /*
  625. * Decrease the ideal sample delay by one half cycle, to keep it
  626. * in the middle of the eye.
  627. */
  628. ideal_sample_delay_in_ns -= (clock_period_in_ns >> 1);
  629. /* ...and one less period for the delay time. */
  630. ideal_sample_delay_in_ns -= clock_period_in_ns;
  631. /* Jam a negative ideal sample delay to zero. */
  632. if (ideal_sample_delay_in_ns < 0)
  633. ideal_sample_delay_in_ns = 0;
  634. /*
  635. * We have a new ideal sample delay, so re-compute the quantized
  636. * delay.
  637. */
  638. sample_delay_factor =
  639. ns_to_cycles(
  640. ideal_sample_delay_in_ns << dll_delay_shift,
  641. clock_period_in_ns, 0);
  642. if (sample_delay_factor > nfc->max_sample_delay_factor)
  643. sample_delay_factor = nfc->max_sample_delay_factor;
  644. }
  645. /* Control arrives here when we're ready to return our results. */
  646. return_results:
  647. hw->data_setup_in_cycles = data_setup_in_cycles;
  648. hw->data_hold_in_cycles = data_hold_in_cycles;
  649. hw->address_setup_in_cycles = address_setup_in_cycles;
  650. hw->use_half_periods = dll_use_half_periods;
  651. hw->sample_delay_factor = sample_delay_factor;
  652. hw->device_busy_timeout = GPMI_DEFAULT_BUSY_TIMEOUT;
  653. hw->wrn_dly_sel = BV_GPMI_CTRL1_WRN_DLY_SEL_4_TO_8NS;
  654. /* Return success. */
  655. return 0;
  656. }
  657. /*
  658. * <1> Firstly, we should know what's the GPMI-clock means.
  659. * The GPMI-clock is the internal clock in the gpmi nand controller.
  660. * If you set 100MHz to gpmi nand controller, the GPMI-clock's period
  661. * is 10ns. Mark the GPMI-clock's period as GPMI-clock-period.
  662. *
  663. * <2> Secondly, we should know what's the frequency on the nand chip pins.
  664. * The frequency on the nand chip pins is derived from the GPMI-clock.
  665. * We can get it from the following equation:
  666. *
  667. * F = G / (DS + DH)
  668. *
  669. * F : the frequency on the nand chip pins.
  670. * G : the GPMI clock, such as 100MHz.
  671. * DS : GPMI_HW_GPMI_TIMING0:DATA_SETUP
  672. * DH : GPMI_HW_GPMI_TIMING0:DATA_HOLD
  673. *
  674. * <3> Thirdly, when the frequency on the nand chip pins is above 33MHz,
  675. * the nand EDO(extended Data Out) timing could be applied.
  676. * The GPMI implements a feedback read strobe to sample the read data.
  677. * The feedback read strobe can be delayed to support the nand EDO timing
  678. * where the read strobe may deasserts before the read data is valid, and
  679. * read data is valid for some time after read strobe.
  680. *
  681. * The following figure illustrates some aspects of a NAND Flash read:
  682. *
  683. * |<---tREA---->|
  684. * | |
  685. * | | |
  686. * |<--tRP-->| |
  687. * | | |
  688. * __ ___|__________________________________
  689. * RDN \________/ |
  690. * |
  691. * /---------\
  692. * Read Data --------------< >---------
  693. * \---------/
  694. * | |
  695. * |<-D->|
  696. * FeedbackRDN ________ ____________
  697. * \___________/
  698. *
  699. * D stands for delay, set in the HW_GPMI_CTRL1:RDN_DELAY.
  700. *
  701. *
  702. * <4> Now, we begin to describe how to compute the right RDN_DELAY.
  703. *
  704. * 4.1) From the aspect of the nand chip pins:
  705. * Delay = (tREA + C - tRP) {1}
  706. *
  707. * tREA : the maximum read access time. From the ONFI nand standards,
  708. * we know that tREA is 16ns in mode 5, tREA is 20ns is mode 4.
  709. * Please check it in : www.onfi.org
  710. * C : a constant for adjust the delay. default is 4.
  711. * tRP : the read pulse width.
  712. * Specified by the HW_GPMI_TIMING0:DATA_SETUP:
  713. * tRP = (GPMI-clock-period) * DATA_SETUP
  714. *
  715. * 4.2) From the aspect of the GPMI nand controller:
  716. * Delay = RDN_DELAY * 0.125 * RP {2}
  717. *
  718. * RP : the DLL reference period.
  719. * if (GPMI-clock-period > DLL_THRETHOLD)
  720. * RP = GPMI-clock-period / 2;
  721. * else
  722. * RP = GPMI-clock-period;
  723. *
  724. * Set the HW_GPMI_CTRL1:HALF_PERIOD if GPMI-clock-period
  725. * is greater DLL_THRETHOLD. In other SOCs, the DLL_THRETHOLD
  726. * is 16ns, but in mx6q, we use 12ns.
  727. *
  728. * 4.3) since {1} equals {2}, we get:
  729. *
  730. * (tREA + 4 - tRP) * 8
  731. * RDN_DELAY = --------------------- {3}
  732. * RP
  733. *
  734. * 4.4) We only support the fastest asynchronous mode of ONFI nand.
  735. * For some ONFI nand, the mode 4 is the fastest mode;
  736. * while for some ONFI nand, the mode 5 is the fastest mode.
  737. * So we only support the mode 4 and mode 5. It is no need to
  738. * support other modes.
  739. */
  740. static void gpmi_compute_edo_timing(struct gpmi_nand_data *this,
  741. struct gpmi_nfc_hardware_timing *hw)
  742. {
  743. struct resources *r = &this->resources;
  744. unsigned long rate = clk_get_rate(r->clock[0]);
  745. int mode = this->timing_mode;
  746. int dll_threshold = 16; /* in ns */
  747. unsigned long delay;
  748. unsigned long clk_period;
  749. int t_rea;
  750. int c = 4;
  751. int t_rp;
  752. int rp;
  753. /*
  754. * [1] for GPMI_HW_GPMI_TIMING0:
  755. * The async mode requires 40MHz for mode 4, 50MHz for mode 5.
  756. * The GPMI can support 100MHz at most. So if we want to
  757. * get the 40MHz or 50MHz, we have to set DS=1, DH=1.
  758. * Set the ADDRESS_SETUP to 0 in mode 4.
  759. */
  760. hw->data_setup_in_cycles = 1;
  761. hw->data_hold_in_cycles = 1;
  762. hw->address_setup_in_cycles = ((mode == 5) ? 1 : 0);
  763. /* [2] for GPMI_HW_GPMI_TIMING1 */
  764. hw->device_busy_timeout = 0x9000;
  765. /* [3] for GPMI_HW_GPMI_CTRL1 */
  766. hw->wrn_dly_sel = BV_GPMI_CTRL1_WRN_DLY_SEL_NO_DELAY;
  767. if (GPMI_IS_MX6Q(this))
  768. dll_threshold = 12;
  769. /*
  770. * Enlarge 10 times for the numerator and denominator in {3}.
  771. * This make us to get more accurate result.
  772. */
  773. clk_period = NSEC_PER_SEC / (rate / 10);
  774. dll_threshold *= 10;
  775. t_rea = ((mode == 5) ? 16 : 20) * 10;
  776. c *= 10;
  777. t_rp = clk_period * 1; /* DATA_SETUP is 1 */
  778. if (clk_period > dll_threshold) {
  779. hw->use_half_periods = 1;
  780. rp = clk_period / 2;
  781. } else {
  782. hw->use_half_periods = 0;
  783. rp = clk_period;
  784. }
  785. /*
  786. * Multiply the numerator with 10, we could do a round off:
  787. * 7.8 round up to 8; 7.4 round down to 7.
  788. */
  789. delay = (((t_rea + c - t_rp) * 8) * 10) / rp;
  790. delay = (delay + 5) / 10;
  791. hw->sample_delay_factor = delay;
  792. }
  793. static int enable_edo_mode(struct gpmi_nand_data *this, int mode)
  794. {
  795. struct resources *r = &this->resources;
  796. struct nand_chip *nand = &this->nand;
  797. struct mtd_info *mtd = &this->mtd;
  798. uint8_t feature[ONFI_SUBFEATURE_PARAM_LEN] = {};
  799. unsigned long rate;
  800. int ret;
  801. nand->select_chip(mtd, 0);
  802. /* [1] send SET FEATURE commond to NAND */
  803. feature[0] = mode;
  804. ret = nand->onfi_set_features(mtd, nand,
  805. ONFI_FEATURE_ADDR_TIMING_MODE, feature);
  806. if (ret)
  807. goto err_out;
  808. /* [2] send GET FEATURE command to double-check the timing mode */
  809. memset(feature, 0, ONFI_SUBFEATURE_PARAM_LEN);
  810. ret = nand->onfi_get_features(mtd, nand,
  811. ONFI_FEATURE_ADDR_TIMING_MODE, feature);
  812. if (ret || feature[0] != mode)
  813. goto err_out;
  814. nand->select_chip(mtd, -1);
  815. /* [3] set the main IO clock, 100MHz for mode 5, 80MHz for mode 4. */
  816. rate = (mode == 5) ? 100000000 : 80000000;
  817. clk_set_rate(r->clock[0], rate);
  818. /* Let the gpmi_begin() re-compute the timing again. */
  819. this->flags &= ~GPMI_TIMING_INIT_OK;
  820. this->flags |= GPMI_ASYNC_EDO_ENABLED;
  821. this->timing_mode = mode;
  822. dev_info(this->dev, "enable the asynchronous EDO mode %d\n", mode);
  823. return 0;
  824. err_out:
  825. nand->select_chip(mtd, -1);
  826. dev_err(this->dev, "mode:%d ,failed in set feature.\n", mode);
  827. return -EINVAL;
  828. }
  829. int gpmi_extra_init(struct gpmi_nand_data *this)
  830. {
  831. struct nand_chip *chip = &this->nand;
  832. /* Enable the asynchronous EDO feature. */
  833. if (GPMI_IS_MX6Q(this) && chip->onfi_version) {
  834. int mode = onfi_get_async_timing_mode(chip);
  835. /* We only support the timing mode 4 and mode 5. */
  836. if (mode & ONFI_TIMING_MODE_5)
  837. mode = 5;
  838. else if (mode & ONFI_TIMING_MODE_4)
  839. mode = 4;
  840. else
  841. return 0;
  842. return enable_edo_mode(this, mode);
  843. }
  844. return 0;
  845. }
  846. /* Begin the I/O */
  847. void gpmi_begin(struct gpmi_nand_data *this)
  848. {
  849. struct resources *r = &this->resources;
  850. void __iomem *gpmi_regs = r->gpmi_regs;
  851. unsigned int clock_period_in_ns;
  852. uint32_t reg;
  853. unsigned int dll_wait_time_in_us;
  854. struct gpmi_nfc_hardware_timing hw;
  855. int ret;
  856. /* Enable the clock. */
  857. ret = gpmi_enable_clk(this);
  858. if (ret) {
  859. pr_err("We failed in enable the clk\n");
  860. goto err_out;
  861. }
  862. /* Only initialize the timing once */
  863. if (this->flags & GPMI_TIMING_INIT_OK)
  864. return;
  865. this->flags |= GPMI_TIMING_INIT_OK;
  866. if (this->flags & GPMI_ASYNC_EDO_ENABLED)
  867. gpmi_compute_edo_timing(this, &hw);
  868. else
  869. gpmi_nfc_compute_hardware_timing(this, &hw);
  870. /* [1] Set HW_GPMI_TIMING0 */
  871. reg = BF_GPMI_TIMING0_ADDRESS_SETUP(hw.address_setup_in_cycles) |
  872. BF_GPMI_TIMING0_DATA_HOLD(hw.data_hold_in_cycles) |
  873. BF_GPMI_TIMING0_DATA_SETUP(hw.data_setup_in_cycles) ;
  874. writel(reg, gpmi_regs + HW_GPMI_TIMING0);
  875. /* [2] Set HW_GPMI_TIMING1 */
  876. writel(BF_GPMI_TIMING1_BUSY_TIMEOUT(hw.device_busy_timeout),
  877. gpmi_regs + HW_GPMI_TIMING1);
  878. /* [3] The following code is to set the HW_GPMI_CTRL1. */
  879. /* Set the WRN_DLY_SEL */
  880. writel(BM_GPMI_CTRL1_WRN_DLY_SEL, gpmi_regs + HW_GPMI_CTRL1_CLR);
  881. writel(BF_GPMI_CTRL1_WRN_DLY_SEL(hw.wrn_dly_sel),
  882. gpmi_regs + HW_GPMI_CTRL1_SET);
  883. /* DLL_ENABLE must be set to 0 when setting RDN_DELAY or HALF_PERIOD. */
  884. writel(BM_GPMI_CTRL1_DLL_ENABLE, gpmi_regs + HW_GPMI_CTRL1_CLR);
  885. /* Clear out the DLL control fields. */
  886. reg = BM_GPMI_CTRL1_RDN_DELAY | BM_GPMI_CTRL1_HALF_PERIOD;
  887. writel(reg, gpmi_regs + HW_GPMI_CTRL1_CLR);
  888. /* If no sample delay is called for, return immediately. */
  889. if (!hw.sample_delay_factor)
  890. return;
  891. /* Set RDN_DELAY or HALF_PERIOD. */
  892. reg = ((hw.use_half_periods) ? BM_GPMI_CTRL1_HALF_PERIOD : 0)
  893. | BF_GPMI_CTRL1_RDN_DELAY(hw.sample_delay_factor);
  894. writel(reg, gpmi_regs + HW_GPMI_CTRL1_SET);
  895. /* At last, we enable the DLL. */
  896. writel(BM_GPMI_CTRL1_DLL_ENABLE, gpmi_regs + HW_GPMI_CTRL1_SET);
  897. /*
  898. * After we enable the GPMI DLL, we have to wait 64 clock cycles before
  899. * we can use the GPMI. Calculate the amount of time we need to wait,
  900. * in microseconds.
  901. */
  902. clock_period_in_ns = NSEC_PER_SEC / clk_get_rate(r->clock[0]);
  903. dll_wait_time_in_us = (clock_period_in_ns * 64) / 1000;
  904. if (!dll_wait_time_in_us)
  905. dll_wait_time_in_us = 1;
  906. /* Wait for the DLL to settle. */
  907. udelay(dll_wait_time_in_us);
  908. err_out:
  909. return;
  910. }
  911. void gpmi_end(struct gpmi_nand_data *this)
  912. {
  913. gpmi_disable_clk(this);
  914. }
  915. /* Clears a BCH interrupt. */
  916. void gpmi_clear_bch(struct gpmi_nand_data *this)
  917. {
  918. struct resources *r = &this->resources;
  919. writel(BM_BCH_CTRL_COMPLETE_IRQ, r->bch_regs + HW_BCH_CTRL_CLR);
  920. }
  921. /* Returns the Ready/Busy status of the given chip. */
  922. int gpmi_is_ready(struct gpmi_nand_data *this, unsigned chip)
  923. {
  924. struct resources *r = &this->resources;
  925. uint32_t mask = 0;
  926. uint32_t reg = 0;
  927. if (GPMI_IS_MX23(this)) {
  928. mask = MX23_BM_GPMI_DEBUG_READY0 << chip;
  929. reg = readl(r->gpmi_regs + HW_GPMI_DEBUG);
  930. } else if (GPMI_IS_MX28(this) || GPMI_IS_MX6Q(this)) {
  931. /* MX28 shares the same R/B register as MX6Q. */
  932. mask = MX28_BF_GPMI_STAT_READY_BUSY(1 << chip);
  933. reg = readl(r->gpmi_regs + HW_GPMI_STAT);
  934. } else
  935. pr_err("unknow arch.\n");
  936. return reg & mask;
  937. }
  938. static inline void set_dma_type(struct gpmi_nand_data *this,
  939. enum dma_ops_type type)
  940. {
  941. this->last_dma_type = this->dma_type;
  942. this->dma_type = type;
  943. }
  944. int gpmi_send_command(struct gpmi_nand_data *this)
  945. {
  946. struct dma_chan *channel = get_dma_chan(this);
  947. struct dma_async_tx_descriptor *desc;
  948. struct scatterlist *sgl;
  949. int chip = this->current_chip;
  950. u32 pio[3];
  951. /* [1] send out the PIO words */
  952. pio[0] = BF_GPMI_CTRL0_COMMAND_MODE(BV_GPMI_CTRL0_COMMAND_MODE__WRITE)
  953. | BM_GPMI_CTRL0_WORD_LENGTH
  954. | BF_GPMI_CTRL0_CS(chip, this)
  955. | BF_GPMI_CTRL0_LOCK_CS(LOCK_CS_ENABLE, this)
  956. | BF_GPMI_CTRL0_ADDRESS(BV_GPMI_CTRL0_ADDRESS__NAND_CLE)
  957. | BM_GPMI_CTRL0_ADDRESS_INCREMENT
  958. | BF_GPMI_CTRL0_XFER_COUNT(this->command_length);
  959. pio[1] = pio[2] = 0;
  960. desc = dmaengine_prep_slave_sg(channel,
  961. (struct scatterlist *)pio,
  962. ARRAY_SIZE(pio), DMA_TRANS_NONE, 0);
  963. if (!desc) {
  964. pr_err("step 1 error\n");
  965. return -1;
  966. }
  967. /* [2] send out the COMMAND + ADDRESS string stored in @buffer */
  968. sgl = &this->cmd_sgl;
  969. sg_init_one(sgl, this->cmd_buffer, this->command_length);
  970. dma_map_sg(this->dev, sgl, 1, DMA_TO_DEVICE);
  971. desc = dmaengine_prep_slave_sg(channel,
  972. sgl, 1, DMA_MEM_TO_DEV,
  973. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  974. if (!desc) {
  975. pr_err("step 2 error\n");
  976. return -1;
  977. }
  978. /* [3] submit the DMA */
  979. set_dma_type(this, DMA_FOR_COMMAND);
  980. return start_dma_without_bch_irq(this, desc);
  981. }
  982. int gpmi_send_data(struct gpmi_nand_data *this)
  983. {
  984. struct dma_async_tx_descriptor *desc;
  985. struct dma_chan *channel = get_dma_chan(this);
  986. int chip = this->current_chip;
  987. uint32_t command_mode;
  988. uint32_t address;
  989. u32 pio[2];
  990. /* [1] PIO */
  991. command_mode = BV_GPMI_CTRL0_COMMAND_MODE__WRITE;
  992. address = BV_GPMI_CTRL0_ADDRESS__NAND_DATA;
  993. pio[0] = BF_GPMI_CTRL0_COMMAND_MODE(command_mode)
  994. | BM_GPMI_CTRL0_WORD_LENGTH
  995. | BF_GPMI_CTRL0_CS(chip, this)
  996. | BF_GPMI_CTRL0_LOCK_CS(LOCK_CS_ENABLE, this)
  997. | BF_GPMI_CTRL0_ADDRESS(address)
  998. | BF_GPMI_CTRL0_XFER_COUNT(this->upper_len);
  999. pio[1] = 0;
  1000. desc = dmaengine_prep_slave_sg(channel, (struct scatterlist *)pio,
  1001. ARRAY_SIZE(pio), DMA_TRANS_NONE, 0);
  1002. if (!desc) {
  1003. pr_err("step 1 error\n");
  1004. return -1;
  1005. }
  1006. /* [2] send DMA request */
  1007. prepare_data_dma(this, DMA_TO_DEVICE);
  1008. desc = dmaengine_prep_slave_sg(channel, &this->data_sgl,
  1009. 1, DMA_MEM_TO_DEV,
  1010. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  1011. if (!desc) {
  1012. pr_err("step 2 error\n");
  1013. return -1;
  1014. }
  1015. /* [3] submit the DMA */
  1016. set_dma_type(this, DMA_FOR_WRITE_DATA);
  1017. return start_dma_without_bch_irq(this, desc);
  1018. }
  1019. int gpmi_read_data(struct gpmi_nand_data *this)
  1020. {
  1021. struct dma_async_tx_descriptor *desc;
  1022. struct dma_chan *channel = get_dma_chan(this);
  1023. int chip = this->current_chip;
  1024. u32 pio[2];
  1025. /* [1] : send PIO */
  1026. pio[0] = BF_GPMI_CTRL0_COMMAND_MODE(BV_GPMI_CTRL0_COMMAND_MODE__READ)
  1027. | BM_GPMI_CTRL0_WORD_LENGTH
  1028. | BF_GPMI_CTRL0_CS(chip, this)
  1029. | BF_GPMI_CTRL0_LOCK_CS(LOCK_CS_ENABLE, this)
  1030. | BF_GPMI_CTRL0_ADDRESS(BV_GPMI_CTRL0_ADDRESS__NAND_DATA)
  1031. | BF_GPMI_CTRL0_XFER_COUNT(this->upper_len);
  1032. pio[1] = 0;
  1033. desc = dmaengine_prep_slave_sg(channel,
  1034. (struct scatterlist *)pio,
  1035. ARRAY_SIZE(pio), DMA_TRANS_NONE, 0);
  1036. if (!desc) {
  1037. pr_err("step 1 error\n");
  1038. return -1;
  1039. }
  1040. /* [2] : send DMA request */
  1041. prepare_data_dma(this, DMA_FROM_DEVICE);
  1042. desc = dmaengine_prep_slave_sg(channel, &this->data_sgl,
  1043. 1, DMA_DEV_TO_MEM,
  1044. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  1045. if (!desc) {
  1046. pr_err("step 2 error\n");
  1047. return -1;
  1048. }
  1049. /* [3] : submit the DMA */
  1050. set_dma_type(this, DMA_FOR_READ_DATA);
  1051. return start_dma_without_bch_irq(this, desc);
  1052. }
  1053. int gpmi_send_page(struct gpmi_nand_data *this,
  1054. dma_addr_t payload, dma_addr_t auxiliary)
  1055. {
  1056. struct bch_geometry *geo = &this->bch_geometry;
  1057. uint32_t command_mode;
  1058. uint32_t address;
  1059. uint32_t ecc_command;
  1060. uint32_t buffer_mask;
  1061. struct dma_async_tx_descriptor *desc;
  1062. struct dma_chan *channel = get_dma_chan(this);
  1063. int chip = this->current_chip;
  1064. u32 pio[6];
  1065. /* A DMA descriptor that does an ECC page read. */
  1066. command_mode = BV_GPMI_CTRL0_COMMAND_MODE__WRITE;
  1067. address = BV_GPMI_CTRL0_ADDRESS__NAND_DATA;
  1068. ecc_command = BV_GPMI_ECCCTRL_ECC_CMD__BCH_ENCODE;
  1069. buffer_mask = BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_PAGE |
  1070. BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_AUXONLY;
  1071. pio[0] = BF_GPMI_CTRL0_COMMAND_MODE(command_mode)
  1072. | BM_GPMI_CTRL0_WORD_LENGTH
  1073. | BF_GPMI_CTRL0_CS(chip, this)
  1074. | BF_GPMI_CTRL0_LOCK_CS(LOCK_CS_ENABLE, this)
  1075. | BF_GPMI_CTRL0_ADDRESS(address)
  1076. | BF_GPMI_CTRL0_XFER_COUNT(0);
  1077. pio[1] = 0;
  1078. pio[2] = BM_GPMI_ECCCTRL_ENABLE_ECC
  1079. | BF_GPMI_ECCCTRL_ECC_CMD(ecc_command)
  1080. | BF_GPMI_ECCCTRL_BUFFER_MASK(buffer_mask);
  1081. pio[3] = geo->page_size;
  1082. pio[4] = payload;
  1083. pio[5] = auxiliary;
  1084. desc = dmaengine_prep_slave_sg(channel,
  1085. (struct scatterlist *)pio,
  1086. ARRAY_SIZE(pio), DMA_TRANS_NONE,
  1087. DMA_CTRL_ACK);
  1088. if (!desc) {
  1089. pr_err("step 2 error\n");
  1090. return -1;
  1091. }
  1092. set_dma_type(this, DMA_FOR_WRITE_ECC_PAGE);
  1093. return start_dma_with_bch_irq(this, desc);
  1094. }
  1095. int gpmi_read_page(struct gpmi_nand_data *this,
  1096. dma_addr_t payload, dma_addr_t auxiliary)
  1097. {
  1098. struct bch_geometry *geo = &this->bch_geometry;
  1099. uint32_t command_mode;
  1100. uint32_t address;
  1101. uint32_t ecc_command;
  1102. uint32_t buffer_mask;
  1103. struct dma_async_tx_descriptor *desc;
  1104. struct dma_chan *channel = get_dma_chan(this);
  1105. int chip = this->current_chip;
  1106. u32 pio[6];
  1107. /* [1] Wait for the chip to report ready. */
  1108. command_mode = BV_GPMI_CTRL0_COMMAND_MODE__WAIT_FOR_READY;
  1109. address = BV_GPMI_CTRL0_ADDRESS__NAND_DATA;
  1110. pio[0] = BF_GPMI_CTRL0_COMMAND_MODE(command_mode)
  1111. | BM_GPMI_CTRL0_WORD_LENGTH
  1112. | BF_GPMI_CTRL0_CS(chip, this)
  1113. | BF_GPMI_CTRL0_LOCK_CS(LOCK_CS_ENABLE, this)
  1114. | BF_GPMI_CTRL0_ADDRESS(address)
  1115. | BF_GPMI_CTRL0_XFER_COUNT(0);
  1116. pio[1] = 0;
  1117. desc = dmaengine_prep_slave_sg(channel,
  1118. (struct scatterlist *)pio, 2,
  1119. DMA_TRANS_NONE, 0);
  1120. if (!desc) {
  1121. pr_err("step 1 error\n");
  1122. return -1;
  1123. }
  1124. /* [2] Enable the BCH block and read. */
  1125. command_mode = BV_GPMI_CTRL0_COMMAND_MODE__READ;
  1126. address = BV_GPMI_CTRL0_ADDRESS__NAND_DATA;
  1127. ecc_command = BV_GPMI_ECCCTRL_ECC_CMD__BCH_DECODE;
  1128. buffer_mask = BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_PAGE
  1129. | BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_AUXONLY;
  1130. pio[0] = BF_GPMI_CTRL0_COMMAND_MODE(command_mode)
  1131. | BM_GPMI_CTRL0_WORD_LENGTH
  1132. | BF_GPMI_CTRL0_CS(chip, this)
  1133. | BF_GPMI_CTRL0_LOCK_CS(LOCK_CS_ENABLE, this)
  1134. | BF_GPMI_CTRL0_ADDRESS(address)
  1135. | BF_GPMI_CTRL0_XFER_COUNT(geo->page_size);
  1136. pio[1] = 0;
  1137. pio[2] = BM_GPMI_ECCCTRL_ENABLE_ECC
  1138. | BF_GPMI_ECCCTRL_ECC_CMD(ecc_command)
  1139. | BF_GPMI_ECCCTRL_BUFFER_MASK(buffer_mask);
  1140. pio[3] = geo->page_size;
  1141. pio[4] = payload;
  1142. pio[5] = auxiliary;
  1143. desc = dmaengine_prep_slave_sg(channel,
  1144. (struct scatterlist *)pio,
  1145. ARRAY_SIZE(pio), DMA_TRANS_NONE,
  1146. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  1147. if (!desc) {
  1148. pr_err("step 2 error\n");
  1149. return -1;
  1150. }
  1151. /* [3] Disable the BCH block */
  1152. command_mode = BV_GPMI_CTRL0_COMMAND_MODE__WAIT_FOR_READY;
  1153. address = BV_GPMI_CTRL0_ADDRESS__NAND_DATA;
  1154. pio[0] = BF_GPMI_CTRL0_COMMAND_MODE(command_mode)
  1155. | BM_GPMI_CTRL0_WORD_LENGTH
  1156. | BF_GPMI_CTRL0_CS(chip, this)
  1157. | BF_GPMI_CTRL0_LOCK_CS(LOCK_CS_ENABLE, this)
  1158. | BF_GPMI_CTRL0_ADDRESS(address)
  1159. | BF_GPMI_CTRL0_XFER_COUNT(geo->page_size);
  1160. pio[1] = 0;
  1161. pio[2] = 0; /* clear GPMI_HW_GPMI_ECCCTRL, disable the BCH. */
  1162. desc = dmaengine_prep_slave_sg(channel,
  1163. (struct scatterlist *)pio, 3,
  1164. DMA_TRANS_NONE,
  1165. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  1166. if (!desc) {
  1167. pr_err("step 3 error\n");
  1168. return -1;
  1169. }
  1170. /* [4] submit the DMA */
  1171. set_dma_type(this, DMA_FOR_READ_ECC_PAGE);
  1172. return start_dma_with_bch_irq(this, desc);
  1173. }