sh_mmcif.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521
  1. /*
  2. * MMCIF eMMC driver.
  3. *
  4. * Copyright (C) 2010 Renesas Solutions Corp.
  5. * Yusuke Goda <yusuke.goda.sx@renesas.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License.
  10. *
  11. *
  12. * TODO
  13. * 1. DMA
  14. * 2. Power management
  15. * 3. Handle MMC errors better
  16. *
  17. */
  18. /*
  19. * The MMCIF driver is now processing MMC requests asynchronously, according
  20. * to the Linux MMC API requirement.
  21. *
  22. * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
  23. * data, and optional stop. To achieve asynchronous processing each of these
  24. * stages is split into two halves: a top and a bottom half. The top half
  25. * initialises the hardware, installs a timeout handler to handle completion
  26. * timeouts, and returns. In case of the command stage this immediately returns
  27. * control to the caller, leaving all further processing to run asynchronously.
  28. * All further request processing is performed by the bottom halves.
  29. *
  30. * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
  31. * thread, a DMA completion callback, if DMA is used, a timeout work, and
  32. * request- and stage-specific handler methods.
  33. *
  34. * Each bottom half run begins with either a hardware interrupt, a DMA callback
  35. * invocation, or a timeout work run. In case of an error or a successful
  36. * processing completion, the MMC core is informed and the request processing is
  37. * finished. In case processing has to continue, i.e., if data has to be read
  38. * from or written to the card, or if a stop command has to be sent, the next
  39. * top half is called, which performs the necessary hardware handling and
  40. * reschedules the timeout work. This returns the driver state machine into the
  41. * bottom half waiting state.
  42. */
  43. #include <linux/bitops.h>
  44. #include <linux/clk.h>
  45. #include <linux/completion.h>
  46. #include <linux/delay.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/dmaengine.h>
  49. #include <linux/mmc/card.h>
  50. #include <linux/mmc/core.h>
  51. #include <linux/mmc/host.h>
  52. #include <linux/mmc/mmc.h>
  53. #include <linux/mmc/sdio.h>
  54. #include <linux/mmc/sh_mmcif.h>
  55. #include <linux/mmc/slot-gpio.h>
  56. #include <linux/mod_devicetable.h>
  57. #include <linux/pagemap.h>
  58. #include <linux/platform_device.h>
  59. #include <linux/pm_qos.h>
  60. #include <linux/pm_runtime.h>
  61. #include <linux/spinlock.h>
  62. #include <linux/module.h>
  63. #define DRIVER_NAME "sh_mmcif"
  64. #define DRIVER_VERSION "2010-04-28"
  65. /* CE_CMD_SET */
  66. #define CMD_MASK 0x3f000000
  67. #define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
  68. #define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
  69. #define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
  70. #define CMD_SET_RBSY (1 << 21) /* R1b */
  71. #define CMD_SET_CCSEN (1 << 20)
  72. #define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
  73. #define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
  74. #define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
  75. #define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
  76. #define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
  77. #define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
  78. #define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
  79. #define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
  80. #define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
  81. #define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
  82. #define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
  83. #define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
  84. #define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
  85. #define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
  86. #define CMD_SET_CCSH (1 << 5)
  87. #define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
  88. #define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
  89. #define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
  90. /* CE_CMD_CTRL */
  91. #define CMD_CTRL_BREAK (1 << 0)
  92. /* CE_BLOCK_SET */
  93. #define BLOCK_SIZE_MASK 0x0000ffff
  94. /* CE_INT */
  95. #define INT_CCSDE (1 << 29)
  96. #define INT_CMD12DRE (1 << 26)
  97. #define INT_CMD12RBE (1 << 25)
  98. #define INT_CMD12CRE (1 << 24)
  99. #define INT_DTRANE (1 << 23)
  100. #define INT_BUFRE (1 << 22)
  101. #define INT_BUFWEN (1 << 21)
  102. #define INT_BUFREN (1 << 20)
  103. #define INT_CCSRCV (1 << 19)
  104. #define INT_RBSYE (1 << 17)
  105. #define INT_CRSPE (1 << 16)
  106. #define INT_CMDVIO (1 << 15)
  107. #define INT_BUFVIO (1 << 14)
  108. #define INT_WDATERR (1 << 11)
  109. #define INT_RDATERR (1 << 10)
  110. #define INT_RIDXERR (1 << 9)
  111. #define INT_RSPERR (1 << 8)
  112. #define INT_CCSTO (1 << 5)
  113. #define INT_CRCSTO (1 << 4)
  114. #define INT_WDATTO (1 << 3)
  115. #define INT_RDATTO (1 << 2)
  116. #define INT_RBSYTO (1 << 1)
  117. #define INT_RSPTO (1 << 0)
  118. #define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
  119. INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
  120. INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
  121. INT_RDATTO | INT_RBSYTO | INT_RSPTO)
  122. /* CE_INT_MASK */
  123. #define MASK_ALL 0x00000000
  124. #define MASK_MCCSDE (1 << 29)
  125. #define MASK_MCMD12DRE (1 << 26)
  126. #define MASK_MCMD12RBE (1 << 25)
  127. #define MASK_MCMD12CRE (1 << 24)
  128. #define MASK_MDTRANE (1 << 23)
  129. #define MASK_MBUFRE (1 << 22)
  130. #define MASK_MBUFWEN (1 << 21)
  131. #define MASK_MBUFREN (1 << 20)
  132. #define MASK_MCCSRCV (1 << 19)
  133. #define MASK_MRBSYE (1 << 17)
  134. #define MASK_MCRSPE (1 << 16)
  135. #define MASK_MCMDVIO (1 << 15)
  136. #define MASK_MBUFVIO (1 << 14)
  137. #define MASK_MWDATERR (1 << 11)
  138. #define MASK_MRDATERR (1 << 10)
  139. #define MASK_MRIDXERR (1 << 9)
  140. #define MASK_MRSPERR (1 << 8)
  141. #define MASK_MCCSTO (1 << 5)
  142. #define MASK_MCRCSTO (1 << 4)
  143. #define MASK_MWDATTO (1 << 3)
  144. #define MASK_MRDATTO (1 << 2)
  145. #define MASK_MRBSYTO (1 << 1)
  146. #define MASK_MRSPTO (1 << 0)
  147. #define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
  148. MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
  149. MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
  150. MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
  151. /* CE_HOST_STS1 */
  152. #define STS1_CMDSEQ (1 << 31)
  153. /* CE_HOST_STS2 */
  154. #define STS2_CRCSTE (1 << 31)
  155. #define STS2_CRC16E (1 << 30)
  156. #define STS2_AC12CRCE (1 << 29)
  157. #define STS2_RSPCRC7E (1 << 28)
  158. #define STS2_CRCSTEBE (1 << 27)
  159. #define STS2_RDATEBE (1 << 26)
  160. #define STS2_AC12REBE (1 << 25)
  161. #define STS2_RSPEBE (1 << 24)
  162. #define STS2_AC12IDXE (1 << 23)
  163. #define STS2_RSPIDXE (1 << 22)
  164. #define STS2_CCSTO (1 << 15)
  165. #define STS2_RDATTO (1 << 14)
  166. #define STS2_DATBSYTO (1 << 13)
  167. #define STS2_CRCSTTO (1 << 12)
  168. #define STS2_AC12BSYTO (1 << 11)
  169. #define STS2_RSPBSYTO (1 << 10)
  170. #define STS2_AC12RSPTO (1 << 9)
  171. #define STS2_RSPTO (1 << 8)
  172. #define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
  173. STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
  174. #define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
  175. STS2_DATBSYTO | STS2_CRCSTTO | \
  176. STS2_AC12BSYTO | STS2_RSPBSYTO | \
  177. STS2_AC12RSPTO | STS2_RSPTO)
  178. #define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
  179. #define CLKDEV_MMC_DATA 20000000 /* 20MHz */
  180. #define CLKDEV_INIT 400000 /* 400 KHz */
  181. enum mmcif_state {
  182. STATE_IDLE,
  183. STATE_REQUEST,
  184. STATE_IOS,
  185. };
  186. enum mmcif_wait_for {
  187. MMCIF_WAIT_FOR_REQUEST,
  188. MMCIF_WAIT_FOR_CMD,
  189. MMCIF_WAIT_FOR_MREAD,
  190. MMCIF_WAIT_FOR_MWRITE,
  191. MMCIF_WAIT_FOR_READ,
  192. MMCIF_WAIT_FOR_WRITE,
  193. MMCIF_WAIT_FOR_READ_END,
  194. MMCIF_WAIT_FOR_WRITE_END,
  195. MMCIF_WAIT_FOR_STOP,
  196. };
  197. struct sh_mmcif_host {
  198. struct mmc_host *mmc;
  199. struct mmc_request *mrq;
  200. struct platform_device *pd;
  201. struct clk *hclk;
  202. unsigned int clk;
  203. int bus_width;
  204. bool sd_error;
  205. bool dying;
  206. long timeout;
  207. void __iomem *addr;
  208. u32 *pio_ptr;
  209. spinlock_t lock; /* protect sh_mmcif_host::state */
  210. enum mmcif_state state;
  211. enum mmcif_wait_for wait_for;
  212. struct delayed_work timeout_work;
  213. size_t blocksize;
  214. int sg_idx;
  215. int sg_blkidx;
  216. bool power;
  217. bool card_present;
  218. /* DMA support */
  219. struct dma_chan *chan_rx;
  220. struct dma_chan *chan_tx;
  221. struct completion dma_complete;
  222. bool dma_active;
  223. };
  224. static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
  225. unsigned int reg, u32 val)
  226. {
  227. writel(val | readl(host->addr + reg), host->addr + reg);
  228. }
  229. static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
  230. unsigned int reg, u32 val)
  231. {
  232. writel(~val & readl(host->addr + reg), host->addr + reg);
  233. }
  234. static void mmcif_dma_complete(void *arg)
  235. {
  236. struct sh_mmcif_host *host = arg;
  237. struct mmc_data *data = host->mrq->data;
  238. dev_dbg(&host->pd->dev, "Command completed\n");
  239. if (WARN(!data, "%s: NULL data in DMA completion!\n",
  240. dev_name(&host->pd->dev)))
  241. return;
  242. if (data->flags & MMC_DATA_READ)
  243. dma_unmap_sg(host->chan_rx->device->dev,
  244. data->sg, data->sg_len,
  245. DMA_FROM_DEVICE);
  246. else
  247. dma_unmap_sg(host->chan_tx->device->dev,
  248. data->sg, data->sg_len,
  249. DMA_TO_DEVICE);
  250. complete(&host->dma_complete);
  251. }
  252. static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
  253. {
  254. struct mmc_data *data = host->mrq->data;
  255. struct scatterlist *sg = data->sg;
  256. struct dma_async_tx_descriptor *desc = NULL;
  257. struct dma_chan *chan = host->chan_rx;
  258. dma_cookie_t cookie = -EINVAL;
  259. int ret;
  260. ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
  261. DMA_FROM_DEVICE);
  262. if (ret > 0) {
  263. host->dma_active = true;
  264. desc = dmaengine_prep_slave_sg(chan, sg, ret,
  265. DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  266. }
  267. if (desc) {
  268. desc->callback = mmcif_dma_complete;
  269. desc->callback_param = host;
  270. cookie = dmaengine_submit(desc);
  271. sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
  272. dma_async_issue_pending(chan);
  273. }
  274. dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
  275. __func__, data->sg_len, ret, cookie);
  276. if (!desc) {
  277. /* DMA failed, fall back to PIO */
  278. if (ret >= 0)
  279. ret = -EIO;
  280. host->chan_rx = NULL;
  281. host->dma_active = false;
  282. dma_release_channel(chan);
  283. /* Free the Tx channel too */
  284. chan = host->chan_tx;
  285. if (chan) {
  286. host->chan_tx = NULL;
  287. dma_release_channel(chan);
  288. }
  289. dev_warn(&host->pd->dev,
  290. "DMA failed: %d, falling back to PIO\n", ret);
  291. sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
  292. }
  293. dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
  294. desc, cookie, data->sg_len);
  295. }
  296. static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
  297. {
  298. struct mmc_data *data = host->mrq->data;
  299. struct scatterlist *sg = data->sg;
  300. struct dma_async_tx_descriptor *desc = NULL;
  301. struct dma_chan *chan = host->chan_tx;
  302. dma_cookie_t cookie = -EINVAL;
  303. int ret;
  304. ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
  305. DMA_TO_DEVICE);
  306. if (ret > 0) {
  307. host->dma_active = true;
  308. desc = dmaengine_prep_slave_sg(chan, sg, ret,
  309. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  310. }
  311. if (desc) {
  312. desc->callback = mmcif_dma_complete;
  313. desc->callback_param = host;
  314. cookie = dmaengine_submit(desc);
  315. sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
  316. dma_async_issue_pending(chan);
  317. }
  318. dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
  319. __func__, data->sg_len, ret, cookie);
  320. if (!desc) {
  321. /* DMA failed, fall back to PIO */
  322. if (ret >= 0)
  323. ret = -EIO;
  324. host->chan_tx = NULL;
  325. host->dma_active = false;
  326. dma_release_channel(chan);
  327. /* Free the Rx channel too */
  328. chan = host->chan_rx;
  329. if (chan) {
  330. host->chan_rx = NULL;
  331. dma_release_channel(chan);
  332. }
  333. dev_warn(&host->pd->dev,
  334. "DMA failed: %d, falling back to PIO\n", ret);
  335. sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
  336. }
  337. dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
  338. desc, cookie);
  339. }
  340. static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
  341. struct sh_mmcif_plat_data *pdata)
  342. {
  343. struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
  344. struct dma_slave_config cfg;
  345. dma_cap_mask_t mask;
  346. int ret;
  347. host->dma_active = false;
  348. if (!pdata)
  349. return;
  350. if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
  351. return;
  352. /* We can only either use DMA for both Tx and Rx or not use it at all */
  353. dma_cap_zero(mask);
  354. dma_cap_set(DMA_SLAVE, mask);
  355. host->chan_tx = dma_request_channel(mask, shdma_chan_filter,
  356. (void *)pdata->slave_id_tx);
  357. dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
  358. host->chan_tx);
  359. if (!host->chan_tx)
  360. return;
  361. cfg.slave_id = pdata->slave_id_tx;
  362. cfg.direction = DMA_MEM_TO_DEV;
  363. cfg.dst_addr = res->start + MMCIF_CE_DATA;
  364. cfg.src_addr = 0;
  365. ret = dmaengine_slave_config(host->chan_tx, &cfg);
  366. if (ret < 0)
  367. goto ecfgtx;
  368. host->chan_rx = dma_request_channel(mask, shdma_chan_filter,
  369. (void *)pdata->slave_id_rx);
  370. dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
  371. host->chan_rx);
  372. if (!host->chan_rx)
  373. goto erqrx;
  374. cfg.slave_id = pdata->slave_id_rx;
  375. cfg.direction = DMA_DEV_TO_MEM;
  376. cfg.dst_addr = 0;
  377. cfg.src_addr = res->start + MMCIF_CE_DATA;
  378. ret = dmaengine_slave_config(host->chan_rx, &cfg);
  379. if (ret < 0)
  380. goto ecfgrx;
  381. init_completion(&host->dma_complete);
  382. return;
  383. ecfgrx:
  384. dma_release_channel(host->chan_rx);
  385. host->chan_rx = NULL;
  386. erqrx:
  387. ecfgtx:
  388. dma_release_channel(host->chan_tx);
  389. host->chan_tx = NULL;
  390. }
  391. static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
  392. {
  393. sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
  394. /* Descriptors are freed automatically */
  395. if (host->chan_tx) {
  396. struct dma_chan *chan = host->chan_tx;
  397. host->chan_tx = NULL;
  398. dma_release_channel(chan);
  399. }
  400. if (host->chan_rx) {
  401. struct dma_chan *chan = host->chan_rx;
  402. host->chan_rx = NULL;
  403. dma_release_channel(chan);
  404. }
  405. host->dma_active = false;
  406. }
  407. static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
  408. {
  409. struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
  410. bool sup_pclk = p ? p->sup_pclk : false;
  411. sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
  412. sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
  413. if (!clk)
  414. return;
  415. if (sup_pclk && clk == host->clk)
  416. sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
  417. else
  418. sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
  419. ((fls(DIV_ROUND_UP(host->clk,
  420. clk) - 1) - 1) << 16));
  421. sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
  422. }
  423. static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
  424. {
  425. u32 tmp;
  426. tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
  427. sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
  428. sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
  429. sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
  430. SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
  431. /* byte swap on */
  432. sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
  433. }
  434. static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
  435. {
  436. u32 state1, state2;
  437. int ret, timeout;
  438. host->sd_error = false;
  439. state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
  440. state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
  441. dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
  442. dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
  443. if (state1 & STS1_CMDSEQ) {
  444. sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
  445. sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
  446. for (timeout = 10000000; timeout; timeout--) {
  447. if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
  448. & STS1_CMDSEQ))
  449. break;
  450. mdelay(1);
  451. }
  452. if (!timeout) {
  453. dev_err(&host->pd->dev,
  454. "Forced end of command sequence timeout err\n");
  455. return -EIO;
  456. }
  457. sh_mmcif_sync_reset(host);
  458. dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
  459. return -EIO;
  460. }
  461. if (state2 & STS2_CRC_ERR) {
  462. dev_dbg(&host->pd->dev, ": CRC error\n");
  463. ret = -EIO;
  464. } else if (state2 & STS2_TIMEOUT_ERR) {
  465. dev_dbg(&host->pd->dev, ": Timeout\n");
  466. ret = -ETIMEDOUT;
  467. } else {
  468. dev_dbg(&host->pd->dev, ": End/Index error\n");
  469. ret = -EIO;
  470. }
  471. return ret;
  472. }
  473. static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
  474. {
  475. struct mmc_data *data = host->mrq->data;
  476. host->sg_blkidx += host->blocksize;
  477. /* data->sg->length must be a multiple of host->blocksize? */
  478. BUG_ON(host->sg_blkidx > data->sg->length);
  479. if (host->sg_blkidx == data->sg->length) {
  480. host->sg_blkidx = 0;
  481. if (++host->sg_idx < data->sg_len)
  482. host->pio_ptr = sg_virt(++data->sg);
  483. } else {
  484. host->pio_ptr = p;
  485. }
  486. if (host->sg_idx == data->sg_len)
  487. return false;
  488. return true;
  489. }
  490. static void sh_mmcif_single_read(struct sh_mmcif_host *host,
  491. struct mmc_request *mrq)
  492. {
  493. host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
  494. BLOCK_SIZE_MASK) + 3;
  495. host->wait_for = MMCIF_WAIT_FOR_READ;
  496. schedule_delayed_work(&host->timeout_work, host->timeout);
  497. /* buf read enable */
  498. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
  499. }
  500. static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
  501. {
  502. struct mmc_data *data = host->mrq->data;
  503. u32 *p = sg_virt(data->sg);
  504. int i;
  505. if (host->sd_error) {
  506. data->error = sh_mmcif_error_manage(host);
  507. return false;
  508. }
  509. for (i = 0; i < host->blocksize / 4; i++)
  510. *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
  511. /* buffer read end */
  512. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
  513. host->wait_for = MMCIF_WAIT_FOR_READ_END;
  514. return true;
  515. }
  516. static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
  517. struct mmc_request *mrq)
  518. {
  519. struct mmc_data *data = mrq->data;
  520. if (!data->sg_len || !data->sg->length)
  521. return;
  522. host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
  523. BLOCK_SIZE_MASK;
  524. host->wait_for = MMCIF_WAIT_FOR_MREAD;
  525. host->sg_idx = 0;
  526. host->sg_blkidx = 0;
  527. host->pio_ptr = sg_virt(data->sg);
  528. schedule_delayed_work(&host->timeout_work, host->timeout);
  529. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
  530. }
  531. static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
  532. {
  533. struct mmc_data *data = host->mrq->data;
  534. u32 *p = host->pio_ptr;
  535. int i;
  536. if (host->sd_error) {
  537. data->error = sh_mmcif_error_manage(host);
  538. return false;
  539. }
  540. BUG_ON(!data->sg->length);
  541. for (i = 0; i < host->blocksize / 4; i++)
  542. *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
  543. if (!sh_mmcif_next_block(host, p))
  544. return false;
  545. schedule_delayed_work(&host->timeout_work, host->timeout);
  546. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
  547. return true;
  548. }
  549. static void sh_mmcif_single_write(struct sh_mmcif_host *host,
  550. struct mmc_request *mrq)
  551. {
  552. host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
  553. BLOCK_SIZE_MASK) + 3;
  554. host->wait_for = MMCIF_WAIT_FOR_WRITE;
  555. schedule_delayed_work(&host->timeout_work, host->timeout);
  556. /* buf write enable */
  557. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
  558. }
  559. static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
  560. {
  561. struct mmc_data *data = host->mrq->data;
  562. u32 *p = sg_virt(data->sg);
  563. int i;
  564. if (host->sd_error) {
  565. data->error = sh_mmcif_error_manage(host);
  566. return false;
  567. }
  568. for (i = 0; i < host->blocksize / 4; i++)
  569. sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
  570. /* buffer write end */
  571. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
  572. host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
  573. return true;
  574. }
  575. static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
  576. struct mmc_request *mrq)
  577. {
  578. struct mmc_data *data = mrq->data;
  579. if (!data->sg_len || !data->sg->length)
  580. return;
  581. host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
  582. BLOCK_SIZE_MASK;
  583. host->wait_for = MMCIF_WAIT_FOR_MWRITE;
  584. host->sg_idx = 0;
  585. host->sg_blkidx = 0;
  586. host->pio_ptr = sg_virt(data->sg);
  587. schedule_delayed_work(&host->timeout_work, host->timeout);
  588. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
  589. }
  590. static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
  591. {
  592. struct mmc_data *data = host->mrq->data;
  593. u32 *p = host->pio_ptr;
  594. int i;
  595. if (host->sd_error) {
  596. data->error = sh_mmcif_error_manage(host);
  597. return false;
  598. }
  599. BUG_ON(!data->sg->length);
  600. for (i = 0; i < host->blocksize / 4; i++)
  601. sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
  602. if (!sh_mmcif_next_block(host, p))
  603. return false;
  604. schedule_delayed_work(&host->timeout_work, host->timeout);
  605. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
  606. return true;
  607. }
  608. static void sh_mmcif_get_response(struct sh_mmcif_host *host,
  609. struct mmc_command *cmd)
  610. {
  611. if (cmd->flags & MMC_RSP_136) {
  612. cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
  613. cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
  614. cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
  615. cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
  616. } else
  617. cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
  618. }
  619. static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
  620. struct mmc_command *cmd)
  621. {
  622. cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
  623. }
  624. static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
  625. struct mmc_request *mrq)
  626. {
  627. struct mmc_data *data = mrq->data;
  628. struct mmc_command *cmd = mrq->cmd;
  629. u32 opc = cmd->opcode;
  630. u32 tmp = 0;
  631. /* Response Type check */
  632. switch (mmc_resp_type(cmd)) {
  633. case MMC_RSP_NONE:
  634. tmp |= CMD_SET_RTYP_NO;
  635. break;
  636. case MMC_RSP_R1:
  637. case MMC_RSP_R1B:
  638. case MMC_RSP_R3:
  639. tmp |= CMD_SET_RTYP_6B;
  640. break;
  641. case MMC_RSP_R2:
  642. tmp |= CMD_SET_RTYP_17B;
  643. break;
  644. default:
  645. dev_err(&host->pd->dev, "Unsupported response type.\n");
  646. break;
  647. }
  648. switch (opc) {
  649. /* RBSY */
  650. case MMC_SWITCH:
  651. case MMC_STOP_TRANSMISSION:
  652. case MMC_SET_WRITE_PROT:
  653. case MMC_CLR_WRITE_PROT:
  654. case MMC_ERASE:
  655. tmp |= CMD_SET_RBSY;
  656. break;
  657. }
  658. /* WDAT / DATW */
  659. if (data) {
  660. tmp |= CMD_SET_WDAT;
  661. switch (host->bus_width) {
  662. case MMC_BUS_WIDTH_1:
  663. tmp |= CMD_SET_DATW_1;
  664. break;
  665. case MMC_BUS_WIDTH_4:
  666. tmp |= CMD_SET_DATW_4;
  667. break;
  668. case MMC_BUS_WIDTH_8:
  669. tmp |= CMD_SET_DATW_8;
  670. break;
  671. default:
  672. dev_err(&host->pd->dev, "Unsupported bus width.\n");
  673. break;
  674. }
  675. }
  676. /* DWEN */
  677. if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
  678. tmp |= CMD_SET_DWEN;
  679. /* CMLTE/CMD12EN */
  680. if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
  681. tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
  682. sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
  683. data->blocks << 16);
  684. }
  685. /* RIDXC[1:0] check bits */
  686. if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
  687. opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
  688. tmp |= CMD_SET_RIDXC_BITS;
  689. /* RCRC7C[1:0] check bits */
  690. if (opc == MMC_SEND_OP_COND)
  691. tmp |= CMD_SET_CRC7C_BITS;
  692. /* RCRC7C[1:0] internal CRC7 */
  693. if (opc == MMC_ALL_SEND_CID ||
  694. opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
  695. tmp |= CMD_SET_CRC7C_INTERNAL;
  696. return (opc << 24) | tmp;
  697. }
  698. static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
  699. struct mmc_request *mrq, u32 opc)
  700. {
  701. switch (opc) {
  702. case MMC_READ_MULTIPLE_BLOCK:
  703. sh_mmcif_multi_read(host, mrq);
  704. return 0;
  705. case MMC_WRITE_MULTIPLE_BLOCK:
  706. sh_mmcif_multi_write(host, mrq);
  707. return 0;
  708. case MMC_WRITE_BLOCK:
  709. sh_mmcif_single_write(host, mrq);
  710. return 0;
  711. case MMC_READ_SINGLE_BLOCK:
  712. case MMC_SEND_EXT_CSD:
  713. sh_mmcif_single_read(host, mrq);
  714. return 0;
  715. default:
  716. dev_err(&host->pd->dev, "UNSUPPORTED CMD = d'%08d\n", opc);
  717. return -EINVAL;
  718. }
  719. }
  720. static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
  721. struct mmc_request *mrq)
  722. {
  723. struct mmc_command *cmd = mrq->cmd;
  724. u32 opc = cmd->opcode;
  725. u32 mask;
  726. switch (opc) {
  727. /* response busy check */
  728. case MMC_SWITCH:
  729. case MMC_STOP_TRANSMISSION:
  730. case MMC_SET_WRITE_PROT:
  731. case MMC_CLR_WRITE_PROT:
  732. case MMC_ERASE:
  733. mask = MASK_START_CMD | MASK_MRBSYE;
  734. break;
  735. default:
  736. mask = MASK_START_CMD | MASK_MCRSPE;
  737. break;
  738. }
  739. if (mrq->data) {
  740. sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
  741. sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
  742. mrq->data->blksz);
  743. }
  744. opc = sh_mmcif_set_cmd(host, mrq);
  745. sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
  746. sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
  747. /* set arg */
  748. sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
  749. /* set cmd */
  750. sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
  751. host->wait_for = MMCIF_WAIT_FOR_CMD;
  752. schedule_delayed_work(&host->timeout_work, host->timeout);
  753. }
  754. static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
  755. struct mmc_request *mrq)
  756. {
  757. switch (mrq->cmd->opcode) {
  758. case MMC_READ_MULTIPLE_BLOCK:
  759. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
  760. break;
  761. case MMC_WRITE_MULTIPLE_BLOCK:
  762. sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
  763. break;
  764. default:
  765. dev_err(&host->pd->dev, "unsupported stop cmd\n");
  766. mrq->stop->error = sh_mmcif_error_manage(host);
  767. return;
  768. }
  769. host->wait_for = MMCIF_WAIT_FOR_STOP;
  770. schedule_delayed_work(&host->timeout_work, host->timeout);
  771. }
  772. static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
  773. {
  774. struct sh_mmcif_host *host = mmc_priv(mmc);
  775. unsigned long flags;
  776. spin_lock_irqsave(&host->lock, flags);
  777. if (host->state != STATE_IDLE) {
  778. spin_unlock_irqrestore(&host->lock, flags);
  779. mrq->cmd->error = -EAGAIN;
  780. mmc_request_done(mmc, mrq);
  781. return;
  782. }
  783. host->state = STATE_REQUEST;
  784. spin_unlock_irqrestore(&host->lock, flags);
  785. switch (mrq->cmd->opcode) {
  786. /* MMCIF does not support SD/SDIO command */
  787. case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
  788. case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
  789. if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
  790. break;
  791. case MMC_APP_CMD:
  792. host->state = STATE_IDLE;
  793. mrq->cmd->error = -ETIMEDOUT;
  794. mmc_request_done(mmc, mrq);
  795. return;
  796. default:
  797. break;
  798. }
  799. host->mrq = mrq;
  800. sh_mmcif_start_cmd(host, mrq);
  801. }
  802. static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
  803. {
  804. int ret = clk_enable(host->hclk);
  805. if (!ret) {
  806. host->clk = clk_get_rate(host->hclk);
  807. host->mmc->f_max = host->clk / 2;
  808. host->mmc->f_min = host->clk / 512;
  809. }
  810. return ret;
  811. }
  812. static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
  813. {
  814. struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
  815. struct mmc_host *mmc = host->mmc;
  816. if (pd && pd->set_pwr)
  817. pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
  818. if (!IS_ERR(mmc->supply.vmmc))
  819. /* Errors ignored... */
  820. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  821. ios->power_mode ? ios->vdd : 0);
  822. }
  823. static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  824. {
  825. struct sh_mmcif_host *host = mmc_priv(mmc);
  826. unsigned long flags;
  827. spin_lock_irqsave(&host->lock, flags);
  828. if (host->state != STATE_IDLE) {
  829. spin_unlock_irqrestore(&host->lock, flags);
  830. return;
  831. }
  832. host->state = STATE_IOS;
  833. spin_unlock_irqrestore(&host->lock, flags);
  834. if (ios->power_mode == MMC_POWER_UP) {
  835. if (!host->card_present) {
  836. /* See if we also get DMA */
  837. sh_mmcif_request_dma(host, host->pd->dev.platform_data);
  838. host->card_present = true;
  839. }
  840. sh_mmcif_set_power(host, ios);
  841. } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
  842. /* clock stop */
  843. sh_mmcif_clock_control(host, 0);
  844. if (ios->power_mode == MMC_POWER_OFF) {
  845. if (host->card_present) {
  846. sh_mmcif_release_dma(host);
  847. host->card_present = false;
  848. }
  849. }
  850. if (host->power) {
  851. pm_runtime_put(&host->pd->dev);
  852. clk_disable(host->hclk);
  853. host->power = false;
  854. if (ios->power_mode == MMC_POWER_OFF)
  855. sh_mmcif_set_power(host, ios);
  856. }
  857. host->state = STATE_IDLE;
  858. return;
  859. }
  860. if (ios->clock) {
  861. if (!host->power) {
  862. sh_mmcif_clk_update(host);
  863. pm_runtime_get_sync(&host->pd->dev);
  864. host->power = true;
  865. sh_mmcif_sync_reset(host);
  866. }
  867. sh_mmcif_clock_control(host, ios->clock);
  868. }
  869. host->bus_width = ios->bus_width;
  870. host->state = STATE_IDLE;
  871. }
  872. static int sh_mmcif_get_cd(struct mmc_host *mmc)
  873. {
  874. struct sh_mmcif_host *host = mmc_priv(mmc);
  875. struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
  876. int ret = mmc_gpio_get_cd(mmc);
  877. if (ret >= 0)
  878. return ret;
  879. if (!p || !p->get_cd)
  880. return -ENOSYS;
  881. else
  882. return p->get_cd(host->pd);
  883. }
  884. static struct mmc_host_ops sh_mmcif_ops = {
  885. .request = sh_mmcif_request,
  886. .set_ios = sh_mmcif_set_ios,
  887. .get_cd = sh_mmcif_get_cd,
  888. };
  889. static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
  890. {
  891. struct mmc_command *cmd = host->mrq->cmd;
  892. struct mmc_data *data = host->mrq->data;
  893. long time;
  894. if (host->sd_error) {
  895. switch (cmd->opcode) {
  896. case MMC_ALL_SEND_CID:
  897. case MMC_SELECT_CARD:
  898. case MMC_APP_CMD:
  899. cmd->error = -ETIMEDOUT;
  900. host->sd_error = false;
  901. break;
  902. default:
  903. cmd->error = sh_mmcif_error_manage(host);
  904. dev_dbg(&host->pd->dev, "Cmd(d'%d) error %d\n",
  905. cmd->opcode, cmd->error);
  906. break;
  907. }
  908. return false;
  909. }
  910. if (!(cmd->flags & MMC_RSP_PRESENT)) {
  911. cmd->error = 0;
  912. return false;
  913. }
  914. sh_mmcif_get_response(host, cmd);
  915. if (!data)
  916. return false;
  917. if (data->flags & MMC_DATA_READ) {
  918. if (host->chan_rx)
  919. sh_mmcif_start_dma_rx(host);
  920. } else {
  921. if (host->chan_tx)
  922. sh_mmcif_start_dma_tx(host);
  923. }
  924. if (!host->dma_active) {
  925. data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
  926. if (!data->error)
  927. return true;
  928. return false;
  929. }
  930. /* Running in the IRQ thread, can sleep */
  931. time = wait_for_completion_interruptible_timeout(&host->dma_complete,
  932. host->timeout);
  933. if (host->sd_error) {
  934. dev_err(host->mmc->parent,
  935. "Error IRQ while waiting for DMA completion!\n");
  936. /* Woken up by an error IRQ: abort DMA */
  937. if (data->flags & MMC_DATA_READ)
  938. dmaengine_terminate_all(host->chan_rx);
  939. else
  940. dmaengine_terminate_all(host->chan_tx);
  941. data->error = sh_mmcif_error_manage(host);
  942. } else if (!time) {
  943. data->error = -ETIMEDOUT;
  944. } else if (time < 0) {
  945. data->error = time;
  946. }
  947. sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
  948. BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
  949. host->dma_active = false;
  950. if (data->error)
  951. data->bytes_xfered = 0;
  952. return false;
  953. }
  954. static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
  955. {
  956. struct sh_mmcif_host *host = dev_id;
  957. struct mmc_request *mrq = host->mrq;
  958. cancel_delayed_work_sync(&host->timeout_work);
  959. /*
  960. * All handlers return true, if processing continues, and false, if the
  961. * request has to be completed - successfully or not
  962. */
  963. switch (host->wait_for) {
  964. case MMCIF_WAIT_FOR_REQUEST:
  965. /* We're too late, the timeout has already kicked in */
  966. return IRQ_HANDLED;
  967. case MMCIF_WAIT_FOR_CMD:
  968. if (sh_mmcif_end_cmd(host))
  969. /* Wait for data */
  970. return IRQ_HANDLED;
  971. break;
  972. case MMCIF_WAIT_FOR_MREAD:
  973. if (sh_mmcif_mread_block(host))
  974. /* Wait for more data */
  975. return IRQ_HANDLED;
  976. break;
  977. case MMCIF_WAIT_FOR_READ:
  978. if (sh_mmcif_read_block(host))
  979. /* Wait for data end */
  980. return IRQ_HANDLED;
  981. break;
  982. case MMCIF_WAIT_FOR_MWRITE:
  983. if (sh_mmcif_mwrite_block(host))
  984. /* Wait data to write */
  985. return IRQ_HANDLED;
  986. break;
  987. case MMCIF_WAIT_FOR_WRITE:
  988. if (sh_mmcif_write_block(host))
  989. /* Wait for data end */
  990. return IRQ_HANDLED;
  991. break;
  992. case MMCIF_WAIT_FOR_STOP:
  993. if (host->sd_error) {
  994. mrq->stop->error = sh_mmcif_error_manage(host);
  995. break;
  996. }
  997. sh_mmcif_get_cmd12response(host, mrq->stop);
  998. mrq->stop->error = 0;
  999. break;
  1000. case MMCIF_WAIT_FOR_READ_END:
  1001. case MMCIF_WAIT_FOR_WRITE_END:
  1002. if (host->sd_error)
  1003. mrq->data->error = sh_mmcif_error_manage(host);
  1004. break;
  1005. default:
  1006. BUG();
  1007. }
  1008. if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
  1009. struct mmc_data *data = mrq->data;
  1010. if (!mrq->cmd->error && data && !data->error)
  1011. data->bytes_xfered =
  1012. data->blocks * data->blksz;
  1013. if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
  1014. sh_mmcif_stop_cmd(host, mrq);
  1015. if (!mrq->stop->error)
  1016. return IRQ_HANDLED;
  1017. }
  1018. }
  1019. host->wait_for = MMCIF_WAIT_FOR_REQUEST;
  1020. host->state = STATE_IDLE;
  1021. host->mrq = NULL;
  1022. mmc_request_done(host->mmc, mrq);
  1023. return IRQ_HANDLED;
  1024. }
  1025. static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
  1026. {
  1027. struct sh_mmcif_host *host = dev_id;
  1028. u32 state;
  1029. int err = 0;
  1030. state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
  1031. if (state & INT_ERR_STS) {
  1032. /* error interrupts - process first */
  1033. sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
  1034. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
  1035. err = 1;
  1036. } else if (state & INT_RBSYE) {
  1037. sh_mmcif_writel(host->addr, MMCIF_CE_INT,
  1038. ~(INT_RBSYE | INT_CRSPE));
  1039. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
  1040. } else if (state & INT_CRSPE) {
  1041. sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
  1042. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
  1043. } else if (state & INT_BUFREN) {
  1044. sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
  1045. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
  1046. } else if (state & INT_BUFWEN) {
  1047. sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFWEN);
  1048. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
  1049. } else if (state & INT_CMD12DRE) {
  1050. sh_mmcif_writel(host->addr, MMCIF_CE_INT,
  1051. ~(INT_CMD12DRE | INT_CMD12RBE |
  1052. INT_CMD12CRE | INT_BUFRE));
  1053. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
  1054. } else if (state & INT_BUFRE) {
  1055. sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
  1056. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
  1057. } else if (state & INT_DTRANE) {
  1058. sh_mmcif_writel(host->addr, MMCIF_CE_INT,
  1059. ~(INT_CMD12DRE | INT_CMD12RBE |
  1060. INT_CMD12CRE | INT_DTRANE));
  1061. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
  1062. } else if (state & INT_CMD12RBE) {
  1063. sh_mmcif_writel(host->addr, MMCIF_CE_INT,
  1064. ~(INT_CMD12RBE | INT_CMD12CRE));
  1065. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
  1066. } else {
  1067. dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
  1068. sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
  1069. sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
  1070. err = 1;
  1071. }
  1072. if (err) {
  1073. host->sd_error = true;
  1074. dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
  1075. }
  1076. if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
  1077. if (!host->dma_active)
  1078. return IRQ_WAKE_THREAD;
  1079. else if (host->sd_error)
  1080. mmcif_dma_complete(host);
  1081. } else {
  1082. dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
  1083. }
  1084. return IRQ_HANDLED;
  1085. }
  1086. static void mmcif_timeout_work(struct work_struct *work)
  1087. {
  1088. struct delayed_work *d = container_of(work, struct delayed_work, work);
  1089. struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
  1090. struct mmc_request *mrq = host->mrq;
  1091. if (host->dying)
  1092. /* Don't run after mmc_remove_host() */
  1093. return;
  1094. /*
  1095. * Handle races with cancel_delayed_work(), unless
  1096. * cancel_delayed_work_sync() is used
  1097. */
  1098. switch (host->wait_for) {
  1099. case MMCIF_WAIT_FOR_CMD:
  1100. mrq->cmd->error = sh_mmcif_error_manage(host);
  1101. break;
  1102. case MMCIF_WAIT_FOR_STOP:
  1103. mrq->stop->error = sh_mmcif_error_manage(host);
  1104. break;
  1105. case MMCIF_WAIT_FOR_MREAD:
  1106. case MMCIF_WAIT_FOR_MWRITE:
  1107. case MMCIF_WAIT_FOR_READ:
  1108. case MMCIF_WAIT_FOR_WRITE:
  1109. case MMCIF_WAIT_FOR_READ_END:
  1110. case MMCIF_WAIT_FOR_WRITE_END:
  1111. mrq->data->error = sh_mmcif_error_manage(host);
  1112. break;
  1113. default:
  1114. BUG();
  1115. }
  1116. host->state = STATE_IDLE;
  1117. host->wait_for = MMCIF_WAIT_FOR_REQUEST;
  1118. host->mrq = NULL;
  1119. mmc_request_done(host->mmc, mrq);
  1120. }
  1121. static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
  1122. {
  1123. struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
  1124. struct mmc_host *mmc = host->mmc;
  1125. mmc_regulator_get_supply(mmc);
  1126. if (!pd)
  1127. return;
  1128. if (!mmc->ocr_avail)
  1129. mmc->ocr_avail = pd->ocr;
  1130. else if (pd->ocr)
  1131. dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
  1132. }
  1133. static int sh_mmcif_probe(struct platform_device *pdev)
  1134. {
  1135. int ret = 0, irq[2];
  1136. struct mmc_host *mmc;
  1137. struct sh_mmcif_host *host;
  1138. struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
  1139. struct resource *res;
  1140. void __iomem *reg;
  1141. irq[0] = platform_get_irq(pdev, 0);
  1142. irq[1] = platform_get_irq(pdev, 1);
  1143. if (irq[0] < 0 || irq[1] < 0) {
  1144. dev_err(&pdev->dev, "Get irq error\n");
  1145. return -ENXIO;
  1146. }
  1147. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1148. if (!res) {
  1149. dev_err(&pdev->dev, "platform_get_resource error.\n");
  1150. return -ENXIO;
  1151. }
  1152. reg = ioremap(res->start, resource_size(res));
  1153. if (!reg) {
  1154. dev_err(&pdev->dev, "ioremap error.\n");
  1155. return -ENOMEM;
  1156. }
  1157. mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
  1158. if (!mmc) {
  1159. ret = -ENOMEM;
  1160. goto ealloch;
  1161. }
  1162. host = mmc_priv(mmc);
  1163. host->mmc = mmc;
  1164. host->addr = reg;
  1165. host->timeout = 1000;
  1166. host->pd = pdev;
  1167. spin_lock_init(&host->lock);
  1168. mmc->ops = &sh_mmcif_ops;
  1169. sh_mmcif_init_ocr(host);
  1170. mmc->caps = MMC_CAP_MMC_HIGHSPEED;
  1171. if (pd && pd->caps)
  1172. mmc->caps |= pd->caps;
  1173. mmc->max_segs = 32;
  1174. mmc->max_blk_size = 512;
  1175. mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
  1176. mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
  1177. mmc->max_seg_size = mmc->max_req_size;
  1178. platform_set_drvdata(pdev, host);
  1179. pm_runtime_enable(&pdev->dev);
  1180. host->power = false;
  1181. host->hclk = clk_get(&pdev->dev, NULL);
  1182. if (IS_ERR(host->hclk)) {
  1183. ret = PTR_ERR(host->hclk);
  1184. dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
  1185. goto eclkget;
  1186. }
  1187. ret = sh_mmcif_clk_update(host);
  1188. if (ret < 0)
  1189. goto eclkupdate;
  1190. ret = pm_runtime_resume(&pdev->dev);
  1191. if (ret < 0)
  1192. goto eresume;
  1193. INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
  1194. sh_mmcif_sync_reset(host);
  1195. sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
  1196. ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:error", host);
  1197. if (ret) {
  1198. dev_err(&pdev->dev, "request_irq error (sh_mmc:error)\n");
  1199. goto ereqirq0;
  1200. }
  1201. ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt, 0, "sh_mmc:int", host);
  1202. if (ret) {
  1203. dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
  1204. goto ereqirq1;
  1205. }
  1206. if (pd && pd->use_cd_gpio) {
  1207. ret = mmc_gpio_request_cd(mmc, pd->cd_gpio);
  1208. if (ret < 0)
  1209. goto erqcd;
  1210. }
  1211. clk_disable(host->hclk);
  1212. ret = mmc_add_host(mmc);
  1213. if (ret < 0)
  1214. goto emmcaddh;
  1215. dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
  1216. dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
  1217. dev_dbg(&pdev->dev, "chip ver H'%04x\n",
  1218. sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
  1219. return ret;
  1220. emmcaddh:
  1221. if (pd && pd->use_cd_gpio)
  1222. mmc_gpio_free_cd(mmc);
  1223. erqcd:
  1224. free_irq(irq[1], host);
  1225. ereqirq1:
  1226. free_irq(irq[0], host);
  1227. ereqirq0:
  1228. pm_runtime_suspend(&pdev->dev);
  1229. eresume:
  1230. clk_disable(host->hclk);
  1231. eclkupdate:
  1232. clk_put(host->hclk);
  1233. eclkget:
  1234. pm_runtime_disable(&pdev->dev);
  1235. mmc_free_host(mmc);
  1236. ealloch:
  1237. iounmap(reg);
  1238. return ret;
  1239. }
  1240. static int sh_mmcif_remove(struct platform_device *pdev)
  1241. {
  1242. struct sh_mmcif_host *host = platform_get_drvdata(pdev);
  1243. struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
  1244. int irq[2];
  1245. host->dying = true;
  1246. clk_enable(host->hclk);
  1247. pm_runtime_get_sync(&pdev->dev);
  1248. dev_pm_qos_hide_latency_limit(&pdev->dev);
  1249. if (pd && pd->use_cd_gpio)
  1250. mmc_gpio_free_cd(host->mmc);
  1251. mmc_remove_host(host->mmc);
  1252. sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
  1253. /*
  1254. * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
  1255. * mmc_remove_host() call above. But swapping order doesn't help either
  1256. * (a query on the linux-mmc mailing list didn't bring any replies).
  1257. */
  1258. cancel_delayed_work_sync(&host->timeout_work);
  1259. if (host->addr)
  1260. iounmap(host->addr);
  1261. irq[0] = platform_get_irq(pdev, 0);
  1262. irq[1] = platform_get_irq(pdev, 1);
  1263. free_irq(irq[0], host);
  1264. free_irq(irq[1], host);
  1265. platform_set_drvdata(pdev, NULL);
  1266. clk_disable(host->hclk);
  1267. mmc_free_host(host->mmc);
  1268. pm_runtime_put_sync(&pdev->dev);
  1269. pm_runtime_disable(&pdev->dev);
  1270. return 0;
  1271. }
  1272. #ifdef CONFIG_PM
  1273. static int sh_mmcif_suspend(struct device *dev)
  1274. {
  1275. struct sh_mmcif_host *host = dev_get_drvdata(dev);
  1276. int ret = mmc_suspend_host(host->mmc);
  1277. if (!ret)
  1278. sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
  1279. return ret;
  1280. }
  1281. static int sh_mmcif_resume(struct device *dev)
  1282. {
  1283. struct sh_mmcif_host *host = dev_get_drvdata(dev);
  1284. return mmc_resume_host(host->mmc);
  1285. }
  1286. #else
  1287. #define sh_mmcif_suspend NULL
  1288. #define sh_mmcif_resume NULL
  1289. #endif /* CONFIG_PM */
  1290. static const struct of_device_id mmcif_of_match[] = {
  1291. { .compatible = "renesas,sh-mmcif" },
  1292. { }
  1293. };
  1294. MODULE_DEVICE_TABLE(of, mmcif_of_match);
  1295. static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
  1296. .suspend = sh_mmcif_suspend,
  1297. .resume = sh_mmcif_resume,
  1298. };
  1299. static struct platform_driver sh_mmcif_driver = {
  1300. .probe = sh_mmcif_probe,
  1301. .remove = sh_mmcif_remove,
  1302. .driver = {
  1303. .name = DRIVER_NAME,
  1304. .pm = &sh_mmcif_dev_pm_ops,
  1305. .owner = THIS_MODULE,
  1306. .of_match_table = mmcif_of_match,
  1307. },
  1308. };
  1309. module_platform_driver(sh_mmcif_driver);
  1310. MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
  1311. MODULE_LICENSE("GPL");
  1312. MODULE_ALIAS("platform:" DRIVER_NAME);
  1313. MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");